ohci-hcd.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005
  1. /*
  2. * OHCI HCD (Host Controller Driver) for USB.
  3. *
  4. * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
  5. * (C) Copyright 2000-2004 David Brownell <dbrownell@users.sourceforge.net>
  6. *
  7. * [ Initialisation is based on Linus' ]
  8. * [ uhci code and gregs ohci fragments ]
  9. * [ (C) Copyright 1999 Linus Torvalds ]
  10. * [ (C) Copyright 1999 Gregory P. Smith]
  11. *
  12. *
  13. * OHCI is the main "non-Intel/VIA" standard for USB 1.1 host controller
  14. * interfaces (though some non-x86 Intel chips use it). It supports
  15. * smarter hardware than UHCI. A download link for the spec available
  16. * through the http://www.usb.org website.
  17. *
  18. * This file is licenced under the GPL.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/moduleparam.h>
  22. #include <linux/pci.h>
  23. #include <linux/kernel.h>
  24. #include <linux/delay.h>
  25. #include <linux/ioport.h>
  26. #include <linux/sched.h>
  27. #include <linux/slab.h>
  28. #include <linux/errno.h>
  29. #include <linux/init.h>
  30. #include <linux/timer.h>
  31. #include <linux/list.h>
  32. #include <linux/usb.h>
  33. #include <linux/usb/otg.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/dmapool.h>
  36. #include <linux/reboot.h>
  37. #include <asm/io.h>
  38. #include <asm/irq.h>
  39. #include <asm/system.h>
  40. #include <asm/unaligned.h>
  41. #include <asm/byteorder.h>
  42. #ifdef CONFIG_PPC_PS3
  43. #include <asm/firmware.h>
  44. #endif
  45. #include "../core/hcd.h"
  46. #define DRIVER_VERSION "2006 August 04"
  47. #define DRIVER_AUTHOR "Roman Weissgaerber, David Brownell"
  48. #define DRIVER_DESC "USB 1.1 'Open' Host Controller (OHCI) Driver"
  49. /*-------------------------------------------------------------------------*/
  50. #undef OHCI_VERBOSE_DEBUG /* not always helpful */
  51. /* For initializing controller (mask in an HCFS mode too) */
  52. #define OHCI_CONTROL_INIT OHCI_CTRL_CBSR
  53. #define OHCI_INTR_INIT \
  54. (OHCI_INTR_MIE | OHCI_INTR_RHSC | OHCI_INTR_UE \
  55. | OHCI_INTR_RD | OHCI_INTR_WDH)
  56. #ifdef __hppa__
  57. /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
  58. #define IR_DISABLE
  59. #endif
  60. #ifdef CONFIG_ARCH_OMAP
  61. /* OMAP doesn't support IR (no SMM; not needed) */
  62. #define IR_DISABLE
  63. #endif
  64. /*-------------------------------------------------------------------------*/
  65. static const char hcd_name [] = "ohci_hcd";
  66. #define STATECHANGE_DELAY msecs_to_jiffies(300)
  67. #include "ohci.h"
  68. static void ohci_dump (struct ohci_hcd *ohci, int verbose);
  69. static int ohci_init (struct ohci_hcd *ohci);
  70. static void ohci_stop (struct usb_hcd *hcd);
  71. #include "ohci-hub.c"
  72. #include "ohci-dbg.c"
  73. #include "ohci-mem.c"
  74. #include "ohci-q.c"
  75. /*
  76. * On architectures with edge-triggered interrupts we must never return
  77. * IRQ_NONE.
  78. */
  79. #if defined(CONFIG_SA1111) /* ... or other edge-triggered systems */
  80. #define IRQ_NOTMINE IRQ_HANDLED
  81. #else
  82. #define IRQ_NOTMINE IRQ_NONE
  83. #endif
  84. /* Some boards misreport power switching/overcurrent */
  85. static int distrust_firmware = 1;
  86. module_param (distrust_firmware, bool, 0);
  87. MODULE_PARM_DESC (distrust_firmware,
  88. "true to distrust firmware power/overcurrent setup");
  89. /* Some boards leave IR set wrongly, since they fail BIOS/SMM handshakes */
  90. static int no_handshake = 0;
  91. module_param (no_handshake, bool, 0);
  92. MODULE_PARM_DESC (no_handshake, "true (not default) disables BIOS handshake");
  93. /*-------------------------------------------------------------------------*/
  94. /*
  95. * queue up an urb for anything except the root hub
  96. */
  97. static int ohci_urb_enqueue (
  98. struct usb_hcd *hcd,
  99. struct usb_host_endpoint *ep,
  100. struct urb *urb,
  101. gfp_t mem_flags
  102. ) {
  103. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  104. struct ed *ed;
  105. urb_priv_t *urb_priv;
  106. unsigned int pipe = urb->pipe;
  107. int i, size = 0;
  108. unsigned long flags;
  109. int retval = 0;
  110. #ifdef OHCI_VERBOSE_DEBUG
  111. urb_print (urb, "SUB", usb_pipein (pipe));
  112. #endif
  113. /* every endpoint has a ed, locate and maybe (re)initialize it */
  114. if (! (ed = ed_get (ohci, ep, urb->dev, pipe, urb->interval)))
  115. return -ENOMEM;
  116. /* for the private part of the URB we need the number of TDs (size) */
  117. switch (ed->type) {
  118. case PIPE_CONTROL:
  119. /* td_submit_urb() doesn't yet handle these */
  120. if (urb->transfer_buffer_length > 4096)
  121. return -EMSGSIZE;
  122. /* 1 TD for setup, 1 for ACK, plus ... */
  123. size = 2;
  124. /* FALLTHROUGH */
  125. // case PIPE_INTERRUPT:
  126. // case PIPE_BULK:
  127. default:
  128. /* one TD for every 4096 Bytes (can be upto 8K) */
  129. size += urb->transfer_buffer_length / 4096;
  130. /* ... and for any remaining bytes ... */
  131. if ((urb->transfer_buffer_length % 4096) != 0)
  132. size++;
  133. /* ... and maybe a zero length packet to wrap it up */
  134. if (size == 0)
  135. size++;
  136. else if ((urb->transfer_flags & URB_ZERO_PACKET) != 0
  137. && (urb->transfer_buffer_length
  138. % usb_maxpacket (urb->dev, pipe,
  139. usb_pipeout (pipe))) == 0)
  140. size++;
  141. break;
  142. case PIPE_ISOCHRONOUS: /* number of packets from URB */
  143. size = urb->number_of_packets;
  144. break;
  145. }
  146. /* allocate the private part of the URB */
  147. urb_priv = kmalloc (sizeof (urb_priv_t) + size * sizeof (struct td *),
  148. mem_flags);
  149. if (!urb_priv)
  150. return -ENOMEM;
  151. memset (urb_priv, 0, sizeof (urb_priv_t) + size * sizeof (struct td *));
  152. INIT_LIST_HEAD (&urb_priv->pending);
  153. urb_priv->length = size;
  154. urb_priv->ed = ed;
  155. /* allocate the TDs (deferring hash chain updates) */
  156. for (i = 0; i < size; i++) {
  157. urb_priv->td [i] = td_alloc (ohci, mem_flags);
  158. if (!urb_priv->td [i]) {
  159. urb_priv->length = i;
  160. urb_free_priv (ohci, urb_priv);
  161. return -ENOMEM;
  162. }
  163. }
  164. spin_lock_irqsave (&ohci->lock, flags);
  165. /* don't submit to a dead HC */
  166. if (!test_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags)) {
  167. retval = -ENODEV;
  168. goto fail;
  169. }
  170. if (!HC_IS_RUNNING(hcd->state)) {
  171. retval = -ENODEV;
  172. goto fail;
  173. }
  174. /* in case of unlink-during-submit */
  175. spin_lock (&urb->lock);
  176. if (urb->status != -EINPROGRESS) {
  177. spin_unlock (&urb->lock);
  178. urb->hcpriv = urb_priv;
  179. finish_urb (ohci, urb);
  180. retval = 0;
  181. goto fail;
  182. }
  183. /* schedule the ed if needed */
  184. if (ed->state == ED_IDLE) {
  185. retval = ed_schedule (ohci, ed);
  186. if (retval < 0)
  187. goto fail0;
  188. if (ed->type == PIPE_ISOCHRONOUS) {
  189. u16 frame = ohci_frame_no(ohci);
  190. /* delay a few frames before the first TD */
  191. frame += max_t (u16, 8, ed->interval);
  192. frame &= ~(ed->interval - 1);
  193. frame |= ed->branch;
  194. urb->start_frame = frame;
  195. /* yes, only URB_ISO_ASAP is supported, and
  196. * urb->start_frame is never used as input.
  197. */
  198. }
  199. } else if (ed->type == PIPE_ISOCHRONOUS)
  200. urb->start_frame = ed->last_iso + ed->interval;
  201. /* fill the TDs and link them to the ed; and
  202. * enable that part of the schedule, if needed
  203. * and update count of queued periodic urbs
  204. */
  205. urb->hcpriv = urb_priv;
  206. td_submit_urb (ohci, urb);
  207. fail0:
  208. spin_unlock (&urb->lock);
  209. fail:
  210. if (retval)
  211. urb_free_priv (ohci, urb_priv);
  212. spin_unlock_irqrestore (&ohci->lock, flags);
  213. return retval;
  214. }
  215. /*
  216. * decouple the URB from the HC queues (TDs, urb_priv); it's
  217. * already marked using urb->status. reporting is always done
  218. * asynchronously, and we might be dealing with an urb that's
  219. * partially transferred, or an ED with other urbs being unlinked.
  220. */
  221. static int ohci_urb_dequeue (struct usb_hcd *hcd, struct urb *urb)
  222. {
  223. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  224. unsigned long flags;
  225. #ifdef OHCI_VERBOSE_DEBUG
  226. urb_print (urb, "UNLINK", 1);
  227. #endif
  228. spin_lock_irqsave (&ohci->lock, flags);
  229. if (HC_IS_RUNNING(hcd->state)) {
  230. urb_priv_t *urb_priv;
  231. /* Unless an IRQ completed the unlink while it was being
  232. * handed to us, flag it for unlink and giveback, and force
  233. * some upcoming INTR_SF to call finish_unlinks()
  234. */
  235. urb_priv = urb->hcpriv;
  236. if (urb_priv) {
  237. if (urb_priv->ed->state == ED_OPER)
  238. start_ed_unlink (ohci, urb_priv->ed);
  239. }
  240. } else {
  241. /*
  242. * with HC dead, we won't respect hc queue pointers
  243. * any more ... just clean up every urb's memory.
  244. */
  245. if (urb->hcpriv)
  246. finish_urb (ohci, urb);
  247. }
  248. spin_unlock_irqrestore (&ohci->lock, flags);
  249. return 0;
  250. }
  251. /*-------------------------------------------------------------------------*/
  252. /* frees config/altsetting state for endpoints,
  253. * including ED memory, dummy TD, and bulk/intr data toggle
  254. */
  255. static void
  256. ohci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  257. {
  258. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  259. unsigned long flags;
  260. struct ed *ed = ep->hcpriv;
  261. unsigned limit = 1000;
  262. /* ASSERT: any requests/urbs are being unlinked */
  263. /* ASSERT: nobody can be submitting urbs for this any more */
  264. if (!ed)
  265. return;
  266. rescan:
  267. spin_lock_irqsave (&ohci->lock, flags);
  268. if (!HC_IS_RUNNING (hcd->state)) {
  269. sanitize:
  270. ed->state = ED_IDLE;
  271. finish_unlinks (ohci, 0);
  272. }
  273. switch (ed->state) {
  274. case ED_UNLINK: /* wait for hw to finish? */
  275. /* major IRQ delivery trouble loses INTR_SF too... */
  276. if (limit-- == 0) {
  277. ohci_warn (ohci, "IRQ INTR_SF lossage\n");
  278. goto sanitize;
  279. }
  280. spin_unlock_irqrestore (&ohci->lock, flags);
  281. schedule_timeout_uninterruptible(1);
  282. goto rescan;
  283. case ED_IDLE: /* fully unlinked */
  284. if (list_empty (&ed->td_list)) {
  285. td_free (ohci, ed->dummy);
  286. ed_free (ohci, ed);
  287. break;
  288. }
  289. /* else FALL THROUGH */
  290. default:
  291. /* caller was supposed to have unlinked any requests;
  292. * that's not our job. can't recover; must leak ed.
  293. */
  294. ohci_err (ohci, "leak ed %p (#%02x) state %d%s\n",
  295. ed, ep->desc.bEndpointAddress, ed->state,
  296. list_empty (&ed->td_list) ? "" : " (has tds)");
  297. td_free (ohci, ed->dummy);
  298. break;
  299. }
  300. ep->hcpriv = NULL;
  301. spin_unlock_irqrestore (&ohci->lock, flags);
  302. return;
  303. }
  304. static int ohci_get_frame (struct usb_hcd *hcd)
  305. {
  306. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  307. return ohci_frame_no(ohci);
  308. }
  309. static void ohci_usb_reset (struct ohci_hcd *ohci)
  310. {
  311. ohci->hc_control = ohci_readl (ohci, &ohci->regs->control);
  312. ohci->hc_control &= OHCI_CTRL_RWC;
  313. ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
  314. }
  315. /* ohci_shutdown forcibly disables IRQs and DMA, helping kexec and
  316. * other cases where the next software may expect clean state from the
  317. * "firmware". this is bus-neutral, unlike shutdown() methods.
  318. */
  319. static void
  320. ohci_shutdown (struct usb_hcd *hcd)
  321. {
  322. struct ohci_hcd *ohci;
  323. ohci = hcd_to_ohci (hcd);
  324. ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
  325. ohci_usb_reset (ohci);
  326. /* flush the writes */
  327. (void) ohci_readl (ohci, &ohci->regs->control);
  328. }
  329. /*-------------------------------------------------------------------------*
  330. * HC functions
  331. *-------------------------------------------------------------------------*/
  332. /* init memory, and kick BIOS/SMM off */
  333. static int ohci_init (struct ohci_hcd *ohci)
  334. {
  335. int ret;
  336. struct usb_hcd *hcd = ohci_to_hcd(ohci);
  337. disable (ohci);
  338. ohci->regs = hcd->regs;
  339. /* REVISIT this BIOS handshake is now moved into PCI "quirks", and
  340. * was never needed for most non-PCI systems ... remove the code?
  341. */
  342. #ifndef IR_DISABLE
  343. /* SMM owns the HC? not for long! */
  344. if (!no_handshake && ohci_readl (ohci,
  345. &ohci->regs->control) & OHCI_CTRL_IR) {
  346. u32 temp;
  347. ohci_dbg (ohci, "USB HC TakeOver from BIOS/SMM\n");
  348. /* this timeout is arbitrary. we make it long, so systems
  349. * depending on usb keyboards may be usable even if the
  350. * BIOS/SMM code seems pretty broken.
  351. */
  352. temp = 500; /* arbitrary: five seconds */
  353. ohci_writel (ohci, OHCI_INTR_OC, &ohci->regs->intrenable);
  354. ohci_writel (ohci, OHCI_OCR, &ohci->regs->cmdstatus);
  355. while (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_IR) {
  356. msleep (10);
  357. if (--temp == 0) {
  358. ohci_err (ohci, "USB HC takeover failed!"
  359. " (BIOS/SMM bug)\n");
  360. return -EBUSY;
  361. }
  362. }
  363. ohci_usb_reset (ohci);
  364. }
  365. #endif
  366. /* Disable HC interrupts */
  367. ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
  368. /* flush the writes, and save key bits like RWC */
  369. if (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_RWC)
  370. ohci->hc_control |= OHCI_CTRL_RWC;
  371. /* Read the number of ports unless overridden */
  372. if (ohci->num_ports == 0)
  373. ohci->num_ports = roothub_a(ohci) & RH_A_NDP;
  374. if (ohci->hcca)
  375. return 0;
  376. ohci->hcca = dma_alloc_coherent (hcd->self.controller,
  377. sizeof *ohci->hcca, &ohci->hcca_dma, 0);
  378. if (!ohci->hcca)
  379. return -ENOMEM;
  380. if ((ret = ohci_mem_init (ohci)) < 0)
  381. ohci_stop (hcd);
  382. else {
  383. create_debug_files (ohci);
  384. }
  385. return ret;
  386. }
  387. /*-------------------------------------------------------------------------*/
  388. /* Start an OHCI controller, set the BUS operational
  389. * resets USB and controller
  390. * enable interrupts
  391. */
  392. static int ohci_run (struct ohci_hcd *ohci)
  393. {
  394. u32 mask, temp;
  395. int first = ohci->fminterval == 0;
  396. struct usb_hcd *hcd = ohci_to_hcd(ohci);
  397. disable (ohci);
  398. /* boot firmware should have set this up (5.1.1.3.1) */
  399. if (first) {
  400. temp = ohci_readl (ohci, &ohci->regs->fminterval);
  401. ohci->fminterval = temp & 0x3fff;
  402. if (ohci->fminterval != FI)
  403. ohci_dbg (ohci, "fminterval delta %d\n",
  404. ohci->fminterval - FI);
  405. ohci->fminterval |= FSMP (ohci->fminterval) << 16;
  406. /* also: power/overcurrent flags in roothub.a */
  407. }
  408. /* Reset USB nearly "by the book". RemoteWakeupConnected was
  409. * saved if boot firmware (BIOS/SMM/...) told us it's connected,
  410. * or if bus glue did the same (e.g. for PCI add-in cards with
  411. * PCI PM support).
  412. */
  413. if ((ohci->hc_control & OHCI_CTRL_RWC) != 0
  414. && !device_may_wakeup(hcd->self.controller))
  415. device_init_wakeup(hcd->self.controller, 1);
  416. switch (ohci->hc_control & OHCI_CTRL_HCFS) {
  417. case OHCI_USB_OPER:
  418. temp = 0;
  419. break;
  420. case OHCI_USB_SUSPEND:
  421. case OHCI_USB_RESUME:
  422. ohci->hc_control &= OHCI_CTRL_RWC;
  423. ohci->hc_control |= OHCI_USB_RESUME;
  424. temp = 10 /* msec wait */;
  425. break;
  426. // case OHCI_USB_RESET:
  427. default:
  428. ohci->hc_control &= OHCI_CTRL_RWC;
  429. ohci->hc_control |= OHCI_USB_RESET;
  430. temp = 50 /* msec wait */;
  431. break;
  432. }
  433. ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
  434. // flush the writes
  435. (void) ohci_readl (ohci, &ohci->regs->control);
  436. msleep(temp);
  437. memset (ohci->hcca, 0, sizeof (struct ohci_hcca));
  438. /* 2msec timelimit here means no irqs/preempt */
  439. spin_lock_irq (&ohci->lock);
  440. retry:
  441. /* HC Reset requires max 10 us delay */
  442. ohci_writel (ohci, OHCI_HCR, &ohci->regs->cmdstatus);
  443. temp = 30; /* ... allow extra time */
  444. while ((ohci_readl (ohci, &ohci->regs->cmdstatus) & OHCI_HCR) != 0) {
  445. if (--temp == 0) {
  446. spin_unlock_irq (&ohci->lock);
  447. ohci_err (ohci, "USB HC reset timed out!\n");
  448. return -1;
  449. }
  450. udelay (1);
  451. }
  452. /* now we're in the SUSPEND state ... must go OPERATIONAL
  453. * within 2msec else HC enters RESUME
  454. *
  455. * ... but some hardware won't init fmInterval "by the book"
  456. * (SiS, OPTi ...), so reset again instead. SiS doesn't need
  457. * this if we write fmInterval after we're OPERATIONAL.
  458. * Unclear about ALi, ServerWorks, and others ... this could
  459. * easily be a longstanding bug in chip init on Linux.
  460. */
  461. if (ohci->flags & OHCI_QUIRK_INITRESET) {
  462. ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
  463. // flush those writes
  464. (void) ohci_readl (ohci, &ohci->regs->control);
  465. }
  466. /* Tell the controller where the control and bulk lists are
  467. * The lists are empty now. */
  468. ohci_writel (ohci, 0, &ohci->regs->ed_controlhead);
  469. ohci_writel (ohci, 0, &ohci->regs->ed_bulkhead);
  470. /* a reset clears this */
  471. ohci_writel (ohci, (u32) ohci->hcca_dma, &ohci->regs->hcca);
  472. periodic_reinit (ohci);
  473. /* some OHCI implementations are finicky about how they init.
  474. * bogus values here mean not even enumeration could work.
  475. */
  476. if ((ohci_readl (ohci, &ohci->regs->fminterval) & 0x3fff0000) == 0
  477. || !ohci_readl (ohci, &ohci->regs->periodicstart)) {
  478. if (!(ohci->flags & OHCI_QUIRK_INITRESET)) {
  479. ohci->flags |= OHCI_QUIRK_INITRESET;
  480. ohci_dbg (ohci, "enabling initreset quirk\n");
  481. goto retry;
  482. }
  483. spin_unlock_irq (&ohci->lock);
  484. ohci_err (ohci, "init err (%08x %04x)\n",
  485. ohci_readl (ohci, &ohci->regs->fminterval),
  486. ohci_readl (ohci, &ohci->regs->periodicstart));
  487. return -EOVERFLOW;
  488. }
  489. /* use rhsc irqs after khubd is fully initialized */
  490. hcd->poll_rh = 1;
  491. hcd->uses_new_polling = 1;
  492. /* start controller operations */
  493. ohci->hc_control &= OHCI_CTRL_RWC;
  494. ohci->hc_control |= OHCI_CONTROL_INIT | OHCI_USB_OPER;
  495. ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
  496. hcd->state = HC_STATE_RUNNING;
  497. /* wake on ConnectStatusChange, matching external hubs */
  498. ohci_writel (ohci, RH_HS_DRWE, &ohci->regs->roothub.status);
  499. /* Choose the interrupts we care about now, others later on demand */
  500. mask = OHCI_INTR_INIT;
  501. ohci_writel (ohci, ~0, &ohci->regs->intrstatus);
  502. ohci_writel (ohci, mask, &ohci->regs->intrenable);
  503. /* handle root hub init quirks ... */
  504. temp = roothub_a (ohci);
  505. temp &= ~(RH_A_PSM | RH_A_OCPM);
  506. if (ohci->flags & OHCI_QUIRK_SUPERIO) {
  507. /* NSC 87560 and maybe others */
  508. temp |= RH_A_NOCP;
  509. temp &= ~(RH_A_POTPGT | RH_A_NPS);
  510. ohci_writel (ohci, temp, &ohci->regs->roothub.a);
  511. } else if ((ohci->flags & OHCI_QUIRK_AMD756) || distrust_firmware) {
  512. /* hub power always on; required for AMD-756 and some
  513. * Mac platforms. ganged overcurrent reporting, if any.
  514. */
  515. temp |= RH_A_NPS;
  516. ohci_writel (ohci, temp, &ohci->regs->roothub.a);
  517. }
  518. ohci_writel (ohci, RH_HS_LPSC, &ohci->regs->roothub.status);
  519. ohci_writel (ohci, (temp & RH_A_NPS) ? 0 : RH_B_PPCM,
  520. &ohci->regs->roothub.b);
  521. // flush those writes
  522. (void) ohci_readl (ohci, &ohci->regs->control);
  523. ohci->next_statechange = jiffies + STATECHANGE_DELAY;
  524. spin_unlock_irq (&ohci->lock);
  525. // POTPGT delay is bits 24-31, in 2 ms units.
  526. mdelay ((temp >> 23) & 0x1fe);
  527. hcd->state = HC_STATE_RUNNING;
  528. ohci_dump (ohci, 1);
  529. return 0;
  530. }
  531. /*-------------------------------------------------------------------------*/
  532. /* an interrupt happens */
  533. static irqreturn_t ohci_irq (struct usb_hcd *hcd)
  534. {
  535. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  536. struct ohci_regs __iomem *regs = ohci->regs;
  537. int ints;
  538. /* we can eliminate a (slow) ohci_readl()
  539. if _only_ WDH caused this irq */
  540. if ((ohci->hcca->done_head != 0)
  541. && ! (hc32_to_cpup (ohci, &ohci->hcca->done_head)
  542. & 0x01)) {
  543. ints = OHCI_INTR_WDH;
  544. /* cardbus/... hardware gone before remove() */
  545. } else if ((ints = ohci_readl (ohci, &regs->intrstatus)) == ~(u32)0) {
  546. disable (ohci);
  547. ohci_dbg (ohci, "device removed!\n");
  548. return IRQ_HANDLED;
  549. /* interrupt for some other device? */
  550. } else if ((ints &= ohci_readl (ohci, &regs->intrenable)) == 0) {
  551. return IRQ_NOTMINE;
  552. }
  553. if (ints & OHCI_INTR_UE) {
  554. disable (ohci);
  555. ohci_err (ohci, "OHCI Unrecoverable Error, disabled\n");
  556. // e.g. due to PCI Master/Target Abort
  557. ohci_dump (ohci, 1);
  558. ohci_usb_reset (ohci);
  559. }
  560. if (ints & OHCI_INTR_RHSC) {
  561. ohci_vdbg(ohci, "rhsc\n");
  562. ohci->next_statechange = jiffies + STATECHANGE_DELAY;
  563. ohci_writel(ohci, OHCI_INTR_RD | OHCI_INTR_RHSC,
  564. &regs->intrstatus);
  565. /* NOTE: Vendors didn't always make the same implementation
  566. * choices for RHSC. Many followed the spec; RHSC triggers
  567. * on an edge, like setting and maybe clearing a port status
  568. * change bit. With others it's level-triggered, active
  569. * until khubd clears all the port status change bits. We'll
  570. * always disable it here and rely on polling until khubd
  571. * re-enables it.
  572. */
  573. ohci_writel(ohci, OHCI_INTR_RHSC, &regs->intrdisable);
  574. usb_hcd_poll_rh_status(hcd);
  575. }
  576. /* For connect and disconnect events, we expect the controller
  577. * to turn on RHSC along with RD. But for remote wakeup events
  578. * this might not happen.
  579. */
  580. else if (ints & OHCI_INTR_RD) {
  581. ohci_vdbg(ohci, "resume detect\n");
  582. ohci_writel(ohci, OHCI_INTR_RD, &regs->intrstatus);
  583. hcd->poll_rh = 1;
  584. if (ohci->autostop) {
  585. spin_lock (&ohci->lock);
  586. ohci_rh_resume (ohci);
  587. spin_unlock (&ohci->lock);
  588. } else
  589. usb_hcd_resume_root_hub(hcd);
  590. }
  591. if (ints & OHCI_INTR_WDH) {
  592. if (HC_IS_RUNNING(hcd->state))
  593. ohci_writel (ohci, OHCI_INTR_WDH, &regs->intrdisable);
  594. spin_lock (&ohci->lock);
  595. dl_done_list (ohci);
  596. spin_unlock (&ohci->lock);
  597. if (HC_IS_RUNNING(hcd->state))
  598. ohci_writel (ohci, OHCI_INTR_WDH, &regs->intrenable);
  599. }
  600. /* could track INTR_SO to reduce available PCI/... bandwidth */
  601. /* handle any pending URB/ED unlinks, leaving INTR_SF enabled
  602. * when there's still unlinking to be done (next frame).
  603. */
  604. spin_lock (&ohci->lock);
  605. if (ohci->ed_rm_list)
  606. finish_unlinks (ohci, ohci_frame_no(ohci));
  607. if ((ints & OHCI_INTR_SF) != 0 && !ohci->ed_rm_list
  608. && HC_IS_RUNNING(hcd->state))
  609. ohci_writel (ohci, OHCI_INTR_SF, &regs->intrdisable);
  610. spin_unlock (&ohci->lock);
  611. if (HC_IS_RUNNING(hcd->state)) {
  612. ohci_writel (ohci, ints, &regs->intrstatus);
  613. ohci_writel (ohci, OHCI_INTR_MIE, &regs->intrenable);
  614. // flush those writes
  615. (void) ohci_readl (ohci, &ohci->regs->control);
  616. }
  617. return IRQ_HANDLED;
  618. }
  619. /*-------------------------------------------------------------------------*/
  620. static void ohci_stop (struct usb_hcd *hcd)
  621. {
  622. struct ohci_hcd *ohci = hcd_to_ohci (hcd);
  623. ohci_dump (ohci, 1);
  624. flush_scheduled_work();
  625. ohci_usb_reset (ohci);
  626. ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
  627. free_irq(hcd->irq, hcd);
  628. hcd->irq = -1;
  629. remove_debug_files (ohci);
  630. ohci_mem_cleanup (ohci);
  631. if (ohci->hcca) {
  632. dma_free_coherent (hcd->self.controller,
  633. sizeof *ohci->hcca,
  634. ohci->hcca, ohci->hcca_dma);
  635. ohci->hcca = NULL;
  636. ohci->hcca_dma = 0;
  637. }
  638. }
  639. /*-------------------------------------------------------------------------*/
  640. /* must not be called from interrupt context */
  641. #ifdef CONFIG_PM
  642. static int ohci_restart (struct ohci_hcd *ohci)
  643. {
  644. int temp;
  645. int i;
  646. struct urb_priv *priv;
  647. /* mark any devices gone, so they do nothing till khubd disconnects.
  648. * recycle any "live" eds/tds (and urbs) right away.
  649. * later, khubd disconnect processing will recycle the other state,
  650. * (either as disconnect/reconnect, or maybe someday as a reset).
  651. */
  652. spin_lock_irq(&ohci->lock);
  653. disable (ohci);
  654. usb_root_hub_lost_power(ohci_to_hcd(ohci)->self.root_hub);
  655. if (!list_empty (&ohci->pending))
  656. ohci_dbg(ohci, "abort schedule...\n");
  657. list_for_each_entry (priv, &ohci->pending, pending) {
  658. struct urb *urb = priv->td[0]->urb;
  659. struct ed *ed = priv->ed;
  660. switch (ed->state) {
  661. case ED_OPER:
  662. ed->state = ED_UNLINK;
  663. ed->hwINFO |= cpu_to_hc32(ohci, ED_DEQUEUE);
  664. ed_deschedule (ohci, ed);
  665. ed->ed_next = ohci->ed_rm_list;
  666. ed->ed_prev = NULL;
  667. ohci->ed_rm_list = ed;
  668. /* FALLTHROUGH */
  669. case ED_UNLINK:
  670. break;
  671. default:
  672. ohci_dbg(ohci, "bogus ed %p state %d\n",
  673. ed, ed->state);
  674. }
  675. spin_lock (&urb->lock);
  676. urb->status = -ESHUTDOWN;
  677. spin_unlock (&urb->lock);
  678. }
  679. finish_unlinks (ohci, 0);
  680. spin_unlock_irq(&ohci->lock);
  681. /* paranoia, in case that didn't work: */
  682. /* empty the interrupt branches */
  683. for (i = 0; i < NUM_INTS; i++) ohci->load [i] = 0;
  684. for (i = 0; i < NUM_INTS; i++) ohci->hcca->int_table [i] = 0;
  685. /* no EDs to remove */
  686. ohci->ed_rm_list = NULL;
  687. /* empty control and bulk lists */
  688. ohci->ed_controltail = NULL;
  689. ohci->ed_bulktail = NULL;
  690. if ((temp = ohci_run (ohci)) < 0) {
  691. ohci_err (ohci, "can't restart, %d\n", temp);
  692. return temp;
  693. }
  694. ohci_dbg(ohci, "restart complete\n");
  695. return 0;
  696. }
  697. #endif
  698. /*-------------------------------------------------------------------------*/
  699. #define DRIVER_INFO DRIVER_VERSION " " DRIVER_DESC
  700. MODULE_AUTHOR (DRIVER_AUTHOR);
  701. MODULE_DESCRIPTION (DRIVER_INFO);
  702. MODULE_LICENSE ("GPL");
  703. #ifdef CONFIG_PCI
  704. #include "ohci-pci.c"
  705. #define PCI_DRIVER ohci_pci_driver
  706. #endif
  707. #ifdef CONFIG_SA1111
  708. #include "ohci-sa1111.c"
  709. #define SA1111_DRIVER ohci_hcd_sa1111_driver
  710. #endif
  711. #ifdef CONFIG_ARCH_S3C2410
  712. #include "ohci-s3c2410.c"
  713. #define PLATFORM_DRIVER ohci_hcd_s3c2410_driver
  714. #endif
  715. #ifdef CONFIG_ARCH_OMAP
  716. #include "ohci-omap.c"
  717. #define PLATFORM_DRIVER ohci_hcd_omap_driver
  718. #endif
  719. #ifdef CONFIG_ARCH_LH7A404
  720. #include "ohci-lh7a404.c"
  721. #define PLATFORM_DRIVER ohci_hcd_lh7a404_driver
  722. #endif
  723. #ifdef CONFIG_PXA27x
  724. #include "ohci-pxa27x.c"
  725. #define PLATFORM_DRIVER ohci_hcd_pxa27x_driver
  726. #endif
  727. #ifdef CONFIG_ARCH_EP93XX
  728. #include "ohci-ep93xx.c"
  729. #define PLATFORM_DRIVER ohci_hcd_ep93xx_driver
  730. #endif
  731. #ifdef CONFIG_SOC_AU1X00
  732. #include "ohci-au1xxx.c"
  733. #define PLATFORM_DRIVER ohci_hcd_au1xxx_driver
  734. #endif
  735. #ifdef CONFIG_PNX8550
  736. #include "ohci-pnx8550.c"
  737. #define PLATFORM_DRIVER ohci_hcd_pnx8550_driver
  738. #endif
  739. #ifdef CONFIG_USB_OHCI_HCD_PPC_SOC
  740. #include "ohci-ppc-soc.c"
  741. #define PLATFORM_DRIVER ohci_hcd_ppc_soc_driver
  742. #endif
  743. #ifdef CONFIG_ARCH_AT91
  744. #include "ohci-at91.c"
  745. #define PLATFORM_DRIVER ohci_hcd_at91_driver
  746. #endif
  747. #ifdef CONFIG_ARCH_PNX4008
  748. #include "ohci-pnx4008.c"
  749. #define PLATFORM_DRIVER usb_hcd_pnx4008_driver
  750. #endif
  751. #ifdef CONFIG_USB_OHCI_HCD_PPC_OF
  752. #include "ohci-ppc-of.c"
  753. #define OF_PLATFORM_DRIVER ohci_hcd_ppc_of_driver
  754. #endif
  755. #ifdef CONFIG_PPC_PS3
  756. #include "ohci-ps3.c"
  757. #define PS3_SYSTEM_BUS_DRIVER ps3_ohci_sb_driver
  758. #endif
  759. #if !defined(PCI_DRIVER) && \
  760. !defined(PLATFORM_DRIVER) && \
  761. !defined(OF_PLATFORM_DRIVER) && \
  762. !defined(SA1111_DRIVER) && \
  763. !defined(PS3_SYSTEM_BUS_DRIVER)
  764. #error "missing bus glue for ohci-hcd"
  765. #endif
  766. static int __init ohci_hcd_mod_init(void)
  767. {
  768. int retval = 0;
  769. if (usb_disabled())
  770. return -ENODEV;
  771. printk (KERN_DEBUG "%s: " DRIVER_INFO "\n", hcd_name);
  772. pr_debug ("%s: block sizes: ed %Zd td %Zd\n", hcd_name,
  773. sizeof (struct ed), sizeof (struct td));
  774. #ifdef PS3_SYSTEM_BUS_DRIVER
  775. if (firmware_has_feature(FW_FEATURE_PS3_LV1)) {
  776. retval = ps3_system_bus_driver_register(
  777. &PS3_SYSTEM_BUS_DRIVER);
  778. if (retval < 0)
  779. goto error_ps3;
  780. }
  781. #endif
  782. #ifdef PLATFORM_DRIVER
  783. retval = platform_driver_register(&PLATFORM_DRIVER);
  784. if (retval < 0)
  785. goto error_platform;
  786. #endif
  787. #ifdef OF_PLATFORM_DRIVER
  788. retval = of_register_platform_driver(&OF_PLATFORM_DRIVER);
  789. if (retval < 0)
  790. goto error_of_platform;
  791. #endif
  792. #ifdef SA1111_DRIVER
  793. retval = sa1111_driver_register(&SA1111_DRIVER);
  794. if (retval < 0)
  795. goto error_sa1111;
  796. #endif
  797. #ifdef PCI_DRIVER
  798. retval = pci_register_driver(&PCI_DRIVER);
  799. if (retval < 0)
  800. goto error_pci;
  801. #endif
  802. return retval;
  803. /* Error path */
  804. #ifdef PCI_DRIVER
  805. error_pci:
  806. #endif
  807. #ifdef SA1111_DRIVER
  808. sa1111_driver_unregister(&SA1111_DRIVER);
  809. error_sa1111:
  810. #endif
  811. #ifdef OF_PLATFORM_DRIVER
  812. of_unregister_platform_driver(&OF_PLATFORM_DRIVER);
  813. error_of_platform:
  814. #endif
  815. #ifdef PLATFORM_DRIVER
  816. platform_driver_unregister(&PLATFORM_DRIVER);
  817. error_platform:
  818. #endif
  819. #ifdef PS3_SYSTEM_BUS_DRIVER
  820. if (firmware_has_feature(FW_FEATURE_PS3_LV1))
  821. ps3_system_bus_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  822. error_ps3:
  823. #endif
  824. return retval;
  825. }
  826. module_init(ohci_hcd_mod_init);
  827. static void __exit ohci_hcd_mod_exit(void)
  828. {
  829. #ifdef PCI_DRIVER
  830. pci_unregister_driver(&PCI_DRIVER);
  831. #endif
  832. #ifdef SA1111_DRIVER
  833. sa1111_driver_unregister(&SA1111_DRIVER);
  834. #endif
  835. #ifdef OF_PLATFORM_DRIVER
  836. of_unregister_platform_driver(&OF_PLATFORM_DRIVER);
  837. #endif
  838. #ifdef PLATFORM_DRIVER
  839. platform_driver_unregister(&PLATFORM_DRIVER);
  840. #endif
  841. #ifdef PS3_SYSTEM_BUS_DRIVER
  842. if (firmware_has_feature(FW_FEATURE_PS3_LV1))
  843. ps3_system_bus_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  844. #endif
  845. }
  846. module_exit(ohci_hcd_mod_exit);