fsl_usb2_udc.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/delay.h>
  25. #include <linux/sched.h>
  26. #include <linux/slab.h>
  27. #include <linux/init.h>
  28. #include <linux/timer.h>
  29. #include <linux/list.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/proc_fs.h>
  32. #include <linux/mm.h>
  33. #include <linux/moduleparam.h>
  34. #include <linux/device.h>
  35. #include <linux/usb/ch9.h>
  36. #include <linux/usb_gadget.h>
  37. #include <linux/usb/otg.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/fsl_devices.h>
  41. #include <linux/dmapool.h>
  42. #include <asm/byteorder.h>
  43. #include <asm/io.h>
  44. #include <asm/irq.h>
  45. #include <asm/system.h>
  46. #include <asm/unaligned.h>
  47. #include <asm/dma.h>
  48. #include <asm/cacheflush.h>
  49. #include "fsl_usb2_udc.h"
  50. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  51. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  52. #define DRIVER_VERSION "Apr 20, 2007"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. static const char driver_name[] = "fsl-usb2-udc";
  55. static const char driver_desc[] = DRIVER_DESC;
  56. volatile static struct usb_dr_device *dr_regs = NULL;
  57. volatile static struct usb_sys_interface *usb_sys_regs = NULL;
  58. /* it is initialized in probe() */
  59. static struct fsl_udc *udc_controller = NULL;
  60. static const struct usb_endpoint_descriptor
  61. fsl_ep0_desc = {
  62. .bLength = USB_DT_ENDPOINT_SIZE,
  63. .bDescriptorType = USB_DT_ENDPOINT,
  64. .bEndpointAddress = 0,
  65. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  66. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  67. };
  68. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state);
  69. static int fsl_udc_resume(struct platform_device *pdev);
  70. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  71. #ifdef CONFIG_PPC32
  72. #define fsl_readl(addr) in_le32(addr)
  73. #define fsl_writel(addr, val32) out_le32(val32, addr)
  74. #else
  75. #define fsl_readl(addr) readl(addr)
  76. #define fsl_writel(addr, val32) writel(addr, val32)
  77. #endif
  78. /********************************************************************
  79. * Internal Used Function
  80. ********************************************************************/
  81. /*-----------------------------------------------------------------
  82. * done() - retire a request; caller blocked irqs
  83. * @status : request status to be set, only works when
  84. * request is still in progress.
  85. *--------------------------------------------------------------*/
  86. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  87. {
  88. struct fsl_udc *udc = NULL;
  89. unsigned char stopped = ep->stopped;
  90. struct ep_td_struct *curr_td, *next_td;
  91. int j;
  92. udc = (struct fsl_udc *)ep->udc;
  93. /* Removed the req from fsl_ep->queue */
  94. list_del_init(&req->queue);
  95. /* req.status should be set as -EINPROGRESS in ep_queue() */
  96. if (req->req.status == -EINPROGRESS)
  97. req->req.status = status;
  98. else
  99. status = req->req.status;
  100. /* Free dtd for the request */
  101. next_td = req->head;
  102. for (j = 0; j < req->dtd_count; j++) {
  103. curr_td = next_td;
  104. if (j != req->dtd_count - 1) {
  105. next_td = curr_td->next_td_virt;
  106. }
  107. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  108. }
  109. if (req->mapped) {
  110. dma_unmap_single(ep->udc->gadget.dev.parent,
  111. req->req.dma, req->req.length,
  112. ep_is_in(ep)
  113. ? DMA_TO_DEVICE
  114. : DMA_FROM_DEVICE);
  115. req->req.dma = DMA_ADDR_INVALID;
  116. req->mapped = 0;
  117. } else
  118. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  119. req->req.dma, req->req.length,
  120. ep_is_in(ep)
  121. ? DMA_TO_DEVICE
  122. : DMA_FROM_DEVICE);
  123. if (status && (status != -ESHUTDOWN))
  124. VDBG("complete %s req %p stat %d len %u/%u",
  125. ep->ep.name, &req->req, status,
  126. req->req.actual, req->req.length);
  127. ep->stopped = 1;
  128. spin_unlock(&ep->udc->lock);
  129. /* complete() is from gadget layer,
  130. * eg fsg->bulk_in_complete() */
  131. if (req->req.complete)
  132. req->req.complete(&ep->ep, &req->req);
  133. spin_lock(&ep->udc->lock);
  134. ep->stopped = stopped;
  135. }
  136. /*-----------------------------------------------------------------
  137. * nuke(): delete all requests related to this ep
  138. * called with spinlock held
  139. *--------------------------------------------------------------*/
  140. static void nuke(struct fsl_ep *ep, int status)
  141. {
  142. ep->stopped = 1;
  143. /* Flush fifo */
  144. fsl_ep_fifo_flush(&ep->ep);
  145. /* Whether this eq has request linked */
  146. while (!list_empty(&ep->queue)) {
  147. struct fsl_req *req = NULL;
  148. req = list_entry(ep->queue.next, struct fsl_req, queue);
  149. done(ep, req, status);
  150. }
  151. }
  152. /*------------------------------------------------------------------
  153. Internal Hardware related function
  154. ------------------------------------------------------------------*/
  155. static int dr_controller_setup(struct fsl_udc *udc)
  156. {
  157. unsigned int tmp = 0, portctrl = 0, ctrl = 0;
  158. unsigned long timeout;
  159. #define FSL_UDC_RESET_TIMEOUT 1000
  160. /* before here, make sure dr_regs has been initialized */
  161. if (!udc)
  162. return -EINVAL;
  163. /* Stop and reset the usb controller */
  164. tmp = fsl_readl(&dr_regs->usbcmd);
  165. tmp &= ~USB_CMD_RUN_STOP;
  166. fsl_writel(tmp, &dr_regs->usbcmd);
  167. tmp = fsl_readl(&dr_regs->usbcmd);
  168. tmp |= USB_CMD_CTRL_RESET;
  169. fsl_writel(tmp, &dr_regs->usbcmd);
  170. /* Wait for reset to complete */
  171. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  172. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  173. if (time_after(jiffies, timeout)) {
  174. ERR("udc reset timeout! \n");
  175. return -ETIMEDOUT;
  176. }
  177. cpu_relax();
  178. }
  179. /* Set the controller as device mode */
  180. tmp = fsl_readl(&dr_regs->usbmode);
  181. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  182. /* Disable Setup Lockout */
  183. tmp |= USB_MODE_SETUP_LOCK_OFF;
  184. fsl_writel(tmp, &dr_regs->usbmode);
  185. /* Clear the setup status */
  186. fsl_writel(0, &dr_regs->usbsts);
  187. tmp = udc->ep_qh_dma;
  188. tmp &= USB_EP_LIST_ADDRESS_MASK;
  189. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  190. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  191. (int)udc->ep_qh, (int)tmp,
  192. fsl_readl(&dr_regs->endpointlistaddr));
  193. /* Config PHY interface */
  194. portctrl = fsl_readl(&dr_regs->portsc1);
  195. portctrl &= ~(PORTSCX_PHY_TYPE_SEL & PORTSCX_PORT_WIDTH);
  196. switch (udc->phy_mode) {
  197. case FSL_USB2_PHY_ULPI:
  198. portctrl |= PORTSCX_PTS_ULPI;
  199. break;
  200. case FSL_USB2_PHY_UTMI_WIDE:
  201. portctrl |= PORTSCX_PTW_16BIT;
  202. /* fall through */
  203. case FSL_USB2_PHY_UTMI:
  204. portctrl |= PORTSCX_PTS_UTMI;
  205. break;
  206. case FSL_USB2_PHY_SERIAL:
  207. portctrl |= PORTSCX_PTS_FSLS;
  208. break;
  209. default:
  210. return -EINVAL;
  211. }
  212. fsl_writel(portctrl, &dr_regs->portsc1);
  213. /* Config control enable i/o output, cpu endian register */
  214. ctrl = __raw_readl(&usb_sys_regs->control);
  215. ctrl |= USB_CTRL_IOENB;
  216. __raw_writel(ctrl, &usb_sys_regs->control);
  217. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  218. /* Turn on cache snooping hardware, since some PowerPC platforms
  219. * wholly rely on hardware to deal with cache coherent. */
  220. /* Setup Snooping for all the 4GB space */
  221. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  222. __raw_writel(tmp, &usb_sys_regs->snoop1);
  223. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  224. __raw_writel(tmp, &usb_sys_regs->snoop2);
  225. #endif
  226. return 0;
  227. }
  228. /* Enable DR irq and set controller to run state */
  229. static void dr_controller_run(struct fsl_udc *udc)
  230. {
  231. u32 temp;
  232. /* Enable DR irq reg */
  233. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  234. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  235. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  236. fsl_writel(temp, &dr_regs->usbintr);
  237. /* Clear stopped bit */
  238. udc->stopped = 0;
  239. /* Set the controller as device mode */
  240. temp = fsl_readl(&dr_regs->usbmode);
  241. temp |= USB_MODE_CTRL_MODE_DEVICE;
  242. fsl_writel(temp, &dr_regs->usbmode);
  243. /* Set controller to Run */
  244. temp = fsl_readl(&dr_regs->usbcmd);
  245. temp |= USB_CMD_RUN_STOP;
  246. fsl_writel(temp, &dr_regs->usbcmd);
  247. return;
  248. }
  249. static void dr_controller_stop(struct fsl_udc *udc)
  250. {
  251. unsigned int tmp;
  252. /* disable all INTR */
  253. fsl_writel(0, &dr_regs->usbintr);
  254. /* Set stopped bit for isr */
  255. udc->stopped = 1;
  256. /* disable IO output */
  257. /* usb_sys_regs->control = 0; */
  258. /* set controller to Stop */
  259. tmp = fsl_readl(&dr_regs->usbcmd);
  260. tmp &= ~USB_CMD_RUN_STOP;
  261. fsl_writel(tmp, &dr_regs->usbcmd);
  262. return;
  263. }
  264. void dr_ep_setup(unsigned char ep_num, unsigned char dir, unsigned char ep_type)
  265. {
  266. unsigned int tmp_epctrl = 0;
  267. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  268. if (dir) {
  269. if (ep_num)
  270. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  271. tmp_epctrl |= EPCTRL_TX_ENABLE;
  272. tmp_epctrl |= ((unsigned int)(ep_type)
  273. << EPCTRL_TX_EP_TYPE_SHIFT);
  274. } else {
  275. if (ep_num)
  276. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  277. tmp_epctrl |= EPCTRL_RX_ENABLE;
  278. tmp_epctrl |= ((unsigned int)(ep_type)
  279. << EPCTRL_RX_EP_TYPE_SHIFT);
  280. }
  281. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  282. }
  283. static void
  284. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  285. {
  286. u32 tmp_epctrl = 0;
  287. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  288. if (value) {
  289. /* set the stall bit */
  290. if (dir)
  291. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  292. else
  293. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  294. } else {
  295. /* clear the stall bit and reset data toggle */
  296. if (dir) {
  297. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  298. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  299. } else {
  300. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  301. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  302. }
  303. }
  304. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  305. }
  306. /* Get stall status of a specific ep
  307. Return: 0: not stalled; 1:stalled */
  308. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  309. {
  310. u32 epctrl;
  311. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  312. if (dir)
  313. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  314. else
  315. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  316. }
  317. /********************************************************************
  318. Internal Structure Build up functions
  319. ********************************************************************/
  320. /*------------------------------------------------------------------
  321. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  322. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  323. * @mult: Mult field
  324. ------------------------------------------------------------------*/
  325. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  326. unsigned char dir, unsigned char ep_type,
  327. unsigned int max_pkt_len,
  328. unsigned int zlt, unsigned char mult)
  329. {
  330. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  331. unsigned int tmp = 0;
  332. /* set the Endpoint Capabilites in QH */
  333. switch (ep_type) {
  334. case USB_ENDPOINT_XFER_CONTROL:
  335. /* Interrupt On Setup (IOS). for control ep */
  336. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  337. | EP_QUEUE_HEAD_IOS;
  338. break;
  339. case USB_ENDPOINT_XFER_ISOC:
  340. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  341. | (mult << EP_QUEUE_HEAD_MULT_POS);
  342. break;
  343. case USB_ENDPOINT_XFER_BULK:
  344. case USB_ENDPOINT_XFER_INT:
  345. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  346. break;
  347. default:
  348. VDBG("error ep type is %d", ep_type);
  349. return;
  350. }
  351. if (zlt)
  352. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  353. p_QH->max_pkt_length = cpu_to_le32(tmp);
  354. return;
  355. }
  356. /* Setup qh structure and ep register for ep0. */
  357. static void ep0_setup(struct fsl_udc *udc)
  358. {
  359. /* the intialization of an ep includes: fields in QH, Regs,
  360. * fsl_ep struct */
  361. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  362. USB_MAX_CTRL_PAYLOAD, 0, 0);
  363. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  364. USB_MAX_CTRL_PAYLOAD, 0, 0);
  365. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  366. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  367. return;
  368. }
  369. /***********************************************************************
  370. Endpoint Management Functions
  371. ***********************************************************************/
  372. /*-------------------------------------------------------------------------
  373. * when configurations are set, or when interface settings change
  374. * for example the do_set_interface() in gadget layer,
  375. * the driver will enable or disable the relevant endpoints
  376. * ep0 doesn't use this routine. It is always enabled.
  377. -------------------------------------------------------------------------*/
  378. static int fsl_ep_enable(struct usb_ep *_ep,
  379. const struct usb_endpoint_descriptor *desc)
  380. {
  381. struct fsl_udc *udc = NULL;
  382. struct fsl_ep *ep = NULL;
  383. unsigned short max = 0;
  384. unsigned char mult = 0, zlt;
  385. int retval = -EINVAL;
  386. unsigned long flags = 0;
  387. ep = container_of(_ep, struct fsl_ep, ep);
  388. /* catch various bogus parameters */
  389. if (!_ep || !desc || ep->desc
  390. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  391. return -EINVAL;
  392. udc = ep->udc;
  393. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  394. return -ESHUTDOWN;
  395. max = le16_to_cpu(desc->wMaxPacketSize);
  396. /* Disable automatic zlp generation. Driver is reponsible to indicate
  397. * explicitly through req->req.zero. This is needed to enable multi-td
  398. * request. */
  399. zlt = 1;
  400. /* Assume the max packet size from gadget is always correct */
  401. switch (desc->bmAttributes & 0x03) {
  402. case USB_ENDPOINT_XFER_CONTROL:
  403. case USB_ENDPOINT_XFER_BULK:
  404. case USB_ENDPOINT_XFER_INT:
  405. /* mult = 0. Execute N Transactions as demonstrated by
  406. * the USB variable length packet protocol where N is
  407. * computed using the Maximum Packet Length (dQH) and
  408. * the Total Bytes field (dTD) */
  409. mult = 0;
  410. break;
  411. case USB_ENDPOINT_XFER_ISOC:
  412. /* Calculate transactions needed for high bandwidth iso */
  413. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  414. max = max & 0x8ff; /* bit 0~10 */
  415. /* 3 transactions at most */
  416. if (mult > 3)
  417. goto en_done;
  418. break;
  419. default:
  420. goto en_done;
  421. }
  422. spin_lock_irqsave(&udc->lock, flags);
  423. ep->ep.maxpacket = max;
  424. ep->desc = desc;
  425. ep->stopped = 0;
  426. /* Controller related setup */
  427. /* Init EPx Queue Head (Ep Capabilites field in QH
  428. * according to max, zlt, mult) */
  429. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  430. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  431. ? USB_SEND : USB_RECV),
  432. (unsigned char) (desc->bmAttributes
  433. & USB_ENDPOINT_XFERTYPE_MASK),
  434. max, zlt, mult);
  435. /* Init endpoint ctrl register */
  436. dr_ep_setup((unsigned char) ep_index(ep),
  437. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  438. ? USB_SEND : USB_RECV),
  439. (unsigned char) (desc->bmAttributes
  440. & USB_ENDPOINT_XFERTYPE_MASK));
  441. spin_unlock_irqrestore(&udc->lock, flags);
  442. retval = 0;
  443. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  444. ep->desc->bEndpointAddress & 0x0f,
  445. (desc->bEndpointAddress & USB_DIR_IN)
  446. ? "in" : "out", max);
  447. en_done:
  448. return retval;
  449. }
  450. /*---------------------------------------------------------------------
  451. * @ep : the ep being unconfigured. May not be ep0
  452. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  453. *---------------------------------------------------------------------*/
  454. static int fsl_ep_disable(struct usb_ep *_ep)
  455. {
  456. struct fsl_udc *udc = NULL;
  457. struct fsl_ep *ep = NULL;
  458. unsigned long flags = 0;
  459. u32 epctrl;
  460. int ep_num;
  461. ep = container_of(_ep, struct fsl_ep, ep);
  462. if (!_ep || !ep->desc) {
  463. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  464. return -EINVAL;
  465. }
  466. /* disable ep on controller */
  467. ep_num = ep_index(ep);
  468. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  469. if (ep_is_in(ep))
  470. epctrl &= ~EPCTRL_TX_ENABLE;
  471. else
  472. epctrl &= ~EPCTRL_RX_ENABLE;
  473. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  474. udc = (struct fsl_udc *)ep->udc;
  475. spin_lock_irqsave(&udc->lock, flags);
  476. /* nuke all pending requests (does flush) */
  477. nuke(ep, -ESHUTDOWN);
  478. ep->desc = 0;
  479. ep->stopped = 1;
  480. spin_unlock_irqrestore(&udc->lock, flags);
  481. VDBG("disabled %s OK", _ep->name);
  482. return 0;
  483. }
  484. /*---------------------------------------------------------------------
  485. * allocate a request object used by this endpoint
  486. * the main operation is to insert the req->queue to the eq->queue
  487. * Returns the request, or null if one could not be allocated
  488. *---------------------------------------------------------------------*/
  489. static struct usb_request *
  490. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  491. {
  492. struct fsl_req *req = NULL;
  493. req = kzalloc(sizeof *req, gfp_flags);
  494. if (!req)
  495. return NULL;
  496. req->req.dma = DMA_ADDR_INVALID;
  497. INIT_LIST_HEAD(&req->queue);
  498. return &req->req;
  499. }
  500. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  501. {
  502. struct fsl_req *req = NULL;
  503. req = container_of(_req, struct fsl_req, req);
  504. if (_req)
  505. kfree(req);
  506. }
  507. /*------------------------------------------------------------------
  508. * Allocate an I/O buffer
  509. *---------------------------------------------------------------------*/
  510. static void *fsl_alloc_buffer(struct usb_ep *_ep, unsigned bytes,
  511. dma_addr_t *dma, gfp_t gfp_flags)
  512. {
  513. struct fsl_ep *ep;
  514. if (!_ep)
  515. return NULL;
  516. ep = container_of(_ep, struct fsl_ep, ep);
  517. return dma_alloc_coherent(ep->udc->gadget.dev.parent,
  518. bytes, dma, gfp_flags);
  519. }
  520. /*------------------------------------------------------------------
  521. * frees an i/o buffer
  522. *---------------------------------------------------------------------*/
  523. static void fsl_free_buffer(struct usb_ep *_ep, void *buf,
  524. dma_addr_t dma, unsigned bytes)
  525. {
  526. struct fsl_ep *ep;
  527. if (!_ep)
  528. return;
  529. ep = container_of(_ep, struct fsl_ep, ep);
  530. dma_free_coherent(ep->udc->gadget.dev.parent, bytes, buf, dma);
  531. }
  532. /*-------------------------------------------------------------------------*/
  533. static int fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  534. {
  535. int i = ep_index(ep) * 2 + ep_is_in(ep);
  536. u32 temp, bitmask, tmp_stat;
  537. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  538. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  539. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  540. bitmask = ep_is_in(ep)
  541. ? (1 << (ep_index(ep) + 16))
  542. : (1 << (ep_index(ep)));
  543. /* check if the pipe is empty */
  544. if (!(list_empty(&ep->queue))) {
  545. /* Add td to the end */
  546. struct fsl_req *lastreq;
  547. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  548. lastreq->tail->next_td_ptr =
  549. cpu_to_le32(req->head->td_dma & DTD_ADDR_MASK);
  550. /* Read prime bit, if 1 goto done */
  551. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  552. goto out;
  553. do {
  554. /* Set ATDTW bit in USBCMD */
  555. temp = fsl_readl(&dr_regs->usbcmd);
  556. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  557. /* Read correct status bit */
  558. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  559. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  560. /* Write ATDTW bit to 0 */
  561. temp = fsl_readl(&dr_regs->usbcmd);
  562. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  563. if (tmp_stat)
  564. goto out;
  565. }
  566. /* Write dQH next pointer and terminate bit to 0 */
  567. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  568. dQH->next_dtd_ptr = cpu_to_le32(temp);
  569. /* Clear active and halt bit */
  570. temp = cpu_to_le32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  571. | EP_QUEUE_HEAD_STATUS_HALT));
  572. dQH->size_ioc_int_sts &= temp;
  573. /* Prime endpoint by writing 1 to ENDPTPRIME */
  574. temp = ep_is_in(ep)
  575. ? (1 << (ep_index(ep) + 16))
  576. : (1 << (ep_index(ep)));
  577. fsl_writel(temp, &dr_regs->endpointprime);
  578. out:
  579. return 0;
  580. }
  581. /* Fill in the dTD structure
  582. * @req: request that the transfer belongs to
  583. * @length: return actually data length of the dTD
  584. * @dma: return dma address of the dTD
  585. * @is_last: return flag if it is the last dTD of the request
  586. * return: pointer to the built dTD */
  587. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  588. dma_addr_t *dma, int *is_last)
  589. {
  590. u32 swap_temp;
  591. struct ep_td_struct *dtd;
  592. /* how big will this transfer be? */
  593. *length = min(req->req.length - req->req.actual,
  594. (unsigned)EP_MAX_LENGTH_TRANSFER);
  595. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  596. if (dtd == NULL)
  597. return dtd;
  598. dtd->td_dma = *dma;
  599. /* Clear reserved field */
  600. swap_temp = cpu_to_le32(dtd->size_ioc_sts);
  601. swap_temp &= ~DTD_RESERVED_FIELDS;
  602. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  603. /* Init all of buffer page pointers */
  604. swap_temp = (u32) (req->req.dma + req->req.actual);
  605. dtd->buff_ptr0 = cpu_to_le32(swap_temp);
  606. dtd->buff_ptr1 = cpu_to_le32(swap_temp + 0x1000);
  607. dtd->buff_ptr2 = cpu_to_le32(swap_temp + 0x2000);
  608. dtd->buff_ptr3 = cpu_to_le32(swap_temp + 0x3000);
  609. dtd->buff_ptr4 = cpu_to_le32(swap_temp + 0x4000);
  610. req->req.actual += *length;
  611. /* zlp is needed if req->req.zero is set */
  612. if (req->req.zero) {
  613. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  614. *is_last = 1;
  615. else
  616. *is_last = 0;
  617. } else if (req->req.length == req->req.actual)
  618. *is_last = 1;
  619. else
  620. *is_last = 0;
  621. if ((*is_last) == 0)
  622. VDBG("multi-dtd request!\n");
  623. /* Fill in the transfer size; set active bit */
  624. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  625. /* Enable interrupt for the last dtd of a request */
  626. if (*is_last && !req->req.no_interrupt)
  627. swap_temp |= DTD_IOC;
  628. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  629. mb();
  630. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  631. return dtd;
  632. }
  633. /* Generate dtd chain for a request */
  634. static int fsl_req_to_dtd(struct fsl_req *req)
  635. {
  636. unsigned count;
  637. int is_last;
  638. int is_first =1;
  639. struct ep_td_struct *last_dtd = NULL, *dtd;
  640. dma_addr_t dma;
  641. do {
  642. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  643. if (dtd == NULL)
  644. return -ENOMEM;
  645. if (is_first) {
  646. is_first = 0;
  647. req->head = dtd;
  648. } else {
  649. last_dtd->next_td_ptr = cpu_to_le32(dma);
  650. last_dtd->next_td_virt = dtd;
  651. }
  652. last_dtd = dtd;
  653. req->dtd_count++;
  654. } while (!is_last);
  655. dtd->next_td_ptr = cpu_to_le32(DTD_NEXT_TERMINATE);
  656. req->tail = dtd;
  657. return 0;
  658. }
  659. /* queues (submits) an I/O request to an endpoint */
  660. static int
  661. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  662. {
  663. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  664. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  665. struct fsl_udc *udc;
  666. unsigned long flags;
  667. int is_iso = 0;
  668. /* catch various bogus parameters */
  669. if (!_req || !req->req.complete || !req->req.buf
  670. || !list_empty(&req->queue)) {
  671. VDBG("%s, bad params\n", __FUNCTION__);
  672. return -EINVAL;
  673. }
  674. if (!_ep || (!ep->desc && ep_index(ep))) {
  675. VDBG("%s, bad ep\n", __FUNCTION__);
  676. return -EINVAL;
  677. }
  678. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  679. if (req->req.length > ep->ep.maxpacket)
  680. return -EMSGSIZE;
  681. is_iso = 1;
  682. }
  683. udc = ep->udc;
  684. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  685. return -ESHUTDOWN;
  686. req->ep = ep;
  687. /* map virtual address to hardware */
  688. if (req->req.dma == DMA_ADDR_INVALID) {
  689. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  690. req->req.buf,
  691. req->req.length, ep_is_in(ep)
  692. ? DMA_TO_DEVICE
  693. : DMA_FROM_DEVICE);
  694. req->mapped = 1;
  695. } else {
  696. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  697. req->req.dma, req->req.length,
  698. ep_is_in(ep)
  699. ? DMA_TO_DEVICE
  700. : DMA_FROM_DEVICE);
  701. req->mapped = 0;
  702. }
  703. req->req.status = -EINPROGRESS;
  704. req->req.actual = 0;
  705. req->dtd_count = 0;
  706. spin_lock_irqsave(&udc->lock, flags);
  707. /* build dtds and push them to device queue */
  708. if (!fsl_req_to_dtd(req)) {
  709. fsl_queue_td(ep, req);
  710. } else {
  711. spin_unlock_irqrestore(&udc->lock, flags);
  712. return -ENOMEM;
  713. }
  714. /* Update ep0 state */
  715. if ((ep_index(ep) == 0))
  716. udc->ep0_state = DATA_STATE_XMIT;
  717. /* irq handler advances the queue */
  718. if (req != NULL)
  719. list_add_tail(&req->queue, &ep->queue);
  720. spin_unlock_irqrestore(&udc->lock, flags);
  721. return 0;
  722. }
  723. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  724. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  725. {
  726. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  727. struct fsl_req *req;
  728. unsigned long flags;
  729. int ep_num, stopped, ret = 0;
  730. u32 epctrl;
  731. if (!_ep || !_req)
  732. return -EINVAL;
  733. spin_lock_irqsave(&ep->udc->lock, flags);
  734. stopped = ep->stopped;
  735. /* Stop the ep before we deal with the queue */
  736. ep->stopped = 1;
  737. ep_num = ep_index(ep);
  738. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  739. if (ep_is_in(ep))
  740. epctrl &= ~EPCTRL_TX_ENABLE;
  741. else
  742. epctrl &= ~EPCTRL_RX_ENABLE;
  743. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  744. /* make sure it's actually queued on this endpoint */
  745. list_for_each_entry(req, &ep->queue, queue) {
  746. if (&req->req == _req)
  747. break;
  748. }
  749. if (&req->req != _req) {
  750. ret = -EINVAL;
  751. goto out;
  752. }
  753. /* The request is in progress, or completed but not dequeued */
  754. if (ep->queue.next == &req->queue) {
  755. _req->status = -ECONNRESET;
  756. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  757. /* The request isn't the last request in this ep queue */
  758. if (req->queue.next != &ep->queue) {
  759. struct ep_queue_head *qh;
  760. struct fsl_req *next_req;
  761. qh = ep->qh;
  762. next_req = list_entry(req->queue.next, struct fsl_req,
  763. queue);
  764. /* Point the QH to the first TD of next request */
  765. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  766. }
  767. /* The request hasn't been processed, patch up the TD chain */
  768. } else {
  769. struct fsl_req *prev_req;
  770. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  771. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  772. &prev_req->tail->next_td_ptr);
  773. }
  774. done(ep, req, -ECONNRESET);
  775. /* Enable EP */
  776. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  777. if (ep_is_in(ep))
  778. epctrl |= EPCTRL_TX_ENABLE;
  779. else
  780. epctrl |= EPCTRL_RX_ENABLE;
  781. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  782. ep->stopped = stopped;
  783. spin_unlock_irqrestore(&ep->udc->lock, flags);
  784. return ret;
  785. }
  786. /*-------------------------------------------------------------------------*/
  787. /*-----------------------------------------------------------------
  788. * modify the endpoint halt feature
  789. * @ep: the non-isochronous endpoint being stalled
  790. * @value: 1--set halt 0--clear halt
  791. * Returns zero, or a negative error code.
  792. *----------------------------------------------------------------*/
  793. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  794. {
  795. struct fsl_ep *ep = NULL;
  796. unsigned long flags = 0;
  797. int status = -EOPNOTSUPP; /* operation not supported */
  798. unsigned char ep_dir = 0, ep_num = 0;
  799. struct fsl_udc *udc = NULL;
  800. ep = container_of(_ep, struct fsl_ep, ep);
  801. udc = ep->udc;
  802. if (!_ep || !ep->desc) {
  803. status = -EINVAL;
  804. goto out;
  805. }
  806. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  807. status = -EOPNOTSUPP;
  808. goto out;
  809. }
  810. /* Attempt to halt IN ep will fail if any transfer requests
  811. * are still queue */
  812. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  813. status = -EAGAIN;
  814. goto out;
  815. }
  816. status = 0;
  817. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  818. ep_num = (unsigned char)(ep_index(ep));
  819. spin_lock_irqsave(&ep->udc->lock, flags);
  820. dr_ep_change_stall(ep_num, ep_dir, value);
  821. spin_unlock_irqrestore(&ep->udc->lock, flags);
  822. if (ep_index(ep) == 0) {
  823. udc->ep0_state = WAIT_FOR_SETUP;
  824. udc->ep0_dir = 0;
  825. }
  826. out:
  827. VDBG(" %s %s halt stat %d", ep->ep.name,
  828. value ? "set" : "clear", status);
  829. return status;
  830. }
  831. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  832. {
  833. struct fsl_ep *ep;
  834. int ep_num, ep_dir;
  835. u32 bits;
  836. unsigned long timeout;
  837. #define FSL_UDC_FLUSH_TIMEOUT 1000
  838. if (!_ep) {
  839. return;
  840. } else {
  841. ep = container_of(_ep, struct fsl_ep, ep);
  842. if (!ep->desc)
  843. return;
  844. }
  845. ep_num = ep_index(ep);
  846. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  847. if (ep_num == 0)
  848. bits = (1 << 16) | 1;
  849. else if (ep_dir == USB_SEND)
  850. bits = 1 << (16 + ep_num);
  851. else
  852. bits = 1 << ep_num;
  853. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  854. do {
  855. fsl_writel(bits, &dr_regs->endptflush);
  856. /* Wait until flush complete */
  857. while (fsl_readl(&dr_regs->endptflush)) {
  858. if (time_after(jiffies, timeout)) {
  859. ERR("ep flush timeout\n");
  860. return;
  861. }
  862. cpu_relax();
  863. }
  864. /* See if we need to flush again */
  865. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  866. }
  867. static struct usb_ep_ops fsl_ep_ops = {
  868. .enable = fsl_ep_enable,
  869. .disable = fsl_ep_disable,
  870. .alloc_request = fsl_alloc_request,
  871. .free_request = fsl_free_request,
  872. .alloc_buffer = fsl_alloc_buffer,
  873. .free_buffer = fsl_free_buffer,
  874. .queue = fsl_ep_queue,
  875. .dequeue = fsl_ep_dequeue,
  876. .set_halt = fsl_ep_set_halt,
  877. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  878. };
  879. /*-------------------------------------------------------------------------
  880. Gadget Driver Layer Operations
  881. -------------------------------------------------------------------------*/
  882. /*----------------------------------------------------------------------
  883. * Get the current frame number (from DR frame_index Reg )
  884. *----------------------------------------------------------------------*/
  885. static int fsl_get_frame(struct usb_gadget *gadget)
  886. {
  887. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  888. }
  889. /*-----------------------------------------------------------------------
  890. * Tries to wake up the host connected to this gadget
  891. -----------------------------------------------------------------------*/
  892. static int fsl_wakeup(struct usb_gadget *gadget)
  893. {
  894. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  895. u32 portsc;
  896. /* Remote wakeup feature not enabled by host */
  897. if (!udc->remote_wakeup)
  898. return -ENOTSUPP;
  899. portsc = fsl_readl(&dr_regs->portsc1);
  900. /* not suspended? */
  901. if (!(portsc & PORTSCX_PORT_SUSPEND))
  902. return 0;
  903. /* trigger force resume */
  904. portsc |= PORTSCX_PORT_FORCE_RESUME;
  905. fsl_writel(portsc, &dr_regs->portsc1);
  906. return 0;
  907. }
  908. static int can_pullup(struct fsl_udc *udc)
  909. {
  910. return udc->driver && udc->softconnect && udc->vbus_active;
  911. }
  912. /* Notify controller that VBUS is powered, Called by whatever
  913. detects VBUS sessions */
  914. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  915. {
  916. struct fsl_udc *udc;
  917. unsigned long flags;
  918. udc = container_of(gadget, struct fsl_udc, gadget);
  919. spin_lock_irqsave(&udc->lock, flags);
  920. VDBG("VBUS %s\n", is_active ? "on" : "off");
  921. udc->vbus_active = (is_active != 0);
  922. if (can_pullup(udc))
  923. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  924. &dr_regs->usbcmd);
  925. else
  926. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  927. &dr_regs->usbcmd);
  928. spin_unlock_irqrestore(&udc->lock, flags);
  929. return 0;
  930. }
  931. /* constrain controller's VBUS power usage
  932. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  933. * reporting how much power the device may consume. For example, this
  934. * could affect how quickly batteries are recharged.
  935. *
  936. * Returns zero on success, else negative errno.
  937. */
  938. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  939. {
  940. #ifdef CONFIG_USB_OTG
  941. struct fsl_udc *udc;
  942. udc = container_of(gadget, struct fsl_udc, gadget);
  943. if (udc->transceiver)
  944. return otg_set_power(udc->transceiver, mA);
  945. #endif
  946. return -ENOTSUPP;
  947. }
  948. /* Change Data+ pullup status
  949. * this func is used by usb_gadget_connect/disconnet
  950. */
  951. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  952. {
  953. struct fsl_udc *udc;
  954. udc = container_of(gadget, struct fsl_udc, gadget);
  955. udc->softconnect = (is_on != 0);
  956. if (can_pullup(udc))
  957. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  958. &dr_regs->usbcmd);
  959. else
  960. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  961. &dr_regs->usbcmd);
  962. return 0;
  963. }
  964. /* defined in usb_gadget.h */
  965. static struct usb_gadget_ops fsl_gadget_ops = {
  966. .get_frame = fsl_get_frame,
  967. .wakeup = fsl_wakeup,
  968. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  969. .vbus_session = fsl_vbus_session,
  970. .vbus_draw = fsl_vbus_draw,
  971. .pullup = fsl_pullup,
  972. };
  973. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  974. on new transaction */
  975. static void ep0stall(struct fsl_udc *udc)
  976. {
  977. u32 tmp;
  978. /* must set tx and rx to stall at the same time */
  979. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  980. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  981. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  982. udc->ep0_state = WAIT_FOR_SETUP;
  983. udc->ep0_dir = 0;
  984. }
  985. /* Prime a status phase for ep0 */
  986. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  987. {
  988. struct fsl_req *req = udc->status_req;
  989. struct fsl_ep *ep;
  990. int status = 0;
  991. if (direction == EP_DIR_IN)
  992. udc->ep0_dir = USB_DIR_IN;
  993. else
  994. udc->ep0_dir = USB_DIR_OUT;
  995. ep = &udc->eps[0];
  996. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  997. req->ep = ep;
  998. req->req.length = 0;
  999. req->req.status = -EINPROGRESS;
  1000. req->req.actual = 0;
  1001. req->req.complete = NULL;
  1002. req->dtd_count = 0;
  1003. if (fsl_req_to_dtd(req) == 0)
  1004. status = fsl_queue_td(ep, req);
  1005. else
  1006. return -ENOMEM;
  1007. if (status)
  1008. ERR("Can't queue ep0 status request \n");
  1009. list_add_tail(&req->queue, &ep->queue);
  1010. return status;
  1011. }
  1012. static inline int udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  1013. {
  1014. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  1015. if (!ep->name)
  1016. return 0;
  1017. nuke(ep, -ESHUTDOWN);
  1018. return 0;
  1019. }
  1020. /*
  1021. * ch9 Set address
  1022. */
  1023. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  1024. {
  1025. /* Save the new address to device struct */
  1026. udc->device_address = (u8) value;
  1027. /* Update usb state */
  1028. udc->usb_state = USB_STATE_ADDRESS;
  1029. /* Status phase */
  1030. if (ep0_prime_status(udc, EP_DIR_IN))
  1031. ep0stall(udc);
  1032. }
  1033. /*
  1034. * ch9 Get status
  1035. */
  1036. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1037. u16 index, u16 length)
  1038. {
  1039. u16 tmp = 0; /* Status, cpu endian */
  1040. struct fsl_req *req;
  1041. struct fsl_ep *ep;
  1042. int status = 0;
  1043. ep = &udc->eps[0];
  1044. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1045. /* Get device status */
  1046. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1047. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1048. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1049. /* Get interface status */
  1050. /* We don't have interface information in udc driver */
  1051. tmp = 0;
  1052. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1053. /* Get endpoint status */
  1054. struct fsl_ep *target_ep;
  1055. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1056. /* stall if endpoint doesn't exist */
  1057. if (!target_ep->desc)
  1058. goto stall;
  1059. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1060. << USB_ENDPOINT_HALT;
  1061. }
  1062. udc->ep0_dir = USB_DIR_IN;
  1063. /* Borrow the per device status_req */
  1064. req = udc->status_req;
  1065. /* Fill in the reqest structure */
  1066. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1067. req->ep = ep;
  1068. req->req.length = 2;
  1069. req->req.status = -EINPROGRESS;
  1070. req->req.actual = 0;
  1071. req->req.complete = NULL;
  1072. req->dtd_count = 0;
  1073. /* prime the data phase */
  1074. if ((fsl_req_to_dtd(req) == 0))
  1075. status = fsl_queue_td(ep, req);
  1076. else /* no mem */
  1077. goto stall;
  1078. if (status) {
  1079. ERR("Can't respond to getstatus request \n");
  1080. goto stall;
  1081. }
  1082. list_add_tail(&req->queue, &ep->queue);
  1083. udc->ep0_state = DATA_STATE_XMIT;
  1084. return;
  1085. stall:
  1086. ep0stall(udc);
  1087. }
  1088. static void setup_received_irq(struct fsl_udc *udc,
  1089. struct usb_ctrlrequest *setup)
  1090. {
  1091. u16 wValue = le16_to_cpu(setup->wValue);
  1092. u16 wIndex = le16_to_cpu(setup->wIndex);
  1093. u16 wLength = le16_to_cpu(setup->wLength);
  1094. udc_reset_ep_queue(udc, 0);
  1095. switch (setup->bRequest) {
  1096. /* Request that need Data+Status phase from udc */
  1097. case USB_REQ_GET_STATUS:
  1098. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_STANDARD))
  1099. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1100. break;
  1101. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1102. break;
  1103. /* Requests that need Status phase from udc */
  1104. case USB_REQ_SET_ADDRESS:
  1105. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1106. | USB_RECIP_DEVICE))
  1107. break;
  1108. ch9setaddress(udc, wValue, wIndex, wLength);
  1109. break;
  1110. /* Handled by udc, no data, status by udc */
  1111. case USB_REQ_CLEAR_FEATURE:
  1112. case USB_REQ_SET_FEATURE:
  1113. { /* status transaction */
  1114. int rc = -EOPNOTSUPP;
  1115. if ((setup->bRequestType & USB_RECIP_MASK)
  1116. == USB_RECIP_ENDPOINT) {
  1117. int pipe = get_pipe_by_windex(wIndex);
  1118. struct fsl_ep *ep;
  1119. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1120. break;
  1121. ep = get_ep_by_pipe(udc, pipe);
  1122. spin_unlock(&udc->lock);
  1123. rc = fsl_ep_set_halt(&ep->ep,
  1124. (setup->bRequest == USB_REQ_SET_FEATURE)
  1125. ? 1 : 0);
  1126. spin_lock(&udc->lock);
  1127. } else if ((setup->bRequestType & USB_RECIP_MASK)
  1128. == USB_RECIP_DEVICE) {
  1129. /* Note: The driver has not include OTG support yet.
  1130. * This will be set when OTG support is added */
  1131. if (!udc->gadget.is_otg)
  1132. break;
  1133. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1134. udc->gadget.b_hnp_enable = 1;
  1135. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1136. udc->gadget.a_hnp_support = 1;
  1137. else if (setup->bRequest ==
  1138. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1139. udc->gadget.a_alt_hnp_support = 1;
  1140. rc = 0;
  1141. }
  1142. if (rc == 0) {
  1143. if (ep0_prime_status(udc, EP_DIR_IN))
  1144. ep0stall(udc);
  1145. }
  1146. break;
  1147. }
  1148. /* Requests handled by gadget */
  1149. default:
  1150. if (wLength) {
  1151. /* Data phase from gadget, status phase from udc */
  1152. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1153. ? USB_DIR_IN : USB_DIR_OUT;
  1154. spin_unlock(&udc->lock);
  1155. if (udc->driver->setup(&udc->gadget,
  1156. &udc->local_setup_buff) < 0)
  1157. ep0stall(udc);
  1158. spin_lock(&udc->lock);
  1159. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1160. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1161. } else {
  1162. /* No data phase, IN status from gadget */
  1163. udc->ep0_dir = USB_DIR_IN;
  1164. spin_unlock(&udc->lock);
  1165. if (udc->driver->setup(&udc->gadget,
  1166. &udc->local_setup_buff) < 0)
  1167. ep0stall(udc);
  1168. spin_lock(&udc->lock);
  1169. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1170. }
  1171. break;
  1172. }
  1173. }
  1174. /* Process request for Data or Status phase of ep0
  1175. * prime status phase if needed */
  1176. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1177. struct fsl_req *req)
  1178. {
  1179. if (udc->usb_state == USB_STATE_ADDRESS) {
  1180. /* Set the new address */
  1181. u32 new_address = (u32) udc->device_address;
  1182. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1183. &dr_regs->deviceaddr);
  1184. }
  1185. done(ep0, req, 0);
  1186. switch (udc->ep0_state) {
  1187. case DATA_STATE_XMIT:
  1188. /* receive status phase */
  1189. if (ep0_prime_status(udc, EP_DIR_OUT))
  1190. ep0stall(udc);
  1191. break;
  1192. case DATA_STATE_RECV:
  1193. /* send status phase */
  1194. if (ep0_prime_status(udc, EP_DIR_IN))
  1195. ep0stall(udc);
  1196. break;
  1197. case WAIT_FOR_OUT_STATUS:
  1198. udc->ep0_state = WAIT_FOR_SETUP;
  1199. break;
  1200. case WAIT_FOR_SETUP:
  1201. ERR("Unexpect ep0 packets \n");
  1202. break;
  1203. default:
  1204. ep0stall(udc);
  1205. break;
  1206. }
  1207. }
  1208. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1209. * being corrupted by another incoming setup packet */
  1210. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1211. {
  1212. u32 temp;
  1213. struct ep_queue_head *qh;
  1214. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1215. /* Clear bit in ENDPTSETUPSTAT */
  1216. temp = fsl_readl(&dr_regs->endptsetupstat);
  1217. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1218. /* while a hazard exists when setup package arrives */
  1219. do {
  1220. /* Set Setup Tripwire */
  1221. temp = fsl_readl(&dr_regs->usbcmd);
  1222. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1223. /* Copy the setup packet to local buffer */
  1224. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1225. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1226. /* Clear Setup Tripwire */
  1227. temp = fsl_readl(&dr_regs->usbcmd);
  1228. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1229. }
  1230. /* process-ep_req(): free the completed Tds for this req */
  1231. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1232. struct fsl_req *curr_req)
  1233. {
  1234. struct ep_td_struct *curr_td;
  1235. int td_complete, actual, remaining_length, j, tmp;
  1236. int status = 0;
  1237. int errors = 0;
  1238. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1239. int direction = pipe % 2;
  1240. curr_td = curr_req->head;
  1241. td_complete = 0;
  1242. actual = curr_req->req.length;
  1243. for (j = 0; j < curr_req->dtd_count; j++) {
  1244. remaining_length = (le32_to_cpu(curr_td->size_ioc_sts)
  1245. & DTD_PACKET_SIZE)
  1246. >> DTD_LENGTH_BIT_POS;
  1247. actual -= remaining_length;
  1248. if ((errors = le32_to_cpu(curr_td->size_ioc_sts) &
  1249. DTD_ERROR_MASK)) {
  1250. if (errors & DTD_STATUS_HALTED) {
  1251. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1252. /* Clear the errors and Halt condition */
  1253. tmp = le32_to_cpu(curr_qh->size_ioc_int_sts);
  1254. tmp &= ~errors;
  1255. curr_qh->size_ioc_int_sts = cpu_to_le32(tmp);
  1256. status = -EPIPE;
  1257. /* FIXME: continue with next queued TD? */
  1258. break;
  1259. }
  1260. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1261. VDBG("Transfer overflow");
  1262. status = -EPROTO;
  1263. break;
  1264. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1265. VDBG("ISO error");
  1266. status = -EILSEQ;
  1267. break;
  1268. } else
  1269. ERR("Unknown error has occured (0x%x)!\r\n",
  1270. errors);
  1271. } else if (le32_to_cpu(curr_td->size_ioc_sts)
  1272. & DTD_STATUS_ACTIVE) {
  1273. VDBG("Request not complete");
  1274. status = REQ_UNCOMPLETE;
  1275. return status;
  1276. } else if (remaining_length) {
  1277. if (direction) {
  1278. VDBG("Transmit dTD remaining length not zero");
  1279. status = -EPROTO;
  1280. break;
  1281. } else {
  1282. td_complete++;
  1283. break;
  1284. }
  1285. } else {
  1286. td_complete++;
  1287. VDBG("dTD transmitted successful ");
  1288. }
  1289. if (j != curr_req->dtd_count - 1)
  1290. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1291. }
  1292. if (status)
  1293. return status;
  1294. curr_req->req.actual = actual;
  1295. return 0;
  1296. }
  1297. /* Process a DTD completion interrupt */
  1298. static void dtd_complete_irq(struct fsl_udc *udc)
  1299. {
  1300. u32 bit_pos;
  1301. int i, ep_num, direction, bit_mask, status;
  1302. struct fsl_ep *curr_ep;
  1303. struct fsl_req *curr_req, *temp_req;
  1304. /* Clear the bits in the register */
  1305. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1306. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1307. if (!bit_pos)
  1308. return;
  1309. for (i = 0; i < udc->max_ep * 2; i++) {
  1310. ep_num = i >> 1;
  1311. direction = i % 2;
  1312. bit_mask = 1 << (ep_num + 16 * direction);
  1313. if (!(bit_pos & bit_mask))
  1314. continue;
  1315. curr_ep = get_ep_by_pipe(udc, i);
  1316. /* If the ep is configured */
  1317. if (curr_ep->name == NULL) {
  1318. WARN("Invalid EP?");
  1319. continue;
  1320. }
  1321. /* process the req queue until an uncomplete request */
  1322. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1323. queue) {
  1324. status = process_ep_req(udc, i, curr_req);
  1325. VDBG("status of process_ep_req= %d, ep = %d",
  1326. status, ep_num);
  1327. if (status == REQ_UNCOMPLETE)
  1328. break;
  1329. /* write back status to req */
  1330. curr_req->req.status = status;
  1331. if (ep_num == 0) {
  1332. ep0_req_complete(udc, curr_ep, curr_req);
  1333. break;
  1334. } else
  1335. done(curr_ep, curr_req, status);
  1336. }
  1337. }
  1338. }
  1339. /* Process a port change interrupt */
  1340. static void port_change_irq(struct fsl_udc *udc)
  1341. {
  1342. u32 speed;
  1343. if (udc->bus_reset)
  1344. udc->bus_reset = 0;
  1345. /* Bus resetting is finished */
  1346. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1347. /* Get the speed */
  1348. speed = (fsl_readl(&dr_regs->portsc1)
  1349. & PORTSCX_PORT_SPEED_MASK);
  1350. switch (speed) {
  1351. case PORTSCX_PORT_SPEED_HIGH:
  1352. udc->gadget.speed = USB_SPEED_HIGH;
  1353. break;
  1354. case PORTSCX_PORT_SPEED_FULL:
  1355. udc->gadget.speed = USB_SPEED_FULL;
  1356. break;
  1357. case PORTSCX_PORT_SPEED_LOW:
  1358. udc->gadget.speed = USB_SPEED_LOW;
  1359. break;
  1360. default:
  1361. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1362. break;
  1363. }
  1364. }
  1365. /* Update USB state */
  1366. if (!udc->resume_state)
  1367. udc->usb_state = USB_STATE_DEFAULT;
  1368. }
  1369. /* Process suspend interrupt */
  1370. static void suspend_irq(struct fsl_udc *udc)
  1371. {
  1372. udc->resume_state = udc->usb_state;
  1373. udc->usb_state = USB_STATE_SUSPENDED;
  1374. /* report suspend to the driver, serial.c does not support this */
  1375. if (udc->driver->suspend)
  1376. udc->driver->suspend(&udc->gadget);
  1377. }
  1378. static void bus_resume(struct fsl_udc *udc)
  1379. {
  1380. udc->usb_state = udc->resume_state;
  1381. udc->resume_state = 0;
  1382. /* report resume to the driver, serial.c does not support this */
  1383. if (udc->driver->resume)
  1384. udc->driver->resume(&udc->gadget);
  1385. }
  1386. /* Clear up all ep queues */
  1387. static int reset_queues(struct fsl_udc *udc)
  1388. {
  1389. u8 pipe;
  1390. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1391. udc_reset_ep_queue(udc, pipe);
  1392. /* report disconnect; the driver is already quiesced */
  1393. udc->driver->disconnect(&udc->gadget);
  1394. return 0;
  1395. }
  1396. /* Process reset interrupt */
  1397. static void reset_irq(struct fsl_udc *udc)
  1398. {
  1399. u32 temp;
  1400. unsigned long timeout;
  1401. /* Clear the device address */
  1402. temp = fsl_readl(&dr_regs->deviceaddr);
  1403. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1404. udc->device_address = 0;
  1405. /* Clear usb state */
  1406. udc->resume_state = 0;
  1407. udc->ep0_dir = 0;
  1408. udc->ep0_state = WAIT_FOR_SETUP;
  1409. udc->remote_wakeup = 0; /* default to 0 on reset */
  1410. udc->gadget.b_hnp_enable = 0;
  1411. udc->gadget.a_hnp_support = 0;
  1412. udc->gadget.a_alt_hnp_support = 0;
  1413. /* Clear all the setup token semaphores */
  1414. temp = fsl_readl(&dr_regs->endptsetupstat);
  1415. fsl_writel(temp, &dr_regs->endptsetupstat);
  1416. /* Clear all the endpoint complete status bits */
  1417. temp = fsl_readl(&dr_regs->endptcomplete);
  1418. fsl_writel(temp, &dr_regs->endptcomplete);
  1419. timeout = jiffies + 100;
  1420. while (fsl_readl(&dr_regs->endpointprime)) {
  1421. /* Wait until all endptprime bits cleared */
  1422. if (time_after(jiffies, timeout)) {
  1423. ERR("Timeout for reset\n");
  1424. break;
  1425. }
  1426. cpu_relax();
  1427. }
  1428. /* Write 1s to the flush register */
  1429. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1430. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1431. VDBG("Bus reset");
  1432. /* Bus is reseting */
  1433. udc->bus_reset = 1;
  1434. /* Reset all the queues, include XD, dTD, EP queue
  1435. * head and TR Queue */
  1436. reset_queues(udc);
  1437. udc->usb_state = USB_STATE_DEFAULT;
  1438. } else {
  1439. VDBG("Controller reset");
  1440. /* initialize usb hw reg except for regs for EP, not
  1441. * touch usbintr reg */
  1442. dr_controller_setup(udc);
  1443. /* Reset all internal used Queues */
  1444. reset_queues(udc);
  1445. ep0_setup(udc);
  1446. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1447. dr_controller_run(udc);
  1448. udc->usb_state = USB_STATE_ATTACHED;
  1449. }
  1450. }
  1451. /*
  1452. * USB device controller interrupt handler
  1453. */
  1454. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1455. {
  1456. struct fsl_udc *udc = _udc;
  1457. u32 irq_src;
  1458. irqreturn_t status = IRQ_NONE;
  1459. unsigned long flags;
  1460. /* Disable ISR for OTG host mode */
  1461. if (udc->stopped)
  1462. return IRQ_NONE;
  1463. spin_lock_irqsave(&udc->lock, flags);
  1464. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1465. /* Clear notification bits */
  1466. fsl_writel(irq_src, &dr_regs->usbsts);
  1467. /* VDBG("irq_src [0x%8x]", irq_src); */
  1468. /* Need to resume? */
  1469. if (udc->usb_state == USB_STATE_SUSPENDED)
  1470. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1471. bus_resume(udc);
  1472. /* USB Interrupt */
  1473. if (irq_src & USB_STS_INT) {
  1474. VDBG("Packet int");
  1475. /* Setup package, we only support ep0 as control ep */
  1476. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1477. tripwire_handler(udc, 0,
  1478. (u8 *) (&udc->local_setup_buff));
  1479. setup_received_irq(udc, &udc->local_setup_buff);
  1480. status = IRQ_HANDLED;
  1481. }
  1482. /* completion of dtd */
  1483. if (fsl_readl(&dr_regs->endptcomplete)) {
  1484. dtd_complete_irq(udc);
  1485. status = IRQ_HANDLED;
  1486. }
  1487. }
  1488. /* SOF (for ISO transfer) */
  1489. if (irq_src & USB_STS_SOF) {
  1490. status = IRQ_HANDLED;
  1491. }
  1492. /* Port Change */
  1493. if (irq_src & USB_STS_PORT_CHANGE) {
  1494. port_change_irq(udc);
  1495. status = IRQ_HANDLED;
  1496. }
  1497. /* Reset Received */
  1498. if (irq_src & USB_STS_RESET) {
  1499. reset_irq(udc);
  1500. status = IRQ_HANDLED;
  1501. }
  1502. /* Sleep Enable (Suspend) */
  1503. if (irq_src & USB_STS_SUSPEND) {
  1504. suspend_irq(udc);
  1505. status = IRQ_HANDLED;
  1506. }
  1507. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1508. VDBG("Error IRQ %x ", irq_src);
  1509. }
  1510. spin_unlock_irqrestore(&udc->lock, flags);
  1511. return status;
  1512. }
  1513. /*----------------------------------------------------------------*
  1514. * Hook to gadget drivers
  1515. * Called by initialization code of gadget drivers
  1516. *----------------------------------------------------------------*/
  1517. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1518. {
  1519. int retval = -ENODEV;
  1520. unsigned long flags = 0;
  1521. if (!udc_controller)
  1522. return -ENODEV;
  1523. if (!driver || (driver->speed != USB_SPEED_FULL
  1524. && driver->speed != USB_SPEED_HIGH)
  1525. || !driver->bind || !driver->disconnect
  1526. || !driver->setup)
  1527. return -EINVAL;
  1528. if (udc_controller->driver)
  1529. return -EBUSY;
  1530. /* lock is needed but whether should use this lock or another */
  1531. spin_lock_irqsave(&udc_controller->lock, flags);
  1532. driver->driver.bus = 0;
  1533. /* hook up the driver */
  1534. udc_controller->driver = driver;
  1535. udc_controller->gadget.dev.driver = &driver->driver;
  1536. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1537. /* bind udc driver to gadget driver */
  1538. retval = driver->bind(&udc_controller->gadget);
  1539. if (retval) {
  1540. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1541. udc_controller->gadget.dev.driver = 0;
  1542. udc_controller->driver = 0;
  1543. goto out;
  1544. }
  1545. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1546. dr_controller_run(udc_controller);
  1547. udc_controller->usb_state = USB_STATE_ATTACHED;
  1548. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1549. udc_controller->ep0_dir = 0;
  1550. printk(KERN_INFO "%s: bind to driver %s \n",
  1551. udc_controller->gadget.name, driver->driver.name);
  1552. out:
  1553. if (retval)
  1554. printk("retval %d \n", retval);
  1555. return retval;
  1556. }
  1557. EXPORT_SYMBOL(usb_gadget_register_driver);
  1558. /* Disconnect from gadget driver */
  1559. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1560. {
  1561. struct fsl_ep *loop_ep;
  1562. unsigned long flags;
  1563. if (!udc_controller)
  1564. return -ENODEV;
  1565. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1566. return -EINVAL;
  1567. #ifdef CONFIG_USB_OTG
  1568. if (udc_controller->transceiver)
  1569. (void)otg_set_peripheral(udc_controller->transceiver, 0);
  1570. #endif
  1571. /* stop DR, disable intr */
  1572. dr_controller_stop(udc_controller);
  1573. /* in fact, no needed */
  1574. udc_controller->usb_state = USB_STATE_ATTACHED;
  1575. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1576. udc_controller->ep0_dir = 0;
  1577. /* stand operation */
  1578. spin_lock_irqsave(&udc_controller->lock, flags);
  1579. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1580. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1581. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1582. ep.ep_list)
  1583. nuke(loop_ep, -ESHUTDOWN);
  1584. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1585. /* unbind gadget and unhook driver. */
  1586. driver->unbind(&udc_controller->gadget);
  1587. udc_controller->gadget.dev.driver = 0;
  1588. udc_controller->driver = 0;
  1589. printk("unregistered gadget driver '%s'\r\n", driver->driver.name);
  1590. return 0;
  1591. }
  1592. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1593. /*-------------------------------------------------------------------------
  1594. PROC File System Support
  1595. -------------------------------------------------------------------------*/
  1596. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1597. #include <linux/seq_file.h>
  1598. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1599. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1600. int *eof, void *_dev)
  1601. {
  1602. char *buf = page;
  1603. char *next = buf;
  1604. unsigned size = count;
  1605. unsigned long flags;
  1606. int t, i;
  1607. u32 tmp_reg;
  1608. struct fsl_ep *ep = NULL;
  1609. struct fsl_req *req;
  1610. struct fsl_udc *udc = udc_controller;
  1611. if (off != 0)
  1612. return 0;
  1613. spin_lock_irqsave(&udc->lock, flags);
  1614. /* ------basic driver infomation ---- */
  1615. t = scnprintf(next, size,
  1616. DRIVER_DESC "\n"
  1617. "%s version: %s\n"
  1618. "Gadget driver: %s\n\n",
  1619. driver_name, DRIVER_VERSION,
  1620. udc->driver ? udc->driver->driver.name : "(none)");
  1621. size -= t;
  1622. next += t;
  1623. /* ------ DR Registers ----- */
  1624. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1625. t = scnprintf(next, size,
  1626. "USBCMD reg:\n"
  1627. "SetupTW: %d\n"
  1628. "Run/Stop: %s\n\n",
  1629. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1630. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1631. size -= t;
  1632. next += t;
  1633. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1634. t = scnprintf(next, size,
  1635. "USB Status Reg:\n"
  1636. "Dr Suspend: %d" "Reset Received: %d" "System Error: %s"
  1637. "USB Error Interrupt: %s\n\n",
  1638. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1639. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1640. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1641. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1642. size -= t;
  1643. next += t;
  1644. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1645. t = scnprintf(next, size,
  1646. "USB Intrrupt Enable Reg:\n"
  1647. "Sleep Enable: %d" "SOF Received Enable: %d"
  1648. "Reset Enable: %d\n"
  1649. "System Error Enable: %d"
  1650. "Port Change Dectected Enable: %d\n"
  1651. "USB Error Intr Enable: %d" "USB Intr Enable: %d\n\n",
  1652. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1653. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1654. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1655. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1656. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1657. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1658. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1659. size -= t;
  1660. next += t;
  1661. tmp_reg = fsl_readl(&dr_regs->frindex);
  1662. t = scnprintf(next, size,
  1663. "USB Frame Index Reg:" "Frame Number is 0x%x\n\n",
  1664. (tmp_reg & USB_FRINDEX_MASKS));
  1665. size -= t;
  1666. next += t;
  1667. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1668. t = scnprintf(next, size,
  1669. "USB Device Address Reg:" "Device Addr is 0x%x\n\n",
  1670. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1671. size -= t;
  1672. next += t;
  1673. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1674. t = scnprintf(next, size,
  1675. "USB Endpoint List Address Reg:"
  1676. "Device Addr is 0x%x\n\n",
  1677. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1678. size -= t;
  1679. next += t;
  1680. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1681. t = scnprintf(next, size,
  1682. "USB Port Status&Control Reg:\n"
  1683. "Port Transceiver Type : %s" "Port Speed: %s \n"
  1684. "PHY Low Power Suspend: %s" "Port Reset: %s"
  1685. "Port Suspend Mode: %s \n" "Over-current Change: %s"
  1686. "Port Enable/Disable Change: %s\n"
  1687. "Port Enabled/Disabled: %s"
  1688. "Current Connect Status: %s\n\n", ( {
  1689. char *s;
  1690. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1691. case PORTSCX_PTS_UTMI:
  1692. s = "UTMI"; break;
  1693. case PORTSCX_PTS_ULPI:
  1694. s = "ULPI "; break;
  1695. case PORTSCX_PTS_FSLS:
  1696. s = "FS/LS Serial"; break;
  1697. default:
  1698. s = "None"; break;
  1699. }
  1700. s;} ), ( {
  1701. char *s;
  1702. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1703. case PORTSCX_PORT_SPEED_FULL:
  1704. s = "Full Speed"; break;
  1705. case PORTSCX_PORT_SPEED_LOW:
  1706. s = "Low Speed"; break;
  1707. case PORTSCX_PORT_SPEED_HIGH:
  1708. s = "High Speed"; break;
  1709. default:
  1710. s = "Undefined"; break;
  1711. }
  1712. s;
  1713. } ),
  1714. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1715. "Normal PHY mode" : "Low power mode",
  1716. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1717. "Not in Reset",
  1718. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1719. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1720. "No",
  1721. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1722. "Not change",
  1723. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1724. "Not correct",
  1725. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1726. "Attached" : "Not-Att");
  1727. size -= t;
  1728. next += t;
  1729. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1730. t = scnprintf(next, size,
  1731. "USB Mode Reg:" "Controller Mode is : %s\n\n", ( {
  1732. char *s;
  1733. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1734. case USB_MODE_CTRL_MODE_IDLE:
  1735. s = "Idle"; break;
  1736. case USB_MODE_CTRL_MODE_DEVICE:
  1737. s = "Device Controller"; break;
  1738. case USB_MODE_CTRL_MODE_HOST:
  1739. s = "Host Controller"; break;
  1740. default:
  1741. s = "None"; break;
  1742. }
  1743. s;
  1744. } ));
  1745. size -= t;
  1746. next += t;
  1747. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1748. t = scnprintf(next, size,
  1749. "Endpoint Setup Status Reg:" "SETUP on ep 0x%x\n\n",
  1750. (tmp_reg & EP_SETUP_STATUS_MASK));
  1751. size -= t;
  1752. next += t;
  1753. for (i = 0; i < udc->max_ep / 2; i++) {
  1754. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1755. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1756. i, tmp_reg);
  1757. size -= t;
  1758. next += t;
  1759. }
  1760. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1761. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n", tmp_reg);
  1762. size -= t;
  1763. next += t;
  1764. tmp_reg = usb_sys_regs->snoop1;
  1765. t = scnprintf(next, size, "\nSnoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1766. size -= t;
  1767. next += t;
  1768. tmp_reg = usb_sys_regs->control;
  1769. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1770. tmp_reg);
  1771. size -= t;
  1772. next += t;
  1773. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1774. ep = &udc->eps[0];
  1775. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1776. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1777. size -= t;
  1778. next += t;
  1779. if (list_empty(&ep->queue)) {
  1780. t = scnprintf(next, size, "its req queue is empty\n\n");
  1781. size -= t;
  1782. next += t;
  1783. } else {
  1784. list_for_each_entry(req, &ep->queue, queue) {
  1785. t = scnprintf(next, size,
  1786. "req %p actual 0x%x length 0x%x buf %p\n",
  1787. &req->req, req->req.actual,
  1788. req->req.length, req->req.buf);
  1789. size -= t;
  1790. next += t;
  1791. }
  1792. }
  1793. /* other gadget->eplist ep */
  1794. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1795. if (ep->desc) {
  1796. t = scnprintf(next, size,
  1797. "\nFor %s Maxpkt is 0x%x "
  1798. "index is 0x%x\n",
  1799. ep->ep.name, ep_maxpacket(ep),
  1800. ep_index(ep));
  1801. size -= t;
  1802. next += t;
  1803. if (list_empty(&ep->queue)) {
  1804. t = scnprintf(next, size,
  1805. "its req queue is empty\n\n");
  1806. size -= t;
  1807. next += t;
  1808. } else {
  1809. list_for_each_entry(req, &ep->queue, queue) {
  1810. t = scnprintf(next, size,
  1811. "req %p actual 0x%x length"
  1812. "0x%x buf %p\n",
  1813. &req->req, req->req.actual,
  1814. req->req.length, req->req.buf);
  1815. size -= t;
  1816. next += t;
  1817. } /* end for each_entry of ep req */
  1818. } /* end for else */
  1819. } /* end for if(ep->queue) */
  1820. } /* end (ep->desc) */
  1821. spin_unlock_irqrestore(&udc->lock, flags);
  1822. *eof = 1;
  1823. return count - size;
  1824. }
  1825. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1826. 0, NULL, fsl_proc_read, NULL)
  1827. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1828. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1829. #define create_proc_file() do {} while (0)
  1830. #define remove_proc_file() do {} while (0)
  1831. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1832. /*-------------------------------------------------------------------------*/
  1833. /* Release udc structures */
  1834. static void fsl_udc_release(struct device *dev)
  1835. {
  1836. complete(udc_controller->done);
  1837. dma_free_coherent(dev, udc_controller->ep_qh_size,
  1838. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1839. kfree(udc_controller);
  1840. }
  1841. /******************************************************************
  1842. Internal structure setup functions
  1843. *******************************************************************/
  1844. /*------------------------------------------------------------------
  1845. * init resource for globle controller
  1846. * Return the udc handle on success or NULL on failure
  1847. ------------------------------------------------------------------*/
  1848. static struct fsl_udc *__init struct_udc_setup(struct platform_device *pdev)
  1849. {
  1850. struct fsl_udc *udc;
  1851. struct fsl_usb2_platform_data *pdata;
  1852. size_t size;
  1853. udc = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1854. if (udc == NULL) {
  1855. ERR("malloc udc failed\n");
  1856. return NULL;
  1857. }
  1858. pdata = pdev->dev.platform_data;
  1859. udc->phy_mode = pdata->phy_mode;
  1860. /* max_ep_nr is bidirectional ep number, max_ep doubles the number */
  1861. udc->max_ep = pdata->max_ep_nr * 2;
  1862. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1863. if (!udc->eps) {
  1864. ERR("malloc fsl_ep failed\n");
  1865. goto cleanup;
  1866. }
  1867. /* initialized QHs, take care of alignment */
  1868. size = udc->max_ep * sizeof(struct ep_queue_head);
  1869. if (size < QH_ALIGNMENT)
  1870. size = QH_ALIGNMENT;
  1871. else if ((size % QH_ALIGNMENT) != 0) {
  1872. size += QH_ALIGNMENT + 1;
  1873. size &= ~(QH_ALIGNMENT - 1);
  1874. }
  1875. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1876. &udc->ep_qh_dma, GFP_KERNEL);
  1877. if (!udc->ep_qh) {
  1878. ERR("malloc QHs for udc failed\n");
  1879. kfree(udc->eps);
  1880. goto cleanup;
  1881. }
  1882. udc->ep_qh_size = size;
  1883. /* Initialize ep0 status request structure */
  1884. /* FIXME: fsl_alloc_request() ignores ep argument */
  1885. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1886. struct fsl_req, req);
  1887. /* allocate a small amount of memory to get valid address */
  1888. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1889. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1890. udc->resume_state = USB_STATE_NOTATTACHED;
  1891. udc->usb_state = USB_STATE_POWERED;
  1892. udc->ep0_dir = 0;
  1893. udc->remote_wakeup = 0; /* default to 0 on reset */
  1894. spin_lock_init(&udc->lock);
  1895. return udc;
  1896. cleanup:
  1897. kfree(udc);
  1898. return NULL;
  1899. }
  1900. /*----------------------------------------------------------------
  1901. * Setup the fsl_ep struct for eps
  1902. * Link fsl_ep->ep to gadget->ep_list
  1903. * ep0out is not used so do nothing here
  1904. * ep0in should be taken care
  1905. *--------------------------------------------------------------*/
  1906. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1907. char *name, int link)
  1908. {
  1909. struct fsl_ep *ep = &udc->eps[index];
  1910. ep->udc = udc;
  1911. strcpy(ep->name, name);
  1912. ep->ep.name = ep->name;
  1913. ep->ep.ops = &fsl_ep_ops;
  1914. ep->stopped = 0;
  1915. /* for ep0: maxP defined in desc
  1916. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1917. */
  1918. ep->ep.maxpacket = (unsigned short) ~0;
  1919. /* the queue lists any req for this ep */
  1920. INIT_LIST_HEAD(&ep->queue);
  1921. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1922. if (link)
  1923. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1924. ep->gadget = &udc->gadget;
  1925. ep->qh = &udc->ep_qh[index];
  1926. return 0;
  1927. }
  1928. /* Driver probe function
  1929. * all intialize operations implemented here except enabling usb_intr reg
  1930. */
  1931. static int __init fsl_udc_probe(struct platform_device *pdev)
  1932. {
  1933. struct resource *res;
  1934. int ret = -ENODEV;
  1935. unsigned int i;
  1936. if (strcmp(pdev->name, driver_name)) {
  1937. VDBG("Wrong device\n");
  1938. return -ENODEV;
  1939. }
  1940. /* board setup should have been done in the platform code */
  1941. /* Initialize the udc structure including QH member and other member */
  1942. udc_controller = struct_udc_setup(pdev);
  1943. if (!udc_controller) {
  1944. VDBG("udc_controller is NULL \n");
  1945. return -ENOMEM;
  1946. }
  1947. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1948. if (!res)
  1949. return -ENXIO;
  1950. if (!request_mem_region(res->start, res->end - res->start + 1,
  1951. driver_name)) {
  1952. ERR("request mem region for %s failed \n", pdev->name);
  1953. return -EBUSY;
  1954. }
  1955. dr_regs = ioremap(res->start, res->end - res->start + 1);
  1956. if (!dr_regs) {
  1957. ret = -ENOMEM;
  1958. goto err1;
  1959. }
  1960. usb_sys_regs = (struct usb_sys_interface *)
  1961. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1962. udc_controller->irq = platform_get_irq(pdev, 0);
  1963. if (!udc_controller->irq) {
  1964. ret = -ENODEV;
  1965. goto err2;
  1966. }
  1967. ret = request_irq(udc_controller->irq, fsl_udc_irq, SA_SHIRQ,
  1968. driver_name, udc_controller);
  1969. if (ret != 0) {
  1970. ERR("cannot request irq %d err %d \n",
  1971. udc_controller->irq, ret);
  1972. goto err2;
  1973. }
  1974. /* initialize usb hw reg except for regs for EP,
  1975. * leave usbintr reg untouched */
  1976. dr_controller_setup(udc_controller);
  1977. /* Setup gadget structure */
  1978. udc_controller->gadget.ops = &fsl_gadget_ops;
  1979. udc_controller->gadget.is_dualspeed = 1;
  1980. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  1981. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  1982. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1983. udc_controller->gadget.name = driver_name;
  1984. /* Setup gadget.dev and register with kernel */
  1985. strcpy(udc_controller->gadget.dev.bus_id, "gadget");
  1986. udc_controller->gadget.dev.release = fsl_udc_release;
  1987. udc_controller->gadget.dev.parent = &pdev->dev;
  1988. ret = device_register(&udc_controller->gadget.dev);
  1989. if (ret < 0)
  1990. goto err3;
  1991. /* setup QH and epctrl for ep0 */
  1992. ep0_setup(udc_controller);
  1993. /* setup udc->eps[] for ep0 */
  1994. struct_ep_setup(udc_controller, 0, "ep0", 0);
  1995. /* for ep0: the desc defined here;
  1996. * for other eps, gadget layer called ep_enable with defined desc
  1997. */
  1998. udc_controller->eps[0].desc = &fsl_ep0_desc;
  1999. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  2000. /* setup the udc->eps[] for non-control endpoints and link
  2001. * to gadget.ep_list */
  2002. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  2003. char name[14];
  2004. sprintf(name, "ep%dout", i);
  2005. struct_ep_setup(udc_controller, i * 2, name, 1);
  2006. sprintf(name, "ep%din", i);
  2007. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  2008. }
  2009. /* use dma_pool for TD management */
  2010. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  2011. sizeof(struct ep_td_struct),
  2012. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  2013. if (udc_controller->td_pool == NULL) {
  2014. ret = -ENOMEM;
  2015. goto err4;
  2016. }
  2017. create_proc_file();
  2018. return 0;
  2019. err4:
  2020. device_unregister(&udc_controller->gadget.dev);
  2021. err3:
  2022. free_irq(udc_controller->irq, udc_controller);
  2023. err2:
  2024. iounmap(dr_regs);
  2025. err1:
  2026. release_mem_region(res->start, res->end - res->start + 1);
  2027. return ret;
  2028. }
  2029. /* Driver removal function
  2030. * Free resources and finish pending transactions
  2031. */
  2032. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2033. {
  2034. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2035. DECLARE_COMPLETION(done);
  2036. if (!udc_controller)
  2037. return -ENODEV;
  2038. udc_controller->done = &done;
  2039. /* DR has been stopped in usb_gadget_unregister_driver() */
  2040. remove_proc_file();
  2041. /* Free allocated memory */
  2042. kfree(udc_controller->status_req->req.buf);
  2043. kfree(udc_controller->status_req);
  2044. kfree(udc_controller->eps);
  2045. dma_pool_destroy(udc_controller->td_pool);
  2046. free_irq(udc_controller->irq, udc_controller);
  2047. iounmap(dr_regs);
  2048. release_mem_region(res->start, res->end - res->start + 1);
  2049. device_unregister(&udc_controller->gadget.dev);
  2050. /* free udc --wait for the release() finished */
  2051. wait_for_completion(&done);
  2052. return 0;
  2053. }
  2054. /*-----------------------------------------------------------------
  2055. * Modify Power management attributes
  2056. * Used by OTG statemachine to disable gadget temporarily
  2057. -----------------------------------------------------------------*/
  2058. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2059. {
  2060. dr_controller_stop(udc_controller);
  2061. return 0;
  2062. }
  2063. /*-----------------------------------------------------------------
  2064. * Invoked on USB resume. May be called in_interrupt.
  2065. * Here we start the DR controller and enable the irq
  2066. *-----------------------------------------------------------------*/
  2067. static int fsl_udc_resume(struct platform_device *pdev)
  2068. {
  2069. /* Enable DR irq reg and set controller Run */
  2070. if (udc_controller->stopped) {
  2071. dr_controller_setup(udc_controller);
  2072. dr_controller_run(udc_controller);
  2073. }
  2074. udc_controller->usb_state = USB_STATE_ATTACHED;
  2075. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2076. udc_controller->ep0_dir = 0;
  2077. return 0;
  2078. }
  2079. /*-------------------------------------------------------------------------
  2080. Register entry point for the peripheral controller driver
  2081. --------------------------------------------------------------------------*/
  2082. static struct platform_driver udc_driver = {
  2083. .remove = __exit_p(fsl_udc_remove),
  2084. /* these suspend and resume are not usb suspend and resume */
  2085. .suspend = fsl_udc_suspend,
  2086. .resume = fsl_udc_resume,
  2087. .driver = {
  2088. .name = (char *)driver_name,
  2089. .owner = THIS_MODULE,
  2090. },
  2091. };
  2092. static int __init udc_init(void)
  2093. {
  2094. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2095. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2096. }
  2097. module_init(udc_init);
  2098. static void __exit udc_exit(void)
  2099. {
  2100. platform_driver_unregister(&udc_driver);
  2101. printk("%s unregistered \n", driver_desc);
  2102. }
  2103. module_exit(udc_exit);
  2104. MODULE_DESCRIPTION(DRIVER_DESC);
  2105. MODULE_AUTHOR(DRIVER_AUTHOR);
  2106. MODULE_LICENSE("GPL");