dm_common.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include <linux/export.h>
  30. #include "dm_common.h"
  31. #include "phy_common.h"
  32. #include "../pci.h"
  33. #include "../base.h"
  34. static struct ps_t dm_pstable;
  35. #define BT_RSSI_STATE_NORMAL_POWER BIT_OFFSET_LEN_MASK_32(0, 1)
  36. #define BT_RSSI_STATE_AMDPU_OFF BIT_OFFSET_LEN_MASK_32(1, 1)
  37. #define BT_RSSI_STATE_SPECIAL_LOW BIT_OFFSET_LEN_MASK_32(2, 1)
  38. #define BT_RSSI_STATE_BG_EDCA_LOW BIT_OFFSET_LEN_MASK_32(3, 1)
  39. #define BT_RSSI_STATE_TXPOWER_LOW BIT_OFFSET_LEN_MASK_32(4, 1)
  40. #define RTLPRIV (struct rtl_priv *)
  41. #define GET_UNDECORATED_AVERAGE_RSSI(_priv) \
  42. ((RTLPRIV(_priv))->mac80211.opmode == \
  43. NL80211_IFTYPE_ADHOC) ? \
  44. ((RTLPRIV(_priv))->dm.entry_min_undecoratedsmoothed_pwdb) : \
  45. ((RTLPRIV(_priv))->dm.undecorated_smoothed_pwdb)
  46. static const u32 ofdmswing_table[OFDM_TABLE_SIZE] = {
  47. 0x7f8001fe,
  48. 0x788001e2,
  49. 0x71c001c7,
  50. 0x6b8001ae,
  51. 0x65400195,
  52. 0x5fc0017f,
  53. 0x5a400169,
  54. 0x55400155,
  55. 0x50800142,
  56. 0x4c000130,
  57. 0x47c0011f,
  58. 0x43c0010f,
  59. 0x40000100,
  60. 0x3c8000f2,
  61. 0x390000e4,
  62. 0x35c000d7,
  63. 0x32c000cb,
  64. 0x300000c0,
  65. 0x2d4000b5,
  66. 0x2ac000ab,
  67. 0x288000a2,
  68. 0x26000098,
  69. 0x24000090,
  70. 0x22000088,
  71. 0x20000080,
  72. 0x1e400079,
  73. 0x1c800072,
  74. 0x1b00006c,
  75. 0x19800066,
  76. 0x18000060,
  77. 0x16c0005b,
  78. 0x15800056,
  79. 0x14400051,
  80. 0x1300004c,
  81. 0x12000048,
  82. 0x11000044,
  83. 0x10000040,
  84. };
  85. static const u8 cckswing_table_ch1ch13[CCK_TABLE_SIZE][8] = {
  86. {0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04},
  87. {0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04},
  88. {0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03},
  89. {0x2d, 0x2d, 0x27, 0x1f, 0x18, 0x0f, 0x08, 0x03},
  90. {0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03},
  91. {0x28, 0x28, 0x22, 0x1c, 0x15, 0x0d, 0x07, 0x03},
  92. {0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03},
  93. {0x24, 0x23, 0x1f, 0x19, 0x13, 0x0c, 0x06, 0x03},
  94. {0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02},
  95. {0x20, 0x20, 0x1b, 0x16, 0x11, 0x08, 0x05, 0x02},
  96. {0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02},
  97. {0x1d, 0x1c, 0x18, 0x14, 0x0f, 0x0a, 0x05, 0x02},
  98. {0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02},
  99. {0x1a, 0x19, 0x16, 0x12, 0x0d, 0x09, 0x04, 0x02},
  100. {0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02},
  101. {0x17, 0x16, 0x13, 0x10, 0x0c, 0x08, 0x04, 0x02},
  102. {0x16, 0x15, 0x12, 0x0f, 0x0b, 0x07, 0x04, 0x01},
  103. {0x14, 0x14, 0x11, 0x0e, 0x0b, 0x07, 0x03, 0x02},
  104. {0x13, 0x13, 0x10, 0x0d, 0x0a, 0x06, 0x03, 0x01},
  105. {0x12, 0x12, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01},
  106. {0x11, 0x11, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01},
  107. {0x10, 0x10, 0x0e, 0x0b, 0x08, 0x05, 0x03, 0x01},
  108. {0x0f, 0x0f, 0x0d, 0x0b, 0x08, 0x05, 0x03, 0x01},
  109. {0x0e, 0x0e, 0x0c, 0x0a, 0x08, 0x05, 0x02, 0x01},
  110. {0x0d, 0x0d, 0x0c, 0x0a, 0x07, 0x05, 0x02, 0x01},
  111. {0x0d, 0x0c, 0x0b, 0x09, 0x07, 0x04, 0x02, 0x01},
  112. {0x0c, 0x0c, 0x0a, 0x09, 0x06, 0x04, 0x02, 0x01},
  113. {0x0b, 0x0b, 0x0a, 0x08, 0x06, 0x04, 0x02, 0x01},
  114. {0x0b, 0x0a, 0x09, 0x08, 0x06, 0x04, 0x02, 0x01},
  115. {0x0a, 0x0a, 0x09, 0x07, 0x05, 0x03, 0x02, 0x01},
  116. {0x0a, 0x09, 0x08, 0x07, 0x05, 0x03, 0x02, 0x01},
  117. {0x09, 0x09, 0x08, 0x06, 0x05, 0x03, 0x01, 0x01},
  118. {0x09, 0x08, 0x07, 0x06, 0x04, 0x03, 0x01, 0x01}
  119. };
  120. static const u8 cckswing_table_ch14[CCK_TABLE_SIZE][8] = {
  121. {0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00},
  122. {0x33, 0x32, 0x2b, 0x19, 0x00, 0x00, 0x00, 0x00},
  123. {0x30, 0x2f, 0x29, 0x18, 0x00, 0x00, 0x00, 0x00},
  124. {0x2d, 0x2d, 0x17, 0x17, 0x00, 0x00, 0x00, 0x00},
  125. {0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00},
  126. {0x28, 0x28, 0x24, 0x14, 0x00, 0x00, 0x00, 0x00},
  127. {0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00},
  128. {0x24, 0x23, 0x1f, 0x12, 0x00, 0x00, 0x00, 0x00},
  129. {0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00},
  130. {0x20, 0x20, 0x1b, 0x10, 0x00, 0x00, 0x00, 0x00},
  131. {0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00},
  132. {0x1d, 0x1c, 0x18, 0x0e, 0x00, 0x00, 0x00, 0x00},
  133. {0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00},
  134. {0x1a, 0x19, 0x16, 0x0d, 0x00, 0x00, 0x00, 0x00},
  135. {0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00},
  136. {0x17, 0x16, 0x13, 0x0b, 0x00, 0x00, 0x00, 0x00},
  137. {0x16, 0x15, 0x12, 0x0b, 0x00, 0x00, 0x00, 0x00},
  138. {0x14, 0x14, 0x11, 0x0a, 0x00, 0x00, 0x00, 0x00},
  139. {0x13, 0x13, 0x10, 0x0a, 0x00, 0x00, 0x00, 0x00},
  140. {0x12, 0x12, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00},
  141. {0x11, 0x11, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00},
  142. {0x10, 0x10, 0x0e, 0x08, 0x00, 0x00, 0x00, 0x00},
  143. {0x0f, 0x0f, 0x0d, 0x08, 0x00, 0x00, 0x00, 0x00},
  144. {0x0e, 0x0e, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00},
  145. {0x0d, 0x0d, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00},
  146. {0x0d, 0x0c, 0x0b, 0x06, 0x00, 0x00, 0x00, 0x00},
  147. {0x0c, 0x0c, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00},
  148. {0x0b, 0x0b, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00},
  149. {0x0b, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00},
  150. {0x0a, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00},
  151. {0x0a, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00},
  152. {0x09, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00},
  153. {0x09, 0x08, 0x07, 0x04, 0x00, 0x00, 0x00, 0x00}
  154. };
  155. static void rtl92c_dm_diginit(struct ieee80211_hw *hw)
  156. {
  157. struct rtl_priv *rtlpriv = rtl_priv(hw);
  158. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  159. dm_digtable->dig_enable_flag = true;
  160. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
  161. dm_digtable->cur_igvalue = 0x20;
  162. dm_digtable->pre_igvalue = 0x0;
  163. dm_digtable->cursta_connectctate = DIG_STA_DISCONNECT;
  164. dm_digtable->presta_connectstate = DIG_STA_DISCONNECT;
  165. dm_digtable->curmultista_connectstate = DIG_MULTISTA_DISCONNECT;
  166. dm_digtable->rssi_lowthresh = DM_DIG_THRESH_LOW;
  167. dm_digtable->rssi_highthresh = DM_DIG_THRESH_HIGH;
  168. dm_digtable->fa_lowthresh = DM_FALSEALARM_THRESH_LOW;
  169. dm_digtable->fa_highthresh = DM_FALSEALARM_THRESH_HIGH;
  170. dm_digtable->rx_gain_range_max = DM_DIG_MAX;
  171. dm_digtable->rx_gain_range_min = DM_DIG_MIN;
  172. dm_digtable->backoff_val = DM_DIG_BACKOFF_DEFAULT;
  173. dm_digtable->backoff_val_range_max = DM_DIG_BACKOFF_MAX;
  174. dm_digtable->backoff_val_range_min = DM_DIG_BACKOFF_MIN;
  175. dm_digtable->pre_cck_pd_state = CCK_PD_STAGE_MAX;
  176. dm_digtable->cur_cck_pd_state = CCK_PD_STAGE_MAX;
  177. }
  178. static u8 rtl92c_dm_initial_gain_min_pwdb(struct ieee80211_hw *hw)
  179. {
  180. struct rtl_priv *rtlpriv = rtl_priv(hw);
  181. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  182. long rssi_val_min = 0;
  183. if ((dm_digtable->curmultista_connectstate == DIG_MULTISTA_CONNECT) &&
  184. (dm_digtable->cursta_connectctate == DIG_STA_CONNECT)) {
  185. if (rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb != 0)
  186. rssi_val_min =
  187. (rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb >
  188. rtlpriv->dm.undecorated_smoothed_pwdb) ?
  189. rtlpriv->dm.undecorated_smoothed_pwdb :
  190. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  191. else
  192. rssi_val_min = rtlpriv->dm.undecorated_smoothed_pwdb;
  193. } else if (dm_digtable->cursta_connectctate == DIG_STA_CONNECT ||
  194. dm_digtable->cursta_connectctate == DIG_STA_BEFORE_CONNECT) {
  195. rssi_val_min = rtlpriv->dm.undecorated_smoothed_pwdb;
  196. } else if (dm_digtable->curmultista_connectstate ==
  197. DIG_MULTISTA_CONNECT) {
  198. rssi_val_min = rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  199. }
  200. return (u8) rssi_val_min;
  201. }
  202. static void rtl92c_dm_false_alarm_counter_statistics(struct ieee80211_hw *hw)
  203. {
  204. u32 ret_value;
  205. struct rtl_priv *rtlpriv = rtl_priv(hw);
  206. struct false_alarm_statistics *falsealm_cnt = &(rtlpriv->falsealm_cnt);
  207. ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER1, MASKDWORD);
  208. falsealm_cnt->cnt_parity_fail = ((ret_value & 0xffff0000) >> 16);
  209. ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER2, MASKDWORD);
  210. falsealm_cnt->cnt_rate_illegal = (ret_value & 0xffff);
  211. falsealm_cnt->cnt_crc8_fail = ((ret_value & 0xffff0000) >> 16);
  212. ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER3, MASKDWORD);
  213. falsealm_cnt->cnt_mcs_fail = (ret_value & 0xffff);
  214. falsealm_cnt->cnt_ofdm_fail = falsealm_cnt->cnt_parity_fail +
  215. falsealm_cnt->cnt_rate_illegal +
  216. falsealm_cnt->cnt_crc8_fail + falsealm_cnt->cnt_mcs_fail;
  217. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, BIT(14), 1);
  218. ret_value = rtl_get_bbreg(hw, RCCK0_FACOUNTERLOWER, MASKBYTE0);
  219. falsealm_cnt->cnt_cck_fail = ret_value;
  220. ret_value = rtl_get_bbreg(hw, RCCK0_FACOUNTERUPPER, MASKBYTE3);
  221. falsealm_cnt->cnt_cck_fail += (ret_value & 0xff) << 8;
  222. falsealm_cnt->cnt_all = (falsealm_cnt->cnt_parity_fail +
  223. falsealm_cnt->cnt_rate_illegal +
  224. falsealm_cnt->cnt_crc8_fail +
  225. falsealm_cnt->cnt_mcs_fail +
  226. falsealm_cnt->cnt_cck_fail);
  227. rtl_set_bbreg(hw, ROFDM1_LSTF, 0x08000000, 1);
  228. rtl_set_bbreg(hw, ROFDM1_LSTF, 0x08000000, 0);
  229. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, 0x0000c000, 0);
  230. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, 0x0000c000, 2);
  231. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  232. "cnt_parity_fail = %d, cnt_rate_illegal = %d, cnt_crc8_fail = %d, cnt_mcs_fail = %d\n",
  233. falsealm_cnt->cnt_parity_fail,
  234. falsealm_cnt->cnt_rate_illegal,
  235. falsealm_cnt->cnt_crc8_fail, falsealm_cnt->cnt_mcs_fail);
  236. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  237. "cnt_ofdm_fail = %x, cnt_cck_fail = %x, cnt_all = %x\n",
  238. falsealm_cnt->cnt_ofdm_fail,
  239. falsealm_cnt->cnt_cck_fail, falsealm_cnt->cnt_all);
  240. }
  241. static void rtl92c_dm_ctrl_initgain_by_fa(struct ieee80211_hw *hw)
  242. {
  243. struct rtl_priv *rtlpriv = rtl_priv(hw);
  244. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  245. u8 value_igi = dm_digtable->cur_igvalue;
  246. if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH0)
  247. value_igi--;
  248. else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH1)
  249. value_igi += 0;
  250. else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH2)
  251. value_igi++;
  252. else if (rtlpriv->falsealm_cnt.cnt_all >= DM_DIG_FA_TH2)
  253. value_igi += 2;
  254. if (value_igi > DM_DIG_FA_UPPER)
  255. value_igi = DM_DIG_FA_UPPER;
  256. else if (value_igi < DM_DIG_FA_LOWER)
  257. value_igi = DM_DIG_FA_LOWER;
  258. if (rtlpriv->falsealm_cnt.cnt_all > 10000)
  259. value_igi = 0x32;
  260. dm_digtable->cur_igvalue = value_igi;
  261. rtl92c_dm_write_dig(hw);
  262. }
  263. static void rtl92c_dm_ctrl_initgain_by_rssi(struct ieee80211_hw *hw)
  264. {
  265. struct rtl_priv *rtlpriv = rtl_priv(hw);
  266. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  267. if (rtlpriv->falsealm_cnt.cnt_all > dm_digtable->fa_highthresh) {
  268. if ((dm_digtable->backoff_val - 2) <
  269. dm_digtable->backoff_val_range_min)
  270. dm_digtable->backoff_val =
  271. dm_digtable->backoff_val_range_min;
  272. else
  273. dm_digtable->backoff_val -= 2;
  274. } else if (rtlpriv->falsealm_cnt.cnt_all < dm_digtable->fa_lowthresh) {
  275. if ((dm_digtable->backoff_val + 2) >
  276. dm_digtable->backoff_val_range_max)
  277. dm_digtable->backoff_val =
  278. dm_digtable->backoff_val_range_max;
  279. else
  280. dm_digtable->backoff_val += 2;
  281. }
  282. if ((dm_digtable->rssi_val_min + 10 - dm_digtable->backoff_val) >
  283. dm_digtable->rx_gain_range_max)
  284. dm_digtable->cur_igvalue = dm_digtable->rx_gain_range_max;
  285. else if ((dm_digtable->rssi_val_min + 10 -
  286. dm_digtable->backoff_val) < dm_digtable->rx_gain_range_min)
  287. dm_digtable->cur_igvalue = dm_digtable->rx_gain_range_min;
  288. else
  289. dm_digtable->cur_igvalue = dm_digtable->rssi_val_min + 10 -
  290. dm_digtable->backoff_val;
  291. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  292. "rssi_val_min = %x backoff_val %x\n",
  293. dm_digtable->rssi_val_min, dm_digtable->backoff_val);
  294. rtl92c_dm_write_dig(hw);
  295. }
  296. static void rtl92c_dm_initial_gain_multi_sta(struct ieee80211_hw *hw)
  297. {
  298. static u8 initialized; /* initialized to false */
  299. struct rtl_priv *rtlpriv = rtl_priv(hw);
  300. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  301. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  302. long rssi_strength = rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  303. bool multi_sta = false;
  304. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  305. multi_sta = true;
  306. if (!multi_sta ||
  307. dm_digtable->cursta_connectctate != DIG_STA_DISCONNECT) {
  308. initialized = false;
  309. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
  310. return;
  311. } else if (initialized == false) {
  312. initialized = true;
  313. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_0;
  314. dm_digtable->cur_igvalue = 0x20;
  315. rtl92c_dm_write_dig(hw);
  316. }
  317. if (dm_digtable->curmultista_connectstate == DIG_MULTISTA_CONNECT) {
  318. if ((rssi_strength < dm_digtable->rssi_lowthresh) &&
  319. (dm_digtable->dig_ext_port_stage != DIG_EXT_PORT_STAGE_1)) {
  320. if (dm_digtable->dig_ext_port_stage ==
  321. DIG_EXT_PORT_STAGE_2) {
  322. dm_digtable->cur_igvalue = 0x20;
  323. rtl92c_dm_write_dig(hw);
  324. }
  325. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_1;
  326. } else if (rssi_strength > dm_digtable->rssi_highthresh) {
  327. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_2;
  328. rtl92c_dm_ctrl_initgain_by_fa(hw);
  329. }
  330. } else if (dm_digtable->dig_ext_port_stage != DIG_EXT_PORT_STAGE_0) {
  331. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_0;
  332. dm_digtable->cur_igvalue = 0x20;
  333. rtl92c_dm_write_dig(hw);
  334. }
  335. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  336. "curmultista_connectstate = %x dig_ext_port_stage %x\n",
  337. dm_digtable->curmultista_connectstate,
  338. dm_digtable->dig_ext_port_stage);
  339. }
  340. static void rtl92c_dm_initial_gain_sta(struct ieee80211_hw *hw)
  341. {
  342. struct rtl_priv *rtlpriv = rtl_priv(hw);
  343. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  344. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  345. "presta_connectstate = %x, cursta_connectctate = %x\n",
  346. dm_digtable->presta_connectstate,
  347. dm_digtable->cursta_connectctate);
  348. if (dm_digtable->presta_connectstate == dm_digtable->cursta_connectctate
  349. || dm_digtable->cursta_connectctate == DIG_STA_BEFORE_CONNECT
  350. || dm_digtable->cursta_connectctate == DIG_STA_CONNECT) {
  351. if (dm_digtable->cursta_connectctate != DIG_STA_DISCONNECT) {
  352. dm_digtable->rssi_val_min =
  353. rtl92c_dm_initial_gain_min_pwdb(hw);
  354. rtl92c_dm_ctrl_initgain_by_rssi(hw);
  355. }
  356. } else {
  357. dm_digtable->rssi_val_min = 0;
  358. dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
  359. dm_digtable->backoff_val = DM_DIG_BACKOFF_DEFAULT;
  360. dm_digtable->cur_igvalue = 0x20;
  361. dm_digtable->pre_igvalue = 0;
  362. rtl92c_dm_write_dig(hw);
  363. }
  364. }
  365. static void rtl92c_dm_cck_packet_detection_thresh(struct ieee80211_hw *hw)
  366. {
  367. struct rtl_priv *rtlpriv = rtl_priv(hw);
  368. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  369. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  370. if (dm_digtable->cursta_connectctate == DIG_STA_CONNECT) {
  371. dm_digtable->rssi_val_min = rtl92c_dm_initial_gain_min_pwdb(hw);
  372. if (dm_digtable->pre_cck_pd_state == CCK_PD_STAGE_LowRssi) {
  373. if (dm_digtable->rssi_val_min <= 25)
  374. dm_digtable->cur_cck_pd_state =
  375. CCK_PD_STAGE_LowRssi;
  376. else
  377. dm_digtable->cur_cck_pd_state =
  378. CCK_PD_STAGE_HighRssi;
  379. } else {
  380. if (dm_digtable->rssi_val_min <= 20)
  381. dm_digtable->cur_cck_pd_state =
  382. CCK_PD_STAGE_LowRssi;
  383. else
  384. dm_digtable->cur_cck_pd_state =
  385. CCK_PD_STAGE_HighRssi;
  386. }
  387. } else {
  388. dm_digtable->cur_cck_pd_state = CCK_PD_STAGE_MAX;
  389. }
  390. if (dm_digtable->pre_cck_pd_state != dm_digtable->cur_cck_pd_state) {
  391. if (dm_digtable->cur_cck_pd_state == CCK_PD_STAGE_LowRssi) {
  392. if (rtlpriv->falsealm_cnt.cnt_cck_fail > 800)
  393. dm_digtable->cur_cck_fa_state =
  394. CCK_FA_STAGE_High;
  395. else
  396. dm_digtable->cur_cck_fa_state = CCK_FA_STAGE_Low;
  397. if (dm_digtable->pre_cck_fa_state !=
  398. dm_digtable->cur_cck_fa_state) {
  399. if (dm_digtable->cur_cck_fa_state ==
  400. CCK_FA_STAGE_Low)
  401. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2,
  402. 0x83);
  403. else
  404. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2,
  405. 0xcd);
  406. dm_digtable->pre_cck_fa_state =
  407. dm_digtable->cur_cck_fa_state;
  408. }
  409. rtl_set_bbreg(hw, RCCK0_SYSTEM, MASKBYTE1, 0x40);
  410. if (IS_92C_SERIAL(rtlhal->version))
  411. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT,
  412. MASKBYTE2, 0xd7);
  413. } else {
  414. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0xcd);
  415. rtl_set_bbreg(hw, RCCK0_SYSTEM, MASKBYTE1, 0x47);
  416. if (IS_92C_SERIAL(rtlhal->version))
  417. rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT,
  418. MASKBYTE2, 0xd3);
  419. }
  420. dm_digtable->pre_cck_pd_state = dm_digtable->cur_cck_pd_state;
  421. }
  422. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE, "CCKPDStage=%x\n",
  423. dm_digtable->cur_cck_pd_state);
  424. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE, "is92C=%x\n",
  425. IS_92C_SERIAL(rtlhal->version));
  426. }
  427. static void rtl92c_dm_ctrl_initgain_by_twoport(struct ieee80211_hw *hw)
  428. {
  429. struct rtl_priv *rtlpriv = rtl_priv(hw);
  430. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  431. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  432. if (mac->act_scanning)
  433. return;
  434. if (mac->link_state >= MAC80211_LINKED)
  435. dm_digtable->cursta_connectctate = DIG_STA_CONNECT;
  436. else
  437. dm_digtable->cursta_connectctate = DIG_STA_DISCONNECT;
  438. rtl92c_dm_initial_gain_sta(hw);
  439. rtl92c_dm_initial_gain_multi_sta(hw);
  440. rtl92c_dm_cck_packet_detection_thresh(hw);
  441. dm_digtable->presta_connectstate = dm_digtable->cursta_connectctate;
  442. }
  443. static void rtl92c_dm_dig(struct ieee80211_hw *hw)
  444. {
  445. struct rtl_priv *rtlpriv = rtl_priv(hw);
  446. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  447. if (rtlpriv->dm.dm_initialgain_enable == false)
  448. return;
  449. if (dm_digtable->dig_enable_flag == false)
  450. return;
  451. rtl92c_dm_ctrl_initgain_by_twoport(hw);
  452. }
  453. static void rtl92c_dm_init_dynamic_txpower(struct ieee80211_hw *hw)
  454. {
  455. struct rtl_priv *rtlpriv = rtl_priv(hw);
  456. rtlpriv->dm.dynamic_txpower_enable = false;
  457. rtlpriv->dm.last_dtp_lvl = TXHIGHPWRLEVEL_NORMAL;
  458. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  459. }
  460. void rtl92c_dm_write_dig(struct ieee80211_hw *hw)
  461. {
  462. struct rtl_priv *rtlpriv = rtl_priv(hw);
  463. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  464. RT_TRACE(rtlpriv, COMP_DIG, DBG_LOUD,
  465. "cur_igvalue = 0x%x, pre_igvalue = 0x%x, backoff_val = %d\n",
  466. dm_digtable->cur_igvalue, dm_digtable->pre_igvalue,
  467. dm_digtable->backoff_val);
  468. dm_digtable->cur_igvalue += 2;
  469. if (dm_digtable->cur_igvalue > 0x3f)
  470. dm_digtable->cur_igvalue = 0x3f;
  471. if (dm_digtable->pre_igvalue != dm_digtable->cur_igvalue) {
  472. rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, 0x7f,
  473. dm_digtable->cur_igvalue);
  474. rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, 0x7f,
  475. dm_digtable->cur_igvalue);
  476. dm_digtable->pre_igvalue = dm_digtable->cur_igvalue;
  477. }
  478. }
  479. EXPORT_SYMBOL(rtl92c_dm_write_dig);
  480. static void rtl92c_dm_pwdb_monitor(struct ieee80211_hw *hw)
  481. {
  482. struct rtl_priv *rtlpriv = rtl_priv(hw);
  483. long tmpentry_max_pwdb = 0, tmpentry_min_pwdb = 0xff;
  484. u8 h2c_parameter[3] = { 0 };
  485. return;
  486. if (tmpentry_max_pwdb != 0) {
  487. rtlpriv->dm.entry_max_undecoratedsmoothed_pwdb =
  488. tmpentry_max_pwdb;
  489. } else {
  490. rtlpriv->dm.entry_max_undecoratedsmoothed_pwdb = 0;
  491. }
  492. if (tmpentry_min_pwdb != 0xff) {
  493. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb =
  494. tmpentry_min_pwdb;
  495. } else {
  496. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb = 0;
  497. }
  498. h2c_parameter[2] = (u8) (rtlpriv->dm.undecorated_smoothed_pwdb & 0xFF);
  499. h2c_parameter[0] = 0;
  500. rtl92c_fill_h2c_cmd(hw, H2C_RSSI_REPORT, 3, h2c_parameter);
  501. }
  502. void rtl92c_dm_init_edca_turbo(struct ieee80211_hw *hw)
  503. {
  504. struct rtl_priv *rtlpriv = rtl_priv(hw);
  505. rtlpriv->dm.current_turbo_edca = false;
  506. rtlpriv->dm.is_any_nonbepkts = false;
  507. rtlpriv->dm.is_cur_rdlstate = false;
  508. }
  509. EXPORT_SYMBOL(rtl92c_dm_init_edca_turbo);
  510. static void rtl92c_dm_check_edca_turbo(struct ieee80211_hw *hw)
  511. {
  512. struct rtl_priv *rtlpriv = rtl_priv(hw);
  513. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  514. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  515. static u64 last_txok_cnt;
  516. static u64 last_rxok_cnt;
  517. static u32 last_bt_edca_ul;
  518. static u32 last_bt_edca_dl;
  519. u64 cur_txok_cnt = 0;
  520. u64 cur_rxok_cnt = 0;
  521. u32 edca_be_ul = 0x5ea42b;
  522. u32 edca_be_dl = 0x5ea42b;
  523. bool bt_change_edca = false;
  524. if ((last_bt_edca_ul != rtlpcipriv->bt_coexist.bt_edca_ul) ||
  525. (last_bt_edca_dl != rtlpcipriv->bt_coexist.bt_edca_dl)) {
  526. rtlpriv->dm.current_turbo_edca = false;
  527. last_bt_edca_ul = rtlpcipriv->bt_coexist.bt_edca_ul;
  528. last_bt_edca_dl = rtlpcipriv->bt_coexist.bt_edca_dl;
  529. }
  530. if (rtlpcipriv->bt_coexist.bt_edca_ul != 0) {
  531. edca_be_ul = rtlpcipriv->bt_coexist.bt_edca_ul;
  532. bt_change_edca = true;
  533. }
  534. if (rtlpcipriv->bt_coexist.bt_edca_dl != 0) {
  535. edca_be_ul = rtlpcipriv->bt_coexist.bt_edca_dl;
  536. bt_change_edca = true;
  537. }
  538. if (mac->link_state != MAC80211_LINKED) {
  539. rtlpriv->dm.current_turbo_edca = false;
  540. return;
  541. }
  542. if ((!mac->ht_enable) && (!rtlpcipriv->bt_coexist.bt_coexistence)) {
  543. if (!(edca_be_ul & 0xffff0000))
  544. edca_be_ul |= 0x005e0000;
  545. if (!(edca_be_dl & 0xffff0000))
  546. edca_be_dl |= 0x005e0000;
  547. }
  548. if ((bt_change_edca) || ((!rtlpriv->dm.is_any_nonbepkts) &&
  549. (!rtlpriv->dm.disable_framebursting))) {
  550. cur_txok_cnt = rtlpriv->stats.txbytesunicast - last_txok_cnt;
  551. cur_rxok_cnt = rtlpriv->stats.rxbytesunicast - last_rxok_cnt;
  552. if (cur_rxok_cnt > 4 * cur_txok_cnt) {
  553. if (!rtlpriv->dm.is_cur_rdlstate ||
  554. !rtlpriv->dm.current_turbo_edca) {
  555. rtl_write_dword(rtlpriv,
  556. REG_EDCA_BE_PARAM,
  557. edca_be_dl);
  558. rtlpriv->dm.is_cur_rdlstate = true;
  559. }
  560. } else {
  561. if (rtlpriv->dm.is_cur_rdlstate ||
  562. !rtlpriv->dm.current_turbo_edca) {
  563. rtl_write_dword(rtlpriv,
  564. REG_EDCA_BE_PARAM,
  565. edca_be_ul);
  566. rtlpriv->dm.is_cur_rdlstate = false;
  567. }
  568. }
  569. rtlpriv->dm.current_turbo_edca = true;
  570. } else {
  571. if (rtlpriv->dm.current_turbo_edca) {
  572. u8 tmp = AC0_BE;
  573. rtlpriv->cfg->ops->set_hw_reg(hw,
  574. HW_VAR_AC_PARAM,
  575. (u8 *) (&tmp));
  576. rtlpriv->dm.current_turbo_edca = false;
  577. }
  578. }
  579. rtlpriv->dm.is_any_nonbepkts = false;
  580. last_txok_cnt = rtlpriv->stats.txbytesunicast;
  581. last_rxok_cnt = rtlpriv->stats.rxbytesunicast;
  582. }
  583. static void rtl92c_dm_txpower_tracking_callback_thermalmeter(struct ieee80211_hw
  584. *hw)
  585. {
  586. struct rtl_priv *rtlpriv = rtl_priv(hw);
  587. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  588. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  589. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  590. u8 thermalvalue, delta, delta_lck, delta_iqk;
  591. long ele_a, ele_d, temp_cck, val_x, value32;
  592. long val_y, ele_c = 0;
  593. u8 ofdm_index[2], cck_index = 0, ofdm_index_old[2], cck_index_old = 0;
  594. int i;
  595. bool is2t = IS_92C_SERIAL(rtlhal->version);
  596. s8 txpwr_level[2] = {0, 0};
  597. u8 ofdm_min_index = 6, rf;
  598. rtlpriv->dm.txpower_trackinginit = true;
  599. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  600. "rtl92c_dm_txpower_tracking_callback_thermalmeter\n");
  601. thermalvalue = (u8) rtl_get_rfreg(hw, RF90_PATH_A, RF_T_METER, 0x1f);
  602. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  603. "Readback Thermal Meter = 0x%x pre thermal meter 0x%x eeprom_thermalmeter 0x%x\n",
  604. thermalvalue, rtlpriv->dm.thermalvalue,
  605. rtlefuse->eeprom_thermalmeter);
  606. rtl92c_phy_ap_calibrate(hw, (thermalvalue -
  607. rtlefuse->eeprom_thermalmeter));
  608. if (is2t)
  609. rf = 2;
  610. else
  611. rf = 1;
  612. if (thermalvalue) {
  613. ele_d = rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  614. MASKDWORD) & MASKOFDM_D;
  615. for (i = 0; i < OFDM_TABLE_LENGTH; i++) {
  616. if (ele_d == (ofdmswing_table[i] & MASKOFDM_D)) {
  617. ofdm_index_old[0] = (u8) i;
  618. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  619. "Initial pathA ele_d reg0x%x = 0x%lx, ofdm_index=0x%x\n",
  620. ROFDM0_XATXIQIMBALANCE,
  621. ele_d, ofdm_index_old[0]);
  622. break;
  623. }
  624. }
  625. if (is2t) {
  626. ele_d = rtl_get_bbreg(hw, ROFDM0_XBTXIQIMBALANCE,
  627. MASKDWORD) & MASKOFDM_D;
  628. for (i = 0; i < OFDM_TABLE_LENGTH; i++) {
  629. if (ele_d == (ofdmswing_table[i] &
  630. MASKOFDM_D)) {
  631. RT_TRACE(rtlpriv, COMP_POWER_TRACKING,
  632. DBG_LOUD,
  633. "Initial pathB ele_d reg0x%x = 0x%lx, ofdm_index=0x%x\n",
  634. ROFDM0_XBTXIQIMBALANCE, ele_d,
  635. ofdm_index_old[1]);
  636. break;
  637. }
  638. }
  639. }
  640. temp_cck =
  641. rtl_get_bbreg(hw, RCCK0_TXFILTER2, MASKDWORD) & MASKCCK;
  642. for (i = 0; i < CCK_TABLE_LENGTH; i++) {
  643. if (rtlpriv->dm.cck_inch14) {
  644. if (memcmp((void *)&temp_cck,
  645. (void *)&cckswing_table_ch14[i][2],
  646. 4) == 0) {
  647. cck_index_old = (u8) i;
  648. RT_TRACE(rtlpriv, COMP_POWER_TRACKING,
  649. DBG_LOUD,
  650. "Initial reg0x%x = 0x%lx, cck_index=0x%x, ch 14 %d\n",
  651. RCCK0_TXFILTER2, temp_cck,
  652. cck_index_old,
  653. rtlpriv->dm.cck_inch14);
  654. break;
  655. }
  656. } else {
  657. if (memcmp((void *)&temp_cck,
  658. (void *)
  659. &cckswing_table_ch1ch13[i][2],
  660. 4) == 0) {
  661. cck_index_old = (u8) i;
  662. RT_TRACE(rtlpriv, COMP_POWER_TRACKING,
  663. DBG_LOUD,
  664. "Initial reg0x%x = 0x%lx, cck_index=0x%x, ch14 %d\n",
  665. RCCK0_TXFILTER2, temp_cck,
  666. cck_index_old,
  667. rtlpriv->dm.cck_inch14);
  668. break;
  669. }
  670. }
  671. }
  672. if (!rtlpriv->dm.thermalvalue) {
  673. rtlpriv->dm.thermalvalue =
  674. rtlefuse->eeprom_thermalmeter;
  675. rtlpriv->dm.thermalvalue_lck = thermalvalue;
  676. rtlpriv->dm.thermalvalue_iqk = thermalvalue;
  677. for (i = 0; i < rf; i++)
  678. rtlpriv->dm.ofdm_index[i] = ofdm_index_old[i];
  679. rtlpriv->dm.cck_index = cck_index_old;
  680. }
  681. delta = (thermalvalue > rtlpriv->dm.thermalvalue) ?
  682. (thermalvalue - rtlpriv->dm.thermalvalue) :
  683. (rtlpriv->dm.thermalvalue - thermalvalue);
  684. delta_lck = (thermalvalue > rtlpriv->dm.thermalvalue_lck) ?
  685. (thermalvalue - rtlpriv->dm.thermalvalue_lck) :
  686. (rtlpriv->dm.thermalvalue_lck - thermalvalue);
  687. delta_iqk = (thermalvalue > rtlpriv->dm.thermalvalue_iqk) ?
  688. (thermalvalue - rtlpriv->dm.thermalvalue_iqk) :
  689. (rtlpriv->dm.thermalvalue_iqk - thermalvalue);
  690. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  691. "Readback Thermal Meter = 0x%x pre thermal meter 0x%x eeprom_thermalmeter 0x%x delta 0x%x delta_lck 0x%x delta_iqk 0x%x\n",
  692. thermalvalue, rtlpriv->dm.thermalvalue,
  693. rtlefuse->eeprom_thermalmeter, delta, delta_lck,
  694. delta_iqk);
  695. if (delta_lck > 1) {
  696. rtlpriv->dm.thermalvalue_lck = thermalvalue;
  697. rtl92c_phy_lc_calibrate(hw);
  698. }
  699. if (delta > 0 && rtlpriv->dm.txpower_track_control) {
  700. if (thermalvalue > rtlpriv->dm.thermalvalue) {
  701. for (i = 0; i < rf; i++)
  702. rtlpriv->dm.ofdm_index[i] -= delta;
  703. rtlpriv->dm.cck_index -= delta;
  704. } else {
  705. for (i = 0; i < rf; i++)
  706. rtlpriv->dm.ofdm_index[i] += delta;
  707. rtlpriv->dm.cck_index += delta;
  708. }
  709. if (is2t) {
  710. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  711. "temp OFDM_A_index=0x%x, OFDM_B_index=0x%x, cck_index=0x%x\n",
  712. rtlpriv->dm.ofdm_index[0],
  713. rtlpriv->dm.ofdm_index[1],
  714. rtlpriv->dm.cck_index);
  715. } else {
  716. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  717. "temp OFDM_A_index=0x%x, cck_index=0x%x\n",
  718. rtlpriv->dm.ofdm_index[0],
  719. rtlpriv->dm.cck_index);
  720. }
  721. if (thermalvalue > rtlefuse->eeprom_thermalmeter) {
  722. for (i = 0; i < rf; i++)
  723. ofdm_index[i] =
  724. rtlpriv->dm.ofdm_index[i]
  725. + 1;
  726. cck_index = rtlpriv->dm.cck_index + 1;
  727. } else {
  728. for (i = 0; i < rf; i++)
  729. ofdm_index[i] =
  730. rtlpriv->dm.ofdm_index[i];
  731. cck_index = rtlpriv->dm.cck_index;
  732. }
  733. for (i = 0; i < rf; i++) {
  734. if (txpwr_level[i] >= 0 &&
  735. txpwr_level[i] <= 26) {
  736. if (thermalvalue >
  737. rtlefuse->eeprom_thermalmeter) {
  738. if (delta < 5)
  739. ofdm_index[i] -= 1;
  740. else
  741. ofdm_index[i] -= 2;
  742. } else if (delta > 5 && thermalvalue <
  743. rtlefuse->
  744. eeprom_thermalmeter) {
  745. ofdm_index[i] += 1;
  746. }
  747. } else if (txpwr_level[i] >= 27 &&
  748. txpwr_level[i] <= 32
  749. && thermalvalue >
  750. rtlefuse->eeprom_thermalmeter) {
  751. if (delta < 5)
  752. ofdm_index[i] -= 1;
  753. else
  754. ofdm_index[i] -= 2;
  755. } else if (txpwr_level[i] >= 32 &&
  756. txpwr_level[i] <= 38 &&
  757. thermalvalue >
  758. rtlefuse->eeprom_thermalmeter
  759. && delta > 5) {
  760. ofdm_index[i] -= 1;
  761. }
  762. }
  763. if (txpwr_level[i] >= 0 && txpwr_level[i] <= 26) {
  764. if (thermalvalue >
  765. rtlefuse->eeprom_thermalmeter) {
  766. if (delta < 5)
  767. cck_index -= 1;
  768. else
  769. cck_index -= 2;
  770. } else if (delta > 5 && thermalvalue <
  771. rtlefuse->eeprom_thermalmeter) {
  772. cck_index += 1;
  773. }
  774. } else if (txpwr_level[i] >= 27 &&
  775. txpwr_level[i] <= 32 &&
  776. thermalvalue >
  777. rtlefuse->eeprom_thermalmeter) {
  778. if (delta < 5)
  779. cck_index -= 1;
  780. else
  781. cck_index -= 2;
  782. } else if (txpwr_level[i] >= 32 &&
  783. txpwr_level[i] <= 38 &&
  784. thermalvalue > rtlefuse->eeprom_thermalmeter
  785. && delta > 5) {
  786. cck_index -= 1;
  787. }
  788. for (i = 0; i < rf; i++) {
  789. if (ofdm_index[i] > OFDM_TABLE_SIZE - 1)
  790. ofdm_index[i] = OFDM_TABLE_SIZE - 1;
  791. else if (ofdm_index[i] < ofdm_min_index)
  792. ofdm_index[i] = ofdm_min_index;
  793. }
  794. if (cck_index > CCK_TABLE_SIZE - 1)
  795. cck_index = CCK_TABLE_SIZE - 1;
  796. else if (cck_index < 0)
  797. cck_index = 0;
  798. if (is2t) {
  799. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  800. "new OFDM_A_index=0x%x, OFDM_B_index=0x%x, cck_index=0x%x\n",
  801. ofdm_index[0], ofdm_index[1],
  802. cck_index);
  803. } else {
  804. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  805. "new OFDM_A_index=0x%x, cck_index=0x%x\n",
  806. ofdm_index[0], cck_index);
  807. }
  808. }
  809. if (rtlpriv->dm.txpower_track_control && delta != 0) {
  810. ele_d =
  811. (ofdmswing_table[ofdm_index[0]] & 0xFFC00000) >> 22;
  812. val_x = rtlphy->reg_e94;
  813. val_y = rtlphy->reg_e9c;
  814. if (val_x != 0) {
  815. if ((val_x & 0x00000200) != 0)
  816. val_x = val_x | 0xFFFFFC00;
  817. ele_a = ((val_x * ele_d) >> 8) & 0x000003FF;
  818. if ((val_y & 0x00000200) != 0)
  819. val_y = val_y | 0xFFFFFC00;
  820. ele_c = ((val_y * ele_d) >> 8) & 0x000003FF;
  821. value32 = (ele_d << 22) |
  822. ((ele_c & 0x3F) << 16) | ele_a;
  823. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  824. MASKDWORD, value32);
  825. value32 = (ele_c & 0x000003C0) >> 6;
  826. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, MASKH4BITS,
  827. value32);
  828. value32 = ((val_x * ele_d) >> 7) & 0x01;
  829. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  830. BIT(31), value32);
  831. value32 = ((val_y * ele_d) >> 7) & 0x01;
  832. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  833. BIT(29), value32);
  834. } else {
  835. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  836. MASKDWORD,
  837. ofdmswing_table[ofdm_index[0]]);
  838. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, MASKH4BITS,
  839. 0x00);
  840. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  841. BIT(31) | BIT(29), 0x00);
  842. }
  843. if (!rtlpriv->dm.cck_inch14) {
  844. rtl_write_byte(rtlpriv, 0xa22,
  845. cckswing_table_ch1ch13[cck_index]
  846. [0]);
  847. rtl_write_byte(rtlpriv, 0xa23,
  848. cckswing_table_ch1ch13[cck_index]
  849. [1]);
  850. rtl_write_byte(rtlpriv, 0xa24,
  851. cckswing_table_ch1ch13[cck_index]
  852. [2]);
  853. rtl_write_byte(rtlpriv, 0xa25,
  854. cckswing_table_ch1ch13[cck_index]
  855. [3]);
  856. rtl_write_byte(rtlpriv, 0xa26,
  857. cckswing_table_ch1ch13[cck_index]
  858. [4]);
  859. rtl_write_byte(rtlpriv, 0xa27,
  860. cckswing_table_ch1ch13[cck_index]
  861. [5]);
  862. rtl_write_byte(rtlpriv, 0xa28,
  863. cckswing_table_ch1ch13[cck_index]
  864. [6]);
  865. rtl_write_byte(rtlpriv, 0xa29,
  866. cckswing_table_ch1ch13[cck_index]
  867. [7]);
  868. } else {
  869. rtl_write_byte(rtlpriv, 0xa22,
  870. cckswing_table_ch14[cck_index]
  871. [0]);
  872. rtl_write_byte(rtlpriv, 0xa23,
  873. cckswing_table_ch14[cck_index]
  874. [1]);
  875. rtl_write_byte(rtlpriv, 0xa24,
  876. cckswing_table_ch14[cck_index]
  877. [2]);
  878. rtl_write_byte(rtlpriv, 0xa25,
  879. cckswing_table_ch14[cck_index]
  880. [3]);
  881. rtl_write_byte(rtlpriv, 0xa26,
  882. cckswing_table_ch14[cck_index]
  883. [4]);
  884. rtl_write_byte(rtlpriv, 0xa27,
  885. cckswing_table_ch14[cck_index]
  886. [5]);
  887. rtl_write_byte(rtlpriv, 0xa28,
  888. cckswing_table_ch14[cck_index]
  889. [6]);
  890. rtl_write_byte(rtlpriv, 0xa29,
  891. cckswing_table_ch14[cck_index]
  892. [7]);
  893. }
  894. if (is2t) {
  895. ele_d = (ofdmswing_table[ofdm_index[1]] &
  896. 0xFFC00000) >> 22;
  897. val_x = rtlphy->reg_eb4;
  898. val_y = rtlphy->reg_ebc;
  899. if (val_x != 0) {
  900. if ((val_x & 0x00000200) != 0)
  901. val_x = val_x | 0xFFFFFC00;
  902. ele_a = ((val_x * ele_d) >> 8) &
  903. 0x000003FF;
  904. if ((val_y & 0x00000200) != 0)
  905. val_y = val_y | 0xFFFFFC00;
  906. ele_c = ((val_y * ele_d) >> 8) &
  907. 0x00003FF;
  908. value32 = (ele_d << 22) |
  909. ((ele_c & 0x3F) << 16) | ele_a;
  910. rtl_set_bbreg(hw,
  911. ROFDM0_XBTXIQIMBALANCE,
  912. MASKDWORD, value32);
  913. value32 = (ele_c & 0x000003C0) >> 6;
  914. rtl_set_bbreg(hw, ROFDM0_XDTXAFE,
  915. MASKH4BITS, value32);
  916. value32 = ((val_x * ele_d) >> 7) & 0x01;
  917. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  918. BIT(27), value32);
  919. value32 = ((val_y * ele_d) >> 7) & 0x01;
  920. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  921. BIT(25), value32);
  922. } else {
  923. rtl_set_bbreg(hw,
  924. ROFDM0_XBTXIQIMBALANCE,
  925. MASKDWORD,
  926. ofdmswing_table[ofdm_index
  927. [1]]);
  928. rtl_set_bbreg(hw, ROFDM0_XDTXAFE,
  929. MASKH4BITS, 0x00);
  930. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD,
  931. BIT(27) | BIT(25), 0x00);
  932. }
  933. }
  934. }
  935. if (delta_iqk > 3) {
  936. rtlpriv->dm.thermalvalue_iqk = thermalvalue;
  937. rtl92c_phy_iq_calibrate(hw, false);
  938. }
  939. if (rtlpriv->dm.txpower_track_control)
  940. rtlpriv->dm.thermalvalue = thermalvalue;
  941. }
  942. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD, "<===\n");
  943. }
  944. static void rtl92c_dm_initialize_txpower_tracking_thermalmeter(
  945. struct ieee80211_hw *hw)
  946. {
  947. struct rtl_priv *rtlpriv = rtl_priv(hw);
  948. rtlpriv->dm.txpower_tracking = true;
  949. rtlpriv->dm.txpower_trackinginit = false;
  950. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  951. "pMgntInfo->txpower_tracking = %d\n",
  952. rtlpriv->dm.txpower_tracking);
  953. }
  954. static void rtl92c_dm_initialize_txpower_tracking(struct ieee80211_hw *hw)
  955. {
  956. rtl92c_dm_initialize_txpower_tracking_thermalmeter(hw);
  957. }
  958. static void rtl92c_dm_txpower_tracking_directcall(struct ieee80211_hw *hw)
  959. {
  960. rtl92c_dm_txpower_tracking_callback_thermalmeter(hw);
  961. }
  962. static void rtl92c_dm_check_txpower_tracking_thermal_meter(
  963. struct ieee80211_hw *hw)
  964. {
  965. struct rtl_priv *rtlpriv = rtl_priv(hw);
  966. static u8 tm_trigger;
  967. if (!rtlpriv->dm.txpower_tracking)
  968. return;
  969. if (!tm_trigger) {
  970. rtl_set_rfreg(hw, RF90_PATH_A, RF_T_METER, RFREG_OFFSET_MASK,
  971. 0x60);
  972. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  973. "Trigger 92S Thermal Meter!!\n");
  974. tm_trigger = 1;
  975. return;
  976. } else {
  977. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  978. "Schedule TxPowerTracking direct call!!\n");
  979. rtl92c_dm_txpower_tracking_directcall(hw);
  980. tm_trigger = 0;
  981. }
  982. }
  983. void rtl92c_dm_check_txpower_tracking(struct ieee80211_hw *hw)
  984. {
  985. rtl92c_dm_check_txpower_tracking_thermal_meter(hw);
  986. }
  987. EXPORT_SYMBOL(rtl92c_dm_check_txpower_tracking);
  988. void rtl92c_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw)
  989. {
  990. struct rtl_priv *rtlpriv = rtl_priv(hw);
  991. struct rate_adaptive *p_ra = &(rtlpriv->ra);
  992. p_ra->ratr_state = DM_RATR_STA_INIT;
  993. p_ra->pre_ratr_state = DM_RATR_STA_INIT;
  994. if (rtlpriv->dm.dm_type == DM_TYPE_BYDRIVER)
  995. rtlpriv->dm.useramask = true;
  996. else
  997. rtlpriv->dm.useramask = false;
  998. }
  999. EXPORT_SYMBOL(rtl92c_dm_init_rate_adaptive_mask);
  1000. static void rtl92c_dm_refresh_rate_adaptive_mask(struct ieee80211_hw *hw)
  1001. {
  1002. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1003. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1004. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1005. struct rate_adaptive *p_ra = &(rtlpriv->ra);
  1006. u32 low_rssithresh_for_ra, high_rssithresh_for_ra;
  1007. struct ieee80211_sta *sta = NULL;
  1008. if (is_hal_stop(rtlhal)) {
  1009. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  1010. "<---- driver is going to unload\n");
  1011. return;
  1012. }
  1013. if (!rtlpriv->dm.useramask) {
  1014. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  1015. "<---- driver does not control rate adaptive mask\n");
  1016. return;
  1017. }
  1018. if (mac->link_state == MAC80211_LINKED &&
  1019. mac->opmode == NL80211_IFTYPE_STATION) {
  1020. switch (p_ra->pre_ratr_state) {
  1021. case DM_RATR_STA_HIGH:
  1022. high_rssithresh_for_ra = 50;
  1023. low_rssithresh_for_ra = 20;
  1024. break;
  1025. case DM_RATR_STA_MIDDLE:
  1026. high_rssithresh_for_ra = 55;
  1027. low_rssithresh_for_ra = 20;
  1028. break;
  1029. case DM_RATR_STA_LOW:
  1030. high_rssithresh_for_ra = 50;
  1031. low_rssithresh_for_ra = 25;
  1032. break;
  1033. default:
  1034. high_rssithresh_for_ra = 50;
  1035. low_rssithresh_for_ra = 20;
  1036. break;
  1037. }
  1038. if (rtlpriv->dm.undecorated_smoothed_pwdb >
  1039. (long)high_rssithresh_for_ra)
  1040. p_ra->ratr_state = DM_RATR_STA_HIGH;
  1041. else if (rtlpriv->dm.undecorated_smoothed_pwdb >
  1042. (long)low_rssithresh_for_ra)
  1043. p_ra->ratr_state = DM_RATR_STA_MIDDLE;
  1044. else
  1045. p_ra->ratr_state = DM_RATR_STA_LOW;
  1046. if (p_ra->pre_ratr_state != p_ra->ratr_state) {
  1047. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD, "RSSI = %ld\n",
  1048. rtlpriv->dm.undecorated_smoothed_pwdb);
  1049. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  1050. "RSSI_LEVEL = %d\n", p_ra->ratr_state);
  1051. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  1052. "PreState = %d, CurState = %d\n",
  1053. p_ra->pre_ratr_state, p_ra->ratr_state);
  1054. /* Only the PCI card uses sta in the update rate table
  1055. * callback routine */
  1056. if (rtlhal->interface == INTF_PCI) {
  1057. rcu_read_lock();
  1058. sta = ieee80211_find_sta(mac->vif, mac->bssid);
  1059. }
  1060. rtlpriv->cfg->ops->update_rate_tbl(hw, sta,
  1061. p_ra->ratr_state);
  1062. p_ra->pre_ratr_state = p_ra->ratr_state;
  1063. if (rtlhal->interface == INTF_PCI)
  1064. rcu_read_unlock();
  1065. }
  1066. }
  1067. }
  1068. static void rtl92c_dm_init_dynamic_bb_powersaving(struct ieee80211_hw *hw)
  1069. {
  1070. dm_pstable.pre_ccastate = CCA_MAX;
  1071. dm_pstable.cur_ccasate = CCA_MAX;
  1072. dm_pstable.pre_rfstate = RF_MAX;
  1073. dm_pstable.cur_rfstate = RF_MAX;
  1074. dm_pstable.rssi_val_min = 0;
  1075. }
  1076. void rtl92c_dm_rf_saving(struct ieee80211_hw *hw, u8 bforce_in_normal)
  1077. {
  1078. static u8 initialize;
  1079. static u32 reg_874, reg_c70, reg_85c, reg_a74;
  1080. if (initialize == 0) {
  1081. reg_874 = (rtl_get_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  1082. MASKDWORD) & 0x1CC000) >> 14;
  1083. reg_c70 = (rtl_get_bbreg(hw, ROFDM0_AGCPARAMETER1,
  1084. MASKDWORD) & BIT(3)) >> 3;
  1085. reg_85c = (rtl_get_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL,
  1086. MASKDWORD) & 0xFF000000) >> 24;
  1087. reg_a74 = (rtl_get_bbreg(hw, 0xa74, MASKDWORD) & 0xF000) >> 12;
  1088. initialize = 1;
  1089. }
  1090. if (!bforce_in_normal) {
  1091. if (dm_pstable.rssi_val_min != 0) {
  1092. if (dm_pstable.pre_rfstate == RF_NORMAL) {
  1093. if (dm_pstable.rssi_val_min >= 30)
  1094. dm_pstable.cur_rfstate = RF_SAVE;
  1095. else
  1096. dm_pstable.cur_rfstate = RF_NORMAL;
  1097. } else {
  1098. if (dm_pstable.rssi_val_min <= 25)
  1099. dm_pstable.cur_rfstate = RF_NORMAL;
  1100. else
  1101. dm_pstable.cur_rfstate = RF_SAVE;
  1102. }
  1103. } else {
  1104. dm_pstable.cur_rfstate = RF_MAX;
  1105. }
  1106. } else {
  1107. dm_pstable.cur_rfstate = RF_NORMAL;
  1108. }
  1109. if (dm_pstable.pre_rfstate != dm_pstable.cur_rfstate) {
  1110. if (dm_pstable.cur_rfstate == RF_SAVE) {
  1111. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  1112. 0x1C0000, 0x2);
  1113. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, BIT(3), 0);
  1114. rtl_set_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL,
  1115. 0xFF000000, 0x63);
  1116. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  1117. 0xC000, 0x2);
  1118. rtl_set_bbreg(hw, 0xa74, 0xF000, 0x3);
  1119. rtl_set_bbreg(hw, 0x818, BIT(28), 0x0);
  1120. rtl_set_bbreg(hw, 0x818, BIT(28), 0x1);
  1121. } else {
  1122. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
  1123. 0x1CC000, reg_874);
  1124. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, BIT(3),
  1125. reg_c70);
  1126. rtl_set_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL, 0xFF000000,
  1127. reg_85c);
  1128. rtl_set_bbreg(hw, 0xa74, 0xF000, reg_a74);
  1129. rtl_set_bbreg(hw, 0x818, BIT(28), 0x0);
  1130. }
  1131. dm_pstable.pre_rfstate = dm_pstable.cur_rfstate;
  1132. }
  1133. }
  1134. EXPORT_SYMBOL(rtl92c_dm_rf_saving);
  1135. static void rtl92c_dm_dynamic_bb_powersaving(struct ieee80211_hw *hw)
  1136. {
  1137. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1138. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1139. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1140. if (((mac->link_state == MAC80211_NOLINK)) &&
  1141. (rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb == 0)) {
  1142. dm_pstable.rssi_val_min = 0;
  1143. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD, "Not connected to any\n");
  1144. }
  1145. if (mac->link_state == MAC80211_LINKED) {
  1146. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1147. dm_pstable.rssi_val_min =
  1148. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  1149. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  1150. "AP Client PWDB = 0x%lx\n",
  1151. dm_pstable.rssi_val_min);
  1152. } else {
  1153. dm_pstable.rssi_val_min =
  1154. rtlpriv->dm.undecorated_smoothed_pwdb;
  1155. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  1156. "STA Default Port PWDB = 0x%lx\n",
  1157. dm_pstable.rssi_val_min);
  1158. }
  1159. } else {
  1160. dm_pstable.rssi_val_min =
  1161. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  1162. RT_TRACE(rtlpriv, DBG_LOUD, DBG_LOUD,
  1163. "AP Ext Port PWDB = 0x%lx\n",
  1164. dm_pstable.rssi_val_min);
  1165. }
  1166. if (IS_92C_SERIAL(rtlhal->version))
  1167. ;/* rtl92c_dm_1r_cca(hw); */
  1168. else
  1169. rtl92c_dm_rf_saving(hw, false);
  1170. }
  1171. void rtl92c_dm_init(struct ieee80211_hw *hw)
  1172. {
  1173. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1174. rtlpriv->dm.dm_type = DM_TYPE_BYDRIVER;
  1175. rtl92c_dm_diginit(hw);
  1176. rtl92c_dm_init_dynamic_txpower(hw);
  1177. rtl92c_dm_init_edca_turbo(hw);
  1178. rtl92c_dm_init_rate_adaptive_mask(hw);
  1179. rtl92c_dm_initialize_txpower_tracking(hw);
  1180. rtl92c_dm_init_dynamic_bb_powersaving(hw);
  1181. }
  1182. EXPORT_SYMBOL(rtl92c_dm_init);
  1183. void rtl92c_dm_dynamic_txpower(struct ieee80211_hw *hw)
  1184. {
  1185. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1186. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1187. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1188. long undecorated_smoothed_pwdb;
  1189. if (!rtlpriv->dm.dynamic_txpower_enable)
  1190. return;
  1191. if (rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) {
  1192. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  1193. return;
  1194. }
  1195. if ((mac->link_state < MAC80211_LINKED) &&
  1196. (rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb == 0)) {
  1197. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  1198. "Not connected to any\n");
  1199. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  1200. rtlpriv->dm.last_dtp_lvl = TXHIGHPWRLEVEL_NORMAL;
  1201. return;
  1202. }
  1203. if (mac->link_state >= MAC80211_LINKED) {
  1204. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1205. undecorated_smoothed_pwdb =
  1206. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  1207. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1208. "AP Client PWDB = 0x%lx\n",
  1209. undecorated_smoothed_pwdb);
  1210. } else {
  1211. undecorated_smoothed_pwdb =
  1212. rtlpriv->dm.undecorated_smoothed_pwdb;
  1213. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1214. "STA Default Port PWDB = 0x%lx\n",
  1215. undecorated_smoothed_pwdb);
  1216. }
  1217. } else {
  1218. undecorated_smoothed_pwdb =
  1219. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  1220. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1221. "AP Ext Port PWDB = 0x%lx\n",
  1222. undecorated_smoothed_pwdb);
  1223. }
  1224. if (undecorated_smoothed_pwdb >= TX_POWER_NEAR_FIELD_THRESH_LVL2) {
  1225. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_LEVEL1;
  1226. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1227. "TXHIGHPWRLEVEL_LEVEL1 (TxPwr=0x0)\n");
  1228. } else if ((undecorated_smoothed_pwdb <
  1229. (TX_POWER_NEAR_FIELD_THRESH_LVL2 - 3)) &&
  1230. (undecorated_smoothed_pwdb >=
  1231. TX_POWER_NEAR_FIELD_THRESH_LVL1)) {
  1232. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_LEVEL1;
  1233. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1234. "TXHIGHPWRLEVEL_LEVEL1 (TxPwr=0x10)\n");
  1235. } else if (undecorated_smoothed_pwdb <
  1236. (TX_POWER_NEAR_FIELD_THRESH_LVL1 - 5)) {
  1237. rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
  1238. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1239. "TXHIGHPWRLEVEL_NORMAL\n");
  1240. }
  1241. if ((rtlpriv->dm.dynamic_txhighpower_lvl != rtlpriv->dm.last_dtp_lvl)) {
  1242. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1243. "PHY_SetTxPowerLevel8192S() Channel = %d\n",
  1244. rtlphy->current_channel);
  1245. rtl92c_phy_set_txpower_level(hw, rtlphy->current_channel);
  1246. }
  1247. rtlpriv->dm.last_dtp_lvl = rtlpriv->dm.dynamic_txhighpower_lvl;
  1248. }
  1249. void rtl92c_dm_watchdog(struct ieee80211_hw *hw)
  1250. {
  1251. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1252. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1253. bool fw_current_inpsmode = false;
  1254. bool fw_ps_awake = true;
  1255. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  1256. (u8 *) (&fw_current_inpsmode));
  1257. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FWLPS_RF_ON,
  1258. (u8 *) (&fw_ps_awake));
  1259. if ((ppsc->rfpwr_state == ERFON) && ((!fw_current_inpsmode) &&
  1260. fw_ps_awake)
  1261. && (!ppsc->rfchange_inprogress)) {
  1262. rtl92c_dm_pwdb_monitor(hw);
  1263. rtl92c_dm_dig(hw);
  1264. rtl92c_dm_false_alarm_counter_statistics(hw);
  1265. rtl92c_dm_dynamic_bb_powersaving(hw);
  1266. rtl92c_dm_dynamic_txpower(hw);
  1267. rtl92c_dm_check_txpower_tracking(hw);
  1268. rtl92c_dm_refresh_rate_adaptive_mask(hw);
  1269. rtl92c_dm_bt_coexist(hw);
  1270. rtl92c_dm_check_edca_turbo(hw);
  1271. }
  1272. }
  1273. EXPORT_SYMBOL(rtl92c_dm_watchdog);
  1274. u8 rtl92c_bt_rssi_state_change(struct ieee80211_hw *hw)
  1275. {
  1276. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1277. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1278. long undecorated_smoothed_pwdb;
  1279. u8 curr_bt_rssi_state = 0x00;
  1280. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1281. undecorated_smoothed_pwdb =
  1282. GET_UNDECORATED_AVERAGE_RSSI(rtlpriv);
  1283. } else {
  1284. if (rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb == 0)
  1285. undecorated_smoothed_pwdb = 100;
  1286. else
  1287. undecorated_smoothed_pwdb =
  1288. rtlpriv->dm.entry_min_undecoratedsmoothed_pwdb;
  1289. }
  1290. /* Check RSSI to determine HighPower/NormalPower state for
  1291. * BT coexistence. */
  1292. if (undecorated_smoothed_pwdb >= 67)
  1293. curr_bt_rssi_state &= (~BT_RSSI_STATE_NORMAL_POWER);
  1294. else if (undecorated_smoothed_pwdb < 62)
  1295. curr_bt_rssi_state |= BT_RSSI_STATE_NORMAL_POWER;
  1296. /* Check RSSI to determine AMPDU setting for BT coexistence. */
  1297. if (undecorated_smoothed_pwdb >= 40)
  1298. curr_bt_rssi_state &= (~BT_RSSI_STATE_AMDPU_OFF);
  1299. else if (undecorated_smoothed_pwdb <= 32)
  1300. curr_bt_rssi_state |= BT_RSSI_STATE_AMDPU_OFF;
  1301. /* Marked RSSI state. It will be used to determine BT coexistence
  1302. * setting later. */
  1303. if (undecorated_smoothed_pwdb < 35)
  1304. curr_bt_rssi_state |= BT_RSSI_STATE_SPECIAL_LOW;
  1305. else
  1306. curr_bt_rssi_state &= (~BT_RSSI_STATE_SPECIAL_LOW);
  1307. /* Set Tx Power according to BT status. */
  1308. if (undecorated_smoothed_pwdb >= 30)
  1309. curr_bt_rssi_state |= BT_RSSI_STATE_TXPOWER_LOW;
  1310. else if (undecorated_smoothed_pwdb < 25)
  1311. curr_bt_rssi_state &= (~BT_RSSI_STATE_TXPOWER_LOW);
  1312. /* Check BT state related to BT_Idle in B/G mode. */
  1313. if (undecorated_smoothed_pwdb < 15)
  1314. curr_bt_rssi_state |= BT_RSSI_STATE_BG_EDCA_LOW;
  1315. else
  1316. curr_bt_rssi_state &= (~BT_RSSI_STATE_BG_EDCA_LOW);
  1317. if (curr_bt_rssi_state != rtlpcipriv->bt_coexist.bt_rssi_state) {
  1318. rtlpcipriv->bt_coexist.bt_rssi_state = curr_bt_rssi_state;
  1319. return true;
  1320. } else {
  1321. return false;
  1322. }
  1323. }
  1324. EXPORT_SYMBOL(rtl92c_bt_rssi_state_change);
  1325. static bool rtl92c_bt_state_change(struct ieee80211_hw *hw)
  1326. {
  1327. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1328. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1329. u32 polling, ratio_tx, ratio_pri;
  1330. u32 bt_tx, bt_pri;
  1331. u8 bt_state;
  1332. u8 cur_service_type;
  1333. if (rtlpriv->mac80211.link_state < MAC80211_LINKED)
  1334. return false;
  1335. bt_state = rtl_read_byte(rtlpriv, 0x4fd);
  1336. bt_tx = rtl_read_dword(rtlpriv, 0x488);
  1337. bt_tx = bt_tx & 0x00ffffff;
  1338. bt_pri = rtl_read_dword(rtlpriv, 0x48c);
  1339. bt_pri = bt_pri & 0x00ffffff;
  1340. polling = rtl_read_dword(rtlpriv, 0x490);
  1341. if (bt_tx == 0xffffffff && bt_pri == 0xffffffff &&
  1342. polling == 0xffffffff && bt_state == 0xff)
  1343. return false;
  1344. bt_state &= BIT_OFFSET_LEN_MASK_32(0, 1);
  1345. if (bt_state != rtlpcipriv->bt_coexist.bt_cur_state) {
  1346. rtlpcipriv->bt_coexist.bt_cur_state = bt_state;
  1347. if (rtlpcipriv->bt_coexist.reg_bt_sco == 3) {
  1348. rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
  1349. bt_state = bt_state |
  1350. ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
  1351. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  1352. BIT_OFFSET_LEN_MASK_32(2, 1);
  1353. rtl_write_byte(rtlpriv, 0x4fd, bt_state);
  1354. }
  1355. return true;
  1356. }
  1357. ratio_tx = bt_tx * 1000 / polling;
  1358. ratio_pri = bt_pri * 1000 / polling;
  1359. rtlpcipriv->bt_coexist.ratio_tx = ratio_tx;
  1360. rtlpcipriv->bt_coexist.ratio_pri = ratio_pri;
  1361. if (bt_state && rtlpcipriv->bt_coexist.reg_bt_sco == 3) {
  1362. if ((ratio_tx < 30) && (ratio_pri < 30))
  1363. cur_service_type = BT_IDLE;
  1364. else if ((ratio_pri > 110) && (ratio_pri < 250))
  1365. cur_service_type = BT_SCO;
  1366. else if ((ratio_tx >= 200) && (ratio_pri >= 200))
  1367. cur_service_type = BT_BUSY;
  1368. else if ((ratio_tx >= 350) && (ratio_tx < 500))
  1369. cur_service_type = BT_OTHERBUSY;
  1370. else if (ratio_tx >= 500)
  1371. cur_service_type = BT_PAN;
  1372. else
  1373. cur_service_type = BT_OTHER_ACTION;
  1374. if (cur_service_type != rtlpcipriv->bt_coexist.bt_service) {
  1375. rtlpcipriv->bt_coexist.bt_service = cur_service_type;
  1376. bt_state = bt_state |
  1377. ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
  1378. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  1379. ((rtlpcipriv->bt_coexist.bt_service != BT_IDLE) ?
  1380. 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
  1381. /* Add interrupt migration when bt is not ini
  1382. * idle state (no traffic). */
  1383. if (rtlpcipriv->bt_coexist.bt_service != BT_IDLE) {
  1384. rtl_write_word(rtlpriv, 0x504, 0x0ccc);
  1385. rtl_write_byte(rtlpriv, 0x506, 0x54);
  1386. rtl_write_byte(rtlpriv, 0x507, 0x54);
  1387. } else {
  1388. rtl_write_byte(rtlpriv, 0x506, 0x00);
  1389. rtl_write_byte(rtlpriv, 0x507, 0x00);
  1390. }
  1391. rtl_write_byte(rtlpriv, 0x4fd, bt_state);
  1392. return true;
  1393. }
  1394. }
  1395. return false;
  1396. }
  1397. static bool rtl92c_bt_wifi_connect_change(struct ieee80211_hw *hw)
  1398. {
  1399. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1400. static bool media_connect;
  1401. if (rtlpriv->mac80211.link_state < MAC80211_LINKED) {
  1402. media_connect = false;
  1403. } else {
  1404. if (!media_connect) {
  1405. media_connect = true;
  1406. return true;
  1407. }
  1408. media_connect = true;
  1409. }
  1410. return false;
  1411. }
  1412. static void rtl92c_bt_set_normal(struct ieee80211_hw *hw)
  1413. {
  1414. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1415. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1416. if (rtlpcipriv->bt_coexist.bt_service == BT_OTHERBUSY) {
  1417. rtlpcipriv->bt_coexist.bt_edca_ul = 0x5ea72b;
  1418. rtlpcipriv->bt_coexist.bt_edca_dl = 0x5ea72b;
  1419. } else if (rtlpcipriv->bt_coexist.bt_service == BT_BUSY) {
  1420. rtlpcipriv->bt_coexist.bt_edca_ul = 0x5eb82f;
  1421. rtlpcipriv->bt_coexist.bt_edca_dl = 0x5eb82f;
  1422. } else if (rtlpcipriv->bt_coexist.bt_service == BT_SCO) {
  1423. if (rtlpcipriv->bt_coexist.ratio_tx > 160) {
  1424. rtlpcipriv->bt_coexist.bt_edca_ul = 0x5ea72f;
  1425. rtlpcipriv->bt_coexist.bt_edca_dl = 0x5ea72f;
  1426. } else {
  1427. rtlpcipriv->bt_coexist.bt_edca_ul = 0x5ea32b;
  1428. rtlpcipriv->bt_coexist.bt_edca_dl = 0x5ea42b;
  1429. }
  1430. } else {
  1431. rtlpcipriv->bt_coexist.bt_edca_ul = 0;
  1432. rtlpcipriv->bt_coexist.bt_edca_dl = 0;
  1433. }
  1434. if ((rtlpcipriv->bt_coexist.bt_service != BT_IDLE) &&
  1435. (rtlpriv->mac80211.mode == WIRELESS_MODE_G ||
  1436. (rtlpriv->mac80211.mode == (WIRELESS_MODE_G | WIRELESS_MODE_B))) &&
  1437. (rtlpcipriv->bt_coexist.bt_rssi_state &
  1438. BT_RSSI_STATE_BG_EDCA_LOW)) {
  1439. rtlpcipriv->bt_coexist.bt_edca_ul = 0x5eb82b;
  1440. rtlpcipriv->bt_coexist.bt_edca_dl = 0x5eb82b;
  1441. }
  1442. }
  1443. static void rtl92c_bt_ant_isolation(struct ieee80211_hw *hw)
  1444. {
  1445. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1446. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1447. /* Only enable HW BT coexist when BT in "Busy" state. */
  1448. if (rtlpriv->mac80211.vendor == PEER_CISCO &&
  1449. rtlpcipriv->bt_coexist.bt_service == BT_OTHER_ACTION) {
  1450. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  1451. } else {
  1452. if ((rtlpcipriv->bt_coexist.bt_service == BT_BUSY) &&
  1453. (rtlpcipriv->bt_coexist.bt_rssi_state &
  1454. BT_RSSI_STATE_NORMAL_POWER)) {
  1455. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  1456. } else if ((rtlpcipriv->bt_coexist.bt_service ==
  1457. BT_OTHER_ACTION) && (rtlpriv->mac80211.mode <
  1458. WIRELESS_MODE_N_24G) &&
  1459. (rtlpcipriv->bt_coexist.bt_rssi_state &
  1460. BT_RSSI_STATE_SPECIAL_LOW)) {
  1461. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  1462. } else if (rtlpcipriv->bt_coexist.bt_service == BT_PAN) {
  1463. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0x00);
  1464. } else {
  1465. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0x00);
  1466. }
  1467. }
  1468. if (rtlpcipriv->bt_coexist.bt_service == BT_PAN)
  1469. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x10100);
  1470. else
  1471. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x0);
  1472. if (rtlpcipriv->bt_coexist.bt_rssi_state &
  1473. BT_RSSI_STATE_NORMAL_POWER) {
  1474. rtl92c_bt_set_normal(hw);
  1475. } else {
  1476. rtlpcipriv->bt_coexist.bt_edca_ul = 0;
  1477. rtlpcipriv->bt_coexist.bt_edca_dl = 0;
  1478. }
  1479. if (rtlpcipriv->bt_coexist.bt_service != BT_IDLE) {
  1480. rtlpriv->cfg->ops->set_rfreg(hw,
  1481. RF90_PATH_A,
  1482. 0x1e,
  1483. 0xf0, 0xf);
  1484. } else {
  1485. rtlpriv->cfg->ops->set_rfreg(hw,
  1486. RF90_PATH_A, 0x1e, 0xf0,
  1487. rtlpcipriv->bt_coexist.bt_rfreg_origin_1e);
  1488. }
  1489. if (!rtlpriv->dm.dynamic_txpower_enable) {
  1490. if (rtlpcipriv->bt_coexist.bt_service != BT_IDLE) {
  1491. if (rtlpcipriv->bt_coexist.bt_rssi_state &
  1492. BT_RSSI_STATE_TXPOWER_LOW) {
  1493. rtlpriv->dm.dynamic_txhighpower_lvl =
  1494. TXHIGHPWRLEVEL_BT2;
  1495. } else {
  1496. rtlpriv->dm.dynamic_txhighpower_lvl =
  1497. TXHIGHPWRLEVEL_BT1;
  1498. }
  1499. } else {
  1500. rtlpriv->dm.dynamic_txhighpower_lvl =
  1501. TXHIGHPWRLEVEL_NORMAL;
  1502. }
  1503. rtl92c_phy_set_txpower_level(hw,
  1504. rtlpriv->phy.current_channel);
  1505. }
  1506. }
  1507. static void rtl92c_check_bt_change(struct ieee80211_hw *hw)
  1508. {
  1509. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1510. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1511. if (rtlpcipriv->bt_coexist.bt_cur_state) {
  1512. if (rtlpcipriv->bt_coexist.bt_ant_isolation)
  1513. rtl92c_bt_ant_isolation(hw);
  1514. } else {
  1515. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0x00);
  1516. rtlpriv->cfg->ops->set_rfreg(hw, RF90_PATH_A, 0x1e, 0xf0,
  1517. rtlpcipriv->bt_coexist.bt_rfreg_origin_1e);
  1518. rtlpcipriv->bt_coexist.bt_edca_ul = 0;
  1519. rtlpcipriv->bt_coexist.bt_edca_dl = 0;
  1520. }
  1521. }
  1522. void rtl92c_dm_bt_coexist(struct ieee80211_hw *hw)
  1523. {
  1524. struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
  1525. bool wifi_connect_change;
  1526. bool bt_state_change;
  1527. bool rssi_state_change;
  1528. if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
  1529. (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
  1530. wifi_connect_change = rtl92c_bt_wifi_connect_change(hw);
  1531. bt_state_change = rtl92c_bt_state_change(hw);
  1532. rssi_state_change = rtl92c_bt_rssi_state_change(hw);
  1533. if (wifi_connect_change || bt_state_change || rssi_state_change)
  1534. rtl92c_check_bt_change(hw);
  1535. }
  1536. }
  1537. EXPORT_SYMBOL(rtl92c_dm_bt_coexist);