tg3.c 446 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 129
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "January 06, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  180. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  181. static char version[] =
  182. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  183. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  184. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  185. MODULE_LICENSE("GPL");
  186. MODULE_VERSION(DRV_MODULE_VERSION);
  187. MODULE_FIRMWARE(FIRMWARE_TG3);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  190. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  191. module_param(tg3_debug, int, 0);
  192. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  193. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  194. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  195. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  215. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  216. TG3_DRV_DATA_FLAG_5705_10_100},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  218. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  219. TG3_DRV_DATA_FLAG_5705_10_100},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  222. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  223. TG3_DRV_DATA_FLAG_5705_10_100},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  230. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  236. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  244. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  245. PCI_VENDOR_ID_LENOVO,
  246. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  247. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  250. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  269. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  270. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  271. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  272. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  273. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  274. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  275. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  278. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  288. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  290. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  305. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  306. {}
  307. };
  308. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  309. static const struct {
  310. const char string[ETH_GSTRING_LEN];
  311. } ethtool_stats_keys[] = {
  312. { "rx_octets" },
  313. { "rx_fragments" },
  314. { "rx_ucast_packets" },
  315. { "rx_mcast_packets" },
  316. { "rx_bcast_packets" },
  317. { "rx_fcs_errors" },
  318. { "rx_align_errors" },
  319. { "rx_xon_pause_rcvd" },
  320. { "rx_xoff_pause_rcvd" },
  321. { "rx_mac_ctrl_rcvd" },
  322. { "rx_xoff_entered" },
  323. { "rx_frame_too_long_errors" },
  324. { "rx_jabbers" },
  325. { "rx_undersize_packets" },
  326. { "rx_in_length_errors" },
  327. { "rx_out_length_errors" },
  328. { "rx_64_or_less_octet_packets" },
  329. { "rx_65_to_127_octet_packets" },
  330. { "rx_128_to_255_octet_packets" },
  331. { "rx_256_to_511_octet_packets" },
  332. { "rx_512_to_1023_octet_packets" },
  333. { "rx_1024_to_1522_octet_packets" },
  334. { "rx_1523_to_2047_octet_packets" },
  335. { "rx_2048_to_4095_octet_packets" },
  336. { "rx_4096_to_8191_octet_packets" },
  337. { "rx_8192_to_9022_octet_packets" },
  338. { "tx_octets" },
  339. { "tx_collisions" },
  340. { "tx_xon_sent" },
  341. { "tx_xoff_sent" },
  342. { "tx_flow_control" },
  343. { "tx_mac_errors" },
  344. { "tx_single_collisions" },
  345. { "tx_mult_collisions" },
  346. { "tx_deferred" },
  347. { "tx_excessive_collisions" },
  348. { "tx_late_collisions" },
  349. { "tx_collide_2times" },
  350. { "tx_collide_3times" },
  351. { "tx_collide_4times" },
  352. { "tx_collide_5times" },
  353. { "tx_collide_6times" },
  354. { "tx_collide_7times" },
  355. { "tx_collide_8times" },
  356. { "tx_collide_9times" },
  357. { "tx_collide_10times" },
  358. { "tx_collide_11times" },
  359. { "tx_collide_12times" },
  360. { "tx_collide_13times" },
  361. { "tx_collide_14times" },
  362. { "tx_collide_15times" },
  363. { "tx_ucast_packets" },
  364. { "tx_mcast_packets" },
  365. { "tx_bcast_packets" },
  366. { "tx_carrier_sense_errors" },
  367. { "tx_discards" },
  368. { "tx_errors" },
  369. { "dma_writeq_full" },
  370. { "dma_write_prioq_full" },
  371. { "rxbds_empty" },
  372. { "rx_discards" },
  373. { "rx_errors" },
  374. { "rx_threshold_hit" },
  375. { "dma_readq_full" },
  376. { "dma_read_prioq_full" },
  377. { "tx_comp_queue_full" },
  378. { "ring_set_send_prod_index" },
  379. { "ring_status_update" },
  380. { "nic_irqs" },
  381. { "nic_avoided_irqs" },
  382. { "nic_tx_threshold_hit" },
  383. { "mbuf_lwm_thresh_hit" },
  384. };
  385. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  386. #define TG3_NVRAM_TEST 0
  387. #define TG3_LINK_TEST 1
  388. #define TG3_REGISTER_TEST 2
  389. #define TG3_MEMORY_TEST 3
  390. #define TG3_MAC_LOOPB_TEST 4
  391. #define TG3_PHY_LOOPB_TEST 5
  392. #define TG3_EXT_LOOPB_TEST 6
  393. #define TG3_INTERRUPT_TEST 7
  394. static const struct {
  395. const char string[ETH_GSTRING_LEN];
  396. } ethtool_test_keys[] = {
  397. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  398. [TG3_LINK_TEST] = { "link test (online) " },
  399. [TG3_REGISTER_TEST] = { "register test (offline)" },
  400. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  401. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  402. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  403. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  404. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  405. };
  406. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  407. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. writel(val, tp->regs + off);
  410. }
  411. static u32 tg3_read32(struct tg3 *tp, u32 off)
  412. {
  413. return readl(tp->regs + off);
  414. }
  415. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. writel(val, tp->aperegs + off);
  418. }
  419. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  420. {
  421. return readl(tp->aperegs + off);
  422. }
  423. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  424. {
  425. unsigned long flags;
  426. spin_lock_irqsave(&tp->indirect_lock, flags);
  427. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  428. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  429. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  430. }
  431. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  432. {
  433. writel(val, tp->regs + off);
  434. readl(tp->regs + off);
  435. }
  436. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  437. {
  438. unsigned long flags;
  439. u32 val;
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  442. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  443. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  444. return val;
  445. }
  446. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  447. {
  448. unsigned long flags;
  449. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  450. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  451. TG3_64BIT_REG_LOW, val);
  452. return;
  453. }
  454. if (off == TG3_RX_STD_PROD_IDX_REG) {
  455. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  456. TG3_64BIT_REG_LOW, val);
  457. return;
  458. }
  459. spin_lock_irqsave(&tp->indirect_lock, flags);
  460. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  461. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  462. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  463. /* In indirect mode when disabling interrupts, we also need
  464. * to clear the interrupt bit in the GRC local ctrl register.
  465. */
  466. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  467. (val == 0x1)) {
  468. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  469. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  470. }
  471. }
  472. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  473. {
  474. unsigned long flags;
  475. u32 val;
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  478. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  479. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  480. return val;
  481. }
  482. /* usec_wait specifies the wait time in usec when writing to certain registers
  483. * where it is unsafe to read back the register without some delay.
  484. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  485. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  486. */
  487. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  488. {
  489. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  490. /* Non-posted methods */
  491. tp->write32(tp, off, val);
  492. else {
  493. /* Posted method */
  494. tg3_write32(tp, off, val);
  495. if (usec_wait)
  496. udelay(usec_wait);
  497. tp->read32(tp, off);
  498. }
  499. /* Wait again after the read for the posted method to guarantee that
  500. * the wait time is met.
  501. */
  502. if (usec_wait)
  503. udelay(usec_wait);
  504. }
  505. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  506. {
  507. tp->write32_mbox(tp, off, val);
  508. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  509. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  510. !tg3_flag(tp, ICH_WORKAROUND)))
  511. tp->read32_mbox(tp, off);
  512. }
  513. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  514. {
  515. void __iomem *mbox = tp->regs + off;
  516. writel(val, mbox);
  517. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  518. writel(val, mbox);
  519. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  520. tg3_flag(tp, FLUSH_POSTED_WRITES))
  521. readl(mbox);
  522. }
  523. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  524. {
  525. return readl(tp->regs + off + GRCMBOX_BASE);
  526. }
  527. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  528. {
  529. writel(val, tp->regs + off + GRCMBOX_BASE);
  530. }
  531. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  532. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  533. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  534. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  535. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  536. #define tw32(reg, val) tp->write32(tp, reg, val)
  537. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  538. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  539. #define tr32(reg) tp->read32(tp, reg)
  540. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  541. {
  542. unsigned long flags;
  543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  544. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  545. return;
  546. spin_lock_irqsave(&tp->indirect_lock, flags);
  547. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  548. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  550. /* Always leave this as zero. */
  551. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  552. } else {
  553. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  554. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  555. /* Always leave this as zero. */
  556. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  557. }
  558. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  559. }
  560. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  561. {
  562. unsigned long flags;
  563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  564. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  565. *val = 0;
  566. return;
  567. }
  568. spin_lock_irqsave(&tp->indirect_lock, flags);
  569. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  570. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  571. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  572. /* Always leave this as zero. */
  573. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  574. } else {
  575. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  576. *val = tr32(TG3PCI_MEM_WIN_DATA);
  577. /* Always leave this as zero. */
  578. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  579. }
  580. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  581. }
  582. static void tg3_ape_lock_init(struct tg3 *tp)
  583. {
  584. int i;
  585. u32 regbase, bit;
  586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  587. regbase = TG3_APE_LOCK_GRANT;
  588. else
  589. regbase = TG3_APE_PER_LOCK_GRANT;
  590. /* Make sure the driver hasn't any stale locks. */
  591. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  592. switch (i) {
  593. case TG3_APE_LOCK_PHY0:
  594. case TG3_APE_LOCK_PHY1:
  595. case TG3_APE_LOCK_PHY2:
  596. case TG3_APE_LOCK_PHY3:
  597. bit = APE_LOCK_GRANT_DRIVER;
  598. break;
  599. default:
  600. if (!tp->pci_fn)
  601. bit = APE_LOCK_GRANT_DRIVER;
  602. else
  603. bit = 1 << tp->pci_fn;
  604. }
  605. tg3_ape_write32(tp, regbase + 4 * i, bit);
  606. }
  607. }
  608. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  609. {
  610. int i, off;
  611. int ret = 0;
  612. u32 status, req, gnt, bit;
  613. if (!tg3_flag(tp, ENABLE_APE))
  614. return 0;
  615. switch (locknum) {
  616. case TG3_APE_LOCK_GPIO:
  617. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  618. return 0;
  619. case TG3_APE_LOCK_GRC:
  620. case TG3_APE_LOCK_MEM:
  621. if (!tp->pci_fn)
  622. bit = APE_LOCK_REQ_DRIVER;
  623. else
  624. bit = 1 << tp->pci_fn;
  625. break;
  626. case TG3_APE_LOCK_PHY0:
  627. case TG3_APE_LOCK_PHY1:
  628. case TG3_APE_LOCK_PHY2:
  629. case TG3_APE_LOCK_PHY3:
  630. bit = APE_LOCK_REQ_DRIVER;
  631. break;
  632. default:
  633. return -EINVAL;
  634. }
  635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  636. req = TG3_APE_LOCK_REQ;
  637. gnt = TG3_APE_LOCK_GRANT;
  638. } else {
  639. req = TG3_APE_PER_LOCK_REQ;
  640. gnt = TG3_APE_PER_LOCK_GRANT;
  641. }
  642. off = 4 * locknum;
  643. tg3_ape_write32(tp, req + off, bit);
  644. /* Wait for up to 1 millisecond to acquire lock. */
  645. for (i = 0; i < 100; i++) {
  646. status = tg3_ape_read32(tp, gnt + off);
  647. if (status == bit)
  648. break;
  649. udelay(10);
  650. }
  651. if (status != bit) {
  652. /* Revoke the lock request. */
  653. tg3_ape_write32(tp, gnt + off, bit);
  654. ret = -EBUSY;
  655. }
  656. return ret;
  657. }
  658. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  659. {
  660. u32 gnt, bit;
  661. if (!tg3_flag(tp, ENABLE_APE))
  662. return;
  663. switch (locknum) {
  664. case TG3_APE_LOCK_GPIO:
  665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  666. return;
  667. case TG3_APE_LOCK_GRC:
  668. case TG3_APE_LOCK_MEM:
  669. if (!tp->pci_fn)
  670. bit = APE_LOCK_GRANT_DRIVER;
  671. else
  672. bit = 1 << tp->pci_fn;
  673. break;
  674. case TG3_APE_LOCK_PHY0:
  675. case TG3_APE_LOCK_PHY1:
  676. case TG3_APE_LOCK_PHY2:
  677. case TG3_APE_LOCK_PHY3:
  678. bit = APE_LOCK_GRANT_DRIVER;
  679. break;
  680. default:
  681. return;
  682. }
  683. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  684. gnt = TG3_APE_LOCK_GRANT;
  685. else
  686. gnt = TG3_APE_PER_LOCK_GRANT;
  687. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  688. }
  689. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  690. {
  691. u32 apedata;
  692. while (timeout_us) {
  693. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  694. return -EBUSY;
  695. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  696. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  697. break;
  698. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  699. udelay(10);
  700. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  701. }
  702. return timeout_us ? 0 : -EBUSY;
  703. }
  704. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  705. {
  706. u32 i, apedata;
  707. for (i = 0; i < timeout_us / 10; i++) {
  708. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  709. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  710. break;
  711. udelay(10);
  712. }
  713. return i == timeout_us / 10;
  714. }
  715. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  716. u32 len)
  717. {
  718. int err;
  719. u32 i, bufoff, msgoff, maxlen, apedata;
  720. if (!tg3_flag(tp, APE_HAS_NCSI))
  721. return 0;
  722. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  723. if (apedata != APE_SEG_SIG_MAGIC)
  724. return -ENODEV;
  725. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  726. if (!(apedata & APE_FW_STATUS_READY))
  727. return -EAGAIN;
  728. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  729. TG3_APE_SHMEM_BASE;
  730. msgoff = bufoff + 2 * sizeof(u32);
  731. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  732. while (len) {
  733. u32 length;
  734. /* Cap xfer sizes to scratchpad limits. */
  735. length = (len > maxlen) ? maxlen : len;
  736. len -= length;
  737. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  738. if (!(apedata & APE_FW_STATUS_READY))
  739. return -EAGAIN;
  740. /* Wait for up to 1 msec for APE to service previous event. */
  741. err = tg3_ape_event_lock(tp, 1000);
  742. if (err)
  743. return err;
  744. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  745. APE_EVENT_STATUS_SCRTCHPD_READ |
  746. APE_EVENT_STATUS_EVENT_PENDING;
  747. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  748. tg3_ape_write32(tp, bufoff, base_off);
  749. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  750. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  751. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  752. base_off += length;
  753. if (tg3_ape_wait_for_event(tp, 30000))
  754. return -EAGAIN;
  755. for (i = 0; length; i += 4, length -= 4) {
  756. u32 val = tg3_ape_read32(tp, msgoff + i);
  757. memcpy(data, &val, sizeof(u32));
  758. data++;
  759. }
  760. }
  761. return 0;
  762. }
  763. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  764. {
  765. int err;
  766. u32 apedata;
  767. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  768. if (apedata != APE_SEG_SIG_MAGIC)
  769. return -EAGAIN;
  770. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  771. if (!(apedata & APE_FW_STATUS_READY))
  772. return -EAGAIN;
  773. /* Wait for up to 1 millisecond for APE to service previous event. */
  774. err = tg3_ape_event_lock(tp, 1000);
  775. if (err)
  776. return err;
  777. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  778. event | APE_EVENT_STATUS_EVENT_PENDING);
  779. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  780. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  781. return 0;
  782. }
  783. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  784. {
  785. u32 event;
  786. u32 apedata;
  787. if (!tg3_flag(tp, ENABLE_APE))
  788. return;
  789. switch (kind) {
  790. case RESET_KIND_INIT:
  791. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  792. APE_HOST_SEG_SIG_MAGIC);
  793. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  794. APE_HOST_SEG_LEN_MAGIC);
  795. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  796. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  797. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  798. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  799. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  800. APE_HOST_BEHAV_NO_PHYLOCK);
  801. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  802. TG3_APE_HOST_DRVR_STATE_START);
  803. event = APE_EVENT_STATUS_STATE_START;
  804. break;
  805. case RESET_KIND_SHUTDOWN:
  806. /* With the interface we are currently using,
  807. * APE does not track driver state. Wiping
  808. * out the HOST SEGMENT SIGNATURE forces
  809. * the APE to assume OS absent status.
  810. */
  811. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  812. if (device_may_wakeup(&tp->pdev->dev) &&
  813. tg3_flag(tp, WOL_ENABLE)) {
  814. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  815. TG3_APE_HOST_WOL_SPEED_AUTO);
  816. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  817. } else
  818. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  819. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  820. event = APE_EVENT_STATUS_STATE_UNLOAD;
  821. break;
  822. case RESET_KIND_SUSPEND:
  823. event = APE_EVENT_STATUS_STATE_SUSPEND;
  824. break;
  825. default:
  826. return;
  827. }
  828. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  829. tg3_ape_send_event(tp, event);
  830. }
  831. static void tg3_disable_ints(struct tg3 *tp)
  832. {
  833. int i;
  834. tw32(TG3PCI_MISC_HOST_CTRL,
  835. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  836. for (i = 0; i < tp->irq_max; i++)
  837. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  838. }
  839. static void tg3_enable_ints(struct tg3 *tp)
  840. {
  841. int i;
  842. tp->irq_sync = 0;
  843. wmb();
  844. tw32(TG3PCI_MISC_HOST_CTRL,
  845. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  846. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  847. for (i = 0; i < tp->irq_cnt; i++) {
  848. struct tg3_napi *tnapi = &tp->napi[i];
  849. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  850. if (tg3_flag(tp, 1SHOT_MSI))
  851. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  852. tp->coal_now |= tnapi->coal_now;
  853. }
  854. /* Force an initial interrupt */
  855. if (!tg3_flag(tp, TAGGED_STATUS) &&
  856. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  857. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  858. else
  859. tw32(HOSTCC_MODE, tp->coal_now);
  860. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  861. }
  862. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  863. {
  864. struct tg3 *tp = tnapi->tp;
  865. struct tg3_hw_status *sblk = tnapi->hw_status;
  866. unsigned int work_exists = 0;
  867. /* check for phy events */
  868. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  869. if (sblk->status & SD_STATUS_LINK_CHG)
  870. work_exists = 1;
  871. }
  872. /* check for TX work to do */
  873. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  874. work_exists = 1;
  875. /* check for RX work to do */
  876. if (tnapi->rx_rcb_prod_idx &&
  877. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  878. work_exists = 1;
  879. return work_exists;
  880. }
  881. /* tg3_int_reenable
  882. * similar to tg3_enable_ints, but it accurately determines whether there
  883. * is new work pending and can return without flushing the PIO write
  884. * which reenables interrupts
  885. */
  886. static void tg3_int_reenable(struct tg3_napi *tnapi)
  887. {
  888. struct tg3 *tp = tnapi->tp;
  889. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  890. mmiowb();
  891. /* When doing tagged status, this work check is unnecessary.
  892. * The last_tag we write above tells the chip which piece of
  893. * work we've completed.
  894. */
  895. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  896. tw32(HOSTCC_MODE, tp->coalesce_mode |
  897. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  898. }
  899. static void tg3_switch_clocks(struct tg3 *tp)
  900. {
  901. u32 clock_ctrl;
  902. u32 orig_clock_ctrl;
  903. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  904. return;
  905. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  906. orig_clock_ctrl = clock_ctrl;
  907. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  908. CLOCK_CTRL_CLKRUN_OENABLE |
  909. 0x1f);
  910. tp->pci_clock_ctrl = clock_ctrl;
  911. if (tg3_flag(tp, 5705_PLUS)) {
  912. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  913. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  914. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  915. }
  916. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  917. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  918. clock_ctrl |
  919. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  920. 40);
  921. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  922. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  923. 40);
  924. }
  925. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  926. }
  927. #define PHY_BUSY_LOOPS 5000
  928. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  929. u32 *val)
  930. {
  931. u32 frame_val;
  932. unsigned int loops;
  933. int ret;
  934. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  935. tw32_f(MAC_MI_MODE,
  936. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  937. udelay(80);
  938. }
  939. tg3_ape_lock(tp, tp->phy_ape_lock);
  940. *val = 0x0;
  941. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  942. MI_COM_PHY_ADDR_MASK);
  943. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  944. MI_COM_REG_ADDR_MASK);
  945. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  946. tw32_f(MAC_MI_COM, frame_val);
  947. loops = PHY_BUSY_LOOPS;
  948. while (loops != 0) {
  949. udelay(10);
  950. frame_val = tr32(MAC_MI_COM);
  951. if ((frame_val & MI_COM_BUSY) == 0) {
  952. udelay(5);
  953. frame_val = tr32(MAC_MI_COM);
  954. break;
  955. }
  956. loops -= 1;
  957. }
  958. ret = -EBUSY;
  959. if (loops != 0) {
  960. *val = frame_val & MI_COM_DATA_MASK;
  961. ret = 0;
  962. }
  963. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  964. tw32_f(MAC_MI_MODE, tp->mi_mode);
  965. udelay(80);
  966. }
  967. tg3_ape_unlock(tp, tp->phy_ape_lock);
  968. return ret;
  969. }
  970. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  971. {
  972. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  973. }
  974. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  975. u32 val)
  976. {
  977. u32 frame_val;
  978. unsigned int loops;
  979. int ret;
  980. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  981. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  982. return 0;
  983. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  984. tw32_f(MAC_MI_MODE,
  985. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  986. udelay(80);
  987. }
  988. tg3_ape_lock(tp, tp->phy_ape_lock);
  989. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  990. MI_COM_PHY_ADDR_MASK);
  991. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  992. MI_COM_REG_ADDR_MASK);
  993. frame_val |= (val & MI_COM_DATA_MASK);
  994. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  995. tw32_f(MAC_MI_COM, frame_val);
  996. loops = PHY_BUSY_LOOPS;
  997. while (loops != 0) {
  998. udelay(10);
  999. frame_val = tr32(MAC_MI_COM);
  1000. if ((frame_val & MI_COM_BUSY) == 0) {
  1001. udelay(5);
  1002. frame_val = tr32(MAC_MI_COM);
  1003. break;
  1004. }
  1005. loops -= 1;
  1006. }
  1007. ret = -EBUSY;
  1008. if (loops != 0)
  1009. ret = 0;
  1010. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1011. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1012. udelay(80);
  1013. }
  1014. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1015. return ret;
  1016. }
  1017. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1018. {
  1019. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1020. }
  1021. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1022. {
  1023. int err;
  1024. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1025. if (err)
  1026. goto done;
  1027. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1028. if (err)
  1029. goto done;
  1030. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1031. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1032. if (err)
  1033. goto done;
  1034. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1035. done:
  1036. return err;
  1037. }
  1038. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1039. {
  1040. int err;
  1041. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1042. if (err)
  1043. goto done;
  1044. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1045. if (err)
  1046. goto done;
  1047. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1048. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1049. if (err)
  1050. goto done;
  1051. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1052. done:
  1053. return err;
  1054. }
  1055. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1056. {
  1057. int err;
  1058. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1059. if (!err)
  1060. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1061. return err;
  1062. }
  1063. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1064. {
  1065. int err;
  1066. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1067. if (!err)
  1068. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1069. return err;
  1070. }
  1071. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1072. {
  1073. int err;
  1074. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1075. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1076. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1077. if (!err)
  1078. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1079. return err;
  1080. }
  1081. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1082. {
  1083. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1084. set |= MII_TG3_AUXCTL_MISC_WREN;
  1085. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1086. }
  1087. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1088. {
  1089. u32 val;
  1090. int err;
  1091. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1092. if (err)
  1093. return err;
  1094. if (enable)
  1095. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1096. else
  1097. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1098. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1099. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1100. return err;
  1101. }
  1102. static int tg3_bmcr_reset(struct tg3 *tp)
  1103. {
  1104. u32 phy_control;
  1105. int limit, err;
  1106. /* OK, reset it, and poll the BMCR_RESET bit until it
  1107. * clears or we time out.
  1108. */
  1109. phy_control = BMCR_RESET;
  1110. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1111. if (err != 0)
  1112. return -EBUSY;
  1113. limit = 5000;
  1114. while (limit--) {
  1115. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1116. if (err != 0)
  1117. return -EBUSY;
  1118. if ((phy_control & BMCR_RESET) == 0) {
  1119. udelay(40);
  1120. break;
  1121. }
  1122. udelay(10);
  1123. }
  1124. if (limit < 0)
  1125. return -EBUSY;
  1126. return 0;
  1127. }
  1128. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1129. {
  1130. struct tg3 *tp = bp->priv;
  1131. u32 val;
  1132. spin_lock_bh(&tp->lock);
  1133. if (tg3_readphy(tp, reg, &val))
  1134. val = -EIO;
  1135. spin_unlock_bh(&tp->lock);
  1136. return val;
  1137. }
  1138. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1139. {
  1140. struct tg3 *tp = bp->priv;
  1141. u32 ret = 0;
  1142. spin_lock_bh(&tp->lock);
  1143. if (tg3_writephy(tp, reg, val))
  1144. ret = -EIO;
  1145. spin_unlock_bh(&tp->lock);
  1146. return ret;
  1147. }
  1148. static int tg3_mdio_reset(struct mii_bus *bp)
  1149. {
  1150. return 0;
  1151. }
  1152. static void tg3_mdio_config_5785(struct tg3 *tp)
  1153. {
  1154. u32 val;
  1155. struct phy_device *phydev;
  1156. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1157. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1158. case PHY_ID_BCM50610:
  1159. case PHY_ID_BCM50610M:
  1160. val = MAC_PHYCFG2_50610_LED_MODES;
  1161. break;
  1162. case PHY_ID_BCMAC131:
  1163. val = MAC_PHYCFG2_AC131_LED_MODES;
  1164. break;
  1165. case PHY_ID_RTL8211C:
  1166. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1167. break;
  1168. case PHY_ID_RTL8201E:
  1169. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1170. break;
  1171. default:
  1172. return;
  1173. }
  1174. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1175. tw32(MAC_PHYCFG2, val);
  1176. val = tr32(MAC_PHYCFG1);
  1177. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1178. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1179. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1180. tw32(MAC_PHYCFG1, val);
  1181. return;
  1182. }
  1183. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1184. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1185. MAC_PHYCFG2_FMODE_MASK_MASK |
  1186. MAC_PHYCFG2_GMODE_MASK_MASK |
  1187. MAC_PHYCFG2_ACT_MASK_MASK |
  1188. MAC_PHYCFG2_QUAL_MASK_MASK |
  1189. MAC_PHYCFG2_INBAND_ENABLE;
  1190. tw32(MAC_PHYCFG2, val);
  1191. val = tr32(MAC_PHYCFG1);
  1192. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1193. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1194. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1195. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1196. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1197. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1198. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1199. }
  1200. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1201. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1202. tw32(MAC_PHYCFG1, val);
  1203. val = tr32(MAC_EXT_RGMII_MODE);
  1204. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1205. MAC_RGMII_MODE_RX_QUALITY |
  1206. MAC_RGMII_MODE_RX_ACTIVITY |
  1207. MAC_RGMII_MODE_RX_ENG_DET |
  1208. MAC_RGMII_MODE_TX_ENABLE |
  1209. MAC_RGMII_MODE_TX_LOWPWR |
  1210. MAC_RGMII_MODE_TX_RESET);
  1211. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1212. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1213. val |= MAC_RGMII_MODE_RX_INT_B |
  1214. MAC_RGMII_MODE_RX_QUALITY |
  1215. MAC_RGMII_MODE_RX_ACTIVITY |
  1216. MAC_RGMII_MODE_RX_ENG_DET;
  1217. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1218. val |= MAC_RGMII_MODE_TX_ENABLE |
  1219. MAC_RGMII_MODE_TX_LOWPWR |
  1220. MAC_RGMII_MODE_TX_RESET;
  1221. }
  1222. tw32(MAC_EXT_RGMII_MODE, val);
  1223. }
  1224. static void tg3_mdio_start(struct tg3 *tp)
  1225. {
  1226. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1227. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1228. udelay(80);
  1229. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1230. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1231. tg3_mdio_config_5785(tp);
  1232. }
  1233. static int tg3_mdio_init(struct tg3 *tp)
  1234. {
  1235. int i;
  1236. u32 reg;
  1237. struct phy_device *phydev;
  1238. if (tg3_flag(tp, 5717_PLUS)) {
  1239. u32 is_serdes;
  1240. tp->phy_addr = tp->pci_fn + 1;
  1241. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1242. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1243. else
  1244. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1245. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1246. if (is_serdes)
  1247. tp->phy_addr += 7;
  1248. } else
  1249. tp->phy_addr = TG3_PHY_MII_ADDR;
  1250. tg3_mdio_start(tp);
  1251. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1252. return 0;
  1253. tp->mdio_bus = mdiobus_alloc();
  1254. if (tp->mdio_bus == NULL)
  1255. return -ENOMEM;
  1256. tp->mdio_bus->name = "tg3 mdio bus";
  1257. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1258. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1259. tp->mdio_bus->priv = tp;
  1260. tp->mdio_bus->parent = &tp->pdev->dev;
  1261. tp->mdio_bus->read = &tg3_mdio_read;
  1262. tp->mdio_bus->write = &tg3_mdio_write;
  1263. tp->mdio_bus->reset = &tg3_mdio_reset;
  1264. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1265. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1266. for (i = 0; i < PHY_MAX_ADDR; i++)
  1267. tp->mdio_bus->irq[i] = PHY_POLL;
  1268. /* The bus registration will look for all the PHYs on the mdio bus.
  1269. * Unfortunately, it does not ensure the PHY is powered up before
  1270. * accessing the PHY ID registers. A chip reset is the
  1271. * quickest way to bring the device back to an operational state..
  1272. */
  1273. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1274. tg3_bmcr_reset(tp);
  1275. i = mdiobus_register(tp->mdio_bus);
  1276. if (i) {
  1277. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1278. mdiobus_free(tp->mdio_bus);
  1279. return i;
  1280. }
  1281. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1282. if (!phydev || !phydev->drv) {
  1283. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1284. mdiobus_unregister(tp->mdio_bus);
  1285. mdiobus_free(tp->mdio_bus);
  1286. return -ENODEV;
  1287. }
  1288. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1289. case PHY_ID_BCM57780:
  1290. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1291. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1292. break;
  1293. case PHY_ID_BCM50610:
  1294. case PHY_ID_BCM50610M:
  1295. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1296. PHY_BRCM_RX_REFCLK_UNUSED |
  1297. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1298. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1299. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1300. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1301. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1302. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1303. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1304. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1305. /* fallthru */
  1306. case PHY_ID_RTL8211C:
  1307. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1308. break;
  1309. case PHY_ID_RTL8201E:
  1310. case PHY_ID_BCMAC131:
  1311. phydev->interface = PHY_INTERFACE_MODE_MII;
  1312. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1313. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1314. break;
  1315. }
  1316. tg3_flag_set(tp, MDIOBUS_INITED);
  1317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1318. tg3_mdio_config_5785(tp);
  1319. return 0;
  1320. }
  1321. static void tg3_mdio_fini(struct tg3 *tp)
  1322. {
  1323. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1324. tg3_flag_clear(tp, MDIOBUS_INITED);
  1325. mdiobus_unregister(tp->mdio_bus);
  1326. mdiobus_free(tp->mdio_bus);
  1327. }
  1328. }
  1329. /* tp->lock is held. */
  1330. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1331. {
  1332. u32 val;
  1333. val = tr32(GRC_RX_CPU_EVENT);
  1334. val |= GRC_RX_CPU_DRIVER_EVENT;
  1335. tw32_f(GRC_RX_CPU_EVENT, val);
  1336. tp->last_event_jiffies = jiffies;
  1337. }
  1338. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1339. /* tp->lock is held. */
  1340. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1341. {
  1342. int i;
  1343. unsigned int delay_cnt;
  1344. long time_remain;
  1345. /* If enough time has passed, no wait is necessary. */
  1346. time_remain = (long)(tp->last_event_jiffies + 1 +
  1347. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1348. (long)jiffies;
  1349. if (time_remain < 0)
  1350. return;
  1351. /* Check if we can shorten the wait time. */
  1352. delay_cnt = jiffies_to_usecs(time_remain);
  1353. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1354. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1355. delay_cnt = (delay_cnt >> 3) + 1;
  1356. for (i = 0; i < delay_cnt; i++) {
  1357. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1358. break;
  1359. udelay(8);
  1360. }
  1361. }
  1362. /* tp->lock is held. */
  1363. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1364. {
  1365. u32 reg, val;
  1366. val = 0;
  1367. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1368. val = reg << 16;
  1369. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1370. val |= (reg & 0xffff);
  1371. *data++ = val;
  1372. val = 0;
  1373. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1374. val = reg << 16;
  1375. if (!tg3_readphy(tp, MII_LPA, &reg))
  1376. val |= (reg & 0xffff);
  1377. *data++ = val;
  1378. val = 0;
  1379. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1380. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1381. val = reg << 16;
  1382. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1383. val |= (reg & 0xffff);
  1384. }
  1385. *data++ = val;
  1386. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1387. val = reg << 16;
  1388. else
  1389. val = 0;
  1390. *data++ = val;
  1391. }
  1392. /* tp->lock is held. */
  1393. static void tg3_ump_link_report(struct tg3 *tp)
  1394. {
  1395. u32 data[4];
  1396. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1397. return;
  1398. tg3_phy_gather_ump_data(tp, data);
  1399. tg3_wait_for_event_ack(tp);
  1400. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1401. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1404. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1405. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1406. tg3_generate_fw_event(tp);
  1407. }
  1408. /* tp->lock is held. */
  1409. static void tg3_stop_fw(struct tg3 *tp)
  1410. {
  1411. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1412. /* Wait for RX cpu to ACK the previous event. */
  1413. tg3_wait_for_event_ack(tp);
  1414. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1415. tg3_generate_fw_event(tp);
  1416. /* Wait for RX cpu to ACK this event. */
  1417. tg3_wait_for_event_ack(tp);
  1418. }
  1419. }
  1420. /* tp->lock is held. */
  1421. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1422. {
  1423. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1424. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1425. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1426. switch (kind) {
  1427. case RESET_KIND_INIT:
  1428. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1429. DRV_STATE_START);
  1430. break;
  1431. case RESET_KIND_SHUTDOWN:
  1432. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1433. DRV_STATE_UNLOAD);
  1434. break;
  1435. case RESET_KIND_SUSPEND:
  1436. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1437. DRV_STATE_SUSPEND);
  1438. break;
  1439. default:
  1440. break;
  1441. }
  1442. }
  1443. if (kind == RESET_KIND_INIT ||
  1444. kind == RESET_KIND_SUSPEND)
  1445. tg3_ape_driver_state_change(tp, kind);
  1446. }
  1447. /* tp->lock is held. */
  1448. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1449. {
  1450. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1451. switch (kind) {
  1452. case RESET_KIND_INIT:
  1453. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1454. DRV_STATE_START_DONE);
  1455. break;
  1456. case RESET_KIND_SHUTDOWN:
  1457. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1458. DRV_STATE_UNLOAD_DONE);
  1459. break;
  1460. default:
  1461. break;
  1462. }
  1463. }
  1464. if (kind == RESET_KIND_SHUTDOWN)
  1465. tg3_ape_driver_state_change(tp, kind);
  1466. }
  1467. /* tp->lock is held. */
  1468. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1469. {
  1470. if (tg3_flag(tp, ENABLE_ASF)) {
  1471. switch (kind) {
  1472. case RESET_KIND_INIT:
  1473. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1474. DRV_STATE_START);
  1475. break;
  1476. case RESET_KIND_SHUTDOWN:
  1477. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1478. DRV_STATE_UNLOAD);
  1479. break;
  1480. case RESET_KIND_SUSPEND:
  1481. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1482. DRV_STATE_SUSPEND);
  1483. break;
  1484. default:
  1485. break;
  1486. }
  1487. }
  1488. }
  1489. static int tg3_poll_fw(struct tg3 *tp)
  1490. {
  1491. int i;
  1492. u32 val;
  1493. if (tg3_flag(tp, IS_SSB_CORE)) {
  1494. /* We don't use firmware. */
  1495. return 0;
  1496. }
  1497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1498. /* Wait up to 20ms for init done. */
  1499. for (i = 0; i < 200; i++) {
  1500. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1501. return 0;
  1502. udelay(100);
  1503. }
  1504. return -ENODEV;
  1505. }
  1506. /* Wait for firmware initialization to complete. */
  1507. for (i = 0; i < 100000; i++) {
  1508. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1509. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1510. break;
  1511. udelay(10);
  1512. }
  1513. /* Chip might not be fitted with firmware. Some Sun onboard
  1514. * parts are configured like that. So don't signal the timeout
  1515. * of the above loop as an error, but do report the lack of
  1516. * running firmware once.
  1517. */
  1518. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1519. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1520. netdev_info(tp->dev, "No firmware running\n");
  1521. }
  1522. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1523. /* The 57765 A0 needs a little more
  1524. * time to do some important work.
  1525. */
  1526. mdelay(10);
  1527. }
  1528. return 0;
  1529. }
  1530. static void tg3_link_report(struct tg3 *tp)
  1531. {
  1532. if (!netif_carrier_ok(tp->dev)) {
  1533. netif_info(tp, link, tp->dev, "Link is down\n");
  1534. tg3_ump_link_report(tp);
  1535. } else if (netif_msg_link(tp)) {
  1536. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1537. (tp->link_config.active_speed == SPEED_1000 ?
  1538. 1000 :
  1539. (tp->link_config.active_speed == SPEED_100 ?
  1540. 100 : 10)),
  1541. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1542. "full" : "half"));
  1543. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1544. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1545. "on" : "off",
  1546. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1547. "on" : "off");
  1548. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1549. netdev_info(tp->dev, "EEE is %s\n",
  1550. tp->setlpicnt ? "enabled" : "disabled");
  1551. tg3_ump_link_report(tp);
  1552. }
  1553. }
  1554. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1555. {
  1556. u16 miireg;
  1557. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1558. miireg = ADVERTISE_1000XPAUSE;
  1559. else if (flow_ctrl & FLOW_CTRL_TX)
  1560. miireg = ADVERTISE_1000XPSE_ASYM;
  1561. else if (flow_ctrl & FLOW_CTRL_RX)
  1562. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1563. else
  1564. miireg = 0;
  1565. return miireg;
  1566. }
  1567. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1568. {
  1569. u8 cap = 0;
  1570. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1571. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1572. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1573. if (lcladv & ADVERTISE_1000XPAUSE)
  1574. cap = FLOW_CTRL_RX;
  1575. if (rmtadv & ADVERTISE_1000XPAUSE)
  1576. cap = FLOW_CTRL_TX;
  1577. }
  1578. return cap;
  1579. }
  1580. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1581. {
  1582. u8 autoneg;
  1583. u8 flowctrl = 0;
  1584. u32 old_rx_mode = tp->rx_mode;
  1585. u32 old_tx_mode = tp->tx_mode;
  1586. if (tg3_flag(tp, USE_PHYLIB))
  1587. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1588. else
  1589. autoneg = tp->link_config.autoneg;
  1590. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1591. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1592. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1593. else
  1594. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1595. } else
  1596. flowctrl = tp->link_config.flowctrl;
  1597. tp->link_config.active_flowctrl = flowctrl;
  1598. if (flowctrl & FLOW_CTRL_RX)
  1599. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1600. else
  1601. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1602. if (old_rx_mode != tp->rx_mode)
  1603. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1604. if (flowctrl & FLOW_CTRL_TX)
  1605. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1606. else
  1607. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1608. if (old_tx_mode != tp->tx_mode)
  1609. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1610. }
  1611. static void tg3_adjust_link(struct net_device *dev)
  1612. {
  1613. u8 oldflowctrl, linkmesg = 0;
  1614. u32 mac_mode, lcl_adv, rmt_adv;
  1615. struct tg3 *tp = netdev_priv(dev);
  1616. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1617. spin_lock_bh(&tp->lock);
  1618. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1619. MAC_MODE_HALF_DUPLEX);
  1620. oldflowctrl = tp->link_config.active_flowctrl;
  1621. if (phydev->link) {
  1622. lcl_adv = 0;
  1623. rmt_adv = 0;
  1624. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1625. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1626. else if (phydev->speed == SPEED_1000 ||
  1627. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1628. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1629. else
  1630. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1631. if (phydev->duplex == DUPLEX_HALF)
  1632. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1633. else {
  1634. lcl_adv = mii_advertise_flowctrl(
  1635. tp->link_config.flowctrl);
  1636. if (phydev->pause)
  1637. rmt_adv = LPA_PAUSE_CAP;
  1638. if (phydev->asym_pause)
  1639. rmt_adv |= LPA_PAUSE_ASYM;
  1640. }
  1641. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1642. } else
  1643. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1644. if (mac_mode != tp->mac_mode) {
  1645. tp->mac_mode = mac_mode;
  1646. tw32_f(MAC_MODE, tp->mac_mode);
  1647. udelay(40);
  1648. }
  1649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1650. if (phydev->speed == SPEED_10)
  1651. tw32(MAC_MI_STAT,
  1652. MAC_MI_STAT_10MBPS_MODE |
  1653. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1654. else
  1655. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1656. }
  1657. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1658. tw32(MAC_TX_LENGTHS,
  1659. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1660. (6 << TX_LENGTHS_IPG_SHIFT) |
  1661. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1662. else
  1663. tw32(MAC_TX_LENGTHS,
  1664. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1665. (6 << TX_LENGTHS_IPG_SHIFT) |
  1666. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1667. if (phydev->link != tp->old_link ||
  1668. phydev->speed != tp->link_config.active_speed ||
  1669. phydev->duplex != tp->link_config.active_duplex ||
  1670. oldflowctrl != tp->link_config.active_flowctrl)
  1671. linkmesg = 1;
  1672. tp->old_link = phydev->link;
  1673. tp->link_config.active_speed = phydev->speed;
  1674. tp->link_config.active_duplex = phydev->duplex;
  1675. spin_unlock_bh(&tp->lock);
  1676. if (linkmesg)
  1677. tg3_link_report(tp);
  1678. }
  1679. static int tg3_phy_init(struct tg3 *tp)
  1680. {
  1681. struct phy_device *phydev;
  1682. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1683. return 0;
  1684. /* Bring the PHY back to a known state. */
  1685. tg3_bmcr_reset(tp);
  1686. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1687. /* Attach the MAC to the PHY. */
  1688. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1689. tg3_adjust_link, phydev->interface);
  1690. if (IS_ERR(phydev)) {
  1691. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1692. return PTR_ERR(phydev);
  1693. }
  1694. /* Mask with MAC supported features. */
  1695. switch (phydev->interface) {
  1696. case PHY_INTERFACE_MODE_GMII:
  1697. case PHY_INTERFACE_MODE_RGMII:
  1698. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1699. phydev->supported &= (PHY_GBIT_FEATURES |
  1700. SUPPORTED_Pause |
  1701. SUPPORTED_Asym_Pause);
  1702. break;
  1703. }
  1704. /* fallthru */
  1705. case PHY_INTERFACE_MODE_MII:
  1706. phydev->supported &= (PHY_BASIC_FEATURES |
  1707. SUPPORTED_Pause |
  1708. SUPPORTED_Asym_Pause);
  1709. break;
  1710. default:
  1711. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1712. return -EINVAL;
  1713. }
  1714. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1715. phydev->advertising = phydev->supported;
  1716. return 0;
  1717. }
  1718. static void tg3_phy_start(struct tg3 *tp)
  1719. {
  1720. struct phy_device *phydev;
  1721. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1722. return;
  1723. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1724. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1725. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1726. phydev->speed = tp->link_config.speed;
  1727. phydev->duplex = tp->link_config.duplex;
  1728. phydev->autoneg = tp->link_config.autoneg;
  1729. phydev->advertising = tp->link_config.advertising;
  1730. }
  1731. phy_start(phydev);
  1732. phy_start_aneg(phydev);
  1733. }
  1734. static void tg3_phy_stop(struct tg3 *tp)
  1735. {
  1736. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1737. return;
  1738. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1739. }
  1740. static void tg3_phy_fini(struct tg3 *tp)
  1741. {
  1742. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1743. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1744. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1745. }
  1746. }
  1747. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1748. {
  1749. int err;
  1750. u32 val;
  1751. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1752. return 0;
  1753. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1754. /* Cannot do read-modify-write on 5401 */
  1755. err = tg3_phy_auxctl_write(tp,
  1756. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1757. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1758. 0x4c20);
  1759. goto done;
  1760. }
  1761. err = tg3_phy_auxctl_read(tp,
  1762. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1763. if (err)
  1764. return err;
  1765. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1766. err = tg3_phy_auxctl_write(tp,
  1767. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1768. done:
  1769. return err;
  1770. }
  1771. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1772. {
  1773. u32 phytest;
  1774. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1775. u32 phy;
  1776. tg3_writephy(tp, MII_TG3_FET_TEST,
  1777. phytest | MII_TG3_FET_SHADOW_EN);
  1778. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1779. if (enable)
  1780. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1781. else
  1782. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1783. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1784. }
  1785. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1786. }
  1787. }
  1788. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1789. {
  1790. u32 reg;
  1791. if (!tg3_flag(tp, 5705_PLUS) ||
  1792. (tg3_flag(tp, 5717_PLUS) &&
  1793. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1794. return;
  1795. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1796. tg3_phy_fet_toggle_apd(tp, enable);
  1797. return;
  1798. }
  1799. reg = MII_TG3_MISC_SHDW_WREN |
  1800. MII_TG3_MISC_SHDW_SCR5_SEL |
  1801. MII_TG3_MISC_SHDW_SCR5_LPED |
  1802. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1803. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1804. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1805. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1806. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1807. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1808. reg = MII_TG3_MISC_SHDW_WREN |
  1809. MII_TG3_MISC_SHDW_APD_SEL |
  1810. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1811. if (enable)
  1812. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1813. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1814. }
  1815. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1816. {
  1817. u32 phy;
  1818. if (!tg3_flag(tp, 5705_PLUS) ||
  1819. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1820. return;
  1821. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1822. u32 ephy;
  1823. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1824. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1825. tg3_writephy(tp, MII_TG3_FET_TEST,
  1826. ephy | MII_TG3_FET_SHADOW_EN);
  1827. if (!tg3_readphy(tp, reg, &phy)) {
  1828. if (enable)
  1829. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1830. else
  1831. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1832. tg3_writephy(tp, reg, phy);
  1833. }
  1834. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1835. }
  1836. } else {
  1837. int ret;
  1838. ret = tg3_phy_auxctl_read(tp,
  1839. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1840. if (!ret) {
  1841. if (enable)
  1842. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1843. else
  1844. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1845. tg3_phy_auxctl_write(tp,
  1846. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1847. }
  1848. }
  1849. }
  1850. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1851. {
  1852. int ret;
  1853. u32 val;
  1854. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1855. return;
  1856. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1857. if (!ret)
  1858. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1859. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1860. }
  1861. static void tg3_phy_apply_otp(struct tg3 *tp)
  1862. {
  1863. u32 otp, phy;
  1864. if (!tp->phy_otp)
  1865. return;
  1866. otp = tp->phy_otp;
  1867. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1868. return;
  1869. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1870. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1871. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1872. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1873. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1874. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1875. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1876. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1877. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1878. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1879. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1880. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1881. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1882. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1883. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1884. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1885. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1886. }
  1887. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1888. {
  1889. u32 val;
  1890. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1891. return;
  1892. tp->setlpicnt = 0;
  1893. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1894. current_link_up == 1 &&
  1895. tp->link_config.active_duplex == DUPLEX_FULL &&
  1896. (tp->link_config.active_speed == SPEED_100 ||
  1897. tp->link_config.active_speed == SPEED_1000)) {
  1898. u32 eeectl;
  1899. if (tp->link_config.active_speed == SPEED_1000)
  1900. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1901. else
  1902. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1903. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1904. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1905. TG3_CL45_D7_EEERES_STAT, &val);
  1906. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1907. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1908. tp->setlpicnt = 2;
  1909. }
  1910. if (!tp->setlpicnt) {
  1911. if (current_link_up == 1 &&
  1912. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1913. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1914. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1915. }
  1916. val = tr32(TG3_CPMU_EEE_MODE);
  1917. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1918. }
  1919. }
  1920. static void tg3_phy_eee_enable(struct tg3 *tp)
  1921. {
  1922. u32 val;
  1923. if (tp->link_config.active_speed == SPEED_1000 &&
  1924. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1925. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1926. tg3_flag(tp, 57765_CLASS)) &&
  1927. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1928. val = MII_TG3_DSP_TAP26_ALNOKO |
  1929. MII_TG3_DSP_TAP26_RMRXSTO;
  1930. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1931. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1932. }
  1933. val = tr32(TG3_CPMU_EEE_MODE);
  1934. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1935. }
  1936. static int tg3_wait_macro_done(struct tg3 *tp)
  1937. {
  1938. int limit = 100;
  1939. while (limit--) {
  1940. u32 tmp32;
  1941. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1942. if ((tmp32 & 0x1000) == 0)
  1943. break;
  1944. }
  1945. }
  1946. if (limit < 0)
  1947. return -EBUSY;
  1948. return 0;
  1949. }
  1950. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1951. {
  1952. static const u32 test_pat[4][6] = {
  1953. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1954. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1955. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1956. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1957. };
  1958. int chan;
  1959. for (chan = 0; chan < 4; chan++) {
  1960. int i;
  1961. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1962. (chan * 0x2000) | 0x0200);
  1963. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1964. for (i = 0; i < 6; i++)
  1965. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1966. test_pat[chan][i]);
  1967. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1968. if (tg3_wait_macro_done(tp)) {
  1969. *resetp = 1;
  1970. return -EBUSY;
  1971. }
  1972. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1973. (chan * 0x2000) | 0x0200);
  1974. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1975. if (tg3_wait_macro_done(tp)) {
  1976. *resetp = 1;
  1977. return -EBUSY;
  1978. }
  1979. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1980. if (tg3_wait_macro_done(tp)) {
  1981. *resetp = 1;
  1982. return -EBUSY;
  1983. }
  1984. for (i = 0; i < 6; i += 2) {
  1985. u32 low, high;
  1986. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1987. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1988. tg3_wait_macro_done(tp)) {
  1989. *resetp = 1;
  1990. return -EBUSY;
  1991. }
  1992. low &= 0x7fff;
  1993. high &= 0x000f;
  1994. if (low != test_pat[chan][i] ||
  1995. high != test_pat[chan][i+1]) {
  1996. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1997. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1998. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1999. return -EBUSY;
  2000. }
  2001. }
  2002. }
  2003. return 0;
  2004. }
  2005. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2006. {
  2007. int chan;
  2008. for (chan = 0; chan < 4; chan++) {
  2009. int i;
  2010. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2011. (chan * 0x2000) | 0x0200);
  2012. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2013. for (i = 0; i < 6; i++)
  2014. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2015. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2016. if (tg3_wait_macro_done(tp))
  2017. return -EBUSY;
  2018. }
  2019. return 0;
  2020. }
  2021. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2022. {
  2023. u32 reg32, phy9_orig;
  2024. int retries, do_phy_reset, err;
  2025. retries = 10;
  2026. do_phy_reset = 1;
  2027. do {
  2028. if (do_phy_reset) {
  2029. err = tg3_bmcr_reset(tp);
  2030. if (err)
  2031. return err;
  2032. do_phy_reset = 0;
  2033. }
  2034. /* Disable transmitter and interrupt. */
  2035. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2036. continue;
  2037. reg32 |= 0x3000;
  2038. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2039. /* Set full-duplex, 1000 mbps. */
  2040. tg3_writephy(tp, MII_BMCR,
  2041. BMCR_FULLDPLX | BMCR_SPEED1000);
  2042. /* Set to master mode. */
  2043. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2044. continue;
  2045. tg3_writephy(tp, MII_CTRL1000,
  2046. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2047. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2048. if (err)
  2049. return err;
  2050. /* Block the PHY control access. */
  2051. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2052. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2053. if (!err)
  2054. break;
  2055. } while (--retries);
  2056. err = tg3_phy_reset_chanpat(tp);
  2057. if (err)
  2058. return err;
  2059. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2060. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2061. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2062. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2063. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2064. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2065. reg32 &= ~0x3000;
  2066. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2067. } else if (!err)
  2068. err = -EBUSY;
  2069. return err;
  2070. }
  2071. static void tg3_carrier_on(struct tg3 *tp)
  2072. {
  2073. netif_carrier_on(tp->dev);
  2074. tp->link_up = true;
  2075. }
  2076. static void tg3_carrier_off(struct tg3 *tp)
  2077. {
  2078. netif_carrier_off(tp->dev);
  2079. tp->link_up = false;
  2080. }
  2081. /* This will reset the tigon3 PHY if there is no valid
  2082. * link unless the FORCE argument is non-zero.
  2083. */
  2084. static int tg3_phy_reset(struct tg3 *tp)
  2085. {
  2086. u32 val, cpmuctrl;
  2087. int err;
  2088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2089. val = tr32(GRC_MISC_CFG);
  2090. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2091. udelay(40);
  2092. }
  2093. err = tg3_readphy(tp, MII_BMSR, &val);
  2094. err |= tg3_readphy(tp, MII_BMSR, &val);
  2095. if (err != 0)
  2096. return -EBUSY;
  2097. if (netif_running(tp->dev) && tp->link_up) {
  2098. tg3_carrier_off(tp);
  2099. tg3_link_report(tp);
  2100. }
  2101. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2104. err = tg3_phy_reset_5703_4_5(tp);
  2105. if (err)
  2106. return err;
  2107. goto out;
  2108. }
  2109. cpmuctrl = 0;
  2110. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2111. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2112. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2113. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2114. tw32(TG3_CPMU_CTRL,
  2115. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2116. }
  2117. err = tg3_bmcr_reset(tp);
  2118. if (err)
  2119. return err;
  2120. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2121. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2122. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2123. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2124. }
  2125. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2126. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2127. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2128. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2129. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2130. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2131. udelay(40);
  2132. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2133. }
  2134. }
  2135. if (tg3_flag(tp, 5717_PLUS) &&
  2136. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2137. return 0;
  2138. tg3_phy_apply_otp(tp);
  2139. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2140. tg3_phy_toggle_apd(tp, true);
  2141. else
  2142. tg3_phy_toggle_apd(tp, false);
  2143. out:
  2144. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2145. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2146. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2147. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2148. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2149. }
  2150. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2151. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2152. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2153. }
  2154. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2155. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2156. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2157. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2158. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2159. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2160. }
  2161. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2162. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2163. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2164. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2165. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2166. tg3_writephy(tp, MII_TG3_TEST1,
  2167. MII_TG3_TEST1_TRIM_EN | 0x4);
  2168. } else
  2169. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2170. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2171. }
  2172. }
  2173. /* Set Extended packet length bit (bit 14) on all chips that */
  2174. /* support jumbo frames */
  2175. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2176. /* Cannot do read-modify-write on 5401 */
  2177. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2178. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2179. /* Set bit 14 with read-modify-write to preserve other bits */
  2180. err = tg3_phy_auxctl_read(tp,
  2181. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2182. if (!err)
  2183. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2184. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2185. }
  2186. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2187. * jumbo frames transmission.
  2188. */
  2189. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2190. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2191. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2192. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2193. }
  2194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2195. /* adjust output voltage */
  2196. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2197. }
  2198. if (tp->pci_chip_rev_id == CHIPREV_ID_5762_A0)
  2199. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2200. tg3_phy_toggle_automdix(tp, 1);
  2201. tg3_phy_set_wirespeed(tp);
  2202. return 0;
  2203. }
  2204. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2205. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2206. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2207. TG3_GPIO_MSG_NEED_VAUX)
  2208. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2209. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2210. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2211. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2212. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2213. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2214. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2215. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2216. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2217. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2218. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2219. {
  2220. u32 status, shift;
  2221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2222. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2223. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2224. else
  2225. status = tr32(TG3_CPMU_DRV_STATUS);
  2226. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2227. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2228. status |= (newstat << shift);
  2229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2230. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2231. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2232. else
  2233. tw32(TG3_CPMU_DRV_STATUS, status);
  2234. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2235. }
  2236. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2237. {
  2238. if (!tg3_flag(tp, IS_NIC))
  2239. return 0;
  2240. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2241. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2243. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2244. return -EIO;
  2245. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2246. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2247. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2248. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2249. } else {
  2250. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2251. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2252. }
  2253. return 0;
  2254. }
  2255. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2256. {
  2257. u32 grc_local_ctrl;
  2258. if (!tg3_flag(tp, IS_NIC) ||
  2259. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2260. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2261. return;
  2262. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2263. tw32_wait_f(GRC_LOCAL_CTRL,
  2264. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2265. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2266. tw32_wait_f(GRC_LOCAL_CTRL,
  2267. grc_local_ctrl,
  2268. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2269. tw32_wait_f(GRC_LOCAL_CTRL,
  2270. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2271. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2272. }
  2273. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2274. {
  2275. if (!tg3_flag(tp, IS_NIC))
  2276. return;
  2277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2279. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2280. (GRC_LCLCTRL_GPIO_OE0 |
  2281. GRC_LCLCTRL_GPIO_OE1 |
  2282. GRC_LCLCTRL_GPIO_OE2 |
  2283. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2284. GRC_LCLCTRL_GPIO_OUTPUT1),
  2285. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2286. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2287. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2288. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2289. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2290. GRC_LCLCTRL_GPIO_OE1 |
  2291. GRC_LCLCTRL_GPIO_OE2 |
  2292. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2293. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2294. tp->grc_local_ctrl;
  2295. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2296. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2297. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2298. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2299. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2300. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2301. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2302. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2303. } else {
  2304. u32 no_gpio2;
  2305. u32 grc_local_ctrl = 0;
  2306. /* Workaround to prevent overdrawing Amps. */
  2307. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2308. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2309. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2310. grc_local_ctrl,
  2311. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2312. }
  2313. /* On 5753 and variants, GPIO2 cannot be used. */
  2314. no_gpio2 = tp->nic_sram_data_cfg &
  2315. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2316. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2317. GRC_LCLCTRL_GPIO_OE1 |
  2318. GRC_LCLCTRL_GPIO_OE2 |
  2319. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2320. GRC_LCLCTRL_GPIO_OUTPUT2;
  2321. if (no_gpio2) {
  2322. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2323. GRC_LCLCTRL_GPIO_OUTPUT2);
  2324. }
  2325. tw32_wait_f(GRC_LOCAL_CTRL,
  2326. tp->grc_local_ctrl | grc_local_ctrl,
  2327. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2328. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2329. tw32_wait_f(GRC_LOCAL_CTRL,
  2330. tp->grc_local_ctrl | grc_local_ctrl,
  2331. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2332. if (!no_gpio2) {
  2333. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2334. tw32_wait_f(GRC_LOCAL_CTRL,
  2335. tp->grc_local_ctrl | grc_local_ctrl,
  2336. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2337. }
  2338. }
  2339. }
  2340. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2341. {
  2342. u32 msg = 0;
  2343. /* Serialize power state transitions */
  2344. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2345. return;
  2346. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2347. msg = TG3_GPIO_MSG_NEED_VAUX;
  2348. msg = tg3_set_function_status(tp, msg);
  2349. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2350. goto done;
  2351. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2352. tg3_pwrsrc_switch_to_vaux(tp);
  2353. else
  2354. tg3_pwrsrc_die_with_vmain(tp);
  2355. done:
  2356. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2357. }
  2358. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2359. {
  2360. bool need_vaux = false;
  2361. /* The GPIOs do something completely different on 57765. */
  2362. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2363. return;
  2364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2365. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2366. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2367. tg3_frob_aux_power_5717(tp, include_wol ?
  2368. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2369. return;
  2370. }
  2371. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2372. struct net_device *dev_peer;
  2373. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2374. /* remove_one() may have been run on the peer. */
  2375. if (dev_peer) {
  2376. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2377. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2378. return;
  2379. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2380. tg3_flag(tp_peer, ENABLE_ASF))
  2381. need_vaux = true;
  2382. }
  2383. }
  2384. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2385. tg3_flag(tp, ENABLE_ASF))
  2386. need_vaux = true;
  2387. if (need_vaux)
  2388. tg3_pwrsrc_switch_to_vaux(tp);
  2389. else
  2390. tg3_pwrsrc_die_with_vmain(tp);
  2391. }
  2392. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2393. {
  2394. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2395. return 1;
  2396. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2397. if (speed != SPEED_10)
  2398. return 1;
  2399. } else if (speed == SPEED_10)
  2400. return 1;
  2401. return 0;
  2402. }
  2403. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2404. {
  2405. u32 val;
  2406. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2407. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2408. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2409. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2410. sg_dig_ctrl |=
  2411. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2412. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2413. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2414. }
  2415. return;
  2416. }
  2417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2418. tg3_bmcr_reset(tp);
  2419. val = tr32(GRC_MISC_CFG);
  2420. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2421. udelay(40);
  2422. return;
  2423. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2424. u32 phytest;
  2425. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2426. u32 phy;
  2427. tg3_writephy(tp, MII_ADVERTISE, 0);
  2428. tg3_writephy(tp, MII_BMCR,
  2429. BMCR_ANENABLE | BMCR_ANRESTART);
  2430. tg3_writephy(tp, MII_TG3_FET_TEST,
  2431. phytest | MII_TG3_FET_SHADOW_EN);
  2432. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2433. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2434. tg3_writephy(tp,
  2435. MII_TG3_FET_SHDW_AUXMODE4,
  2436. phy);
  2437. }
  2438. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2439. }
  2440. return;
  2441. } else if (do_low_power) {
  2442. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2443. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2444. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2445. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2446. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2447. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2448. }
  2449. /* The PHY should not be powered down on some chips because
  2450. * of bugs.
  2451. */
  2452. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2453. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2454. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2455. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2456. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2457. !tp->pci_fn))
  2458. return;
  2459. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2460. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2461. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2462. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2463. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2464. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2465. }
  2466. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2467. }
  2468. /* tp->lock is held. */
  2469. static int tg3_nvram_lock(struct tg3 *tp)
  2470. {
  2471. if (tg3_flag(tp, NVRAM)) {
  2472. int i;
  2473. if (tp->nvram_lock_cnt == 0) {
  2474. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2475. for (i = 0; i < 8000; i++) {
  2476. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2477. break;
  2478. udelay(20);
  2479. }
  2480. if (i == 8000) {
  2481. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2482. return -ENODEV;
  2483. }
  2484. }
  2485. tp->nvram_lock_cnt++;
  2486. }
  2487. return 0;
  2488. }
  2489. /* tp->lock is held. */
  2490. static void tg3_nvram_unlock(struct tg3 *tp)
  2491. {
  2492. if (tg3_flag(tp, NVRAM)) {
  2493. if (tp->nvram_lock_cnt > 0)
  2494. tp->nvram_lock_cnt--;
  2495. if (tp->nvram_lock_cnt == 0)
  2496. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2497. }
  2498. }
  2499. /* tp->lock is held. */
  2500. static void tg3_enable_nvram_access(struct tg3 *tp)
  2501. {
  2502. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2503. u32 nvaccess = tr32(NVRAM_ACCESS);
  2504. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2505. }
  2506. }
  2507. /* tp->lock is held. */
  2508. static void tg3_disable_nvram_access(struct tg3 *tp)
  2509. {
  2510. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2511. u32 nvaccess = tr32(NVRAM_ACCESS);
  2512. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2513. }
  2514. }
  2515. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2516. u32 offset, u32 *val)
  2517. {
  2518. u32 tmp;
  2519. int i;
  2520. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2521. return -EINVAL;
  2522. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2523. EEPROM_ADDR_DEVID_MASK |
  2524. EEPROM_ADDR_READ);
  2525. tw32(GRC_EEPROM_ADDR,
  2526. tmp |
  2527. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2528. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2529. EEPROM_ADDR_ADDR_MASK) |
  2530. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2531. for (i = 0; i < 1000; i++) {
  2532. tmp = tr32(GRC_EEPROM_ADDR);
  2533. if (tmp & EEPROM_ADDR_COMPLETE)
  2534. break;
  2535. msleep(1);
  2536. }
  2537. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2538. return -EBUSY;
  2539. tmp = tr32(GRC_EEPROM_DATA);
  2540. /*
  2541. * The data will always be opposite the native endian
  2542. * format. Perform a blind byteswap to compensate.
  2543. */
  2544. *val = swab32(tmp);
  2545. return 0;
  2546. }
  2547. #define NVRAM_CMD_TIMEOUT 10000
  2548. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2549. {
  2550. int i;
  2551. tw32(NVRAM_CMD, nvram_cmd);
  2552. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2553. udelay(10);
  2554. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2555. udelay(10);
  2556. break;
  2557. }
  2558. }
  2559. if (i == NVRAM_CMD_TIMEOUT)
  2560. return -EBUSY;
  2561. return 0;
  2562. }
  2563. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2564. {
  2565. if (tg3_flag(tp, NVRAM) &&
  2566. tg3_flag(tp, NVRAM_BUFFERED) &&
  2567. tg3_flag(tp, FLASH) &&
  2568. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2569. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2570. addr = ((addr / tp->nvram_pagesize) <<
  2571. ATMEL_AT45DB0X1B_PAGE_POS) +
  2572. (addr % tp->nvram_pagesize);
  2573. return addr;
  2574. }
  2575. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2576. {
  2577. if (tg3_flag(tp, NVRAM) &&
  2578. tg3_flag(tp, NVRAM_BUFFERED) &&
  2579. tg3_flag(tp, FLASH) &&
  2580. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2581. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2582. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2583. tp->nvram_pagesize) +
  2584. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2585. return addr;
  2586. }
  2587. /* NOTE: Data read in from NVRAM is byteswapped according to
  2588. * the byteswapping settings for all other register accesses.
  2589. * tg3 devices are BE devices, so on a BE machine, the data
  2590. * returned will be exactly as it is seen in NVRAM. On a LE
  2591. * machine, the 32-bit value will be byteswapped.
  2592. */
  2593. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2594. {
  2595. int ret;
  2596. if (!tg3_flag(tp, NVRAM))
  2597. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2598. offset = tg3_nvram_phys_addr(tp, offset);
  2599. if (offset > NVRAM_ADDR_MSK)
  2600. return -EINVAL;
  2601. ret = tg3_nvram_lock(tp);
  2602. if (ret)
  2603. return ret;
  2604. tg3_enable_nvram_access(tp);
  2605. tw32(NVRAM_ADDR, offset);
  2606. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2607. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2608. if (ret == 0)
  2609. *val = tr32(NVRAM_RDDATA);
  2610. tg3_disable_nvram_access(tp);
  2611. tg3_nvram_unlock(tp);
  2612. return ret;
  2613. }
  2614. /* Ensures NVRAM data is in bytestream format. */
  2615. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2616. {
  2617. u32 v;
  2618. int res = tg3_nvram_read(tp, offset, &v);
  2619. if (!res)
  2620. *val = cpu_to_be32(v);
  2621. return res;
  2622. }
  2623. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2624. u32 offset, u32 len, u8 *buf)
  2625. {
  2626. int i, j, rc = 0;
  2627. u32 val;
  2628. for (i = 0; i < len; i += 4) {
  2629. u32 addr;
  2630. __be32 data;
  2631. addr = offset + i;
  2632. memcpy(&data, buf + i, 4);
  2633. /*
  2634. * The SEEPROM interface expects the data to always be opposite
  2635. * the native endian format. We accomplish this by reversing
  2636. * all the operations that would have been performed on the
  2637. * data from a call to tg3_nvram_read_be32().
  2638. */
  2639. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2640. val = tr32(GRC_EEPROM_ADDR);
  2641. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2642. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2643. EEPROM_ADDR_READ);
  2644. tw32(GRC_EEPROM_ADDR, val |
  2645. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2646. (addr & EEPROM_ADDR_ADDR_MASK) |
  2647. EEPROM_ADDR_START |
  2648. EEPROM_ADDR_WRITE);
  2649. for (j = 0; j < 1000; j++) {
  2650. val = tr32(GRC_EEPROM_ADDR);
  2651. if (val & EEPROM_ADDR_COMPLETE)
  2652. break;
  2653. msleep(1);
  2654. }
  2655. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2656. rc = -EBUSY;
  2657. break;
  2658. }
  2659. }
  2660. return rc;
  2661. }
  2662. /* offset and length are dword aligned */
  2663. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2664. u8 *buf)
  2665. {
  2666. int ret = 0;
  2667. u32 pagesize = tp->nvram_pagesize;
  2668. u32 pagemask = pagesize - 1;
  2669. u32 nvram_cmd;
  2670. u8 *tmp;
  2671. tmp = kmalloc(pagesize, GFP_KERNEL);
  2672. if (tmp == NULL)
  2673. return -ENOMEM;
  2674. while (len) {
  2675. int j;
  2676. u32 phy_addr, page_off, size;
  2677. phy_addr = offset & ~pagemask;
  2678. for (j = 0; j < pagesize; j += 4) {
  2679. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2680. (__be32 *) (tmp + j));
  2681. if (ret)
  2682. break;
  2683. }
  2684. if (ret)
  2685. break;
  2686. page_off = offset & pagemask;
  2687. size = pagesize;
  2688. if (len < size)
  2689. size = len;
  2690. len -= size;
  2691. memcpy(tmp + page_off, buf, size);
  2692. offset = offset + (pagesize - page_off);
  2693. tg3_enable_nvram_access(tp);
  2694. /*
  2695. * Before we can erase the flash page, we need
  2696. * to issue a special "write enable" command.
  2697. */
  2698. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2699. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2700. break;
  2701. /* Erase the target page */
  2702. tw32(NVRAM_ADDR, phy_addr);
  2703. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2704. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2705. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2706. break;
  2707. /* Issue another write enable to start the write. */
  2708. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2709. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2710. break;
  2711. for (j = 0; j < pagesize; j += 4) {
  2712. __be32 data;
  2713. data = *((__be32 *) (tmp + j));
  2714. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2715. tw32(NVRAM_ADDR, phy_addr + j);
  2716. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2717. NVRAM_CMD_WR;
  2718. if (j == 0)
  2719. nvram_cmd |= NVRAM_CMD_FIRST;
  2720. else if (j == (pagesize - 4))
  2721. nvram_cmd |= NVRAM_CMD_LAST;
  2722. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2723. if (ret)
  2724. break;
  2725. }
  2726. if (ret)
  2727. break;
  2728. }
  2729. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2730. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2731. kfree(tmp);
  2732. return ret;
  2733. }
  2734. /* offset and length are dword aligned */
  2735. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2736. u8 *buf)
  2737. {
  2738. int i, ret = 0;
  2739. for (i = 0; i < len; i += 4, offset += 4) {
  2740. u32 page_off, phy_addr, nvram_cmd;
  2741. __be32 data;
  2742. memcpy(&data, buf + i, 4);
  2743. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2744. page_off = offset % tp->nvram_pagesize;
  2745. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2746. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2747. if (page_off == 0 || i == 0)
  2748. nvram_cmd |= NVRAM_CMD_FIRST;
  2749. if (page_off == (tp->nvram_pagesize - 4))
  2750. nvram_cmd |= NVRAM_CMD_LAST;
  2751. if (i == (len - 4))
  2752. nvram_cmd |= NVRAM_CMD_LAST;
  2753. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2754. !tg3_flag(tp, FLASH) ||
  2755. !tg3_flag(tp, 57765_PLUS))
  2756. tw32(NVRAM_ADDR, phy_addr);
  2757. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2758. !tg3_flag(tp, 5755_PLUS) &&
  2759. (tp->nvram_jedecnum == JEDEC_ST) &&
  2760. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2761. u32 cmd;
  2762. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2763. ret = tg3_nvram_exec_cmd(tp, cmd);
  2764. if (ret)
  2765. break;
  2766. }
  2767. if (!tg3_flag(tp, FLASH)) {
  2768. /* We always do complete word writes to eeprom. */
  2769. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2770. }
  2771. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2772. if (ret)
  2773. break;
  2774. }
  2775. return ret;
  2776. }
  2777. /* offset and length are dword aligned */
  2778. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2779. {
  2780. int ret;
  2781. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2782. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2783. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2784. udelay(40);
  2785. }
  2786. if (!tg3_flag(tp, NVRAM)) {
  2787. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2788. } else {
  2789. u32 grc_mode;
  2790. ret = tg3_nvram_lock(tp);
  2791. if (ret)
  2792. return ret;
  2793. tg3_enable_nvram_access(tp);
  2794. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2795. tw32(NVRAM_WRITE1, 0x406);
  2796. grc_mode = tr32(GRC_MODE);
  2797. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2798. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2799. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2800. buf);
  2801. } else {
  2802. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2803. buf);
  2804. }
  2805. grc_mode = tr32(GRC_MODE);
  2806. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2807. tg3_disable_nvram_access(tp);
  2808. tg3_nvram_unlock(tp);
  2809. }
  2810. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2811. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2812. udelay(40);
  2813. }
  2814. return ret;
  2815. }
  2816. #define RX_CPU_SCRATCH_BASE 0x30000
  2817. #define RX_CPU_SCRATCH_SIZE 0x04000
  2818. #define TX_CPU_SCRATCH_BASE 0x34000
  2819. #define TX_CPU_SCRATCH_SIZE 0x04000
  2820. /* tp->lock is held. */
  2821. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2822. {
  2823. int i;
  2824. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2826. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2827. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2828. return 0;
  2829. }
  2830. if (offset == RX_CPU_BASE) {
  2831. for (i = 0; i < 10000; i++) {
  2832. tw32(offset + CPU_STATE, 0xffffffff);
  2833. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2834. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2835. break;
  2836. }
  2837. tw32(offset + CPU_STATE, 0xffffffff);
  2838. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2839. udelay(10);
  2840. } else {
  2841. /*
  2842. * There is only an Rx CPU for the 5750 derivative in the
  2843. * BCM4785.
  2844. */
  2845. if (tg3_flag(tp, IS_SSB_CORE))
  2846. return 0;
  2847. for (i = 0; i < 10000; i++) {
  2848. tw32(offset + CPU_STATE, 0xffffffff);
  2849. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2850. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2851. break;
  2852. }
  2853. }
  2854. if (i >= 10000) {
  2855. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2856. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2857. return -ENODEV;
  2858. }
  2859. /* Clear firmware's nvram arbitration. */
  2860. if (tg3_flag(tp, NVRAM))
  2861. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2862. return 0;
  2863. }
  2864. struct fw_info {
  2865. unsigned int fw_base;
  2866. unsigned int fw_len;
  2867. const __be32 *fw_data;
  2868. };
  2869. /* tp->lock is held. */
  2870. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2871. u32 cpu_scratch_base, int cpu_scratch_size,
  2872. struct fw_info *info)
  2873. {
  2874. int err, lock_err, i;
  2875. void (*write_op)(struct tg3 *, u32, u32);
  2876. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2877. netdev_err(tp->dev,
  2878. "%s: Trying to load TX cpu firmware which is 5705\n",
  2879. __func__);
  2880. return -EINVAL;
  2881. }
  2882. if (tg3_flag(tp, 5705_PLUS))
  2883. write_op = tg3_write_mem;
  2884. else
  2885. write_op = tg3_write_indirect_reg32;
  2886. /* It is possible that bootcode is still loading at this point.
  2887. * Get the nvram lock first before halting the cpu.
  2888. */
  2889. lock_err = tg3_nvram_lock(tp);
  2890. err = tg3_halt_cpu(tp, cpu_base);
  2891. if (!lock_err)
  2892. tg3_nvram_unlock(tp);
  2893. if (err)
  2894. goto out;
  2895. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2896. write_op(tp, cpu_scratch_base + i, 0);
  2897. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2898. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2899. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2900. write_op(tp, (cpu_scratch_base +
  2901. (info->fw_base & 0xffff) +
  2902. (i * sizeof(u32))),
  2903. be32_to_cpu(info->fw_data[i]));
  2904. err = 0;
  2905. out:
  2906. return err;
  2907. }
  2908. /* tp->lock is held. */
  2909. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2910. {
  2911. struct fw_info info;
  2912. const __be32 *fw_data;
  2913. int err, i;
  2914. fw_data = (void *)tp->fw->data;
  2915. /* Firmware blob starts with version numbers, followed by
  2916. start address and length. We are setting complete length.
  2917. length = end_address_of_bss - start_address_of_text.
  2918. Remainder is the blob to be loaded contiguously
  2919. from start address. */
  2920. info.fw_base = be32_to_cpu(fw_data[1]);
  2921. info.fw_len = tp->fw->size - 12;
  2922. info.fw_data = &fw_data[3];
  2923. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2924. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2925. &info);
  2926. if (err)
  2927. return err;
  2928. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2929. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2930. &info);
  2931. if (err)
  2932. return err;
  2933. /* Now startup only the RX cpu. */
  2934. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2935. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2936. for (i = 0; i < 5; i++) {
  2937. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2938. break;
  2939. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2940. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2941. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2942. udelay(1000);
  2943. }
  2944. if (i >= 5) {
  2945. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2946. "should be %08x\n", __func__,
  2947. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2948. return -ENODEV;
  2949. }
  2950. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2951. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2952. return 0;
  2953. }
  2954. /* tp->lock is held. */
  2955. static int tg3_load_tso_firmware(struct tg3 *tp)
  2956. {
  2957. struct fw_info info;
  2958. const __be32 *fw_data;
  2959. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2960. int err, i;
  2961. if (tg3_flag(tp, HW_TSO_1) ||
  2962. tg3_flag(tp, HW_TSO_2) ||
  2963. tg3_flag(tp, HW_TSO_3))
  2964. return 0;
  2965. fw_data = (void *)tp->fw->data;
  2966. /* Firmware blob starts with version numbers, followed by
  2967. start address and length. We are setting complete length.
  2968. length = end_address_of_bss - start_address_of_text.
  2969. Remainder is the blob to be loaded contiguously
  2970. from start address. */
  2971. info.fw_base = be32_to_cpu(fw_data[1]);
  2972. cpu_scratch_size = tp->fw_len;
  2973. info.fw_len = tp->fw->size - 12;
  2974. info.fw_data = &fw_data[3];
  2975. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2976. cpu_base = RX_CPU_BASE;
  2977. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2978. } else {
  2979. cpu_base = TX_CPU_BASE;
  2980. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2981. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2982. }
  2983. err = tg3_load_firmware_cpu(tp, cpu_base,
  2984. cpu_scratch_base, cpu_scratch_size,
  2985. &info);
  2986. if (err)
  2987. return err;
  2988. /* Now startup the cpu. */
  2989. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2990. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2991. for (i = 0; i < 5; i++) {
  2992. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2993. break;
  2994. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2995. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2996. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2997. udelay(1000);
  2998. }
  2999. if (i >= 5) {
  3000. netdev_err(tp->dev,
  3001. "%s fails to set CPU PC, is %08x should be %08x\n",
  3002. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  3003. return -ENODEV;
  3004. }
  3005. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3006. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  3007. return 0;
  3008. }
  3009. /* tp->lock is held. */
  3010. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  3011. {
  3012. u32 addr_high, addr_low;
  3013. int i;
  3014. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3015. tp->dev->dev_addr[1]);
  3016. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3017. (tp->dev->dev_addr[3] << 16) |
  3018. (tp->dev->dev_addr[4] << 8) |
  3019. (tp->dev->dev_addr[5] << 0));
  3020. for (i = 0; i < 4; i++) {
  3021. if (i == 1 && skip_mac_1)
  3022. continue;
  3023. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3024. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3025. }
  3026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  3028. for (i = 0; i < 12; i++) {
  3029. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3030. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3031. }
  3032. }
  3033. addr_high = (tp->dev->dev_addr[0] +
  3034. tp->dev->dev_addr[1] +
  3035. tp->dev->dev_addr[2] +
  3036. tp->dev->dev_addr[3] +
  3037. tp->dev->dev_addr[4] +
  3038. tp->dev->dev_addr[5]) &
  3039. TX_BACKOFF_SEED_MASK;
  3040. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3041. }
  3042. static void tg3_enable_register_access(struct tg3 *tp)
  3043. {
  3044. /*
  3045. * Make sure register accesses (indirect or otherwise) will function
  3046. * correctly.
  3047. */
  3048. pci_write_config_dword(tp->pdev,
  3049. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3050. }
  3051. static int tg3_power_up(struct tg3 *tp)
  3052. {
  3053. int err;
  3054. tg3_enable_register_access(tp);
  3055. err = pci_set_power_state(tp->pdev, PCI_D0);
  3056. if (!err) {
  3057. /* Switch out of Vaux if it is a NIC */
  3058. tg3_pwrsrc_switch_to_vmain(tp);
  3059. } else {
  3060. netdev_err(tp->dev, "Transition to D0 failed\n");
  3061. }
  3062. return err;
  3063. }
  3064. static int tg3_setup_phy(struct tg3 *, int);
  3065. static int tg3_power_down_prepare(struct tg3 *tp)
  3066. {
  3067. u32 misc_host_ctrl;
  3068. bool device_should_wake, do_low_power;
  3069. tg3_enable_register_access(tp);
  3070. /* Restore the CLKREQ setting. */
  3071. if (tg3_flag(tp, CLKREQ_BUG))
  3072. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3073. PCI_EXP_LNKCTL_CLKREQ_EN);
  3074. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3075. tw32(TG3PCI_MISC_HOST_CTRL,
  3076. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3077. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3078. tg3_flag(tp, WOL_ENABLE);
  3079. if (tg3_flag(tp, USE_PHYLIB)) {
  3080. do_low_power = false;
  3081. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3082. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3083. struct phy_device *phydev;
  3084. u32 phyid, advertising;
  3085. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3086. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3087. tp->link_config.speed = phydev->speed;
  3088. tp->link_config.duplex = phydev->duplex;
  3089. tp->link_config.autoneg = phydev->autoneg;
  3090. tp->link_config.advertising = phydev->advertising;
  3091. advertising = ADVERTISED_TP |
  3092. ADVERTISED_Pause |
  3093. ADVERTISED_Autoneg |
  3094. ADVERTISED_10baseT_Half;
  3095. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3096. if (tg3_flag(tp, WOL_SPEED_100MB))
  3097. advertising |=
  3098. ADVERTISED_100baseT_Half |
  3099. ADVERTISED_100baseT_Full |
  3100. ADVERTISED_10baseT_Full;
  3101. else
  3102. advertising |= ADVERTISED_10baseT_Full;
  3103. }
  3104. phydev->advertising = advertising;
  3105. phy_start_aneg(phydev);
  3106. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3107. if (phyid != PHY_ID_BCMAC131) {
  3108. phyid &= PHY_BCM_OUI_MASK;
  3109. if (phyid == PHY_BCM_OUI_1 ||
  3110. phyid == PHY_BCM_OUI_2 ||
  3111. phyid == PHY_BCM_OUI_3)
  3112. do_low_power = true;
  3113. }
  3114. }
  3115. } else {
  3116. do_low_power = true;
  3117. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3118. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3119. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3120. tg3_setup_phy(tp, 0);
  3121. }
  3122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3123. u32 val;
  3124. val = tr32(GRC_VCPU_EXT_CTRL);
  3125. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3126. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3127. int i;
  3128. u32 val;
  3129. for (i = 0; i < 200; i++) {
  3130. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3131. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3132. break;
  3133. msleep(1);
  3134. }
  3135. }
  3136. if (tg3_flag(tp, WOL_CAP))
  3137. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3138. WOL_DRV_STATE_SHUTDOWN |
  3139. WOL_DRV_WOL |
  3140. WOL_SET_MAGIC_PKT);
  3141. if (device_should_wake) {
  3142. u32 mac_mode;
  3143. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3144. if (do_low_power &&
  3145. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3146. tg3_phy_auxctl_write(tp,
  3147. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3148. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3149. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3150. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3151. udelay(40);
  3152. }
  3153. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3154. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3155. else
  3156. mac_mode = MAC_MODE_PORT_MODE_MII;
  3157. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3158. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3159. ASIC_REV_5700) {
  3160. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3161. SPEED_100 : SPEED_10;
  3162. if (tg3_5700_link_polarity(tp, speed))
  3163. mac_mode |= MAC_MODE_LINK_POLARITY;
  3164. else
  3165. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3166. }
  3167. } else {
  3168. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3169. }
  3170. if (!tg3_flag(tp, 5750_PLUS))
  3171. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3172. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3173. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3174. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3175. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3176. if (tg3_flag(tp, ENABLE_APE))
  3177. mac_mode |= MAC_MODE_APE_TX_EN |
  3178. MAC_MODE_APE_RX_EN |
  3179. MAC_MODE_TDE_ENABLE;
  3180. tw32_f(MAC_MODE, mac_mode);
  3181. udelay(100);
  3182. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3183. udelay(10);
  3184. }
  3185. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3186. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3187. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3188. u32 base_val;
  3189. base_val = tp->pci_clock_ctrl;
  3190. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3191. CLOCK_CTRL_TXCLK_DISABLE);
  3192. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3193. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3194. } else if (tg3_flag(tp, 5780_CLASS) ||
  3195. tg3_flag(tp, CPMU_PRESENT) ||
  3196. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3197. /* do nothing */
  3198. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3199. u32 newbits1, newbits2;
  3200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3202. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3203. CLOCK_CTRL_TXCLK_DISABLE |
  3204. CLOCK_CTRL_ALTCLK);
  3205. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3206. } else if (tg3_flag(tp, 5705_PLUS)) {
  3207. newbits1 = CLOCK_CTRL_625_CORE;
  3208. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3209. } else {
  3210. newbits1 = CLOCK_CTRL_ALTCLK;
  3211. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3212. }
  3213. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3214. 40);
  3215. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3216. 40);
  3217. if (!tg3_flag(tp, 5705_PLUS)) {
  3218. u32 newbits3;
  3219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3221. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3222. CLOCK_CTRL_TXCLK_DISABLE |
  3223. CLOCK_CTRL_44MHZ_CORE);
  3224. } else {
  3225. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3226. }
  3227. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3228. tp->pci_clock_ctrl | newbits3, 40);
  3229. }
  3230. }
  3231. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3232. tg3_power_down_phy(tp, do_low_power);
  3233. tg3_frob_aux_power(tp, true);
  3234. /* Workaround for unstable PLL clock */
  3235. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3236. ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3237. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX))) {
  3238. u32 val = tr32(0x7d00);
  3239. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3240. tw32(0x7d00, val);
  3241. if (!tg3_flag(tp, ENABLE_ASF)) {
  3242. int err;
  3243. err = tg3_nvram_lock(tp);
  3244. tg3_halt_cpu(tp, RX_CPU_BASE);
  3245. if (!err)
  3246. tg3_nvram_unlock(tp);
  3247. }
  3248. }
  3249. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3250. return 0;
  3251. }
  3252. static void tg3_power_down(struct tg3 *tp)
  3253. {
  3254. tg3_power_down_prepare(tp);
  3255. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3256. pci_set_power_state(tp->pdev, PCI_D3hot);
  3257. }
  3258. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3259. {
  3260. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3261. case MII_TG3_AUX_STAT_10HALF:
  3262. *speed = SPEED_10;
  3263. *duplex = DUPLEX_HALF;
  3264. break;
  3265. case MII_TG3_AUX_STAT_10FULL:
  3266. *speed = SPEED_10;
  3267. *duplex = DUPLEX_FULL;
  3268. break;
  3269. case MII_TG3_AUX_STAT_100HALF:
  3270. *speed = SPEED_100;
  3271. *duplex = DUPLEX_HALF;
  3272. break;
  3273. case MII_TG3_AUX_STAT_100FULL:
  3274. *speed = SPEED_100;
  3275. *duplex = DUPLEX_FULL;
  3276. break;
  3277. case MII_TG3_AUX_STAT_1000HALF:
  3278. *speed = SPEED_1000;
  3279. *duplex = DUPLEX_HALF;
  3280. break;
  3281. case MII_TG3_AUX_STAT_1000FULL:
  3282. *speed = SPEED_1000;
  3283. *duplex = DUPLEX_FULL;
  3284. break;
  3285. default:
  3286. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3287. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3288. SPEED_10;
  3289. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3290. DUPLEX_HALF;
  3291. break;
  3292. }
  3293. *speed = SPEED_UNKNOWN;
  3294. *duplex = DUPLEX_UNKNOWN;
  3295. break;
  3296. }
  3297. }
  3298. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3299. {
  3300. int err = 0;
  3301. u32 val, new_adv;
  3302. new_adv = ADVERTISE_CSMA;
  3303. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3304. new_adv |= mii_advertise_flowctrl(flowctrl);
  3305. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3306. if (err)
  3307. goto done;
  3308. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3309. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3310. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3311. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3312. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3313. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3314. if (err)
  3315. goto done;
  3316. }
  3317. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3318. goto done;
  3319. tw32(TG3_CPMU_EEE_MODE,
  3320. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3321. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3322. if (!err) {
  3323. u32 err2;
  3324. val = 0;
  3325. /* Advertise 100-BaseTX EEE ability */
  3326. if (advertise & ADVERTISED_100baseT_Full)
  3327. val |= MDIO_AN_EEE_ADV_100TX;
  3328. /* Advertise 1000-BaseT EEE ability */
  3329. if (advertise & ADVERTISED_1000baseT_Full)
  3330. val |= MDIO_AN_EEE_ADV_1000T;
  3331. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3332. if (err)
  3333. val = 0;
  3334. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3335. case ASIC_REV_5717:
  3336. case ASIC_REV_57765:
  3337. case ASIC_REV_57766:
  3338. case ASIC_REV_5719:
  3339. /* If we advertised any eee advertisements above... */
  3340. if (val)
  3341. val = MII_TG3_DSP_TAP26_ALNOKO |
  3342. MII_TG3_DSP_TAP26_RMRXSTO |
  3343. MII_TG3_DSP_TAP26_OPCSINPT;
  3344. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3345. /* Fall through */
  3346. case ASIC_REV_5720:
  3347. case ASIC_REV_5762:
  3348. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3349. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3350. MII_TG3_DSP_CH34TP2_HIBW01);
  3351. }
  3352. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3353. if (!err)
  3354. err = err2;
  3355. }
  3356. done:
  3357. return err;
  3358. }
  3359. static void tg3_phy_copper_begin(struct tg3 *tp)
  3360. {
  3361. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3362. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3363. u32 adv, fc;
  3364. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3365. adv = ADVERTISED_10baseT_Half |
  3366. ADVERTISED_10baseT_Full;
  3367. if (tg3_flag(tp, WOL_SPEED_100MB))
  3368. adv |= ADVERTISED_100baseT_Half |
  3369. ADVERTISED_100baseT_Full;
  3370. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3371. } else {
  3372. adv = tp->link_config.advertising;
  3373. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3374. adv &= ~(ADVERTISED_1000baseT_Half |
  3375. ADVERTISED_1000baseT_Full);
  3376. fc = tp->link_config.flowctrl;
  3377. }
  3378. tg3_phy_autoneg_cfg(tp, adv, fc);
  3379. tg3_writephy(tp, MII_BMCR,
  3380. BMCR_ANENABLE | BMCR_ANRESTART);
  3381. } else {
  3382. int i;
  3383. u32 bmcr, orig_bmcr;
  3384. tp->link_config.active_speed = tp->link_config.speed;
  3385. tp->link_config.active_duplex = tp->link_config.duplex;
  3386. bmcr = 0;
  3387. switch (tp->link_config.speed) {
  3388. default:
  3389. case SPEED_10:
  3390. break;
  3391. case SPEED_100:
  3392. bmcr |= BMCR_SPEED100;
  3393. break;
  3394. case SPEED_1000:
  3395. bmcr |= BMCR_SPEED1000;
  3396. break;
  3397. }
  3398. if (tp->link_config.duplex == DUPLEX_FULL)
  3399. bmcr |= BMCR_FULLDPLX;
  3400. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3401. (bmcr != orig_bmcr)) {
  3402. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3403. for (i = 0; i < 1500; i++) {
  3404. u32 tmp;
  3405. udelay(10);
  3406. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3407. tg3_readphy(tp, MII_BMSR, &tmp))
  3408. continue;
  3409. if (!(tmp & BMSR_LSTATUS)) {
  3410. udelay(40);
  3411. break;
  3412. }
  3413. }
  3414. tg3_writephy(tp, MII_BMCR, bmcr);
  3415. udelay(40);
  3416. }
  3417. }
  3418. }
  3419. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3420. {
  3421. int err;
  3422. /* Turn off tap power management. */
  3423. /* Set Extended packet length bit */
  3424. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3425. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3426. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3427. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3428. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3429. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3430. udelay(40);
  3431. return err;
  3432. }
  3433. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3434. {
  3435. u32 advmsk, tgtadv, advertising;
  3436. advertising = tp->link_config.advertising;
  3437. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3438. advmsk = ADVERTISE_ALL;
  3439. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3440. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3441. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3442. }
  3443. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3444. return false;
  3445. if ((*lcladv & advmsk) != tgtadv)
  3446. return false;
  3447. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3448. u32 tg3_ctrl;
  3449. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3450. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3451. return false;
  3452. if (tgtadv &&
  3453. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3454. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3455. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3456. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3457. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3458. } else {
  3459. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3460. }
  3461. if (tg3_ctrl != tgtadv)
  3462. return false;
  3463. }
  3464. return true;
  3465. }
  3466. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3467. {
  3468. u32 lpeth = 0;
  3469. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3470. u32 val;
  3471. if (tg3_readphy(tp, MII_STAT1000, &val))
  3472. return false;
  3473. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3474. }
  3475. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3476. return false;
  3477. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3478. tp->link_config.rmt_adv = lpeth;
  3479. return true;
  3480. }
  3481. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3482. {
  3483. if (curr_link_up != tp->link_up) {
  3484. if (curr_link_up) {
  3485. tg3_carrier_on(tp);
  3486. } else {
  3487. tg3_carrier_off(tp);
  3488. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3489. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3490. }
  3491. tg3_link_report(tp);
  3492. return true;
  3493. }
  3494. return false;
  3495. }
  3496. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3497. {
  3498. int current_link_up;
  3499. u32 bmsr, val;
  3500. u32 lcl_adv, rmt_adv;
  3501. u16 current_speed;
  3502. u8 current_duplex;
  3503. int i, err;
  3504. tw32(MAC_EVENT, 0);
  3505. tw32_f(MAC_STATUS,
  3506. (MAC_STATUS_SYNC_CHANGED |
  3507. MAC_STATUS_CFG_CHANGED |
  3508. MAC_STATUS_MI_COMPLETION |
  3509. MAC_STATUS_LNKSTATE_CHANGED));
  3510. udelay(40);
  3511. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3512. tw32_f(MAC_MI_MODE,
  3513. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3514. udelay(80);
  3515. }
  3516. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3517. /* Some third-party PHYs need to be reset on link going
  3518. * down.
  3519. */
  3520. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3522. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3523. tp->link_up) {
  3524. tg3_readphy(tp, MII_BMSR, &bmsr);
  3525. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3526. !(bmsr & BMSR_LSTATUS))
  3527. force_reset = 1;
  3528. }
  3529. if (force_reset)
  3530. tg3_phy_reset(tp);
  3531. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3532. tg3_readphy(tp, MII_BMSR, &bmsr);
  3533. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3534. !tg3_flag(tp, INIT_COMPLETE))
  3535. bmsr = 0;
  3536. if (!(bmsr & BMSR_LSTATUS)) {
  3537. err = tg3_init_5401phy_dsp(tp);
  3538. if (err)
  3539. return err;
  3540. tg3_readphy(tp, MII_BMSR, &bmsr);
  3541. for (i = 0; i < 1000; i++) {
  3542. udelay(10);
  3543. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3544. (bmsr & BMSR_LSTATUS)) {
  3545. udelay(40);
  3546. break;
  3547. }
  3548. }
  3549. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3550. TG3_PHY_REV_BCM5401_B0 &&
  3551. !(bmsr & BMSR_LSTATUS) &&
  3552. tp->link_config.active_speed == SPEED_1000) {
  3553. err = tg3_phy_reset(tp);
  3554. if (!err)
  3555. err = tg3_init_5401phy_dsp(tp);
  3556. if (err)
  3557. return err;
  3558. }
  3559. }
  3560. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3561. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3562. /* 5701 {A0,B0} CRC bug workaround */
  3563. tg3_writephy(tp, 0x15, 0x0a75);
  3564. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3565. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3566. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3567. }
  3568. /* Clear pending interrupts... */
  3569. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3570. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3571. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3572. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3573. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3574. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3577. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3578. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3579. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3580. else
  3581. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3582. }
  3583. current_link_up = 0;
  3584. current_speed = SPEED_UNKNOWN;
  3585. current_duplex = DUPLEX_UNKNOWN;
  3586. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3587. tp->link_config.rmt_adv = 0;
  3588. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3589. err = tg3_phy_auxctl_read(tp,
  3590. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3591. &val);
  3592. if (!err && !(val & (1 << 10))) {
  3593. tg3_phy_auxctl_write(tp,
  3594. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3595. val | (1 << 10));
  3596. goto relink;
  3597. }
  3598. }
  3599. bmsr = 0;
  3600. for (i = 0; i < 100; i++) {
  3601. tg3_readphy(tp, MII_BMSR, &bmsr);
  3602. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3603. (bmsr & BMSR_LSTATUS))
  3604. break;
  3605. udelay(40);
  3606. }
  3607. if (bmsr & BMSR_LSTATUS) {
  3608. u32 aux_stat, bmcr;
  3609. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3610. for (i = 0; i < 2000; i++) {
  3611. udelay(10);
  3612. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3613. aux_stat)
  3614. break;
  3615. }
  3616. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3617. &current_speed,
  3618. &current_duplex);
  3619. bmcr = 0;
  3620. for (i = 0; i < 200; i++) {
  3621. tg3_readphy(tp, MII_BMCR, &bmcr);
  3622. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3623. continue;
  3624. if (bmcr && bmcr != 0x7fff)
  3625. break;
  3626. udelay(10);
  3627. }
  3628. lcl_adv = 0;
  3629. rmt_adv = 0;
  3630. tp->link_config.active_speed = current_speed;
  3631. tp->link_config.active_duplex = current_duplex;
  3632. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3633. if ((bmcr & BMCR_ANENABLE) &&
  3634. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3635. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3636. current_link_up = 1;
  3637. } else {
  3638. if (!(bmcr & BMCR_ANENABLE) &&
  3639. tp->link_config.speed == current_speed &&
  3640. tp->link_config.duplex == current_duplex &&
  3641. tp->link_config.flowctrl ==
  3642. tp->link_config.active_flowctrl) {
  3643. current_link_up = 1;
  3644. }
  3645. }
  3646. if (current_link_up == 1 &&
  3647. tp->link_config.active_duplex == DUPLEX_FULL) {
  3648. u32 reg, bit;
  3649. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3650. reg = MII_TG3_FET_GEN_STAT;
  3651. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3652. } else {
  3653. reg = MII_TG3_EXT_STAT;
  3654. bit = MII_TG3_EXT_STAT_MDIX;
  3655. }
  3656. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3657. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3658. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3659. }
  3660. }
  3661. relink:
  3662. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3663. tg3_phy_copper_begin(tp);
  3664. if (tg3_flag(tp, ROBOSWITCH)) {
  3665. current_link_up = 1;
  3666. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  3667. current_speed = SPEED_1000;
  3668. current_duplex = DUPLEX_FULL;
  3669. tp->link_config.active_speed = current_speed;
  3670. tp->link_config.active_duplex = current_duplex;
  3671. }
  3672. tg3_readphy(tp, MII_BMSR, &bmsr);
  3673. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3674. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3675. current_link_up = 1;
  3676. }
  3677. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3678. if (current_link_up == 1) {
  3679. if (tp->link_config.active_speed == SPEED_100 ||
  3680. tp->link_config.active_speed == SPEED_10)
  3681. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3682. else
  3683. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3684. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3685. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3686. else
  3687. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3688. /* In order for the 5750 core in BCM4785 chip to work properly
  3689. * in RGMII mode, the Led Control Register must be set up.
  3690. */
  3691. if (tg3_flag(tp, RGMII_MODE)) {
  3692. u32 led_ctrl = tr32(MAC_LED_CTRL);
  3693. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  3694. if (tp->link_config.active_speed == SPEED_10)
  3695. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  3696. else if (tp->link_config.active_speed == SPEED_100)
  3697. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3698. LED_CTRL_100MBPS_ON);
  3699. else if (tp->link_config.active_speed == SPEED_1000)
  3700. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3701. LED_CTRL_1000MBPS_ON);
  3702. tw32(MAC_LED_CTRL, led_ctrl);
  3703. udelay(40);
  3704. }
  3705. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3706. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3707. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3708. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3709. if (current_link_up == 1 &&
  3710. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3711. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3712. else
  3713. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3714. }
  3715. /* ??? Without this setting Netgear GA302T PHY does not
  3716. * ??? send/receive packets...
  3717. */
  3718. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3719. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3720. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3721. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3722. udelay(80);
  3723. }
  3724. tw32_f(MAC_MODE, tp->mac_mode);
  3725. udelay(40);
  3726. tg3_phy_eee_adjust(tp, current_link_up);
  3727. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3728. /* Polled via timer. */
  3729. tw32_f(MAC_EVENT, 0);
  3730. } else {
  3731. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3732. }
  3733. udelay(40);
  3734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3735. current_link_up == 1 &&
  3736. tp->link_config.active_speed == SPEED_1000 &&
  3737. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3738. udelay(120);
  3739. tw32_f(MAC_STATUS,
  3740. (MAC_STATUS_SYNC_CHANGED |
  3741. MAC_STATUS_CFG_CHANGED));
  3742. udelay(40);
  3743. tg3_write_mem(tp,
  3744. NIC_SRAM_FIRMWARE_MBOX,
  3745. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3746. }
  3747. /* Prevent send BD corruption. */
  3748. if (tg3_flag(tp, CLKREQ_BUG)) {
  3749. if (tp->link_config.active_speed == SPEED_100 ||
  3750. tp->link_config.active_speed == SPEED_10)
  3751. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3752. PCI_EXP_LNKCTL_CLKREQ_EN);
  3753. else
  3754. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3755. PCI_EXP_LNKCTL_CLKREQ_EN);
  3756. }
  3757. tg3_test_and_report_link_chg(tp, current_link_up);
  3758. return 0;
  3759. }
  3760. struct tg3_fiber_aneginfo {
  3761. int state;
  3762. #define ANEG_STATE_UNKNOWN 0
  3763. #define ANEG_STATE_AN_ENABLE 1
  3764. #define ANEG_STATE_RESTART_INIT 2
  3765. #define ANEG_STATE_RESTART 3
  3766. #define ANEG_STATE_DISABLE_LINK_OK 4
  3767. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3768. #define ANEG_STATE_ABILITY_DETECT 6
  3769. #define ANEG_STATE_ACK_DETECT_INIT 7
  3770. #define ANEG_STATE_ACK_DETECT 8
  3771. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3772. #define ANEG_STATE_COMPLETE_ACK 10
  3773. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3774. #define ANEG_STATE_IDLE_DETECT 12
  3775. #define ANEG_STATE_LINK_OK 13
  3776. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3777. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3778. u32 flags;
  3779. #define MR_AN_ENABLE 0x00000001
  3780. #define MR_RESTART_AN 0x00000002
  3781. #define MR_AN_COMPLETE 0x00000004
  3782. #define MR_PAGE_RX 0x00000008
  3783. #define MR_NP_LOADED 0x00000010
  3784. #define MR_TOGGLE_TX 0x00000020
  3785. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3786. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3787. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3788. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3789. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3790. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3791. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3792. #define MR_TOGGLE_RX 0x00002000
  3793. #define MR_NP_RX 0x00004000
  3794. #define MR_LINK_OK 0x80000000
  3795. unsigned long link_time, cur_time;
  3796. u32 ability_match_cfg;
  3797. int ability_match_count;
  3798. char ability_match, idle_match, ack_match;
  3799. u32 txconfig, rxconfig;
  3800. #define ANEG_CFG_NP 0x00000080
  3801. #define ANEG_CFG_ACK 0x00000040
  3802. #define ANEG_CFG_RF2 0x00000020
  3803. #define ANEG_CFG_RF1 0x00000010
  3804. #define ANEG_CFG_PS2 0x00000001
  3805. #define ANEG_CFG_PS1 0x00008000
  3806. #define ANEG_CFG_HD 0x00004000
  3807. #define ANEG_CFG_FD 0x00002000
  3808. #define ANEG_CFG_INVAL 0x00001f06
  3809. };
  3810. #define ANEG_OK 0
  3811. #define ANEG_DONE 1
  3812. #define ANEG_TIMER_ENAB 2
  3813. #define ANEG_FAILED -1
  3814. #define ANEG_STATE_SETTLE_TIME 10000
  3815. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3816. struct tg3_fiber_aneginfo *ap)
  3817. {
  3818. u16 flowctrl;
  3819. unsigned long delta;
  3820. u32 rx_cfg_reg;
  3821. int ret;
  3822. if (ap->state == ANEG_STATE_UNKNOWN) {
  3823. ap->rxconfig = 0;
  3824. ap->link_time = 0;
  3825. ap->cur_time = 0;
  3826. ap->ability_match_cfg = 0;
  3827. ap->ability_match_count = 0;
  3828. ap->ability_match = 0;
  3829. ap->idle_match = 0;
  3830. ap->ack_match = 0;
  3831. }
  3832. ap->cur_time++;
  3833. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3834. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3835. if (rx_cfg_reg != ap->ability_match_cfg) {
  3836. ap->ability_match_cfg = rx_cfg_reg;
  3837. ap->ability_match = 0;
  3838. ap->ability_match_count = 0;
  3839. } else {
  3840. if (++ap->ability_match_count > 1) {
  3841. ap->ability_match = 1;
  3842. ap->ability_match_cfg = rx_cfg_reg;
  3843. }
  3844. }
  3845. if (rx_cfg_reg & ANEG_CFG_ACK)
  3846. ap->ack_match = 1;
  3847. else
  3848. ap->ack_match = 0;
  3849. ap->idle_match = 0;
  3850. } else {
  3851. ap->idle_match = 1;
  3852. ap->ability_match_cfg = 0;
  3853. ap->ability_match_count = 0;
  3854. ap->ability_match = 0;
  3855. ap->ack_match = 0;
  3856. rx_cfg_reg = 0;
  3857. }
  3858. ap->rxconfig = rx_cfg_reg;
  3859. ret = ANEG_OK;
  3860. switch (ap->state) {
  3861. case ANEG_STATE_UNKNOWN:
  3862. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3863. ap->state = ANEG_STATE_AN_ENABLE;
  3864. /* fallthru */
  3865. case ANEG_STATE_AN_ENABLE:
  3866. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3867. if (ap->flags & MR_AN_ENABLE) {
  3868. ap->link_time = 0;
  3869. ap->cur_time = 0;
  3870. ap->ability_match_cfg = 0;
  3871. ap->ability_match_count = 0;
  3872. ap->ability_match = 0;
  3873. ap->idle_match = 0;
  3874. ap->ack_match = 0;
  3875. ap->state = ANEG_STATE_RESTART_INIT;
  3876. } else {
  3877. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3878. }
  3879. break;
  3880. case ANEG_STATE_RESTART_INIT:
  3881. ap->link_time = ap->cur_time;
  3882. ap->flags &= ~(MR_NP_LOADED);
  3883. ap->txconfig = 0;
  3884. tw32(MAC_TX_AUTO_NEG, 0);
  3885. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3886. tw32_f(MAC_MODE, tp->mac_mode);
  3887. udelay(40);
  3888. ret = ANEG_TIMER_ENAB;
  3889. ap->state = ANEG_STATE_RESTART;
  3890. /* fallthru */
  3891. case ANEG_STATE_RESTART:
  3892. delta = ap->cur_time - ap->link_time;
  3893. if (delta > ANEG_STATE_SETTLE_TIME)
  3894. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3895. else
  3896. ret = ANEG_TIMER_ENAB;
  3897. break;
  3898. case ANEG_STATE_DISABLE_LINK_OK:
  3899. ret = ANEG_DONE;
  3900. break;
  3901. case ANEG_STATE_ABILITY_DETECT_INIT:
  3902. ap->flags &= ~(MR_TOGGLE_TX);
  3903. ap->txconfig = ANEG_CFG_FD;
  3904. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3905. if (flowctrl & ADVERTISE_1000XPAUSE)
  3906. ap->txconfig |= ANEG_CFG_PS1;
  3907. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3908. ap->txconfig |= ANEG_CFG_PS2;
  3909. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3910. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3911. tw32_f(MAC_MODE, tp->mac_mode);
  3912. udelay(40);
  3913. ap->state = ANEG_STATE_ABILITY_DETECT;
  3914. break;
  3915. case ANEG_STATE_ABILITY_DETECT:
  3916. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3917. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3918. break;
  3919. case ANEG_STATE_ACK_DETECT_INIT:
  3920. ap->txconfig |= ANEG_CFG_ACK;
  3921. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3922. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3923. tw32_f(MAC_MODE, tp->mac_mode);
  3924. udelay(40);
  3925. ap->state = ANEG_STATE_ACK_DETECT;
  3926. /* fallthru */
  3927. case ANEG_STATE_ACK_DETECT:
  3928. if (ap->ack_match != 0) {
  3929. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3930. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3931. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3932. } else {
  3933. ap->state = ANEG_STATE_AN_ENABLE;
  3934. }
  3935. } else if (ap->ability_match != 0 &&
  3936. ap->rxconfig == 0) {
  3937. ap->state = ANEG_STATE_AN_ENABLE;
  3938. }
  3939. break;
  3940. case ANEG_STATE_COMPLETE_ACK_INIT:
  3941. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3942. ret = ANEG_FAILED;
  3943. break;
  3944. }
  3945. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3946. MR_LP_ADV_HALF_DUPLEX |
  3947. MR_LP_ADV_SYM_PAUSE |
  3948. MR_LP_ADV_ASYM_PAUSE |
  3949. MR_LP_ADV_REMOTE_FAULT1 |
  3950. MR_LP_ADV_REMOTE_FAULT2 |
  3951. MR_LP_ADV_NEXT_PAGE |
  3952. MR_TOGGLE_RX |
  3953. MR_NP_RX);
  3954. if (ap->rxconfig & ANEG_CFG_FD)
  3955. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3956. if (ap->rxconfig & ANEG_CFG_HD)
  3957. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3958. if (ap->rxconfig & ANEG_CFG_PS1)
  3959. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3960. if (ap->rxconfig & ANEG_CFG_PS2)
  3961. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3962. if (ap->rxconfig & ANEG_CFG_RF1)
  3963. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3964. if (ap->rxconfig & ANEG_CFG_RF2)
  3965. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3966. if (ap->rxconfig & ANEG_CFG_NP)
  3967. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3968. ap->link_time = ap->cur_time;
  3969. ap->flags ^= (MR_TOGGLE_TX);
  3970. if (ap->rxconfig & 0x0008)
  3971. ap->flags |= MR_TOGGLE_RX;
  3972. if (ap->rxconfig & ANEG_CFG_NP)
  3973. ap->flags |= MR_NP_RX;
  3974. ap->flags |= MR_PAGE_RX;
  3975. ap->state = ANEG_STATE_COMPLETE_ACK;
  3976. ret = ANEG_TIMER_ENAB;
  3977. break;
  3978. case ANEG_STATE_COMPLETE_ACK:
  3979. if (ap->ability_match != 0 &&
  3980. ap->rxconfig == 0) {
  3981. ap->state = ANEG_STATE_AN_ENABLE;
  3982. break;
  3983. }
  3984. delta = ap->cur_time - ap->link_time;
  3985. if (delta > ANEG_STATE_SETTLE_TIME) {
  3986. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3987. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3988. } else {
  3989. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3990. !(ap->flags & MR_NP_RX)) {
  3991. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3992. } else {
  3993. ret = ANEG_FAILED;
  3994. }
  3995. }
  3996. }
  3997. break;
  3998. case ANEG_STATE_IDLE_DETECT_INIT:
  3999. ap->link_time = ap->cur_time;
  4000. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4001. tw32_f(MAC_MODE, tp->mac_mode);
  4002. udelay(40);
  4003. ap->state = ANEG_STATE_IDLE_DETECT;
  4004. ret = ANEG_TIMER_ENAB;
  4005. break;
  4006. case ANEG_STATE_IDLE_DETECT:
  4007. if (ap->ability_match != 0 &&
  4008. ap->rxconfig == 0) {
  4009. ap->state = ANEG_STATE_AN_ENABLE;
  4010. break;
  4011. }
  4012. delta = ap->cur_time - ap->link_time;
  4013. if (delta > ANEG_STATE_SETTLE_TIME) {
  4014. /* XXX another gem from the Broadcom driver :( */
  4015. ap->state = ANEG_STATE_LINK_OK;
  4016. }
  4017. break;
  4018. case ANEG_STATE_LINK_OK:
  4019. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4020. ret = ANEG_DONE;
  4021. break;
  4022. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4023. /* ??? unimplemented */
  4024. break;
  4025. case ANEG_STATE_NEXT_PAGE_WAIT:
  4026. /* ??? unimplemented */
  4027. break;
  4028. default:
  4029. ret = ANEG_FAILED;
  4030. break;
  4031. }
  4032. return ret;
  4033. }
  4034. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4035. {
  4036. int res = 0;
  4037. struct tg3_fiber_aneginfo aninfo;
  4038. int status = ANEG_FAILED;
  4039. unsigned int tick;
  4040. u32 tmp;
  4041. tw32_f(MAC_TX_AUTO_NEG, 0);
  4042. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4043. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4044. udelay(40);
  4045. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4046. udelay(40);
  4047. memset(&aninfo, 0, sizeof(aninfo));
  4048. aninfo.flags |= MR_AN_ENABLE;
  4049. aninfo.state = ANEG_STATE_UNKNOWN;
  4050. aninfo.cur_time = 0;
  4051. tick = 0;
  4052. while (++tick < 195000) {
  4053. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4054. if (status == ANEG_DONE || status == ANEG_FAILED)
  4055. break;
  4056. udelay(1);
  4057. }
  4058. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4059. tw32_f(MAC_MODE, tp->mac_mode);
  4060. udelay(40);
  4061. *txflags = aninfo.txconfig;
  4062. *rxflags = aninfo.flags;
  4063. if (status == ANEG_DONE &&
  4064. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4065. MR_LP_ADV_FULL_DUPLEX)))
  4066. res = 1;
  4067. return res;
  4068. }
  4069. static void tg3_init_bcm8002(struct tg3 *tp)
  4070. {
  4071. u32 mac_status = tr32(MAC_STATUS);
  4072. int i;
  4073. /* Reset when initting first time or we have a link. */
  4074. if (tg3_flag(tp, INIT_COMPLETE) &&
  4075. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4076. return;
  4077. /* Set PLL lock range. */
  4078. tg3_writephy(tp, 0x16, 0x8007);
  4079. /* SW reset */
  4080. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4081. /* Wait for reset to complete. */
  4082. /* XXX schedule_timeout() ... */
  4083. for (i = 0; i < 500; i++)
  4084. udelay(10);
  4085. /* Config mode; select PMA/Ch 1 regs. */
  4086. tg3_writephy(tp, 0x10, 0x8411);
  4087. /* Enable auto-lock and comdet, select txclk for tx. */
  4088. tg3_writephy(tp, 0x11, 0x0a10);
  4089. tg3_writephy(tp, 0x18, 0x00a0);
  4090. tg3_writephy(tp, 0x16, 0x41ff);
  4091. /* Assert and deassert POR. */
  4092. tg3_writephy(tp, 0x13, 0x0400);
  4093. udelay(40);
  4094. tg3_writephy(tp, 0x13, 0x0000);
  4095. tg3_writephy(tp, 0x11, 0x0a50);
  4096. udelay(40);
  4097. tg3_writephy(tp, 0x11, 0x0a10);
  4098. /* Wait for signal to stabilize */
  4099. /* XXX schedule_timeout() ... */
  4100. for (i = 0; i < 15000; i++)
  4101. udelay(10);
  4102. /* Deselect the channel register so we can read the PHYID
  4103. * later.
  4104. */
  4105. tg3_writephy(tp, 0x10, 0x8011);
  4106. }
  4107. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4108. {
  4109. u16 flowctrl;
  4110. u32 sg_dig_ctrl, sg_dig_status;
  4111. u32 serdes_cfg, expected_sg_dig_ctrl;
  4112. int workaround, port_a;
  4113. int current_link_up;
  4114. serdes_cfg = 0;
  4115. expected_sg_dig_ctrl = 0;
  4116. workaround = 0;
  4117. port_a = 1;
  4118. current_link_up = 0;
  4119. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4120. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4121. workaround = 1;
  4122. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4123. port_a = 0;
  4124. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4125. /* preserve bits 20-23 for voltage regulator */
  4126. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4127. }
  4128. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4129. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4130. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4131. if (workaround) {
  4132. u32 val = serdes_cfg;
  4133. if (port_a)
  4134. val |= 0xc010000;
  4135. else
  4136. val |= 0x4010000;
  4137. tw32_f(MAC_SERDES_CFG, val);
  4138. }
  4139. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4140. }
  4141. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4142. tg3_setup_flow_control(tp, 0, 0);
  4143. current_link_up = 1;
  4144. }
  4145. goto out;
  4146. }
  4147. /* Want auto-negotiation. */
  4148. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4149. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4150. if (flowctrl & ADVERTISE_1000XPAUSE)
  4151. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4152. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4153. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4154. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4155. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4156. tp->serdes_counter &&
  4157. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4158. MAC_STATUS_RCVD_CFG)) ==
  4159. MAC_STATUS_PCS_SYNCED)) {
  4160. tp->serdes_counter--;
  4161. current_link_up = 1;
  4162. goto out;
  4163. }
  4164. restart_autoneg:
  4165. if (workaround)
  4166. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4167. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4168. udelay(5);
  4169. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4170. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4171. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4172. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4173. MAC_STATUS_SIGNAL_DET)) {
  4174. sg_dig_status = tr32(SG_DIG_STATUS);
  4175. mac_status = tr32(MAC_STATUS);
  4176. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4177. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4178. u32 local_adv = 0, remote_adv = 0;
  4179. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4180. local_adv |= ADVERTISE_1000XPAUSE;
  4181. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4182. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4183. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4184. remote_adv |= LPA_1000XPAUSE;
  4185. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4186. remote_adv |= LPA_1000XPAUSE_ASYM;
  4187. tp->link_config.rmt_adv =
  4188. mii_adv_to_ethtool_adv_x(remote_adv);
  4189. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4190. current_link_up = 1;
  4191. tp->serdes_counter = 0;
  4192. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4193. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4194. if (tp->serdes_counter)
  4195. tp->serdes_counter--;
  4196. else {
  4197. if (workaround) {
  4198. u32 val = serdes_cfg;
  4199. if (port_a)
  4200. val |= 0xc010000;
  4201. else
  4202. val |= 0x4010000;
  4203. tw32_f(MAC_SERDES_CFG, val);
  4204. }
  4205. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4206. udelay(40);
  4207. /* Link parallel detection - link is up */
  4208. /* only if we have PCS_SYNC and not */
  4209. /* receiving config code words */
  4210. mac_status = tr32(MAC_STATUS);
  4211. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4212. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4213. tg3_setup_flow_control(tp, 0, 0);
  4214. current_link_up = 1;
  4215. tp->phy_flags |=
  4216. TG3_PHYFLG_PARALLEL_DETECT;
  4217. tp->serdes_counter =
  4218. SERDES_PARALLEL_DET_TIMEOUT;
  4219. } else
  4220. goto restart_autoneg;
  4221. }
  4222. }
  4223. } else {
  4224. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4225. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4226. }
  4227. out:
  4228. return current_link_up;
  4229. }
  4230. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4231. {
  4232. int current_link_up = 0;
  4233. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4234. goto out;
  4235. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4236. u32 txflags, rxflags;
  4237. int i;
  4238. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4239. u32 local_adv = 0, remote_adv = 0;
  4240. if (txflags & ANEG_CFG_PS1)
  4241. local_adv |= ADVERTISE_1000XPAUSE;
  4242. if (txflags & ANEG_CFG_PS2)
  4243. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4244. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4245. remote_adv |= LPA_1000XPAUSE;
  4246. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4247. remote_adv |= LPA_1000XPAUSE_ASYM;
  4248. tp->link_config.rmt_adv =
  4249. mii_adv_to_ethtool_adv_x(remote_adv);
  4250. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4251. current_link_up = 1;
  4252. }
  4253. for (i = 0; i < 30; i++) {
  4254. udelay(20);
  4255. tw32_f(MAC_STATUS,
  4256. (MAC_STATUS_SYNC_CHANGED |
  4257. MAC_STATUS_CFG_CHANGED));
  4258. udelay(40);
  4259. if ((tr32(MAC_STATUS) &
  4260. (MAC_STATUS_SYNC_CHANGED |
  4261. MAC_STATUS_CFG_CHANGED)) == 0)
  4262. break;
  4263. }
  4264. mac_status = tr32(MAC_STATUS);
  4265. if (current_link_up == 0 &&
  4266. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4267. !(mac_status & MAC_STATUS_RCVD_CFG))
  4268. current_link_up = 1;
  4269. } else {
  4270. tg3_setup_flow_control(tp, 0, 0);
  4271. /* Forcing 1000FD link up. */
  4272. current_link_up = 1;
  4273. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4274. udelay(40);
  4275. tw32_f(MAC_MODE, tp->mac_mode);
  4276. udelay(40);
  4277. }
  4278. out:
  4279. return current_link_up;
  4280. }
  4281. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4282. {
  4283. u32 orig_pause_cfg;
  4284. u16 orig_active_speed;
  4285. u8 orig_active_duplex;
  4286. u32 mac_status;
  4287. int current_link_up;
  4288. int i;
  4289. orig_pause_cfg = tp->link_config.active_flowctrl;
  4290. orig_active_speed = tp->link_config.active_speed;
  4291. orig_active_duplex = tp->link_config.active_duplex;
  4292. if (!tg3_flag(tp, HW_AUTONEG) &&
  4293. tp->link_up &&
  4294. tg3_flag(tp, INIT_COMPLETE)) {
  4295. mac_status = tr32(MAC_STATUS);
  4296. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4297. MAC_STATUS_SIGNAL_DET |
  4298. MAC_STATUS_CFG_CHANGED |
  4299. MAC_STATUS_RCVD_CFG);
  4300. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4301. MAC_STATUS_SIGNAL_DET)) {
  4302. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4303. MAC_STATUS_CFG_CHANGED));
  4304. return 0;
  4305. }
  4306. }
  4307. tw32_f(MAC_TX_AUTO_NEG, 0);
  4308. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4309. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4310. tw32_f(MAC_MODE, tp->mac_mode);
  4311. udelay(40);
  4312. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4313. tg3_init_bcm8002(tp);
  4314. /* Enable link change event even when serdes polling. */
  4315. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4316. udelay(40);
  4317. current_link_up = 0;
  4318. tp->link_config.rmt_adv = 0;
  4319. mac_status = tr32(MAC_STATUS);
  4320. if (tg3_flag(tp, HW_AUTONEG))
  4321. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4322. else
  4323. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4324. tp->napi[0].hw_status->status =
  4325. (SD_STATUS_UPDATED |
  4326. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4327. for (i = 0; i < 100; i++) {
  4328. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4329. MAC_STATUS_CFG_CHANGED));
  4330. udelay(5);
  4331. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4332. MAC_STATUS_CFG_CHANGED |
  4333. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4334. break;
  4335. }
  4336. mac_status = tr32(MAC_STATUS);
  4337. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4338. current_link_up = 0;
  4339. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4340. tp->serdes_counter == 0) {
  4341. tw32_f(MAC_MODE, (tp->mac_mode |
  4342. MAC_MODE_SEND_CONFIGS));
  4343. udelay(1);
  4344. tw32_f(MAC_MODE, tp->mac_mode);
  4345. }
  4346. }
  4347. if (current_link_up == 1) {
  4348. tp->link_config.active_speed = SPEED_1000;
  4349. tp->link_config.active_duplex = DUPLEX_FULL;
  4350. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4351. LED_CTRL_LNKLED_OVERRIDE |
  4352. LED_CTRL_1000MBPS_ON));
  4353. } else {
  4354. tp->link_config.active_speed = SPEED_UNKNOWN;
  4355. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4356. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4357. LED_CTRL_LNKLED_OVERRIDE |
  4358. LED_CTRL_TRAFFIC_OVERRIDE));
  4359. }
  4360. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4361. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4362. if (orig_pause_cfg != now_pause_cfg ||
  4363. orig_active_speed != tp->link_config.active_speed ||
  4364. orig_active_duplex != tp->link_config.active_duplex)
  4365. tg3_link_report(tp);
  4366. }
  4367. return 0;
  4368. }
  4369. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4370. {
  4371. int current_link_up, err = 0;
  4372. u32 bmsr, bmcr;
  4373. u16 current_speed;
  4374. u8 current_duplex;
  4375. u32 local_adv, remote_adv;
  4376. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4377. tw32_f(MAC_MODE, tp->mac_mode);
  4378. udelay(40);
  4379. tw32(MAC_EVENT, 0);
  4380. tw32_f(MAC_STATUS,
  4381. (MAC_STATUS_SYNC_CHANGED |
  4382. MAC_STATUS_CFG_CHANGED |
  4383. MAC_STATUS_MI_COMPLETION |
  4384. MAC_STATUS_LNKSTATE_CHANGED));
  4385. udelay(40);
  4386. if (force_reset)
  4387. tg3_phy_reset(tp);
  4388. current_link_up = 0;
  4389. current_speed = SPEED_UNKNOWN;
  4390. current_duplex = DUPLEX_UNKNOWN;
  4391. tp->link_config.rmt_adv = 0;
  4392. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4393. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4395. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4396. bmsr |= BMSR_LSTATUS;
  4397. else
  4398. bmsr &= ~BMSR_LSTATUS;
  4399. }
  4400. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4401. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4402. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4403. /* do nothing, just check for link up at the end */
  4404. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4405. u32 adv, newadv;
  4406. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4407. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4408. ADVERTISE_1000XPAUSE |
  4409. ADVERTISE_1000XPSE_ASYM |
  4410. ADVERTISE_SLCT);
  4411. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4412. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4413. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4414. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4415. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4416. tg3_writephy(tp, MII_BMCR, bmcr);
  4417. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4418. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4419. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4420. return err;
  4421. }
  4422. } else {
  4423. u32 new_bmcr;
  4424. bmcr &= ~BMCR_SPEED1000;
  4425. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4426. if (tp->link_config.duplex == DUPLEX_FULL)
  4427. new_bmcr |= BMCR_FULLDPLX;
  4428. if (new_bmcr != bmcr) {
  4429. /* BMCR_SPEED1000 is a reserved bit that needs
  4430. * to be set on write.
  4431. */
  4432. new_bmcr |= BMCR_SPEED1000;
  4433. /* Force a linkdown */
  4434. if (tp->link_up) {
  4435. u32 adv;
  4436. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4437. adv &= ~(ADVERTISE_1000XFULL |
  4438. ADVERTISE_1000XHALF |
  4439. ADVERTISE_SLCT);
  4440. tg3_writephy(tp, MII_ADVERTISE, adv);
  4441. tg3_writephy(tp, MII_BMCR, bmcr |
  4442. BMCR_ANRESTART |
  4443. BMCR_ANENABLE);
  4444. udelay(10);
  4445. tg3_carrier_off(tp);
  4446. }
  4447. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4448. bmcr = new_bmcr;
  4449. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4450. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4451. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4452. ASIC_REV_5714) {
  4453. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4454. bmsr |= BMSR_LSTATUS;
  4455. else
  4456. bmsr &= ~BMSR_LSTATUS;
  4457. }
  4458. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4459. }
  4460. }
  4461. if (bmsr & BMSR_LSTATUS) {
  4462. current_speed = SPEED_1000;
  4463. current_link_up = 1;
  4464. if (bmcr & BMCR_FULLDPLX)
  4465. current_duplex = DUPLEX_FULL;
  4466. else
  4467. current_duplex = DUPLEX_HALF;
  4468. local_adv = 0;
  4469. remote_adv = 0;
  4470. if (bmcr & BMCR_ANENABLE) {
  4471. u32 common;
  4472. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4473. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4474. common = local_adv & remote_adv;
  4475. if (common & (ADVERTISE_1000XHALF |
  4476. ADVERTISE_1000XFULL)) {
  4477. if (common & ADVERTISE_1000XFULL)
  4478. current_duplex = DUPLEX_FULL;
  4479. else
  4480. current_duplex = DUPLEX_HALF;
  4481. tp->link_config.rmt_adv =
  4482. mii_adv_to_ethtool_adv_x(remote_adv);
  4483. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4484. /* Link is up via parallel detect */
  4485. } else {
  4486. current_link_up = 0;
  4487. }
  4488. }
  4489. }
  4490. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4491. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4492. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4493. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4494. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4495. tw32_f(MAC_MODE, tp->mac_mode);
  4496. udelay(40);
  4497. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4498. tp->link_config.active_speed = current_speed;
  4499. tp->link_config.active_duplex = current_duplex;
  4500. tg3_test_and_report_link_chg(tp, current_link_up);
  4501. return err;
  4502. }
  4503. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4504. {
  4505. if (tp->serdes_counter) {
  4506. /* Give autoneg time to complete. */
  4507. tp->serdes_counter--;
  4508. return;
  4509. }
  4510. if (!tp->link_up &&
  4511. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4512. u32 bmcr;
  4513. tg3_readphy(tp, MII_BMCR, &bmcr);
  4514. if (bmcr & BMCR_ANENABLE) {
  4515. u32 phy1, phy2;
  4516. /* Select shadow register 0x1f */
  4517. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4518. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4519. /* Select expansion interrupt status register */
  4520. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4521. MII_TG3_DSP_EXP1_INT_STAT);
  4522. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4523. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4524. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4525. /* We have signal detect and not receiving
  4526. * config code words, link is up by parallel
  4527. * detection.
  4528. */
  4529. bmcr &= ~BMCR_ANENABLE;
  4530. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4531. tg3_writephy(tp, MII_BMCR, bmcr);
  4532. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4533. }
  4534. }
  4535. } else if (tp->link_up &&
  4536. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4537. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4538. u32 phy2;
  4539. /* Select expansion interrupt status register */
  4540. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4541. MII_TG3_DSP_EXP1_INT_STAT);
  4542. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4543. if (phy2 & 0x20) {
  4544. u32 bmcr;
  4545. /* Config code words received, turn on autoneg. */
  4546. tg3_readphy(tp, MII_BMCR, &bmcr);
  4547. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4548. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4549. }
  4550. }
  4551. }
  4552. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4553. {
  4554. u32 val;
  4555. int err;
  4556. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4557. err = tg3_setup_fiber_phy(tp, force_reset);
  4558. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4559. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4560. else
  4561. err = tg3_setup_copper_phy(tp, force_reset);
  4562. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4563. u32 scale;
  4564. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4565. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4566. scale = 65;
  4567. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4568. scale = 6;
  4569. else
  4570. scale = 12;
  4571. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4572. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4573. tw32(GRC_MISC_CFG, val);
  4574. }
  4575. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4576. (6 << TX_LENGTHS_IPG_SHIFT);
  4577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  4578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  4579. val |= tr32(MAC_TX_LENGTHS) &
  4580. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4581. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4582. if (tp->link_config.active_speed == SPEED_1000 &&
  4583. tp->link_config.active_duplex == DUPLEX_HALF)
  4584. tw32(MAC_TX_LENGTHS, val |
  4585. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4586. else
  4587. tw32(MAC_TX_LENGTHS, val |
  4588. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4589. if (!tg3_flag(tp, 5705_PLUS)) {
  4590. if (tp->link_up) {
  4591. tw32(HOSTCC_STAT_COAL_TICKS,
  4592. tp->coal.stats_block_coalesce_usecs);
  4593. } else {
  4594. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4595. }
  4596. }
  4597. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4598. val = tr32(PCIE_PWR_MGMT_THRESH);
  4599. if (!tp->link_up)
  4600. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4601. tp->pwrmgmt_thresh;
  4602. else
  4603. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4604. tw32(PCIE_PWR_MGMT_THRESH, val);
  4605. }
  4606. return err;
  4607. }
  4608. /* tp->lock must be held */
  4609. static u64 tg3_refclk_read(struct tg3 *tp)
  4610. {
  4611. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4612. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4613. }
  4614. /* tp->lock must be held */
  4615. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4616. {
  4617. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4618. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4619. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4620. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4621. }
  4622. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4623. static inline void tg3_full_unlock(struct tg3 *tp);
  4624. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4625. {
  4626. struct tg3 *tp = netdev_priv(dev);
  4627. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4628. SOF_TIMESTAMPING_RX_SOFTWARE |
  4629. SOF_TIMESTAMPING_SOFTWARE |
  4630. SOF_TIMESTAMPING_TX_HARDWARE |
  4631. SOF_TIMESTAMPING_RX_HARDWARE |
  4632. SOF_TIMESTAMPING_RAW_HARDWARE;
  4633. if (tp->ptp_clock)
  4634. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4635. else
  4636. info->phc_index = -1;
  4637. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4638. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4639. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4640. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4641. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4642. return 0;
  4643. }
  4644. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4645. {
  4646. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4647. bool neg_adj = false;
  4648. u32 correction = 0;
  4649. if (ppb < 0) {
  4650. neg_adj = true;
  4651. ppb = -ppb;
  4652. }
  4653. /* Frequency adjustment is performed using hardware with a 24 bit
  4654. * accumulator and a programmable correction value. On each clk, the
  4655. * correction value gets added to the accumulator and when it
  4656. * overflows, the time counter is incremented/decremented.
  4657. *
  4658. * So conversion from ppb to correction value is
  4659. * ppb * (1 << 24) / 1000000000
  4660. */
  4661. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4662. TG3_EAV_REF_CLK_CORRECT_MASK;
  4663. tg3_full_lock(tp, 0);
  4664. if (correction)
  4665. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4666. TG3_EAV_REF_CLK_CORRECT_EN |
  4667. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4668. else
  4669. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4670. tg3_full_unlock(tp);
  4671. return 0;
  4672. }
  4673. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4674. {
  4675. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4676. tg3_full_lock(tp, 0);
  4677. tp->ptp_adjust += delta;
  4678. tg3_full_unlock(tp);
  4679. return 0;
  4680. }
  4681. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4682. {
  4683. u64 ns;
  4684. u32 remainder;
  4685. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4686. tg3_full_lock(tp, 0);
  4687. ns = tg3_refclk_read(tp);
  4688. ns += tp->ptp_adjust;
  4689. tg3_full_unlock(tp);
  4690. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4691. ts->tv_nsec = remainder;
  4692. return 0;
  4693. }
  4694. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  4695. const struct timespec *ts)
  4696. {
  4697. u64 ns;
  4698. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4699. ns = timespec_to_ns(ts);
  4700. tg3_full_lock(tp, 0);
  4701. tg3_refclk_write(tp, ns);
  4702. tp->ptp_adjust = 0;
  4703. tg3_full_unlock(tp);
  4704. return 0;
  4705. }
  4706. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  4707. struct ptp_clock_request *rq, int on)
  4708. {
  4709. return -EOPNOTSUPP;
  4710. }
  4711. static const struct ptp_clock_info tg3_ptp_caps = {
  4712. .owner = THIS_MODULE,
  4713. .name = "tg3 clock",
  4714. .max_adj = 250000000,
  4715. .n_alarm = 0,
  4716. .n_ext_ts = 0,
  4717. .n_per_out = 0,
  4718. .pps = 0,
  4719. .adjfreq = tg3_ptp_adjfreq,
  4720. .adjtime = tg3_ptp_adjtime,
  4721. .gettime = tg3_ptp_gettime,
  4722. .settime = tg3_ptp_settime,
  4723. .enable = tg3_ptp_enable,
  4724. };
  4725. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  4726. struct skb_shared_hwtstamps *timestamp)
  4727. {
  4728. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  4729. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  4730. tp->ptp_adjust);
  4731. }
  4732. /* tp->lock must be held */
  4733. static void tg3_ptp_init(struct tg3 *tp)
  4734. {
  4735. if (!tg3_flag(tp, PTP_CAPABLE))
  4736. return;
  4737. /* Initialize the hardware clock to the system time. */
  4738. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  4739. tp->ptp_adjust = 0;
  4740. tp->ptp_info = tg3_ptp_caps;
  4741. }
  4742. /* tp->lock must be held */
  4743. static void tg3_ptp_resume(struct tg3 *tp)
  4744. {
  4745. if (!tg3_flag(tp, PTP_CAPABLE))
  4746. return;
  4747. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  4748. tp->ptp_adjust = 0;
  4749. }
  4750. static void tg3_ptp_fini(struct tg3 *tp)
  4751. {
  4752. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  4753. return;
  4754. ptp_clock_unregister(tp->ptp_clock);
  4755. tp->ptp_clock = NULL;
  4756. tp->ptp_adjust = 0;
  4757. }
  4758. static inline int tg3_irq_sync(struct tg3 *tp)
  4759. {
  4760. return tp->irq_sync;
  4761. }
  4762. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4763. {
  4764. int i;
  4765. dst = (u32 *)((u8 *)dst + off);
  4766. for (i = 0; i < len; i += sizeof(u32))
  4767. *dst++ = tr32(off + i);
  4768. }
  4769. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4770. {
  4771. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4772. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4773. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4774. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4775. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4776. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4777. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4778. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4779. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4780. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4781. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4782. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4783. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4784. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4785. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4786. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4787. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4788. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4789. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4790. if (tg3_flag(tp, SUPPORT_MSIX))
  4791. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4792. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4793. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4794. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4795. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4796. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4797. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4798. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4799. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4800. if (!tg3_flag(tp, 5705_PLUS)) {
  4801. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4802. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4803. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4804. }
  4805. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4806. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4807. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4808. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4809. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4810. if (tg3_flag(tp, NVRAM))
  4811. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4812. }
  4813. static void tg3_dump_state(struct tg3 *tp)
  4814. {
  4815. int i;
  4816. u32 *regs;
  4817. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4818. if (!regs)
  4819. return;
  4820. if (tg3_flag(tp, PCI_EXPRESS)) {
  4821. /* Read up to but not including private PCI registers */
  4822. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4823. regs[i / sizeof(u32)] = tr32(i);
  4824. } else
  4825. tg3_dump_legacy_regs(tp, regs);
  4826. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4827. if (!regs[i + 0] && !regs[i + 1] &&
  4828. !regs[i + 2] && !regs[i + 3])
  4829. continue;
  4830. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4831. i * 4,
  4832. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4833. }
  4834. kfree(regs);
  4835. for (i = 0; i < tp->irq_cnt; i++) {
  4836. struct tg3_napi *tnapi = &tp->napi[i];
  4837. /* SW status block */
  4838. netdev_err(tp->dev,
  4839. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4840. i,
  4841. tnapi->hw_status->status,
  4842. tnapi->hw_status->status_tag,
  4843. tnapi->hw_status->rx_jumbo_consumer,
  4844. tnapi->hw_status->rx_consumer,
  4845. tnapi->hw_status->rx_mini_consumer,
  4846. tnapi->hw_status->idx[0].rx_producer,
  4847. tnapi->hw_status->idx[0].tx_consumer);
  4848. netdev_err(tp->dev,
  4849. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4850. i,
  4851. tnapi->last_tag, tnapi->last_irq_tag,
  4852. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4853. tnapi->rx_rcb_ptr,
  4854. tnapi->prodring.rx_std_prod_idx,
  4855. tnapi->prodring.rx_std_cons_idx,
  4856. tnapi->prodring.rx_jmb_prod_idx,
  4857. tnapi->prodring.rx_jmb_cons_idx);
  4858. }
  4859. }
  4860. /* This is called whenever we suspect that the system chipset is re-
  4861. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4862. * is bogus tx completions. We try to recover by setting the
  4863. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4864. * in the workqueue.
  4865. */
  4866. static void tg3_tx_recover(struct tg3 *tp)
  4867. {
  4868. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4869. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4870. netdev_warn(tp->dev,
  4871. "The system may be re-ordering memory-mapped I/O "
  4872. "cycles to the network device, attempting to recover. "
  4873. "Please report the problem to the driver maintainer "
  4874. "and include system chipset information.\n");
  4875. spin_lock(&tp->lock);
  4876. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4877. spin_unlock(&tp->lock);
  4878. }
  4879. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4880. {
  4881. /* Tell compiler to fetch tx indices from memory. */
  4882. barrier();
  4883. return tnapi->tx_pending -
  4884. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4885. }
  4886. /* Tigon3 never reports partial packet sends. So we do not
  4887. * need special logic to handle SKBs that have not had all
  4888. * of their frags sent yet, like SunGEM does.
  4889. */
  4890. static void tg3_tx(struct tg3_napi *tnapi)
  4891. {
  4892. struct tg3 *tp = tnapi->tp;
  4893. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4894. u32 sw_idx = tnapi->tx_cons;
  4895. struct netdev_queue *txq;
  4896. int index = tnapi - tp->napi;
  4897. unsigned int pkts_compl = 0, bytes_compl = 0;
  4898. if (tg3_flag(tp, ENABLE_TSS))
  4899. index--;
  4900. txq = netdev_get_tx_queue(tp->dev, index);
  4901. while (sw_idx != hw_idx) {
  4902. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4903. struct sk_buff *skb = ri->skb;
  4904. int i, tx_bug = 0;
  4905. if (unlikely(skb == NULL)) {
  4906. tg3_tx_recover(tp);
  4907. return;
  4908. }
  4909. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  4910. struct skb_shared_hwtstamps timestamp;
  4911. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  4912. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  4913. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  4914. skb_tstamp_tx(skb, &timestamp);
  4915. }
  4916. pci_unmap_single(tp->pdev,
  4917. dma_unmap_addr(ri, mapping),
  4918. skb_headlen(skb),
  4919. PCI_DMA_TODEVICE);
  4920. ri->skb = NULL;
  4921. while (ri->fragmented) {
  4922. ri->fragmented = false;
  4923. sw_idx = NEXT_TX(sw_idx);
  4924. ri = &tnapi->tx_buffers[sw_idx];
  4925. }
  4926. sw_idx = NEXT_TX(sw_idx);
  4927. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4928. ri = &tnapi->tx_buffers[sw_idx];
  4929. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4930. tx_bug = 1;
  4931. pci_unmap_page(tp->pdev,
  4932. dma_unmap_addr(ri, mapping),
  4933. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4934. PCI_DMA_TODEVICE);
  4935. while (ri->fragmented) {
  4936. ri->fragmented = false;
  4937. sw_idx = NEXT_TX(sw_idx);
  4938. ri = &tnapi->tx_buffers[sw_idx];
  4939. }
  4940. sw_idx = NEXT_TX(sw_idx);
  4941. }
  4942. pkts_compl++;
  4943. bytes_compl += skb->len;
  4944. dev_kfree_skb(skb);
  4945. if (unlikely(tx_bug)) {
  4946. tg3_tx_recover(tp);
  4947. return;
  4948. }
  4949. }
  4950. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4951. tnapi->tx_cons = sw_idx;
  4952. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4953. * before checking for netif_queue_stopped(). Without the
  4954. * memory barrier, there is a small possibility that tg3_start_xmit()
  4955. * will miss it and cause the queue to be stopped forever.
  4956. */
  4957. smp_mb();
  4958. if (unlikely(netif_tx_queue_stopped(txq) &&
  4959. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4960. __netif_tx_lock(txq, smp_processor_id());
  4961. if (netif_tx_queue_stopped(txq) &&
  4962. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4963. netif_tx_wake_queue(txq);
  4964. __netif_tx_unlock(txq);
  4965. }
  4966. }
  4967. static void tg3_frag_free(bool is_frag, void *data)
  4968. {
  4969. if (is_frag)
  4970. put_page(virt_to_head_page(data));
  4971. else
  4972. kfree(data);
  4973. }
  4974. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4975. {
  4976. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4977. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4978. if (!ri->data)
  4979. return;
  4980. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4981. map_sz, PCI_DMA_FROMDEVICE);
  4982. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4983. ri->data = NULL;
  4984. }
  4985. /* Returns size of skb allocated or < 0 on error.
  4986. *
  4987. * We only need to fill in the address because the other members
  4988. * of the RX descriptor are invariant, see tg3_init_rings.
  4989. *
  4990. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4991. * posting buffers we only dirty the first cache line of the RX
  4992. * descriptor (containing the address). Whereas for the RX status
  4993. * buffers the cpu only reads the last cacheline of the RX descriptor
  4994. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4995. */
  4996. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4997. u32 opaque_key, u32 dest_idx_unmasked,
  4998. unsigned int *frag_size)
  4999. {
  5000. struct tg3_rx_buffer_desc *desc;
  5001. struct ring_info *map;
  5002. u8 *data;
  5003. dma_addr_t mapping;
  5004. int skb_size, data_size, dest_idx;
  5005. switch (opaque_key) {
  5006. case RXD_OPAQUE_RING_STD:
  5007. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5008. desc = &tpr->rx_std[dest_idx];
  5009. map = &tpr->rx_std_buffers[dest_idx];
  5010. data_size = tp->rx_pkt_map_sz;
  5011. break;
  5012. case RXD_OPAQUE_RING_JUMBO:
  5013. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5014. desc = &tpr->rx_jmb[dest_idx].std;
  5015. map = &tpr->rx_jmb_buffers[dest_idx];
  5016. data_size = TG3_RX_JMB_MAP_SZ;
  5017. break;
  5018. default:
  5019. return -EINVAL;
  5020. }
  5021. /* Do not overwrite any of the map or rp information
  5022. * until we are sure we can commit to a new buffer.
  5023. *
  5024. * Callers depend upon this behavior and assume that
  5025. * we leave everything unchanged if we fail.
  5026. */
  5027. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5028. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5029. if (skb_size <= PAGE_SIZE) {
  5030. data = netdev_alloc_frag(skb_size);
  5031. *frag_size = skb_size;
  5032. } else {
  5033. data = kmalloc(skb_size, GFP_ATOMIC);
  5034. *frag_size = 0;
  5035. }
  5036. if (!data)
  5037. return -ENOMEM;
  5038. mapping = pci_map_single(tp->pdev,
  5039. data + TG3_RX_OFFSET(tp),
  5040. data_size,
  5041. PCI_DMA_FROMDEVICE);
  5042. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5043. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5044. return -EIO;
  5045. }
  5046. map->data = data;
  5047. dma_unmap_addr_set(map, mapping, mapping);
  5048. desc->addr_hi = ((u64)mapping >> 32);
  5049. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5050. return data_size;
  5051. }
  5052. /* We only need to move over in the address because the other
  5053. * members of the RX descriptor are invariant. See notes above
  5054. * tg3_alloc_rx_data for full details.
  5055. */
  5056. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5057. struct tg3_rx_prodring_set *dpr,
  5058. u32 opaque_key, int src_idx,
  5059. u32 dest_idx_unmasked)
  5060. {
  5061. struct tg3 *tp = tnapi->tp;
  5062. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5063. struct ring_info *src_map, *dest_map;
  5064. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5065. int dest_idx;
  5066. switch (opaque_key) {
  5067. case RXD_OPAQUE_RING_STD:
  5068. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5069. dest_desc = &dpr->rx_std[dest_idx];
  5070. dest_map = &dpr->rx_std_buffers[dest_idx];
  5071. src_desc = &spr->rx_std[src_idx];
  5072. src_map = &spr->rx_std_buffers[src_idx];
  5073. break;
  5074. case RXD_OPAQUE_RING_JUMBO:
  5075. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5076. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5077. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5078. src_desc = &spr->rx_jmb[src_idx].std;
  5079. src_map = &spr->rx_jmb_buffers[src_idx];
  5080. break;
  5081. default:
  5082. return;
  5083. }
  5084. dest_map->data = src_map->data;
  5085. dma_unmap_addr_set(dest_map, mapping,
  5086. dma_unmap_addr(src_map, mapping));
  5087. dest_desc->addr_hi = src_desc->addr_hi;
  5088. dest_desc->addr_lo = src_desc->addr_lo;
  5089. /* Ensure that the update to the skb happens after the physical
  5090. * addresses have been transferred to the new BD location.
  5091. */
  5092. smp_wmb();
  5093. src_map->data = NULL;
  5094. }
  5095. /* The RX ring scheme is composed of multiple rings which post fresh
  5096. * buffers to the chip, and one special ring the chip uses to report
  5097. * status back to the host.
  5098. *
  5099. * The special ring reports the status of received packets to the
  5100. * host. The chip does not write into the original descriptor the
  5101. * RX buffer was obtained from. The chip simply takes the original
  5102. * descriptor as provided by the host, updates the status and length
  5103. * field, then writes this into the next status ring entry.
  5104. *
  5105. * Each ring the host uses to post buffers to the chip is described
  5106. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5107. * it is first placed into the on-chip ram. When the packet's length
  5108. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5109. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5110. * which is within the range of the new packet's length is chosen.
  5111. *
  5112. * The "separate ring for rx status" scheme may sound queer, but it makes
  5113. * sense from a cache coherency perspective. If only the host writes
  5114. * to the buffer post rings, and only the chip writes to the rx status
  5115. * rings, then cache lines never move beyond shared-modified state.
  5116. * If both the host and chip were to write into the same ring, cache line
  5117. * eviction could occur since both entities want it in an exclusive state.
  5118. */
  5119. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5120. {
  5121. struct tg3 *tp = tnapi->tp;
  5122. u32 work_mask, rx_std_posted = 0;
  5123. u32 std_prod_idx, jmb_prod_idx;
  5124. u32 sw_idx = tnapi->rx_rcb_ptr;
  5125. u16 hw_idx;
  5126. int received;
  5127. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5128. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5129. /*
  5130. * We need to order the read of hw_idx and the read of
  5131. * the opaque cookie.
  5132. */
  5133. rmb();
  5134. work_mask = 0;
  5135. received = 0;
  5136. std_prod_idx = tpr->rx_std_prod_idx;
  5137. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5138. while (sw_idx != hw_idx && budget > 0) {
  5139. struct ring_info *ri;
  5140. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5141. unsigned int len;
  5142. struct sk_buff *skb;
  5143. dma_addr_t dma_addr;
  5144. u32 opaque_key, desc_idx, *post_ptr;
  5145. u8 *data;
  5146. u64 tstamp = 0;
  5147. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5148. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5149. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5150. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5151. dma_addr = dma_unmap_addr(ri, mapping);
  5152. data = ri->data;
  5153. post_ptr = &std_prod_idx;
  5154. rx_std_posted++;
  5155. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5156. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5157. dma_addr = dma_unmap_addr(ri, mapping);
  5158. data = ri->data;
  5159. post_ptr = &jmb_prod_idx;
  5160. } else
  5161. goto next_pkt_nopost;
  5162. work_mask |= opaque_key;
  5163. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5164. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5165. drop_it:
  5166. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5167. desc_idx, *post_ptr);
  5168. drop_it_no_recycle:
  5169. /* Other statistics kept track of by card. */
  5170. tp->rx_dropped++;
  5171. goto next_pkt;
  5172. }
  5173. prefetch(data + TG3_RX_OFFSET(tp));
  5174. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5175. ETH_FCS_LEN;
  5176. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5177. RXD_FLAG_PTPSTAT_PTPV1 ||
  5178. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5179. RXD_FLAG_PTPSTAT_PTPV2) {
  5180. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5181. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5182. }
  5183. if (len > TG3_RX_COPY_THRESH(tp)) {
  5184. int skb_size;
  5185. unsigned int frag_size;
  5186. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5187. *post_ptr, &frag_size);
  5188. if (skb_size < 0)
  5189. goto drop_it;
  5190. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5191. PCI_DMA_FROMDEVICE);
  5192. skb = build_skb(data, frag_size);
  5193. if (!skb) {
  5194. tg3_frag_free(frag_size != 0, data);
  5195. goto drop_it_no_recycle;
  5196. }
  5197. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5198. /* Ensure that the update to the data happens
  5199. * after the usage of the old DMA mapping.
  5200. */
  5201. smp_wmb();
  5202. ri->data = NULL;
  5203. } else {
  5204. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5205. desc_idx, *post_ptr);
  5206. skb = netdev_alloc_skb(tp->dev,
  5207. len + TG3_RAW_IP_ALIGN);
  5208. if (skb == NULL)
  5209. goto drop_it_no_recycle;
  5210. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5211. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5212. memcpy(skb->data,
  5213. data + TG3_RX_OFFSET(tp),
  5214. len);
  5215. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5216. }
  5217. skb_put(skb, len);
  5218. if (tstamp)
  5219. tg3_hwclock_to_timestamp(tp, tstamp,
  5220. skb_hwtstamps(skb));
  5221. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5222. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5223. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5224. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5225. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5226. else
  5227. skb_checksum_none_assert(skb);
  5228. skb->protocol = eth_type_trans(skb, tp->dev);
  5229. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5230. skb->protocol != htons(ETH_P_8021Q)) {
  5231. dev_kfree_skb(skb);
  5232. goto drop_it_no_recycle;
  5233. }
  5234. if (desc->type_flags & RXD_FLAG_VLAN &&
  5235. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5236. __vlan_hwaccel_put_tag(skb,
  5237. desc->err_vlan & RXD_VLAN_MASK);
  5238. napi_gro_receive(&tnapi->napi, skb);
  5239. received++;
  5240. budget--;
  5241. next_pkt:
  5242. (*post_ptr)++;
  5243. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5244. tpr->rx_std_prod_idx = std_prod_idx &
  5245. tp->rx_std_ring_mask;
  5246. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5247. tpr->rx_std_prod_idx);
  5248. work_mask &= ~RXD_OPAQUE_RING_STD;
  5249. rx_std_posted = 0;
  5250. }
  5251. next_pkt_nopost:
  5252. sw_idx++;
  5253. sw_idx &= tp->rx_ret_ring_mask;
  5254. /* Refresh hw_idx to see if there is new work */
  5255. if (sw_idx == hw_idx) {
  5256. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5257. rmb();
  5258. }
  5259. }
  5260. /* ACK the status ring. */
  5261. tnapi->rx_rcb_ptr = sw_idx;
  5262. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5263. /* Refill RX ring(s). */
  5264. if (!tg3_flag(tp, ENABLE_RSS)) {
  5265. /* Sync BD data before updating mailbox */
  5266. wmb();
  5267. if (work_mask & RXD_OPAQUE_RING_STD) {
  5268. tpr->rx_std_prod_idx = std_prod_idx &
  5269. tp->rx_std_ring_mask;
  5270. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5271. tpr->rx_std_prod_idx);
  5272. }
  5273. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5274. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5275. tp->rx_jmb_ring_mask;
  5276. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5277. tpr->rx_jmb_prod_idx);
  5278. }
  5279. mmiowb();
  5280. } else if (work_mask) {
  5281. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5282. * updated before the producer indices can be updated.
  5283. */
  5284. smp_wmb();
  5285. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5286. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5287. if (tnapi != &tp->napi[1]) {
  5288. tp->rx_refill = true;
  5289. napi_schedule(&tp->napi[1].napi);
  5290. }
  5291. }
  5292. return received;
  5293. }
  5294. static void tg3_poll_link(struct tg3 *tp)
  5295. {
  5296. /* handle link change and other phy events */
  5297. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5298. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5299. if (sblk->status & SD_STATUS_LINK_CHG) {
  5300. sblk->status = SD_STATUS_UPDATED |
  5301. (sblk->status & ~SD_STATUS_LINK_CHG);
  5302. spin_lock(&tp->lock);
  5303. if (tg3_flag(tp, USE_PHYLIB)) {
  5304. tw32_f(MAC_STATUS,
  5305. (MAC_STATUS_SYNC_CHANGED |
  5306. MAC_STATUS_CFG_CHANGED |
  5307. MAC_STATUS_MI_COMPLETION |
  5308. MAC_STATUS_LNKSTATE_CHANGED));
  5309. udelay(40);
  5310. } else
  5311. tg3_setup_phy(tp, 0);
  5312. spin_unlock(&tp->lock);
  5313. }
  5314. }
  5315. }
  5316. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5317. struct tg3_rx_prodring_set *dpr,
  5318. struct tg3_rx_prodring_set *spr)
  5319. {
  5320. u32 si, di, cpycnt, src_prod_idx;
  5321. int i, err = 0;
  5322. while (1) {
  5323. src_prod_idx = spr->rx_std_prod_idx;
  5324. /* Make sure updates to the rx_std_buffers[] entries and the
  5325. * standard producer index are seen in the correct order.
  5326. */
  5327. smp_rmb();
  5328. if (spr->rx_std_cons_idx == src_prod_idx)
  5329. break;
  5330. if (spr->rx_std_cons_idx < src_prod_idx)
  5331. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5332. else
  5333. cpycnt = tp->rx_std_ring_mask + 1 -
  5334. spr->rx_std_cons_idx;
  5335. cpycnt = min(cpycnt,
  5336. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5337. si = spr->rx_std_cons_idx;
  5338. di = dpr->rx_std_prod_idx;
  5339. for (i = di; i < di + cpycnt; i++) {
  5340. if (dpr->rx_std_buffers[i].data) {
  5341. cpycnt = i - di;
  5342. err = -ENOSPC;
  5343. break;
  5344. }
  5345. }
  5346. if (!cpycnt)
  5347. break;
  5348. /* Ensure that updates to the rx_std_buffers ring and the
  5349. * shadowed hardware producer ring from tg3_recycle_skb() are
  5350. * ordered correctly WRT the skb check above.
  5351. */
  5352. smp_rmb();
  5353. memcpy(&dpr->rx_std_buffers[di],
  5354. &spr->rx_std_buffers[si],
  5355. cpycnt * sizeof(struct ring_info));
  5356. for (i = 0; i < cpycnt; i++, di++, si++) {
  5357. struct tg3_rx_buffer_desc *sbd, *dbd;
  5358. sbd = &spr->rx_std[si];
  5359. dbd = &dpr->rx_std[di];
  5360. dbd->addr_hi = sbd->addr_hi;
  5361. dbd->addr_lo = sbd->addr_lo;
  5362. }
  5363. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5364. tp->rx_std_ring_mask;
  5365. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5366. tp->rx_std_ring_mask;
  5367. }
  5368. while (1) {
  5369. src_prod_idx = spr->rx_jmb_prod_idx;
  5370. /* Make sure updates to the rx_jmb_buffers[] entries and
  5371. * the jumbo producer index are seen in the correct order.
  5372. */
  5373. smp_rmb();
  5374. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5375. break;
  5376. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5377. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5378. else
  5379. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5380. spr->rx_jmb_cons_idx;
  5381. cpycnt = min(cpycnt,
  5382. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5383. si = spr->rx_jmb_cons_idx;
  5384. di = dpr->rx_jmb_prod_idx;
  5385. for (i = di; i < di + cpycnt; i++) {
  5386. if (dpr->rx_jmb_buffers[i].data) {
  5387. cpycnt = i - di;
  5388. err = -ENOSPC;
  5389. break;
  5390. }
  5391. }
  5392. if (!cpycnt)
  5393. break;
  5394. /* Ensure that updates to the rx_jmb_buffers ring and the
  5395. * shadowed hardware producer ring from tg3_recycle_skb() are
  5396. * ordered correctly WRT the skb check above.
  5397. */
  5398. smp_rmb();
  5399. memcpy(&dpr->rx_jmb_buffers[di],
  5400. &spr->rx_jmb_buffers[si],
  5401. cpycnt * sizeof(struct ring_info));
  5402. for (i = 0; i < cpycnt; i++, di++, si++) {
  5403. struct tg3_rx_buffer_desc *sbd, *dbd;
  5404. sbd = &spr->rx_jmb[si].std;
  5405. dbd = &dpr->rx_jmb[di].std;
  5406. dbd->addr_hi = sbd->addr_hi;
  5407. dbd->addr_lo = sbd->addr_lo;
  5408. }
  5409. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5410. tp->rx_jmb_ring_mask;
  5411. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5412. tp->rx_jmb_ring_mask;
  5413. }
  5414. return err;
  5415. }
  5416. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5417. {
  5418. struct tg3 *tp = tnapi->tp;
  5419. /* run TX completion thread */
  5420. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5421. tg3_tx(tnapi);
  5422. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5423. return work_done;
  5424. }
  5425. if (!tnapi->rx_rcb_prod_idx)
  5426. return work_done;
  5427. /* run RX thread, within the bounds set by NAPI.
  5428. * All RX "locking" is done by ensuring outside
  5429. * code synchronizes with tg3->napi.poll()
  5430. */
  5431. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5432. work_done += tg3_rx(tnapi, budget - work_done);
  5433. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5434. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5435. int i, err = 0;
  5436. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5437. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5438. tp->rx_refill = false;
  5439. for (i = 1; i <= tp->rxq_cnt; i++)
  5440. err |= tg3_rx_prodring_xfer(tp, dpr,
  5441. &tp->napi[i].prodring);
  5442. wmb();
  5443. if (std_prod_idx != dpr->rx_std_prod_idx)
  5444. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5445. dpr->rx_std_prod_idx);
  5446. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5447. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5448. dpr->rx_jmb_prod_idx);
  5449. mmiowb();
  5450. if (err)
  5451. tw32_f(HOSTCC_MODE, tp->coal_now);
  5452. }
  5453. return work_done;
  5454. }
  5455. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5456. {
  5457. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5458. schedule_work(&tp->reset_task);
  5459. }
  5460. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5461. {
  5462. cancel_work_sync(&tp->reset_task);
  5463. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5464. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5465. }
  5466. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5467. {
  5468. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5469. struct tg3 *tp = tnapi->tp;
  5470. int work_done = 0;
  5471. struct tg3_hw_status *sblk = tnapi->hw_status;
  5472. while (1) {
  5473. work_done = tg3_poll_work(tnapi, work_done, budget);
  5474. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5475. goto tx_recovery;
  5476. if (unlikely(work_done >= budget))
  5477. break;
  5478. /* tp->last_tag is used in tg3_int_reenable() below
  5479. * to tell the hw how much work has been processed,
  5480. * so we must read it before checking for more work.
  5481. */
  5482. tnapi->last_tag = sblk->status_tag;
  5483. tnapi->last_irq_tag = tnapi->last_tag;
  5484. rmb();
  5485. /* check for RX/TX work to do */
  5486. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5487. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5488. /* This test here is not race free, but will reduce
  5489. * the number of interrupts by looping again.
  5490. */
  5491. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5492. continue;
  5493. napi_complete(napi);
  5494. /* Reenable interrupts. */
  5495. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5496. /* This test here is synchronized by napi_schedule()
  5497. * and napi_complete() to close the race condition.
  5498. */
  5499. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5500. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5501. HOSTCC_MODE_ENABLE |
  5502. tnapi->coal_now);
  5503. }
  5504. mmiowb();
  5505. break;
  5506. }
  5507. }
  5508. return work_done;
  5509. tx_recovery:
  5510. /* work_done is guaranteed to be less than budget. */
  5511. napi_complete(napi);
  5512. tg3_reset_task_schedule(tp);
  5513. return work_done;
  5514. }
  5515. static void tg3_process_error(struct tg3 *tp)
  5516. {
  5517. u32 val;
  5518. bool real_error = false;
  5519. if (tg3_flag(tp, ERROR_PROCESSED))
  5520. return;
  5521. /* Check Flow Attention register */
  5522. val = tr32(HOSTCC_FLOW_ATTN);
  5523. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5524. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5525. real_error = true;
  5526. }
  5527. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5528. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5529. real_error = true;
  5530. }
  5531. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5532. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5533. real_error = true;
  5534. }
  5535. if (!real_error)
  5536. return;
  5537. tg3_dump_state(tp);
  5538. tg3_flag_set(tp, ERROR_PROCESSED);
  5539. tg3_reset_task_schedule(tp);
  5540. }
  5541. static int tg3_poll(struct napi_struct *napi, int budget)
  5542. {
  5543. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5544. struct tg3 *tp = tnapi->tp;
  5545. int work_done = 0;
  5546. struct tg3_hw_status *sblk = tnapi->hw_status;
  5547. while (1) {
  5548. if (sblk->status & SD_STATUS_ERROR)
  5549. tg3_process_error(tp);
  5550. tg3_poll_link(tp);
  5551. work_done = tg3_poll_work(tnapi, work_done, budget);
  5552. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5553. goto tx_recovery;
  5554. if (unlikely(work_done >= budget))
  5555. break;
  5556. if (tg3_flag(tp, TAGGED_STATUS)) {
  5557. /* tp->last_tag is used in tg3_int_reenable() below
  5558. * to tell the hw how much work has been processed,
  5559. * so we must read it before checking for more work.
  5560. */
  5561. tnapi->last_tag = sblk->status_tag;
  5562. tnapi->last_irq_tag = tnapi->last_tag;
  5563. rmb();
  5564. } else
  5565. sblk->status &= ~SD_STATUS_UPDATED;
  5566. if (likely(!tg3_has_work(tnapi))) {
  5567. napi_complete(napi);
  5568. tg3_int_reenable(tnapi);
  5569. break;
  5570. }
  5571. }
  5572. return work_done;
  5573. tx_recovery:
  5574. /* work_done is guaranteed to be less than budget. */
  5575. napi_complete(napi);
  5576. tg3_reset_task_schedule(tp);
  5577. return work_done;
  5578. }
  5579. static void tg3_napi_disable(struct tg3 *tp)
  5580. {
  5581. int i;
  5582. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5583. napi_disable(&tp->napi[i].napi);
  5584. }
  5585. static void tg3_napi_enable(struct tg3 *tp)
  5586. {
  5587. int i;
  5588. for (i = 0; i < tp->irq_cnt; i++)
  5589. napi_enable(&tp->napi[i].napi);
  5590. }
  5591. static void tg3_napi_init(struct tg3 *tp)
  5592. {
  5593. int i;
  5594. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5595. for (i = 1; i < tp->irq_cnt; i++)
  5596. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5597. }
  5598. static void tg3_napi_fini(struct tg3 *tp)
  5599. {
  5600. int i;
  5601. for (i = 0; i < tp->irq_cnt; i++)
  5602. netif_napi_del(&tp->napi[i].napi);
  5603. }
  5604. static inline void tg3_netif_stop(struct tg3 *tp)
  5605. {
  5606. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5607. tg3_napi_disable(tp);
  5608. netif_carrier_off(tp->dev);
  5609. netif_tx_disable(tp->dev);
  5610. }
  5611. /* tp->lock must be held */
  5612. static inline void tg3_netif_start(struct tg3 *tp)
  5613. {
  5614. tg3_ptp_resume(tp);
  5615. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5616. * appropriate so long as all callers are assured to
  5617. * have free tx slots (such as after tg3_init_hw)
  5618. */
  5619. netif_tx_wake_all_queues(tp->dev);
  5620. if (tp->link_up)
  5621. netif_carrier_on(tp->dev);
  5622. tg3_napi_enable(tp);
  5623. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5624. tg3_enable_ints(tp);
  5625. }
  5626. static void tg3_irq_quiesce(struct tg3 *tp)
  5627. {
  5628. int i;
  5629. BUG_ON(tp->irq_sync);
  5630. tp->irq_sync = 1;
  5631. smp_mb();
  5632. for (i = 0; i < tp->irq_cnt; i++)
  5633. synchronize_irq(tp->napi[i].irq_vec);
  5634. }
  5635. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5636. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5637. * with as well. Most of the time, this is not necessary except when
  5638. * shutting down the device.
  5639. */
  5640. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5641. {
  5642. spin_lock_bh(&tp->lock);
  5643. if (irq_sync)
  5644. tg3_irq_quiesce(tp);
  5645. }
  5646. static inline void tg3_full_unlock(struct tg3 *tp)
  5647. {
  5648. spin_unlock_bh(&tp->lock);
  5649. }
  5650. /* One-shot MSI handler - Chip automatically disables interrupt
  5651. * after sending MSI so driver doesn't have to do it.
  5652. */
  5653. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5654. {
  5655. struct tg3_napi *tnapi = dev_id;
  5656. struct tg3 *tp = tnapi->tp;
  5657. prefetch(tnapi->hw_status);
  5658. if (tnapi->rx_rcb)
  5659. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5660. if (likely(!tg3_irq_sync(tp)))
  5661. napi_schedule(&tnapi->napi);
  5662. return IRQ_HANDLED;
  5663. }
  5664. /* MSI ISR - No need to check for interrupt sharing and no need to
  5665. * flush status block and interrupt mailbox. PCI ordering rules
  5666. * guarantee that MSI will arrive after the status block.
  5667. */
  5668. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5669. {
  5670. struct tg3_napi *tnapi = dev_id;
  5671. struct tg3 *tp = tnapi->tp;
  5672. prefetch(tnapi->hw_status);
  5673. if (tnapi->rx_rcb)
  5674. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5675. /*
  5676. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5677. * chip-internal interrupt pending events.
  5678. * Writing non-zero to intr-mbox-0 additional tells the
  5679. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5680. * event coalescing.
  5681. */
  5682. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5683. if (likely(!tg3_irq_sync(tp)))
  5684. napi_schedule(&tnapi->napi);
  5685. return IRQ_RETVAL(1);
  5686. }
  5687. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5688. {
  5689. struct tg3_napi *tnapi = dev_id;
  5690. struct tg3 *tp = tnapi->tp;
  5691. struct tg3_hw_status *sblk = tnapi->hw_status;
  5692. unsigned int handled = 1;
  5693. /* In INTx mode, it is possible for the interrupt to arrive at
  5694. * the CPU before the status block posted prior to the interrupt.
  5695. * Reading the PCI State register will confirm whether the
  5696. * interrupt is ours and will flush the status block.
  5697. */
  5698. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5699. if (tg3_flag(tp, CHIP_RESETTING) ||
  5700. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5701. handled = 0;
  5702. goto out;
  5703. }
  5704. }
  5705. /*
  5706. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5707. * chip-internal interrupt pending events.
  5708. * Writing non-zero to intr-mbox-0 additional tells the
  5709. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5710. * event coalescing.
  5711. *
  5712. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5713. * spurious interrupts. The flush impacts performance but
  5714. * excessive spurious interrupts can be worse in some cases.
  5715. */
  5716. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5717. if (tg3_irq_sync(tp))
  5718. goto out;
  5719. sblk->status &= ~SD_STATUS_UPDATED;
  5720. if (likely(tg3_has_work(tnapi))) {
  5721. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5722. napi_schedule(&tnapi->napi);
  5723. } else {
  5724. /* No work, shared interrupt perhaps? re-enable
  5725. * interrupts, and flush that PCI write
  5726. */
  5727. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5728. 0x00000000);
  5729. }
  5730. out:
  5731. return IRQ_RETVAL(handled);
  5732. }
  5733. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5734. {
  5735. struct tg3_napi *tnapi = dev_id;
  5736. struct tg3 *tp = tnapi->tp;
  5737. struct tg3_hw_status *sblk = tnapi->hw_status;
  5738. unsigned int handled = 1;
  5739. /* In INTx mode, it is possible for the interrupt to arrive at
  5740. * the CPU before the status block posted prior to the interrupt.
  5741. * Reading the PCI State register will confirm whether the
  5742. * interrupt is ours and will flush the status block.
  5743. */
  5744. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5745. if (tg3_flag(tp, CHIP_RESETTING) ||
  5746. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5747. handled = 0;
  5748. goto out;
  5749. }
  5750. }
  5751. /*
  5752. * writing any value to intr-mbox-0 clears PCI INTA# and
  5753. * chip-internal interrupt pending events.
  5754. * writing non-zero to intr-mbox-0 additional tells the
  5755. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5756. * event coalescing.
  5757. *
  5758. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5759. * spurious interrupts. The flush impacts performance but
  5760. * excessive spurious interrupts can be worse in some cases.
  5761. */
  5762. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5763. /*
  5764. * In a shared interrupt configuration, sometimes other devices'
  5765. * interrupts will scream. We record the current status tag here
  5766. * so that the above check can report that the screaming interrupts
  5767. * are unhandled. Eventually they will be silenced.
  5768. */
  5769. tnapi->last_irq_tag = sblk->status_tag;
  5770. if (tg3_irq_sync(tp))
  5771. goto out;
  5772. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5773. napi_schedule(&tnapi->napi);
  5774. out:
  5775. return IRQ_RETVAL(handled);
  5776. }
  5777. /* ISR for interrupt test */
  5778. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5779. {
  5780. struct tg3_napi *tnapi = dev_id;
  5781. struct tg3 *tp = tnapi->tp;
  5782. struct tg3_hw_status *sblk = tnapi->hw_status;
  5783. if ((sblk->status & SD_STATUS_UPDATED) ||
  5784. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5785. tg3_disable_ints(tp);
  5786. return IRQ_RETVAL(1);
  5787. }
  5788. return IRQ_RETVAL(0);
  5789. }
  5790. #ifdef CONFIG_NET_POLL_CONTROLLER
  5791. static void tg3_poll_controller(struct net_device *dev)
  5792. {
  5793. int i;
  5794. struct tg3 *tp = netdev_priv(dev);
  5795. if (tg3_irq_sync(tp))
  5796. return;
  5797. for (i = 0; i < tp->irq_cnt; i++)
  5798. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5799. }
  5800. #endif
  5801. static void tg3_tx_timeout(struct net_device *dev)
  5802. {
  5803. struct tg3 *tp = netdev_priv(dev);
  5804. if (netif_msg_tx_err(tp)) {
  5805. netdev_err(dev, "transmit timed out, resetting\n");
  5806. tg3_dump_state(tp);
  5807. }
  5808. tg3_reset_task_schedule(tp);
  5809. }
  5810. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5811. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5812. {
  5813. u32 base = (u32) mapping & 0xffffffff;
  5814. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5815. }
  5816. /* Test for DMA addresses > 40-bit */
  5817. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5818. int len)
  5819. {
  5820. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5821. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5822. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5823. return 0;
  5824. #else
  5825. return 0;
  5826. #endif
  5827. }
  5828. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5829. dma_addr_t mapping, u32 len, u32 flags,
  5830. u32 mss, u32 vlan)
  5831. {
  5832. txbd->addr_hi = ((u64) mapping >> 32);
  5833. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5834. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5835. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5836. }
  5837. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5838. dma_addr_t map, u32 len, u32 flags,
  5839. u32 mss, u32 vlan)
  5840. {
  5841. struct tg3 *tp = tnapi->tp;
  5842. bool hwbug = false;
  5843. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5844. hwbug = true;
  5845. if (tg3_4g_overflow_test(map, len))
  5846. hwbug = true;
  5847. if (tg3_40bit_overflow_test(tp, map, len))
  5848. hwbug = true;
  5849. if (tp->dma_limit) {
  5850. u32 prvidx = *entry;
  5851. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5852. while (len > tp->dma_limit && *budget) {
  5853. u32 frag_len = tp->dma_limit;
  5854. len -= tp->dma_limit;
  5855. /* Avoid the 8byte DMA problem */
  5856. if (len <= 8) {
  5857. len += tp->dma_limit / 2;
  5858. frag_len = tp->dma_limit / 2;
  5859. }
  5860. tnapi->tx_buffers[*entry].fragmented = true;
  5861. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5862. frag_len, tmp_flag, mss, vlan);
  5863. *budget -= 1;
  5864. prvidx = *entry;
  5865. *entry = NEXT_TX(*entry);
  5866. map += frag_len;
  5867. }
  5868. if (len) {
  5869. if (*budget) {
  5870. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5871. len, flags, mss, vlan);
  5872. *budget -= 1;
  5873. *entry = NEXT_TX(*entry);
  5874. } else {
  5875. hwbug = true;
  5876. tnapi->tx_buffers[prvidx].fragmented = false;
  5877. }
  5878. }
  5879. } else {
  5880. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5881. len, flags, mss, vlan);
  5882. *entry = NEXT_TX(*entry);
  5883. }
  5884. return hwbug;
  5885. }
  5886. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5887. {
  5888. int i;
  5889. struct sk_buff *skb;
  5890. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5891. skb = txb->skb;
  5892. txb->skb = NULL;
  5893. pci_unmap_single(tnapi->tp->pdev,
  5894. dma_unmap_addr(txb, mapping),
  5895. skb_headlen(skb),
  5896. PCI_DMA_TODEVICE);
  5897. while (txb->fragmented) {
  5898. txb->fragmented = false;
  5899. entry = NEXT_TX(entry);
  5900. txb = &tnapi->tx_buffers[entry];
  5901. }
  5902. for (i = 0; i <= last; i++) {
  5903. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5904. entry = NEXT_TX(entry);
  5905. txb = &tnapi->tx_buffers[entry];
  5906. pci_unmap_page(tnapi->tp->pdev,
  5907. dma_unmap_addr(txb, mapping),
  5908. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5909. while (txb->fragmented) {
  5910. txb->fragmented = false;
  5911. entry = NEXT_TX(entry);
  5912. txb = &tnapi->tx_buffers[entry];
  5913. }
  5914. }
  5915. }
  5916. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5917. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5918. struct sk_buff **pskb,
  5919. u32 *entry, u32 *budget,
  5920. u32 base_flags, u32 mss, u32 vlan)
  5921. {
  5922. struct tg3 *tp = tnapi->tp;
  5923. struct sk_buff *new_skb, *skb = *pskb;
  5924. dma_addr_t new_addr = 0;
  5925. int ret = 0;
  5926. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5927. new_skb = skb_copy(skb, GFP_ATOMIC);
  5928. else {
  5929. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5930. new_skb = skb_copy_expand(skb,
  5931. skb_headroom(skb) + more_headroom,
  5932. skb_tailroom(skb), GFP_ATOMIC);
  5933. }
  5934. if (!new_skb) {
  5935. ret = -1;
  5936. } else {
  5937. /* New SKB is guaranteed to be linear. */
  5938. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5939. PCI_DMA_TODEVICE);
  5940. /* Make sure the mapping succeeded */
  5941. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5942. dev_kfree_skb(new_skb);
  5943. ret = -1;
  5944. } else {
  5945. u32 save_entry = *entry;
  5946. base_flags |= TXD_FLAG_END;
  5947. tnapi->tx_buffers[*entry].skb = new_skb;
  5948. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5949. mapping, new_addr);
  5950. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5951. new_skb->len, base_flags,
  5952. mss, vlan)) {
  5953. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5954. dev_kfree_skb(new_skb);
  5955. ret = -1;
  5956. }
  5957. }
  5958. }
  5959. dev_kfree_skb(skb);
  5960. *pskb = new_skb;
  5961. return ret;
  5962. }
  5963. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5964. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5965. * TSO header is greater than 80 bytes.
  5966. */
  5967. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5968. {
  5969. struct sk_buff *segs, *nskb;
  5970. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5971. /* Estimate the number of fragments in the worst case */
  5972. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5973. netif_stop_queue(tp->dev);
  5974. /* netif_tx_stop_queue() must be done before checking
  5975. * checking tx index in tg3_tx_avail() below, because in
  5976. * tg3_tx(), we update tx index before checking for
  5977. * netif_tx_queue_stopped().
  5978. */
  5979. smp_mb();
  5980. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5981. return NETDEV_TX_BUSY;
  5982. netif_wake_queue(tp->dev);
  5983. }
  5984. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5985. if (IS_ERR(segs))
  5986. goto tg3_tso_bug_end;
  5987. do {
  5988. nskb = segs;
  5989. segs = segs->next;
  5990. nskb->next = NULL;
  5991. tg3_start_xmit(nskb, tp->dev);
  5992. } while (segs);
  5993. tg3_tso_bug_end:
  5994. dev_kfree_skb(skb);
  5995. return NETDEV_TX_OK;
  5996. }
  5997. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5998. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5999. */
  6000. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6001. {
  6002. struct tg3 *tp = netdev_priv(dev);
  6003. u32 len, entry, base_flags, mss, vlan = 0;
  6004. u32 budget;
  6005. int i = -1, would_hit_hwbug;
  6006. dma_addr_t mapping;
  6007. struct tg3_napi *tnapi;
  6008. struct netdev_queue *txq;
  6009. unsigned int last;
  6010. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6011. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6012. if (tg3_flag(tp, ENABLE_TSS))
  6013. tnapi++;
  6014. budget = tg3_tx_avail(tnapi);
  6015. /* We are running in BH disabled context with netif_tx_lock
  6016. * and TX reclaim runs via tp->napi.poll inside of a software
  6017. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6018. * no IRQ context deadlocks to worry about either. Rejoice!
  6019. */
  6020. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6021. if (!netif_tx_queue_stopped(txq)) {
  6022. netif_tx_stop_queue(txq);
  6023. /* This is a hard error, log it. */
  6024. netdev_err(dev,
  6025. "BUG! Tx Ring full when queue awake!\n");
  6026. }
  6027. return NETDEV_TX_BUSY;
  6028. }
  6029. entry = tnapi->tx_prod;
  6030. base_flags = 0;
  6031. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6032. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6033. mss = skb_shinfo(skb)->gso_size;
  6034. if (mss) {
  6035. struct iphdr *iph;
  6036. u32 tcp_opt_len, hdr_len;
  6037. if (skb_header_cloned(skb) &&
  6038. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6039. goto drop;
  6040. iph = ip_hdr(skb);
  6041. tcp_opt_len = tcp_optlen(skb);
  6042. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6043. if (!skb_is_gso_v6(skb)) {
  6044. iph->check = 0;
  6045. iph->tot_len = htons(mss + hdr_len);
  6046. }
  6047. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6048. tg3_flag(tp, TSO_BUG))
  6049. return tg3_tso_bug(tp, skb);
  6050. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6051. TXD_FLAG_CPU_POST_DMA);
  6052. if (tg3_flag(tp, HW_TSO_1) ||
  6053. tg3_flag(tp, HW_TSO_2) ||
  6054. tg3_flag(tp, HW_TSO_3)) {
  6055. tcp_hdr(skb)->check = 0;
  6056. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6057. } else
  6058. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6059. iph->daddr, 0,
  6060. IPPROTO_TCP,
  6061. 0);
  6062. if (tg3_flag(tp, HW_TSO_3)) {
  6063. mss |= (hdr_len & 0xc) << 12;
  6064. if (hdr_len & 0x10)
  6065. base_flags |= 0x00000010;
  6066. base_flags |= (hdr_len & 0x3e0) << 5;
  6067. } else if (tg3_flag(tp, HW_TSO_2))
  6068. mss |= hdr_len << 9;
  6069. else if (tg3_flag(tp, HW_TSO_1) ||
  6070. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6071. if (tcp_opt_len || iph->ihl > 5) {
  6072. int tsflags;
  6073. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6074. mss |= (tsflags << 11);
  6075. }
  6076. } else {
  6077. if (tcp_opt_len || iph->ihl > 5) {
  6078. int tsflags;
  6079. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6080. base_flags |= tsflags << 12;
  6081. }
  6082. }
  6083. }
  6084. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6085. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6086. base_flags |= TXD_FLAG_JMB_PKT;
  6087. if (vlan_tx_tag_present(skb)) {
  6088. base_flags |= TXD_FLAG_VLAN;
  6089. vlan = vlan_tx_tag_get(skb);
  6090. }
  6091. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6092. tg3_flag(tp, TX_TSTAMP_EN)) {
  6093. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6094. base_flags |= TXD_FLAG_HWTSTAMP;
  6095. }
  6096. len = skb_headlen(skb);
  6097. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6098. if (pci_dma_mapping_error(tp->pdev, mapping))
  6099. goto drop;
  6100. tnapi->tx_buffers[entry].skb = skb;
  6101. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6102. would_hit_hwbug = 0;
  6103. if (tg3_flag(tp, 5701_DMA_BUG))
  6104. would_hit_hwbug = 1;
  6105. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6106. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6107. mss, vlan)) {
  6108. would_hit_hwbug = 1;
  6109. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6110. u32 tmp_mss = mss;
  6111. if (!tg3_flag(tp, HW_TSO_1) &&
  6112. !tg3_flag(tp, HW_TSO_2) &&
  6113. !tg3_flag(tp, HW_TSO_3))
  6114. tmp_mss = 0;
  6115. /* Now loop through additional data
  6116. * fragments, and queue them.
  6117. */
  6118. last = skb_shinfo(skb)->nr_frags - 1;
  6119. for (i = 0; i <= last; i++) {
  6120. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6121. len = skb_frag_size(frag);
  6122. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6123. len, DMA_TO_DEVICE);
  6124. tnapi->tx_buffers[entry].skb = NULL;
  6125. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6126. mapping);
  6127. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6128. goto dma_error;
  6129. if (!budget ||
  6130. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6131. len, base_flags |
  6132. ((i == last) ? TXD_FLAG_END : 0),
  6133. tmp_mss, vlan)) {
  6134. would_hit_hwbug = 1;
  6135. break;
  6136. }
  6137. }
  6138. }
  6139. if (would_hit_hwbug) {
  6140. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6141. /* If the workaround fails due to memory/mapping
  6142. * failure, silently drop this packet.
  6143. */
  6144. entry = tnapi->tx_prod;
  6145. budget = tg3_tx_avail(tnapi);
  6146. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6147. base_flags, mss, vlan))
  6148. goto drop_nofree;
  6149. }
  6150. skb_tx_timestamp(skb);
  6151. netdev_tx_sent_queue(txq, skb->len);
  6152. /* Sync BD data before updating mailbox */
  6153. wmb();
  6154. /* Packets are ready, update Tx producer idx local and on card. */
  6155. tw32_tx_mbox(tnapi->prodmbox, entry);
  6156. tnapi->tx_prod = entry;
  6157. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6158. netif_tx_stop_queue(txq);
  6159. /* netif_tx_stop_queue() must be done before checking
  6160. * checking tx index in tg3_tx_avail() below, because in
  6161. * tg3_tx(), we update tx index before checking for
  6162. * netif_tx_queue_stopped().
  6163. */
  6164. smp_mb();
  6165. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6166. netif_tx_wake_queue(txq);
  6167. }
  6168. mmiowb();
  6169. return NETDEV_TX_OK;
  6170. dma_error:
  6171. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6172. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6173. drop:
  6174. dev_kfree_skb(skb);
  6175. drop_nofree:
  6176. tp->tx_dropped++;
  6177. return NETDEV_TX_OK;
  6178. }
  6179. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6180. {
  6181. if (enable) {
  6182. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6183. MAC_MODE_PORT_MODE_MASK);
  6184. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6185. if (!tg3_flag(tp, 5705_PLUS))
  6186. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6187. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6188. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6189. else
  6190. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6191. } else {
  6192. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6193. if (tg3_flag(tp, 5705_PLUS) ||
  6194. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6195. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  6196. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6197. }
  6198. tw32(MAC_MODE, tp->mac_mode);
  6199. udelay(40);
  6200. }
  6201. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6202. {
  6203. u32 val, bmcr, mac_mode, ptest = 0;
  6204. tg3_phy_toggle_apd(tp, false);
  6205. tg3_phy_toggle_automdix(tp, 0);
  6206. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6207. return -EIO;
  6208. bmcr = BMCR_FULLDPLX;
  6209. switch (speed) {
  6210. case SPEED_10:
  6211. break;
  6212. case SPEED_100:
  6213. bmcr |= BMCR_SPEED100;
  6214. break;
  6215. case SPEED_1000:
  6216. default:
  6217. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6218. speed = SPEED_100;
  6219. bmcr |= BMCR_SPEED100;
  6220. } else {
  6221. speed = SPEED_1000;
  6222. bmcr |= BMCR_SPEED1000;
  6223. }
  6224. }
  6225. if (extlpbk) {
  6226. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6227. tg3_readphy(tp, MII_CTRL1000, &val);
  6228. val |= CTL1000_AS_MASTER |
  6229. CTL1000_ENABLE_MASTER;
  6230. tg3_writephy(tp, MII_CTRL1000, val);
  6231. } else {
  6232. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6233. MII_TG3_FET_PTEST_TRIM_2;
  6234. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6235. }
  6236. } else
  6237. bmcr |= BMCR_LOOPBACK;
  6238. tg3_writephy(tp, MII_BMCR, bmcr);
  6239. /* The write needs to be flushed for the FETs */
  6240. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6241. tg3_readphy(tp, MII_BMCR, &bmcr);
  6242. udelay(40);
  6243. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  6245. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6246. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6247. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6248. /* The write needs to be flushed for the AC131 */
  6249. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6250. }
  6251. /* Reset to prevent losing 1st rx packet intermittently */
  6252. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6253. tg3_flag(tp, 5780_CLASS)) {
  6254. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6255. udelay(10);
  6256. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6257. }
  6258. mac_mode = tp->mac_mode &
  6259. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6260. if (speed == SPEED_1000)
  6261. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6262. else
  6263. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6264. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  6265. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6266. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6267. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6268. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6269. mac_mode |= MAC_MODE_LINK_POLARITY;
  6270. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6271. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6272. }
  6273. tw32(MAC_MODE, mac_mode);
  6274. udelay(40);
  6275. return 0;
  6276. }
  6277. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6278. {
  6279. struct tg3 *tp = netdev_priv(dev);
  6280. if (features & NETIF_F_LOOPBACK) {
  6281. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6282. return;
  6283. spin_lock_bh(&tp->lock);
  6284. tg3_mac_loopback(tp, true);
  6285. netif_carrier_on(tp->dev);
  6286. spin_unlock_bh(&tp->lock);
  6287. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6288. } else {
  6289. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6290. return;
  6291. spin_lock_bh(&tp->lock);
  6292. tg3_mac_loopback(tp, false);
  6293. /* Force link status check */
  6294. tg3_setup_phy(tp, 1);
  6295. spin_unlock_bh(&tp->lock);
  6296. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6297. }
  6298. }
  6299. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6300. netdev_features_t features)
  6301. {
  6302. struct tg3 *tp = netdev_priv(dev);
  6303. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6304. features &= ~NETIF_F_ALL_TSO;
  6305. return features;
  6306. }
  6307. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6308. {
  6309. netdev_features_t changed = dev->features ^ features;
  6310. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6311. tg3_set_loopback(dev, features);
  6312. return 0;
  6313. }
  6314. static void tg3_rx_prodring_free(struct tg3 *tp,
  6315. struct tg3_rx_prodring_set *tpr)
  6316. {
  6317. int i;
  6318. if (tpr != &tp->napi[0].prodring) {
  6319. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6320. i = (i + 1) & tp->rx_std_ring_mask)
  6321. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6322. tp->rx_pkt_map_sz);
  6323. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6324. for (i = tpr->rx_jmb_cons_idx;
  6325. i != tpr->rx_jmb_prod_idx;
  6326. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6327. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6328. TG3_RX_JMB_MAP_SZ);
  6329. }
  6330. }
  6331. return;
  6332. }
  6333. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6334. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6335. tp->rx_pkt_map_sz);
  6336. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6337. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6338. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6339. TG3_RX_JMB_MAP_SZ);
  6340. }
  6341. }
  6342. /* Initialize rx rings for packet processing.
  6343. *
  6344. * The chip has been shut down and the driver detached from
  6345. * the networking, so no interrupts or new tx packets will
  6346. * end up in the driver. tp->{tx,}lock are held and thus
  6347. * we may not sleep.
  6348. */
  6349. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6350. struct tg3_rx_prodring_set *tpr)
  6351. {
  6352. u32 i, rx_pkt_dma_sz;
  6353. tpr->rx_std_cons_idx = 0;
  6354. tpr->rx_std_prod_idx = 0;
  6355. tpr->rx_jmb_cons_idx = 0;
  6356. tpr->rx_jmb_prod_idx = 0;
  6357. if (tpr != &tp->napi[0].prodring) {
  6358. memset(&tpr->rx_std_buffers[0], 0,
  6359. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6360. if (tpr->rx_jmb_buffers)
  6361. memset(&tpr->rx_jmb_buffers[0], 0,
  6362. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6363. goto done;
  6364. }
  6365. /* Zero out all descriptors. */
  6366. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6367. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6368. if (tg3_flag(tp, 5780_CLASS) &&
  6369. tp->dev->mtu > ETH_DATA_LEN)
  6370. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6371. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6372. /* Initialize invariants of the rings, we only set this
  6373. * stuff once. This works because the card does not
  6374. * write into the rx buffer posting rings.
  6375. */
  6376. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6377. struct tg3_rx_buffer_desc *rxd;
  6378. rxd = &tpr->rx_std[i];
  6379. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6380. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6381. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6382. (i << RXD_OPAQUE_INDEX_SHIFT));
  6383. }
  6384. /* Now allocate fresh SKBs for each rx ring. */
  6385. for (i = 0; i < tp->rx_pending; i++) {
  6386. unsigned int frag_size;
  6387. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6388. &frag_size) < 0) {
  6389. netdev_warn(tp->dev,
  6390. "Using a smaller RX standard ring. Only "
  6391. "%d out of %d buffers were allocated "
  6392. "successfully\n", i, tp->rx_pending);
  6393. if (i == 0)
  6394. goto initfail;
  6395. tp->rx_pending = i;
  6396. break;
  6397. }
  6398. }
  6399. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6400. goto done;
  6401. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6402. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6403. goto done;
  6404. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6405. struct tg3_rx_buffer_desc *rxd;
  6406. rxd = &tpr->rx_jmb[i].std;
  6407. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6408. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6409. RXD_FLAG_JUMBO;
  6410. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6411. (i << RXD_OPAQUE_INDEX_SHIFT));
  6412. }
  6413. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6414. unsigned int frag_size;
  6415. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6416. &frag_size) < 0) {
  6417. netdev_warn(tp->dev,
  6418. "Using a smaller RX jumbo ring. Only %d "
  6419. "out of %d buffers were allocated "
  6420. "successfully\n", i, tp->rx_jumbo_pending);
  6421. if (i == 0)
  6422. goto initfail;
  6423. tp->rx_jumbo_pending = i;
  6424. break;
  6425. }
  6426. }
  6427. done:
  6428. return 0;
  6429. initfail:
  6430. tg3_rx_prodring_free(tp, tpr);
  6431. return -ENOMEM;
  6432. }
  6433. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6434. struct tg3_rx_prodring_set *tpr)
  6435. {
  6436. kfree(tpr->rx_std_buffers);
  6437. tpr->rx_std_buffers = NULL;
  6438. kfree(tpr->rx_jmb_buffers);
  6439. tpr->rx_jmb_buffers = NULL;
  6440. if (tpr->rx_std) {
  6441. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6442. tpr->rx_std, tpr->rx_std_mapping);
  6443. tpr->rx_std = NULL;
  6444. }
  6445. if (tpr->rx_jmb) {
  6446. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6447. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6448. tpr->rx_jmb = NULL;
  6449. }
  6450. }
  6451. static int tg3_rx_prodring_init(struct tg3 *tp,
  6452. struct tg3_rx_prodring_set *tpr)
  6453. {
  6454. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6455. GFP_KERNEL);
  6456. if (!tpr->rx_std_buffers)
  6457. return -ENOMEM;
  6458. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6459. TG3_RX_STD_RING_BYTES(tp),
  6460. &tpr->rx_std_mapping,
  6461. GFP_KERNEL);
  6462. if (!tpr->rx_std)
  6463. goto err_out;
  6464. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6465. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6466. GFP_KERNEL);
  6467. if (!tpr->rx_jmb_buffers)
  6468. goto err_out;
  6469. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6470. TG3_RX_JMB_RING_BYTES(tp),
  6471. &tpr->rx_jmb_mapping,
  6472. GFP_KERNEL);
  6473. if (!tpr->rx_jmb)
  6474. goto err_out;
  6475. }
  6476. return 0;
  6477. err_out:
  6478. tg3_rx_prodring_fini(tp, tpr);
  6479. return -ENOMEM;
  6480. }
  6481. /* Free up pending packets in all rx/tx rings.
  6482. *
  6483. * The chip has been shut down and the driver detached from
  6484. * the networking, so no interrupts or new tx packets will
  6485. * end up in the driver. tp->{tx,}lock is not held and we are not
  6486. * in an interrupt context and thus may sleep.
  6487. */
  6488. static void tg3_free_rings(struct tg3 *tp)
  6489. {
  6490. int i, j;
  6491. for (j = 0; j < tp->irq_cnt; j++) {
  6492. struct tg3_napi *tnapi = &tp->napi[j];
  6493. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6494. if (!tnapi->tx_buffers)
  6495. continue;
  6496. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6497. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6498. if (!skb)
  6499. continue;
  6500. tg3_tx_skb_unmap(tnapi, i,
  6501. skb_shinfo(skb)->nr_frags - 1);
  6502. dev_kfree_skb_any(skb);
  6503. }
  6504. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6505. }
  6506. }
  6507. /* Initialize tx/rx rings for packet processing.
  6508. *
  6509. * The chip has been shut down and the driver detached from
  6510. * the networking, so no interrupts or new tx packets will
  6511. * end up in the driver. tp->{tx,}lock are held and thus
  6512. * we may not sleep.
  6513. */
  6514. static int tg3_init_rings(struct tg3 *tp)
  6515. {
  6516. int i;
  6517. /* Free up all the SKBs. */
  6518. tg3_free_rings(tp);
  6519. for (i = 0; i < tp->irq_cnt; i++) {
  6520. struct tg3_napi *tnapi = &tp->napi[i];
  6521. tnapi->last_tag = 0;
  6522. tnapi->last_irq_tag = 0;
  6523. tnapi->hw_status->status = 0;
  6524. tnapi->hw_status->status_tag = 0;
  6525. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6526. tnapi->tx_prod = 0;
  6527. tnapi->tx_cons = 0;
  6528. if (tnapi->tx_ring)
  6529. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6530. tnapi->rx_rcb_ptr = 0;
  6531. if (tnapi->rx_rcb)
  6532. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6533. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6534. tg3_free_rings(tp);
  6535. return -ENOMEM;
  6536. }
  6537. }
  6538. return 0;
  6539. }
  6540. static void tg3_mem_tx_release(struct tg3 *tp)
  6541. {
  6542. int i;
  6543. for (i = 0; i < tp->irq_max; i++) {
  6544. struct tg3_napi *tnapi = &tp->napi[i];
  6545. if (tnapi->tx_ring) {
  6546. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6547. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6548. tnapi->tx_ring = NULL;
  6549. }
  6550. kfree(tnapi->tx_buffers);
  6551. tnapi->tx_buffers = NULL;
  6552. }
  6553. }
  6554. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6555. {
  6556. int i;
  6557. struct tg3_napi *tnapi = &tp->napi[0];
  6558. /* If multivector TSS is enabled, vector 0 does not handle
  6559. * tx interrupts. Don't allocate any resources for it.
  6560. */
  6561. if (tg3_flag(tp, ENABLE_TSS))
  6562. tnapi++;
  6563. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6564. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6565. TG3_TX_RING_SIZE, GFP_KERNEL);
  6566. if (!tnapi->tx_buffers)
  6567. goto err_out;
  6568. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6569. TG3_TX_RING_BYTES,
  6570. &tnapi->tx_desc_mapping,
  6571. GFP_KERNEL);
  6572. if (!tnapi->tx_ring)
  6573. goto err_out;
  6574. }
  6575. return 0;
  6576. err_out:
  6577. tg3_mem_tx_release(tp);
  6578. return -ENOMEM;
  6579. }
  6580. static void tg3_mem_rx_release(struct tg3 *tp)
  6581. {
  6582. int i;
  6583. for (i = 0; i < tp->irq_max; i++) {
  6584. struct tg3_napi *tnapi = &tp->napi[i];
  6585. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6586. if (!tnapi->rx_rcb)
  6587. continue;
  6588. dma_free_coherent(&tp->pdev->dev,
  6589. TG3_RX_RCB_RING_BYTES(tp),
  6590. tnapi->rx_rcb,
  6591. tnapi->rx_rcb_mapping);
  6592. tnapi->rx_rcb = NULL;
  6593. }
  6594. }
  6595. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6596. {
  6597. unsigned int i, limit;
  6598. limit = tp->rxq_cnt;
  6599. /* If RSS is enabled, we need a (dummy) producer ring
  6600. * set on vector zero. This is the true hw prodring.
  6601. */
  6602. if (tg3_flag(tp, ENABLE_RSS))
  6603. limit++;
  6604. for (i = 0; i < limit; i++) {
  6605. struct tg3_napi *tnapi = &tp->napi[i];
  6606. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6607. goto err_out;
  6608. /* If multivector RSS is enabled, vector 0
  6609. * does not handle rx or tx interrupts.
  6610. * Don't allocate any resources for it.
  6611. */
  6612. if (!i && tg3_flag(tp, ENABLE_RSS))
  6613. continue;
  6614. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6615. TG3_RX_RCB_RING_BYTES(tp),
  6616. &tnapi->rx_rcb_mapping,
  6617. GFP_KERNEL);
  6618. if (!tnapi->rx_rcb)
  6619. goto err_out;
  6620. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6621. }
  6622. return 0;
  6623. err_out:
  6624. tg3_mem_rx_release(tp);
  6625. return -ENOMEM;
  6626. }
  6627. /*
  6628. * Must not be invoked with interrupt sources disabled and
  6629. * the hardware shutdown down.
  6630. */
  6631. static void tg3_free_consistent(struct tg3 *tp)
  6632. {
  6633. int i;
  6634. for (i = 0; i < tp->irq_cnt; i++) {
  6635. struct tg3_napi *tnapi = &tp->napi[i];
  6636. if (tnapi->hw_status) {
  6637. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6638. tnapi->hw_status,
  6639. tnapi->status_mapping);
  6640. tnapi->hw_status = NULL;
  6641. }
  6642. }
  6643. tg3_mem_rx_release(tp);
  6644. tg3_mem_tx_release(tp);
  6645. if (tp->hw_stats) {
  6646. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6647. tp->hw_stats, tp->stats_mapping);
  6648. tp->hw_stats = NULL;
  6649. }
  6650. }
  6651. /*
  6652. * Must not be invoked with interrupt sources disabled and
  6653. * the hardware shutdown down. Can sleep.
  6654. */
  6655. static int tg3_alloc_consistent(struct tg3 *tp)
  6656. {
  6657. int i;
  6658. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6659. sizeof(struct tg3_hw_stats),
  6660. &tp->stats_mapping,
  6661. GFP_KERNEL);
  6662. if (!tp->hw_stats)
  6663. goto err_out;
  6664. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6665. for (i = 0; i < tp->irq_cnt; i++) {
  6666. struct tg3_napi *tnapi = &tp->napi[i];
  6667. struct tg3_hw_status *sblk;
  6668. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6669. TG3_HW_STATUS_SIZE,
  6670. &tnapi->status_mapping,
  6671. GFP_KERNEL);
  6672. if (!tnapi->hw_status)
  6673. goto err_out;
  6674. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6675. sblk = tnapi->hw_status;
  6676. if (tg3_flag(tp, ENABLE_RSS)) {
  6677. u16 *prodptr = NULL;
  6678. /*
  6679. * When RSS is enabled, the status block format changes
  6680. * slightly. The "rx_jumbo_consumer", "reserved",
  6681. * and "rx_mini_consumer" members get mapped to the
  6682. * other three rx return ring producer indexes.
  6683. */
  6684. switch (i) {
  6685. case 1:
  6686. prodptr = &sblk->idx[0].rx_producer;
  6687. break;
  6688. case 2:
  6689. prodptr = &sblk->rx_jumbo_consumer;
  6690. break;
  6691. case 3:
  6692. prodptr = &sblk->reserved;
  6693. break;
  6694. case 4:
  6695. prodptr = &sblk->rx_mini_consumer;
  6696. break;
  6697. }
  6698. tnapi->rx_rcb_prod_idx = prodptr;
  6699. } else {
  6700. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6701. }
  6702. }
  6703. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6704. goto err_out;
  6705. return 0;
  6706. err_out:
  6707. tg3_free_consistent(tp);
  6708. return -ENOMEM;
  6709. }
  6710. #define MAX_WAIT_CNT 1000
  6711. /* To stop a block, clear the enable bit and poll till it
  6712. * clears. tp->lock is held.
  6713. */
  6714. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6715. {
  6716. unsigned int i;
  6717. u32 val;
  6718. if (tg3_flag(tp, 5705_PLUS)) {
  6719. switch (ofs) {
  6720. case RCVLSC_MODE:
  6721. case DMAC_MODE:
  6722. case MBFREE_MODE:
  6723. case BUFMGR_MODE:
  6724. case MEMARB_MODE:
  6725. /* We can't enable/disable these bits of the
  6726. * 5705/5750, just say success.
  6727. */
  6728. return 0;
  6729. default:
  6730. break;
  6731. }
  6732. }
  6733. val = tr32(ofs);
  6734. val &= ~enable_bit;
  6735. tw32_f(ofs, val);
  6736. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6737. udelay(100);
  6738. val = tr32(ofs);
  6739. if ((val & enable_bit) == 0)
  6740. break;
  6741. }
  6742. if (i == MAX_WAIT_CNT && !silent) {
  6743. dev_err(&tp->pdev->dev,
  6744. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6745. ofs, enable_bit);
  6746. return -ENODEV;
  6747. }
  6748. return 0;
  6749. }
  6750. /* tp->lock is held. */
  6751. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6752. {
  6753. int i, err;
  6754. tg3_disable_ints(tp);
  6755. tp->rx_mode &= ~RX_MODE_ENABLE;
  6756. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6757. udelay(10);
  6758. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6759. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6760. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6761. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6762. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6763. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6764. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6765. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6766. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6767. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6768. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6769. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6770. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6771. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6772. tw32_f(MAC_MODE, tp->mac_mode);
  6773. udelay(40);
  6774. tp->tx_mode &= ~TX_MODE_ENABLE;
  6775. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6776. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6777. udelay(100);
  6778. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6779. break;
  6780. }
  6781. if (i >= MAX_WAIT_CNT) {
  6782. dev_err(&tp->pdev->dev,
  6783. "%s timed out, TX_MODE_ENABLE will not clear "
  6784. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6785. err |= -ENODEV;
  6786. }
  6787. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6788. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6789. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6790. tw32(FTQ_RESET, 0xffffffff);
  6791. tw32(FTQ_RESET, 0x00000000);
  6792. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6793. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6794. for (i = 0; i < tp->irq_cnt; i++) {
  6795. struct tg3_napi *tnapi = &tp->napi[i];
  6796. if (tnapi->hw_status)
  6797. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6798. }
  6799. return err;
  6800. }
  6801. /* Save PCI command register before chip reset */
  6802. static void tg3_save_pci_state(struct tg3 *tp)
  6803. {
  6804. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6805. }
  6806. /* Restore PCI state after chip reset */
  6807. static void tg3_restore_pci_state(struct tg3 *tp)
  6808. {
  6809. u32 val;
  6810. /* Re-enable indirect register accesses. */
  6811. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6812. tp->misc_host_ctrl);
  6813. /* Set MAX PCI retry to zero. */
  6814. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6815. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6816. tg3_flag(tp, PCIX_MODE))
  6817. val |= PCISTATE_RETRY_SAME_DMA;
  6818. /* Allow reads and writes to the APE register and memory space. */
  6819. if (tg3_flag(tp, ENABLE_APE))
  6820. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6821. PCISTATE_ALLOW_APE_SHMEM_WR |
  6822. PCISTATE_ALLOW_APE_PSPACE_WR;
  6823. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6824. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6825. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6826. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6827. tp->pci_cacheline_sz);
  6828. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6829. tp->pci_lat_timer);
  6830. }
  6831. /* Make sure PCI-X relaxed ordering bit is clear. */
  6832. if (tg3_flag(tp, PCIX_MODE)) {
  6833. u16 pcix_cmd;
  6834. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6835. &pcix_cmd);
  6836. pcix_cmd &= ~PCI_X_CMD_ERO;
  6837. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6838. pcix_cmd);
  6839. }
  6840. if (tg3_flag(tp, 5780_CLASS)) {
  6841. /* Chip reset on 5780 will reset MSI enable bit,
  6842. * so need to restore it.
  6843. */
  6844. if (tg3_flag(tp, USING_MSI)) {
  6845. u16 ctrl;
  6846. pci_read_config_word(tp->pdev,
  6847. tp->msi_cap + PCI_MSI_FLAGS,
  6848. &ctrl);
  6849. pci_write_config_word(tp->pdev,
  6850. tp->msi_cap + PCI_MSI_FLAGS,
  6851. ctrl | PCI_MSI_FLAGS_ENABLE);
  6852. val = tr32(MSGINT_MODE);
  6853. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6854. }
  6855. }
  6856. }
  6857. /* tp->lock is held. */
  6858. static int tg3_chip_reset(struct tg3 *tp)
  6859. {
  6860. u32 val;
  6861. void (*write_op)(struct tg3 *, u32, u32);
  6862. int i, err;
  6863. tg3_nvram_lock(tp);
  6864. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6865. /* No matching tg3_nvram_unlock() after this because
  6866. * chip reset below will undo the nvram lock.
  6867. */
  6868. tp->nvram_lock_cnt = 0;
  6869. /* GRC_MISC_CFG core clock reset will clear the memory
  6870. * enable bit in PCI register 4 and the MSI enable bit
  6871. * on some chips, so we save relevant registers here.
  6872. */
  6873. tg3_save_pci_state(tp);
  6874. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6875. tg3_flag(tp, 5755_PLUS))
  6876. tw32(GRC_FASTBOOT_PC, 0);
  6877. /*
  6878. * We must avoid the readl() that normally takes place.
  6879. * It locks machines, causes machine checks, and other
  6880. * fun things. So, temporarily disable the 5701
  6881. * hardware workaround, while we do the reset.
  6882. */
  6883. write_op = tp->write32;
  6884. if (write_op == tg3_write_flush_reg32)
  6885. tp->write32 = tg3_write32;
  6886. /* Prevent the irq handler from reading or writing PCI registers
  6887. * during chip reset when the memory enable bit in the PCI command
  6888. * register may be cleared. The chip does not generate interrupt
  6889. * at this time, but the irq handler may still be called due to irq
  6890. * sharing or irqpoll.
  6891. */
  6892. tg3_flag_set(tp, CHIP_RESETTING);
  6893. for (i = 0; i < tp->irq_cnt; i++) {
  6894. struct tg3_napi *tnapi = &tp->napi[i];
  6895. if (tnapi->hw_status) {
  6896. tnapi->hw_status->status = 0;
  6897. tnapi->hw_status->status_tag = 0;
  6898. }
  6899. tnapi->last_tag = 0;
  6900. tnapi->last_irq_tag = 0;
  6901. }
  6902. smp_mb();
  6903. for (i = 0; i < tp->irq_cnt; i++)
  6904. synchronize_irq(tp->napi[i].irq_vec);
  6905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6906. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6907. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6908. }
  6909. /* do the reset */
  6910. val = GRC_MISC_CFG_CORECLK_RESET;
  6911. if (tg3_flag(tp, PCI_EXPRESS)) {
  6912. /* Force PCIe 1.0a mode */
  6913. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6914. !tg3_flag(tp, 57765_PLUS) &&
  6915. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6916. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6917. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6918. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6919. tw32(GRC_MISC_CFG, (1 << 29));
  6920. val |= (1 << 29);
  6921. }
  6922. }
  6923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6924. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6925. tw32(GRC_VCPU_EXT_CTRL,
  6926. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6927. }
  6928. /* Manage gphy power for all CPMU absent PCIe devices. */
  6929. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6930. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6931. tw32(GRC_MISC_CFG, val);
  6932. /* restore 5701 hardware bug workaround write method */
  6933. tp->write32 = write_op;
  6934. /* Unfortunately, we have to delay before the PCI read back.
  6935. * Some 575X chips even will not respond to a PCI cfg access
  6936. * when the reset command is given to the chip.
  6937. *
  6938. * How do these hardware designers expect things to work
  6939. * properly if the PCI write is posted for a long period
  6940. * of time? It is always necessary to have some method by
  6941. * which a register read back can occur to push the write
  6942. * out which does the reset.
  6943. *
  6944. * For most tg3 variants the trick below was working.
  6945. * Ho hum...
  6946. */
  6947. udelay(120);
  6948. /* Flush PCI posted writes. The normal MMIO registers
  6949. * are inaccessible at this time so this is the only
  6950. * way to make this reliably (actually, this is no longer
  6951. * the case, see above). I tried to use indirect
  6952. * register read/write but this upset some 5701 variants.
  6953. */
  6954. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6955. udelay(120);
  6956. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6957. u16 val16;
  6958. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6959. int j;
  6960. u32 cfg_val;
  6961. /* Wait for link training to complete. */
  6962. for (j = 0; j < 5000; j++)
  6963. udelay(100);
  6964. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6965. pci_write_config_dword(tp->pdev, 0xc4,
  6966. cfg_val | (1 << 15));
  6967. }
  6968. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6969. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6970. /*
  6971. * Older PCIe devices only support the 128 byte
  6972. * MPS setting. Enforce the restriction.
  6973. */
  6974. if (!tg3_flag(tp, CPMU_PRESENT))
  6975. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6976. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6977. /* Clear error status */
  6978. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6979. PCI_EXP_DEVSTA_CED |
  6980. PCI_EXP_DEVSTA_NFED |
  6981. PCI_EXP_DEVSTA_FED |
  6982. PCI_EXP_DEVSTA_URD);
  6983. }
  6984. tg3_restore_pci_state(tp);
  6985. tg3_flag_clear(tp, CHIP_RESETTING);
  6986. tg3_flag_clear(tp, ERROR_PROCESSED);
  6987. val = 0;
  6988. if (tg3_flag(tp, 5780_CLASS))
  6989. val = tr32(MEMARB_MODE);
  6990. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6991. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6992. tg3_stop_fw(tp);
  6993. tw32(0x5000, 0x400);
  6994. }
  6995. if (tg3_flag(tp, IS_SSB_CORE)) {
  6996. /*
  6997. * BCM4785: In order to avoid repercussions from using
  6998. * potentially defective internal ROM, stop the Rx RISC CPU,
  6999. * which is not required.
  7000. */
  7001. tg3_stop_fw(tp);
  7002. tg3_halt_cpu(tp, RX_CPU_BASE);
  7003. }
  7004. tw32(GRC_MODE, tp->grc_mode);
  7005. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  7006. val = tr32(0xc4);
  7007. tw32(0xc4, val | (1 << 15));
  7008. }
  7009. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7010. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7011. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7012. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  7013. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7014. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7015. }
  7016. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7017. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7018. val = tp->mac_mode;
  7019. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7020. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7021. val = tp->mac_mode;
  7022. } else
  7023. val = 0;
  7024. tw32_f(MAC_MODE, val);
  7025. udelay(40);
  7026. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7027. err = tg3_poll_fw(tp);
  7028. if (err)
  7029. return err;
  7030. tg3_mdio_start(tp);
  7031. if (tg3_flag(tp, PCI_EXPRESS) &&
  7032. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  7033. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  7034. !tg3_flag(tp, 57765_PLUS)) {
  7035. val = tr32(0x7c00);
  7036. tw32(0x7c00, val | (1 << 25));
  7037. }
  7038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7039. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7040. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7041. }
  7042. /* Reprobe ASF enable state. */
  7043. tg3_flag_clear(tp, ENABLE_ASF);
  7044. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7045. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7046. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7047. u32 nic_cfg;
  7048. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7049. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7050. tg3_flag_set(tp, ENABLE_ASF);
  7051. tp->last_event_jiffies = jiffies;
  7052. if (tg3_flag(tp, 5750_PLUS))
  7053. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7054. }
  7055. }
  7056. return 0;
  7057. }
  7058. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7059. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7060. /* tp->lock is held. */
  7061. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  7062. {
  7063. int err;
  7064. tg3_stop_fw(tp);
  7065. tg3_write_sig_pre_reset(tp, kind);
  7066. tg3_abort_hw(tp, silent);
  7067. err = tg3_chip_reset(tp);
  7068. __tg3_set_mac_addr(tp, 0);
  7069. tg3_write_sig_legacy(tp, kind);
  7070. tg3_write_sig_post_reset(tp, kind);
  7071. if (tp->hw_stats) {
  7072. /* Save the stats across chip resets... */
  7073. tg3_get_nstats(tp, &tp->net_stats_prev);
  7074. tg3_get_estats(tp, &tp->estats_prev);
  7075. /* And make sure the next sample is new data */
  7076. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7077. }
  7078. if (err)
  7079. return err;
  7080. return 0;
  7081. }
  7082. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7083. {
  7084. struct tg3 *tp = netdev_priv(dev);
  7085. struct sockaddr *addr = p;
  7086. int err = 0, skip_mac_1 = 0;
  7087. if (!is_valid_ether_addr(addr->sa_data))
  7088. return -EADDRNOTAVAIL;
  7089. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7090. if (!netif_running(dev))
  7091. return 0;
  7092. if (tg3_flag(tp, ENABLE_ASF)) {
  7093. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7094. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7095. addr0_low = tr32(MAC_ADDR_0_LOW);
  7096. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7097. addr1_low = tr32(MAC_ADDR_1_LOW);
  7098. /* Skip MAC addr 1 if ASF is using it. */
  7099. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7100. !(addr1_high == 0 && addr1_low == 0))
  7101. skip_mac_1 = 1;
  7102. }
  7103. spin_lock_bh(&tp->lock);
  7104. __tg3_set_mac_addr(tp, skip_mac_1);
  7105. spin_unlock_bh(&tp->lock);
  7106. return err;
  7107. }
  7108. /* tp->lock is held. */
  7109. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7110. dma_addr_t mapping, u32 maxlen_flags,
  7111. u32 nic_addr)
  7112. {
  7113. tg3_write_mem(tp,
  7114. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7115. ((u64) mapping >> 32));
  7116. tg3_write_mem(tp,
  7117. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7118. ((u64) mapping & 0xffffffff));
  7119. tg3_write_mem(tp,
  7120. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7121. maxlen_flags);
  7122. if (!tg3_flag(tp, 5705_PLUS))
  7123. tg3_write_mem(tp,
  7124. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7125. nic_addr);
  7126. }
  7127. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7128. {
  7129. int i = 0;
  7130. if (!tg3_flag(tp, ENABLE_TSS)) {
  7131. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7132. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7133. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7134. } else {
  7135. tw32(HOSTCC_TXCOL_TICKS, 0);
  7136. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7137. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7138. for (; i < tp->txq_cnt; i++) {
  7139. u32 reg;
  7140. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7141. tw32(reg, ec->tx_coalesce_usecs);
  7142. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7143. tw32(reg, ec->tx_max_coalesced_frames);
  7144. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7145. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7146. }
  7147. }
  7148. for (; i < tp->irq_max - 1; i++) {
  7149. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7150. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7151. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7152. }
  7153. }
  7154. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7155. {
  7156. int i = 0;
  7157. u32 limit = tp->rxq_cnt;
  7158. if (!tg3_flag(tp, ENABLE_RSS)) {
  7159. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7160. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7161. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7162. limit--;
  7163. } else {
  7164. tw32(HOSTCC_RXCOL_TICKS, 0);
  7165. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7166. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7167. }
  7168. for (; i < limit; i++) {
  7169. u32 reg;
  7170. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7171. tw32(reg, ec->rx_coalesce_usecs);
  7172. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7173. tw32(reg, ec->rx_max_coalesced_frames);
  7174. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7175. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7176. }
  7177. for (; i < tp->irq_max - 1; i++) {
  7178. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7179. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7180. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7181. }
  7182. }
  7183. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7184. {
  7185. tg3_coal_tx_init(tp, ec);
  7186. tg3_coal_rx_init(tp, ec);
  7187. if (!tg3_flag(tp, 5705_PLUS)) {
  7188. u32 val = ec->stats_block_coalesce_usecs;
  7189. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7190. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7191. if (!tp->link_up)
  7192. val = 0;
  7193. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7194. }
  7195. }
  7196. /* tp->lock is held. */
  7197. static void tg3_rings_reset(struct tg3 *tp)
  7198. {
  7199. int i;
  7200. u32 stblk, txrcb, rxrcb, limit;
  7201. struct tg3_napi *tnapi = &tp->napi[0];
  7202. /* Disable all transmit rings but the first. */
  7203. if (!tg3_flag(tp, 5705_PLUS))
  7204. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7205. else if (tg3_flag(tp, 5717_PLUS))
  7206. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7207. else if (tg3_flag(tp, 57765_CLASS) ||
  7208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7209. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7210. else
  7211. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7212. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7213. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7214. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7215. BDINFO_FLAGS_DISABLED);
  7216. /* Disable all receive return rings but the first. */
  7217. if (tg3_flag(tp, 5717_PLUS))
  7218. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7219. else if (!tg3_flag(tp, 5705_PLUS))
  7220. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7221. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7222. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762 ||
  7223. tg3_flag(tp, 57765_CLASS))
  7224. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7225. else
  7226. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7227. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7228. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7229. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7230. BDINFO_FLAGS_DISABLED);
  7231. /* Disable interrupts */
  7232. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7233. tp->napi[0].chk_msi_cnt = 0;
  7234. tp->napi[0].last_rx_cons = 0;
  7235. tp->napi[0].last_tx_cons = 0;
  7236. /* Zero mailbox registers. */
  7237. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7238. for (i = 1; i < tp->irq_max; i++) {
  7239. tp->napi[i].tx_prod = 0;
  7240. tp->napi[i].tx_cons = 0;
  7241. if (tg3_flag(tp, ENABLE_TSS))
  7242. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7243. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7244. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7245. tp->napi[i].chk_msi_cnt = 0;
  7246. tp->napi[i].last_rx_cons = 0;
  7247. tp->napi[i].last_tx_cons = 0;
  7248. }
  7249. if (!tg3_flag(tp, ENABLE_TSS))
  7250. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7251. } else {
  7252. tp->napi[0].tx_prod = 0;
  7253. tp->napi[0].tx_cons = 0;
  7254. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7255. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7256. }
  7257. /* Make sure the NIC-based send BD rings are disabled. */
  7258. if (!tg3_flag(tp, 5705_PLUS)) {
  7259. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7260. for (i = 0; i < 16; i++)
  7261. tw32_tx_mbox(mbox + i * 8, 0);
  7262. }
  7263. txrcb = NIC_SRAM_SEND_RCB;
  7264. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7265. /* Clear status block in ram. */
  7266. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7267. /* Set status block DMA address */
  7268. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7269. ((u64) tnapi->status_mapping >> 32));
  7270. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7271. ((u64) tnapi->status_mapping & 0xffffffff));
  7272. if (tnapi->tx_ring) {
  7273. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7274. (TG3_TX_RING_SIZE <<
  7275. BDINFO_FLAGS_MAXLEN_SHIFT),
  7276. NIC_SRAM_TX_BUFFER_DESC);
  7277. txrcb += TG3_BDINFO_SIZE;
  7278. }
  7279. if (tnapi->rx_rcb) {
  7280. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7281. (tp->rx_ret_ring_mask + 1) <<
  7282. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7283. rxrcb += TG3_BDINFO_SIZE;
  7284. }
  7285. stblk = HOSTCC_STATBLCK_RING1;
  7286. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7287. u64 mapping = (u64)tnapi->status_mapping;
  7288. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7289. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7290. /* Clear status block in ram. */
  7291. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7292. if (tnapi->tx_ring) {
  7293. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7294. (TG3_TX_RING_SIZE <<
  7295. BDINFO_FLAGS_MAXLEN_SHIFT),
  7296. NIC_SRAM_TX_BUFFER_DESC);
  7297. txrcb += TG3_BDINFO_SIZE;
  7298. }
  7299. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7300. ((tp->rx_ret_ring_mask + 1) <<
  7301. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7302. stblk += 8;
  7303. rxrcb += TG3_BDINFO_SIZE;
  7304. }
  7305. }
  7306. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7307. {
  7308. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7309. if (!tg3_flag(tp, 5750_PLUS) ||
  7310. tg3_flag(tp, 5780_CLASS) ||
  7311. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7312. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7313. tg3_flag(tp, 57765_PLUS))
  7314. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7315. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7316. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7317. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7318. else
  7319. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7320. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7321. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7322. val = min(nic_rep_thresh, host_rep_thresh);
  7323. tw32(RCVBDI_STD_THRESH, val);
  7324. if (tg3_flag(tp, 57765_PLUS))
  7325. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7326. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7327. return;
  7328. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7329. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7330. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7331. tw32(RCVBDI_JUMBO_THRESH, val);
  7332. if (tg3_flag(tp, 57765_PLUS))
  7333. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7334. }
  7335. static inline u32 calc_crc(unsigned char *buf, int len)
  7336. {
  7337. u32 reg;
  7338. u32 tmp;
  7339. int j, k;
  7340. reg = 0xffffffff;
  7341. for (j = 0; j < len; j++) {
  7342. reg ^= buf[j];
  7343. for (k = 0; k < 8; k++) {
  7344. tmp = reg & 0x01;
  7345. reg >>= 1;
  7346. if (tmp)
  7347. reg ^= 0xedb88320;
  7348. }
  7349. }
  7350. return ~reg;
  7351. }
  7352. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7353. {
  7354. /* accept or reject all multicast frames */
  7355. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7356. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7357. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7358. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7359. }
  7360. static void __tg3_set_rx_mode(struct net_device *dev)
  7361. {
  7362. struct tg3 *tp = netdev_priv(dev);
  7363. u32 rx_mode;
  7364. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7365. RX_MODE_KEEP_VLAN_TAG);
  7366. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7367. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7368. * flag clear.
  7369. */
  7370. if (!tg3_flag(tp, ENABLE_ASF))
  7371. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7372. #endif
  7373. if (dev->flags & IFF_PROMISC) {
  7374. /* Promiscuous mode. */
  7375. rx_mode |= RX_MODE_PROMISC;
  7376. } else if (dev->flags & IFF_ALLMULTI) {
  7377. /* Accept all multicast. */
  7378. tg3_set_multi(tp, 1);
  7379. } else if (netdev_mc_empty(dev)) {
  7380. /* Reject all multicast. */
  7381. tg3_set_multi(tp, 0);
  7382. } else {
  7383. /* Accept one or more multicast(s). */
  7384. struct netdev_hw_addr *ha;
  7385. u32 mc_filter[4] = { 0, };
  7386. u32 regidx;
  7387. u32 bit;
  7388. u32 crc;
  7389. netdev_for_each_mc_addr(ha, dev) {
  7390. crc = calc_crc(ha->addr, ETH_ALEN);
  7391. bit = ~crc & 0x7f;
  7392. regidx = (bit & 0x60) >> 5;
  7393. bit &= 0x1f;
  7394. mc_filter[regidx] |= (1 << bit);
  7395. }
  7396. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7397. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7398. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7399. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7400. }
  7401. if (rx_mode != tp->rx_mode) {
  7402. tp->rx_mode = rx_mode;
  7403. tw32_f(MAC_RX_MODE, rx_mode);
  7404. udelay(10);
  7405. }
  7406. }
  7407. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7408. {
  7409. int i;
  7410. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7411. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7412. }
  7413. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7414. {
  7415. int i;
  7416. if (!tg3_flag(tp, SUPPORT_MSIX))
  7417. return;
  7418. if (tp->rxq_cnt == 1) {
  7419. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7420. return;
  7421. }
  7422. /* Validate table against current IRQ count */
  7423. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7424. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7425. break;
  7426. }
  7427. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7428. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7429. }
  7430. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7431. {
  7432. int i = 0;
  7433. u32 reg = MAC_RSS_INDIR_TBL_0;
  7434. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7435. u32 val = tp->rss_ind_tbl[i];
  7436. i++;
  7437. for (; i % 8; i++) {
  7438. val <<= 4;
  7439. val |= tp->rss_ind_tbl[i];
  7440. }
  7441. tw32(reg, val);
  7442. reg += 4;
  7443. }
  7444. }
  7445. /* tp->lock is held. */
  7446. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7447. {
  7448. u32 val, rdmac_mode;
  7449. int i, err, limit;
  7450. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7451. tg3_disable_ints(tp);
  7452. tg3_stop_fw(tp);
  7453. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7454. if (tg3_flag(tp, INIT_COMPLETE))
  7455. tg3_abort_hw(tp, 1);
  7456. /* Enable MAC control of LPI */
  7457. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7458. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7459. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  7460. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7461. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  7462. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  7463. tw32_f(TG3_CPMU_EEE_CTRL,
  7464. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7465. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7466. TG3_CPMU_EEEMD_LPI_IN_TX |
  7467. TG3_CPMU_EEEMD_LPI_IN_RX |
  7468. TG3_CPMU_EEEMD_EEE_ENABLE;
  7469. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7470. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7471. if (tg3_flag(tp, ENABLE_APE))
  7472. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7473. tw32_f(TG3_CPMU_EEE_MODE, val);
  7474. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7475. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7476. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7477. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7478. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7479. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7480. }
  7481. if (reset_phy)
  7482. tg3_phy_reset(tp);
  7483. err = tg3_chip_reset(tp);
  7484. if (err)
  7485. return err;
  7486. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7487. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7488. val = tr32(TG3_CPMU_CTRL);
  7489. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7490. tw32(TG3_CPMU_CTRL, val);
  7491. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7492. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7493. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7494. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7495. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7496. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7497. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7498. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7499. val = tr32(TG3_CPMU_HST_ACC);
  7500. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7501. val |= CPMU_HST_ACC_MACCLK_6_25;
  7502. tw32(TG3_CPMU_HST_ACC, val);
  7503. }
  7504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7505. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7506. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7507. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7508. tw32(PCIE_PWR_MGMT_THRESH, val);
  7509. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7510. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7511. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7512. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7513. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7514. }
  7515. if (tg3_flag(tp, L1PLLPD_EN)) {
  7516. u32 grc_mode = tr32(GRC_MODE);
  7517. /* Access the lower 1K of PL PCIE block registers. */
  7518. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7519. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7520. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7521. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7522. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7523. tw32(GRC_MODE, grc_mode);
  7524. }
  7525. if (tg3_flag(tp, 57765_CLASS)) {
  7526. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7527. u32 grc_mode = tr32(GRC_MODE);
  7528. /* Access the lower 1K of PL PCIE block registers. */
  7529. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7530. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7531. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7532. TG3_PCIE_PL_LO_PHYCTL5);
  7533. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7534. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7535. tw32(GRC_MODE, grc_mode);
  7536. }
  7537. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7538. u32 grc_mode;
  7539. /* Fix transmit hangs */
  7540. val = tr32(TG3_CPMU_PADRNG_CTL);
  7541. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  7542. tw32(TG3_CPMU_PADRNG_CTL, val);
  7543. grc_mode = tr32(GRC_MODE);
  7544. /* Access the lower 1K of DL PCIE block registers. */
  7545. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7546. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7547. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7548. TG3_PCIE_DL_LO_FTSMAX);
  7549. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7550. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7551. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7552. tw32(GRC_MODE, grc_mode);
  7553. }
  7554. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7555. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7556. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7557. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7558. }
  7559. /* This works around an issue with Athlon chipsets on
  7560. * B3 tigon3 silicon. This bit has no effect on any
  7561. * other revision. But do not set this on PCI Express
  7562. * chips and don't even touch the clocks if the CPMU is present.
  7563. */
  7564. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7565. if (!tg3_flag(tp, PCI_EXPRESS))
  7566. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7567. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7568. }
  7569. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7570. tg3_flag(tp, PCIX_MODE)) {
  7571. val = tr32(TG3PCI_PCISTATE);
  7572. val |= PCISTATE_RETRY_SAME_DMA;
  7573. tw32(TG3PCI_PCISTATE, val);
  7574. }
  7575. if (tg3_flag(tp, ENABLE_APE)) {
  7576. /* Allow reads and writes to the
  7577. * APE register and memory space.
  7578. */
  7579. val = tr32(TG3PCI_PCISTATE);
  7580. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7581. PCISTATE_ALLOW_APE_SHMEM_WR |
  7582. PCISTATE_ALLOW_APE_PSPACE_WR;
  7583. tw32(TG3PCI_PCISTATE, val);
  7584. }
  7585. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7586. /* Enable some hw fixes. */
  7587. val = tr32(TG3PCI_MSI_DATA);
  7588. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7589. tw32(TG3PCI_MSI_DATA, val);
  7590. }
  7591. /* Descriptor ring init may make accesses to the
  7592. * NIC SRAM area to setup the TX descriptors, so we
  7593. * can only do this after the hardware has been
  7594. * successfully reset.
  7595. */
  7596. err = tg3_init_rings(tp);
  7597. if (err)
  7598. return err;
  7599. if (tg3_flag(tp, 57765_PLUS)) {
  7600. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7601. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7602. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7603. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7604. if (!tg3_flag(tp, 57765_CLASS) &&
  7605. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7606. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5762)
  7607. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7608. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7609. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7610. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7611. /* This value is determined during the probe time DMA
  7612. * engine test, tg3_test_dma.
  7613. */
  7614. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7615. }
  7616. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7617. GRC_MODE_4X_NIC_SEND_RINGS |
  7618. GRC_MODE_NO_TX_PHDR_CSUM |
  7619. GRC_MODE_NO_RX_PHDR_CSUM);
  7620. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7621. /* Pseudo-header checksum is done by hardware logic and not
  7622. * the offload processers, so make the chip do the pseudo-
  7623. * header checksums on receive. For transmit it is more
  7624. * convenient to do the pseudo-header checksum in software
  7625. * as Linux does that on transmit for us in all cases.
  7626. */
  7627. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7628. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7629. if (tp->rxptpctl)
  7630. tw32(TG3_RX_PTP_CTL,
  7631. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7632. if (tg3_flag(tp, PTP_CAPABLE))
  7633. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7634. tw32(GRC_MODE, tp->grc_mode | val);
  7635. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7636. val = tr32(GRC_MISC_CFG);
  7637. val &= ~0xff;
  7638. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7639. tw32(GRC_MISC_CFG, val);
  7640. /* Initialize MBUF/DESC pool. */
  7641. if (tg3_flag(tp, 5750_PLUS)) {
  7642. /* Do nothing. */
  7643. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7644. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7645. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7646. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7647. else
  7648. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7649. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7650. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7651. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7652. int fw_len;
  7653. fw_len = tp->fw_len;
  7654. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7655. tw32(BUFMGR_MB_POOL_ADDR,
  7656. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7657. tw32(BUFMGR_MB_POOL_SIZE,
  7658. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7659. }
  7660. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7661. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7662. tp->bufmgr_config.mbuf_read_dma_low_water);
  7663. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7664. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7665. tw32(BUFMGR_MB_HIGH_WATER,
  7666. tp->bufmgr_config.mbuf_high_water);
  7667. } else {
  7668. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7669. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7670. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7671. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7672. tw32(BUFMGR_MB_HIGH_WATER,
  7673. tp->bufmgr_config.mbuf_high_water_jumbo);
  7674. }
  7675. tw32(BUFMGR_DMA_LOW_WATER,
  7676. tp->bufmgr_config.dma_low_water);
  7677. tw32(BUFMGR_DMA_HIGH_WATER,
  7678. tp->bufmgr_config.dma_high_water);
  7679. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7680. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7681. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7682. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7683. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7684. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7685. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7686. tw32(BUFMGR_MODE, val);
  7687. for (i = 0; i < 2000; i++) {
  7688. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7689. break;
  7690. udelay(10);
  7691. }
  7692. if (i >= 2000) {
  7693. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7694. return -ENODEV;
  7695. }
  7696. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7697. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7698. tg3_setup_rxbd_thresholds(tp);
  7699. /* Initialize TG3_BDINFO's at:
  7700. * RCVDBDI_STD_BD: standard eth size rx ring
  7701. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7702. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7703. *
  7704. * like so:
  7705. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7706. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7707. * ring attribute flags
  7708. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7709. *
  7710. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7711. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7712. *
  7713. * The size of each ring is fixed in the firmware, but the location is
  7714. * configurable.
  7715. */
  7716. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7717. ((u64) tpr->rx_std_mapping >> 32));
  7718. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7719. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7720. if (!tg3_flag(tp, 5717_PLUS))
  7721. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7722. NIC_SRAM_RX_BUFFER_DESC);
  7723. /* Disable the mini ring */
  7724. if (!tg3_flag(tp, 5705_PLUS))
  7725. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7726. BDINFO_FLAGS_DISABLED);
  7727. /* Program the jumbo buffer descriptor ring control
  7728. * blocks on those devices that have them.
  7729. */
  7730. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7731. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7732. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7733. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7734. ((u64) tpr->rx_jmb_mapping >> 32));
  7735. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7736. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7737. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7738. BDINFO_FLAGS_MAXLEN_SHIFT;
  7739. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7740. val | BDINFO_FLAGS_USE_EXT_RECV);
  7741. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7742. tg3_flag(tp, 57765_CLASS) ||
  7743. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7744. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7745. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7746. } else {
  7747. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7748. BDINFO_FLAGS_DISABLED);
  7749. }
  7750. if (tg3_flag(tp, 57765_PLUS)) {
  7751. val = TG3_RX_STD_RING_SIZE(tp);
  7752. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7753. val |= (TG3_RX_STD_DMA_SZ << 2);
  7754. } else
  7755. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7756. } else
  7757. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7758. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7759. tpr->rx_std_prod_idx = tp->rx_pending;
  7760. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7761. tpr->rx_jmb_prod_idx =
  7762. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7763. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7764. tg3_rings_reset(tp);
  7765. /* Initialize MAC address and backoff seed. */
  7766. __tg3_set_mac_addr(tp, 0);
  7767. /* MTU + ethernet header + FCS + optional VLAN tag */
  7768. tw32(MAC_RX_MTU_SIZE,
  7769. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7770. /* The slot time is changed by tg3_setup_phy if we
  7771. * run at gigabit with half duplex.
  7772. */
  7773. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7774. (6 << TX_LENGTHS_IPG_SHIFT) |
  7775. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7778. val |= tr32(MAC_TX_LENGTHS) &
  7779. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7780. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7781. tw32(MAC_TX_LENGTHS, val);
  7782. /* Receive rules. */
  7783. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7784. tw32(RCVLPC_CONFIG, 0x0181);
  7785. /* Calculate RDMAC_MODE setting early, we need it to determine
  7786. * the RCVLPC_STATE_ENABLE mask.
  7787. */
  7788. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7789. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7790. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7791. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7792. RDMAC_MODE_LNGREAD_ENAB);
  7793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7794. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7798. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7799. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7800. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7802. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7803. if (tg3_flag(tp, TSO_CAPABLE) &&
  7804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7805. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7806. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7807. !tg3_flag(tp, IS_5788)) {
  7808. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7809. }
  7810. }
  7811. if (tg3_flag(tp, PCI_EXPRESS))
  7812. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  7814. tp->dma_limit = 0;
  7815. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7816. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  7817. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  7818. }
  7819. }
  7820. if (tg3_flag(tp, HW_TSO_1) ||
  7821. tg3_flag(tp, HW_TSO_2) ||
  7822. tg3_flag(tp, HW_TSO_3))
  7823. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7824. if (tg3_flag(tp, 57765_PLUS) ||
  7825. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7827. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7830. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7831. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7832. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7835. tg3_flag(tp, 57765_PLUS)) {
  7836. u32 tgtreg;
  7837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7838. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  7839. else
  7840. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  7841. val = tr32(tgtreg);
  7842. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  7844. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7845. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7846. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7847. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7848. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7849. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7850. }
  7851. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7852. }
  7853. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  7856. u32 tgtreg;
  7857. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7858. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  7859. else
  7860. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  7861. val = tr32(tgtreg);
  7862. tw32(tgtreg, val |
  7863. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7864. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7865. }
  7866. /* Receive/send statistics. */
  7867. if (tg3_flag(tp, 5750_PLUS)) {
  7868. val = tr32(RCVLPC_STATS_ENABLE);
  7869. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7870. tw32(RCVLPC_STATS_ENABLE, val);
  7871. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7872. tg3_flag(tp, TSO_CAPABLE)) {
  7873. val = tr32(RCVLPC_STATS_ENABLE);
  7874. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7875. tw32(RCVLPC_STATS_ENABLE, val);
  7876. } else {
  7877. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7878. }
  7879. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7880. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7881. tw32(SNDDATAI_STATSCTRL,
  7882. (SNDDATAI_SCTRL_ENABLE |
  7883. SNDDATAI_SCTRL_FASTUPD));
  7884. /* Setup host coalescing engine. */
  7885. tw32(HOSTCC_MODE, 0);
  7886. for (i = 0; i < 2000; i++) {
  7887. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7888. break;
  7889. udelay(10);
  7890. }
  7891. __tg3_set_coalesce(tp, &tp->coal);
  7892. if (!tg3_flag(tp, 5705_PLUS)) {
  7893. /* Status/statistics block address. See tg3_timer,
  7894. * the tg3_periodic_fetch_stats call there, and
  7895. * tg3_get_stats to see how this works for 5705/5750 chips.
  7896. */
  7897. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7898. ((u64) tp->stats_mapping >> 32));
  7899. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7900. ((u64) tp->stats_mapping & 0xffffffff));
  7901. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7902. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7903. /* Clear statistics and status block memory areas */
  7904. for (i = NIC_SRAM_STATS_BLK;
  7905. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7906. i += sizeof(u32)) {
  7907. tg3_write_mem(tp, i, 0);
  7908. udelay(40);
  7909. }
  7910. }
  7911. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7912. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7913. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7914. if (!tg3_flag(tp, 5705_PLUS))
  7915. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7916. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7917. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7918. /* reset to prevent losing 1st rx packet intermittently */
  7919. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7920. udelay(10);
  7921. }
  7922. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7923. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7924. MAC_MODE_FHDE_ENABLE;
  7925. if (tg3_flag(tp, ENABLE_APE))
  7926. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7927. if (!tg3_flag(tp, 5705_PLUS) &&
  7928. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7929. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7930. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7931. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7932. udelay(40);
  7933. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7934. * If TG3_FLAG_IS_NIC is zero, we should read the
  7935. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7936. * whether used as inputs or outputs, are set by boot code after
  7937. * reset.
  7938. */
  7939. if (!tg3_flag(tp, IS_NIC)) {
  7940. u32 gpio_mask;
  7941. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7942. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7943. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7944. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7945. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7946. GRC_LCLCTRL_GPIO_OUTPUT3;
  7947. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7948. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7949. tp->grc_local_ctrl &= ~gpio_mask;
  7950. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7951. /* GPIO1 must be driven high for eeprom write protect */
  7952. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7953. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7954. GRC_LCLCTRL_GPIO_OUTPUT1);
  7955. }
  7956. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7957. udelay(100);
  7958. if (tg3_flag(tp, USING_MSIX)) {
  7959. val = tr32(MSGINT_MODE);
  7960. val |= MSGINT_MODE_ENABLE;
  7961. if (tp->irq_cnt > 1)
  7962. val |= MSGINT_MODE_MULTIVEC_EN;
  7963. if (!tg3_flag(tp, 1SHOT_MSI))
  7964. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7965. tw32(MSGINT_MODE, val);
  7966. }
  7967. if (!tg3_flag(tp, 5705_PLUS)) {
  7968. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7969. udelay(40);
  7970. }
  7971. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7972. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7973. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7974. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7975. WDMAC_MODE_LNGREAD_ENAB);
  7976. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7977. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7978. if (tg3_flag(tp, TSO_CAPABLE) &&
  7979. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7980. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7981. /* nothing */
  7982. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7983. !tg3_flag(tp, IS_5788)) {
  7984. val |= WDMAC_MODE_RX_ACCEL;
  7985. }
  7986. }
  7987. /* Enable host coalescing bug fix */
  7988. if (tg3_flag(tp, 5755_PLUS))
  7989. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7990. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7991. val |= WDMAC_MODE_BURST_ALL_DATA;
  7992. tw32_f(WDMAC_MODE, val);
  7993. udelay(40);
  7994. if (tg3_flag(tp, PCIX_MODE)) {
  7995. u16 pcix_cmd;
  7996. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7997. &pcix_cmd);
  7998. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7999. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8000. pcix_cmd |= PCI_X_CMD_READ_2K;
  8001. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  8002. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8003. pcix_cmd |= PCI_X_CMD_READ_2K;
  8004. }
  8005. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8006. pcix_cmd);
  8007. }
  8008. tw32_f(RDMAC_MODE, rdmac_mode);
  8009. udelay(40);
  8010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  8011. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8012. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8013. break;
  8014. }
  8015. if (i < TG3_NUM_RDMA_CHANNELS) {
  8016. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8017. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8018. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8019. tg3_flag_set(tp, 5719_RDMA_BUG);
  8020. }
  8021. }
  8022. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8023. if (!tg3_flag(tp, 5705_PLUS))
  8024. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8026. tw32(SNDDATAC_MODE,
  8027. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8028. else
  8029. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8030. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8031. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8032. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8033. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8034. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8035. tw32(RCVDBDI_MODE, val);
  8036. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8037. if (tg3_flag(tp, HW_TSO_1) ||
  8038. tg3_flag(tp, HW_TSO_2) ||
  8039. tg3_flag(tp, HW_TSO_3))
  8040. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8041. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8042. if (tg3_flag(tp, ENABLE_TSS))
  8043. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8044. tw32(SNDBDI_MODE, val);
  8045. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8046. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8047. err = tg3_load_5701_a0_firmware_fix(tp);
  8048. if (err)
  8049. return err;
  8050. }
  8051. if (tg3_flag(tp, TSO_CAPABLE)) {
  8052. err = tg3_load_tso_firmware(tp);
  8053. if (err)
  8054. return err;
  8055. }
  8056. tp->tx_mode = TX_MODE_ENABLE;
  8057. if (tg3_flag(tp, 5755_PLUS) ||
  8058. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8059. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8060. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  8061. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  8062. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8063. tp->tx_mode &= ~val;
  8064. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8065. }
  8066. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8067. udelay(100);
  8068. if (tg3_flag(tp, ENABLE_RSS)) {
  8069. tg3_rss_write_indir_tbl(tp);
  8070. /* Setup the "secret" hash key. */
  8071. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8072. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8073. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8074. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8075. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8076. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8077. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8078. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8079. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8080. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8081. }
  8082. tp->rx_mode = RX_MODE_ENABLE;
  8083. if (tg3_flag(tp, 5755_PLUS))
  8084. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8085. if (tg3_flag(tp, ENABLE_RSS))
  8086. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8087. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8088. RX_MODE_RSS_IPV6_HASH_EN |
  8089. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8090. RX_MODE_RSS_IPV4_HASH_EN |
  8091. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8092. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8093. udelay(10);
  8094. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8095. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8096. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8097. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8098. udelay(10);
  8099. }
  8100. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8101. udelay(10);
  8102. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8103. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  8104. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8105. /* Set drive transmission level to 1.2V */
  8106. /* only if the signal pre-emphasis bit is not set */
  8107. val = tr32(MAC_SERDES_CFG);
  8108. val &= 0xfffff000;
  8109. val |= 0x880;
  8110. tw32(MAC_SERDES_CFG, val);
  8111. }
  8112. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  8113. tw32(MAC_SERDES_CFG, 0x616000);
  8114. }
  8115. /* Prevent chip from dropping frames when flow control
  8116. * is enabled.
  8117. */
  8118. if (tg3_flag(tp, 57765_CLASS))
  8119. val = 1;
  8120. else
  8121. val = 2;
  8122. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8123. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8124. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8125. /* Use hardware link auto-negotiation */
  8126. tg3_flag_set(tp, HW_AUTONEG);
  8127. }
  8128. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8129. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8130. u32 tmp;
  8131. tmp = tr32(SERDES_RX_CTRL);
  8132. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8133. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8134. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8135. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8136. }
  8137. if (!tg3_flag(tp, USE_PHYLIB)) {
  8138. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8139. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8140. err = tg3_setup_phy(tp, 0);
  8141. if (err)
  8142. return err;
  8143. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8144. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8145. u32 tmp;
  8146. /* Clear CRC stats. */
  8147. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8148. tg3_writephy(tp, MII_TG3_TEST1,
  8149. tmp | MII_TG3_TEST1_CRC_EN);
  8150. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8151. }
  8152. }
  8153. }
  8154. __tg3_set_rx_mode(tp->dev);
  8155. /* Initialize receive rules. */
  8156. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8157. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8158. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8159. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8160. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8161. limit = 8;
  8162. else
  8163. limit = 16;
  8164. if (tg3_flag(tp, ENABLE_ASF))
  8165. limit -= 4;
  8166. switch (limit) {
  8167. case 16:
  8168. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8169. case 15:
  8170. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8171. case 14:
  8172. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8173. case 13:
  8174. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8175. case 12:
  8176. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8177. case 11:
  8178. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8179. case 10:
  8180. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8181. case 9:
  8182. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8183. case 8:
  8184. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8185. case 7:
  8186. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8187. case 6:
  8188. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8189. case 5:
  8190. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8191. case 4:
  8192. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8193. case 3:
  8194. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8195. case 2:
  8196. case 1:
  8197. default:
  8198. break;
  8199. }
  8200. if (tg3_flag(tp, ENABLE_APE))
  8201. /* Write our heartbeat update interval to APE. */
  8202. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8203. APE_HOST_HEARTBEAT_INT_DISABLE);
  8204. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8205. return 0;
  8206. }
  8207. /* Called at device open time to get the chip ready for
  8208. * packet processing. Invoked with tp->lock held.
  8209. */
  8210. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  8211. {
  8212. tg3_switch_clocks(tp);
  8213. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8214. return tg3_reset_hw(tp, reset_phy);
  8215. }
  8216. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8217. {
  8218. int i;
  8219. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8220. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8221. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8222. off += len;
  8223. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8224. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8225. memset(ocir, 0, TG3_OCIR_LEN);
  8226. }
  8227. }
  8228. /* sysfs attributes for hwmon */
  8229. static ssize_t tg3_show_temp(struct device *dev,
  8230. struct device_attribute *devattr, char *buf)
  8231. {
  8232. struct pci_dev *pdev = to_pci_dev(dev);
  8233. struct net_device *netdev = pci_get_drvdata(pdev);
  8234. struct tg3 *tp = netdev_priv(netdev);
  8235. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8236. u32 temperature;
  8237. spin_lock_bh(&tp->lock);
  8238. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8239. sizeof(temperature));
  8240. spin_unlock_bh(&tp->lock);
  8241. return sprintf(buf, "%u\n", temperature);
  8242. }
  8243. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8244. TG3_TEMP_SENSOR_OFFSET);
  8245. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8246. TG3_TEMP_CAUTION_OFFSET);
  8247. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8248. TG3_TEMP_MAX_OFFSET);
  8249. static struct attribute *tg3_attributes[] = {
  8250. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8251. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8252. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8253. NULL
  8254. };
  8255. static const struct attribute_group tg3_group = {
  8256. .attrs = tg3_attributes,
  8257. };
  8258. static void tg3_hwmon_close(struct tg3 *tp)
  8259. {
  8260. if (tp->hwmon_dev) {
  8261. hwmon_device_unregister(tp->hwmon_dev);
  8262. tp->hwmon_dev = NULL;
  8263. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8264. }
  8265. }
  8266. static void tg3_hwmon_open(struct tg3 *tp)
  8267. {
  8268. int i, err;
  8269. u32 size = 0;
  8270. struct pci_dev *pdev = tp->pdev;
  8271. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8272. tg3_sd_scan_scratchpad(tp, ocirs);
  8273. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8274. if (!ocirs[i].src_data_length)
  8275. continue;
  8276. size += ocirs[i].src_hdr_length;
  8277. size += ocirs[i].src_data_length;
  8278. }
  8279. if (!size)
  8280. return;
  8281. /* Register hwmon sysfs hooks */
  8282. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8283. if (err) {
  8284. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8285. return;
  8286. }
  8287. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8288. if (IS_ERR(tp->hwmon_dev)) {
  8289. tp->hwmon_dev = NULL;
  8290. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8291. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8292. }
  8293. }
  8294. #define TG3_STAT_ADD32(PSTAT, REG) \
  8295. do { u32 __val = tr32(REG); \
  8296. (PSTAT)->low += __val; \
  8297. if ((PSTAT)->low < __val) \
  8298. (PSTAT)->high += 1; \
  8299. } while (0)
  8300. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8301. {
  8302. struct tg3_hw_stats *sp = tp->hw_stats;
  8303. if (!tp->link_up)
  8304. return;
  8305. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8306. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8307. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8308. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8309. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8310. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8311. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8312. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8313. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8314. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8315. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8316. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8317. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8318. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8319. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8320. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8321. u32 val;
  8322. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8323. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8324. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8325. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8326. }
  8327. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8328. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8329. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8330. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8331. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8332. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8333. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8334. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8335. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8336. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8337. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8338. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8339. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8340. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8341. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8342. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8343. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  8344. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  8345. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8346. } else {
  8347. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8348. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8349. if (val) {
  8350. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8351. sp->rx_discards.low += val;
  8352. if (sp->rx_discards.low < val)
  8353. sp->rx_discards.high += 1;
  8354. }
  8355. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8356. }
  8357. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8358. }
  8359. static void tg3_chk_missed_msi(struct tg3 *tp)
  8360. {
  8361. u32 i;
  8362. for (i = 0; i < tp->irq_cnt; i++) {
  8363. struct tg3_napi *tnapi = &tp->napi[i];
  8364. if (tg3_has_work(tnapi)) {
  8365. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8366. tnapi->last_tx_cons == tnapi->tx_cons) {
  8367. if (tnapi->chk_msi_cnt < 1) {
  8368. tnapi->chk_msi_cnt++;
  8369. return;
  8370. }
  8371. tg3_msi(0, tnapi);
  8372. }
  8373. }
  8374. tnapi->chk_msi_cnt = 0;
  8375. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8376. tnapi->last_tx_cons = tnapi->tx_cons;
  8377. }
  8378. }
  8379. static void tg3_timer(unsigned long __opaque)
  8380. {
  8381. struct tg3 *tp = (struct tg3 *) __opaque;
  8382. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8383. goto restart_timer;
  8384. spin_lock(&tp->lock);
  8385. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8386. tg3_flag(tp, 57765_CLASS))
  8387. tg3_chk_missed_msi(tp);
  8388. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8389. /* BCM4785: Flush posted writes from GbE to host memory. */
  8390. tr32(HOSTCC_MODE);
  8391. }
  8392. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8393. /* All of this garbage is because when using non-tagged
  8394. * IRQ status the mailbox/status_block protocol the chip
  8395. * uses with the cpu is race prone.
  8396. */
  8397. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8398. tw32(GRC_LOCAL_CTRL,
  8399. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8400. } else {
  8401. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8402. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8403. }
  8404. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8405. spin_unlock(&tp->lock);
  8406. tg3_reset_task_schedule(tp);
  8407. goto restart_timer;
  8408. }
  8409. }
  8410. /* This part only runs once per second. */
  8411. if (!--tp->timer_counter) {
  8412. if (tg3_flag(tp, 5705_PLUS))
  8413. tg3_periodic_fetch_stats(tp);
  8414. if (tp->setlpicnt && !--tp->setlpicnt)
  8415. tg3_phy_eee_enable(tp);
  8416. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8417. u32 mac_stat;
  8418. int phy_event;
  8419. mac_stat = tr32(MAC_STATUS);
  8420. phy_event = 0;
  8421. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8422. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8423. phy_event = 1;
  8424. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8425. phy_event = 1;
  8426. if (phy_event)
  8427. tg3_setup_phy(tp, 0);
  8428. } else if (tg3_flag(tp, POLL_SERDES)) {
  8429. u32 mac_stat = tr32(MAC_STATUS);
  8430. int need_setup = 0;
  8431. if (tp->link_up &&
  8432. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8433. need_setup = 1;
  8434. }
  8435. if (!tp->link_up &&
  8436. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8437. MAC_STATUS_SIGNAL_DET))) {
  8438. need_setup = 1;
  8439. }
  8440. if (need_setup) {
  8441. if (!tp->serdes_counter) {
  8442. tw32_f(MAC_MODE,
  8443. (tp->mac_mode &
  8444. ~MAC_MODE_PORT_MODE_MASK));
  8445. udelay(40);
  8446. tw32_f(MAC_MODE, tp->mac_mode);
  8447. udelay(40);
  8448. }
  8449. tg3_setup_phy(tp, 0);
  8450. }
  8451. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8452. tg3_flag(tp, 5780_CLASS)) {
  8453. tg3_serdes_parallel_detect(tp);
  8454. }
  8455. tp->timer_counter = tp->timer_multiplier;
  8456. }
  8457. /* Heartbeat is only sent once every 2 seconds.
  8458. *
  8459. * The heartbeat is to tell the ASF firmware that the host
  8460. * driver is still alive. In the event that the OS crashes,
  8461. * ASF needs to reset the hardware to free up the FIFO space
  8462. * that may be filled with rx packets destined for the host.
  8463. * If the FIFO is full, ASF will no longer function properly.
  8464. *
  8465. * Unintended resets have been reported on real time kernels
  8466. * where the timer doesn't run on time. Netpoll will also have
  8467. * same problem.
  8468. *
  8469. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8470. * to check the ring condition when the heartbeat is expiring
  8471. * before doing the reset. This will prevent most unintended
  8472. * resets.
  8473. */
  8474. if (!--tp->asf_counter) {
  8475. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8476. tg3_wait_for_event_ack(tp);
  8477. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8478. FWCMD_NICDRV_ALIVE3);
  8479. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8480. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8481. TG3_FW_UPDATE_TIMEOUT_SEC);
  8482. tg3_generate_fw_event(tp);
  8483. }
  8484. tp->asf_counter = tp->asf_multiplier;
  8485. }
  8486. spin_unlock(&tp->lock);
  8487. restart_timer:
  8488. tp->timer.expires = jiffies + tp->timer_offset;
  8489. add_timer(&tp->timer);
  8490. }
  8491. static void tg3_timer_init(struct tg3 *tp)
  8492. {
  8493. if (tg3_flag(tp, TAGGED_STATUS) &&
  8494. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8495. !tg3_flag(tp, 57765_CLASS))
  8496. tp->timer_offset = HZ;
  8497. else
  8498. tp->timer_offset = HZ / 10;
  8499. BUG_ON(tp->timer_offset > HZ);
  8500. tp->timer_multiplier = (HZ / tp->timer_offset);
  8501. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8502. TG3_FW_UPDATE_FREQ_SEC;
  8503. init_timer(&tp->timer);
  8504. tp->timer.data = (unsigned long) tp;
  8505. tp->timer.function = tg3_timer;
  8506. }
  8507. static void tg3_timer_start(struct tg3 *tp)
  8508. {
  8509. tp->asf_counter = tp->asf_multiplier;
  8510. tp->timer_counter = tp->timer_multiplier;
  8511. tp->timer.expires = jiffies + tp->timer_offset;
  8512. add_timer(&tp->timer);
  8513. }
  8514. static void tg3_timer_stop(struct tg3 *tp)
  8515. {
  8516. del_timer_sync(&tp->timer);
  8517. }
  8518. /* Restart hardware after configuration changes, self-test, etc.
  8519. * Invoked with tp->lock held.
  8520. */
  8521. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8522. __releases(tp->lock)
  8523. __acquires(tp->lock)
  8524. {
  8525. int err;
  8526. err = tg3_init_hw(tp, reset_phy);
  8527. if (err) {
  8528. netdev_err(tp->dev,
  8529. "Failed to re-initialize device, aborting\n");
  8530. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8531. tg3_full_unlock(tp);
  8532. tg3_timer_stop(tp);
  8533. tp->irq_sync = 0;
  8534. tg3_napi_enable(tp);
  8535. dev_close(tp->dev);
  8536. tg3_full_lock(tp, 0);
  8537. }
  8538. return err;
  8539. }
  8540. static void tg3_reset_task(struct work_struct *work)
  8541. {
  8542. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8543. int err;
  8544. tg3_full_lock(tp, 0);
  8545. if (!netif_running(tp->dev)) {
  8546. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8547. tg3_full_unlock(tp);
  8548. return;
  8549. }
  8550. tg3_full_unlock(tp);
  8551. tg3_phy_stop(tp);
  8552. tg3_netif_stop(tp);
  8553. tg3_full_lock(tp, 1);
  8554. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8555. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8556. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8557. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8558. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8559. }
  8560. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8561. err = tg3_init_hw(tp, 1);
  8562. if (err)
  8563. goto out;
  8564. tg3_netif_start(tp);
  8565. out:
  8566. tg3_full_unlock(tp);
  8567. if (!err)
  8568. tg3_phy_start(tp);
  8569. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8570. }
  8571. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8572. {
  8573. irq_handler_t fn;
  8574. unsigned long flags;
  8575. char *name;
  8576. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8577. if (tp->irq_cnt == 1)
  8578. name = tp->dev->name;
  8579. else {
  8580. name = &tnapi->irq_lbl[0];
  8581. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8582. name[IFNAMSIZ-1] = 0;
  8583. }
  8584. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8585. fn = tg3_msi;
  8586. if (tg3_flag(tp, 1SHOT_MSI))
  8587. fn = tg3_msi_1shot;
  8588. flags = 0;
  8589. } else {
  8590. fn = tg3_interrupt;
  8591. if (tg3_flag(tp, TAGGED_STATUS))
  8592. fn = tg3_interrupt_tagged;
  8593. flags = IRQF_SHARED;
  8594. }
  8595. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8596. }
  8597. static int tg3_test_interrupt(struct tg3 *tp)
  8598. {
  8599. struct tg3_napi *tnapi = &tp->napi[0];
  8600. struct net_device *dev = tp->dev;
  8601. int err, i, intr_ok = 0;
  8602. u32 val;
  8603. if (!netif_running(dev))
  8604. return -ENODEV;
  8605. tg3_disable_ints(tp);
  8606. free_irq(tnapi->irq_vec, tnapi);
  8607. /*
  8608. * Turn off MSI one shot mode. Otherwise this test has no
  8609. * observable way to know whether the interrupt was delivered.
  8610. */
  8611. if (tg3_flag(tp, 57765_PLUS)) {
  8612. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8613. tw32(MSGINT_MODE, val);
  8614. }
  8615. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8616. IRQF_SHARED, dev->name, tnapi);
  8617. if (err)
  8618. return err;
  8619. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8620. tg3_enable_ints(tp);
  8621. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8622. tnapi->coal_now);
  8623. for (i = 0; i < 5; i++) {
  8624. u32 int_mbox, misc_host_ctrl;
  8625. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8626. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8627. if ((int_mbox != 0) ||
  8628. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8629. intr_ok = 1;
  8630. break;
  8631. }
  8632. if (tg3_flag(tp, 57765_PLUS) &&
  8633. tnapi->hw_status->status_tag != tnapi->last_tag)
  8634. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8635. msleep(10);
  8636. }
  8637. tg3_disable_ints(tp);
  8638. free_irq(tnapi->irq_vec, tnapi);
  8639. err = tg3_request_irq(tp, 0);
  8640. if (err)
  8641. return err;
  8642. if (intr_ok) {
  8643. /* Reenable MSI one shot mode. */
  8644. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8645. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8646. tw32(MSGINT_MODE, val);
  8647. }
  8648. return 0;
  8649. }
  8650. return -EIO;
  8651. }
  8652. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8653. * successfully restored
  8654. */
  8655. static int tg3_test_msi(struct tg3 *tp)
  8656. {
  8657. int err;
  8658. u16 pci_cmd;
  8659. if (!tg3_flag(tp, USING_MSI))
  8660. return 0;
  8661. /* Turn off SERR reporting in case MSI terminates with Master
  8662. * Abort.
  8663. */
  8664. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8665. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8666. pci_cmd & ~PCI_COMMAND_SERR);
  8667. err = tg3_test_interrupt(tp);
  8668. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8669. if (!err)
  8670. return 0;
  8671. /* other failures */
  8672. if (err != -EIO)
  8673. return err;
  8674. /* MSI test failed, go back to INTx mode */
  8675. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8676. "to INTx mode. Please report this failure to the PCI "
  8677. "maintainer and include system chipset information\n");
  8678. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8679. pci_disable_msi(tp->pdev);
  8680. tg3_flag_clear(tp, USING_MSI);
  8681. tp->napi[0].irq_vec = tp->pdev->irq;
  8682. err = tg3_request_irq(tp, 0);
  8683. if (err)
  8684. return err;
  8685. /* Need to reset the chip because the MSI cycle may have terminated
  8686. * with Master Abort.
  8687. */
  8688. tg3_full_lock(tp, 1);
  8689. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8690. err = tg3_init_hw(tp, 1);
  8691. tg3_full_unlock(tp);
  8692. if (err)
  8693. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8694. return err;
  8695. }
  8696. static int tg3_request_firmware(struct tg3 *tp)
  8697. {
  8698. const __be32 *fw_data;
  8699. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8700. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8701. tp->fw_needed);
  8702. return -ENOENT;
  8703. }
  8704. fw_data = (void *)tp->fw->data;
  8705. /* Firmware blob starts with version numbers, followed by
  8706. * start address and _full_ length including BSS sections
  8707. * (which must be longer than the actual data, of course
  8708. */
  8709. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8710. if (tp->fw_len < (tp->fw->size - 12)) {
  8711. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8712. tp->fw_len, tp->fw_needed);
  8713. release_firmware(tp->fw);
  8714. tp->fw = NULL;
  8715. return -EINVAL;
  8716. }
  8717. /* We no longer need firmware; we have it. */
  8718. tp->fw_needed = NULL;
  8719. return 0;
  8720. }
  8721. static u32 tg3_irq_count(struct tg3 *tp)
  8722. {
  8723. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8724. if (irq_cnt > 1) {
  8725. /* We want as many rx rings enabled as there are cpus.
  8726. * In multiqueue MSI-X mode, the first MSI-X vector
  8727. * only deals with link interrupts, etc, so we add
  8728. * one to the number of vectors we are requesting.
  8729. */
  8730. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8731. }
  8732. return irq_cnt;
  8733. }
  8734. static bool tg3_enable_msix(struct tg3 *tp)
  8735. {
  8736. int i, rc;
  8737. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8738. tp->txq_cnt = tp->txq_req;
  8739. tp->rxq_cnt = tp->rxq_req;
  8740. if (!tp->rxq_cnt)
  8741. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8742. if (tp->rxq_cnt > tp->rxq_max)
  8743. tp->rxq_cnt = tp->rxq_max;
  8744. /* Disable multiple TX rings by default. Simple round-robin hardware
  8745. * scheduling of the TX rings can cause starvation of rings with
  8746. * small packets when other rings have TSO or jumbo packets.
  8747. */
  8748. if (!tp->txq_req)
  8749. tp->txq_cnt = 1;
  8750. tp->irq_cnt = tg3_irq_count(tp);
  8751. for (i = 0; i < tp->irq_max; i++) {
  8752. msix_ent[i].entry = i;
  8753. msix_ent[i].vector = 0;
  8754. }
  8755. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8756. if (rc < 0) {
  8757. return false;
  8758. } else if (rc != 0) {
  8759. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8760. return false;
  8761. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8762. tp->irq_cnt, rc);
  8763. tp->irq_cnt = rc;
  8764. tp->rxq_cnt = max(rc - 1, 1);
  8765. if (tp->txq_cnt)
  8766. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8767. }
  8768. for (i = 0; i < tp->irq_max; i++)
  8769. tp->napi[i].irq_vec = msix_ent[i].vector;
  8770. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8771. pci_disable_msix(tp->pdev);
  8772. return false;
  8773. }
  8774. if (tp->irq_cnt == 1)
  8775. return true;
  8776. tg3_flag_set(tp, ENABLE_RSS);
  8777. if (tp->txq_cnt > 1)
  8778. tg3_flag_set(tp, ENABLE_TSS);
  8779. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8780. return true;
  8781. }
  8782. static void tg3_ints_init(struct tg3 *tp)
  8783. {
  8784. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8785. !tg3_flag(tp, TAGGED_STATUS)) {
  8786. /* All MSI supporting chips should support tagged
  8787. * status. Assert that this is the case.
  8788. */
  8789. netdev_warn(tp->dev,
  8790. "MSI without TAGGED_STATUS? Not using MSI\n");
  8791. goto defcfg;
  8792. }
  8793. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8794. tg3_flag_set(tp, USING_MSIX);
  8795. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8796. tg3_flag_set(tp, USING_MSI);
  8797. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8798. u32 msi_mode = tr32(MSGINT_MODE);
  8799. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8800. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8801. if (!tg3_flag(tp, 1SHOT_MSI))
  8802. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8803. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8804. }
  8805. defcfg:
  8806. if (!tg3_flag(tp, USING_MSIX)) {
  8807. tp->irq_cnt = 1;
  8808. tp->napi[0].irq_vec = tp->pdev->irq;
  8809. }
  8810. if (tp->irq_cnt == 1) {
  8811. tp->txq_cnt = 1;
  8812. tp->rxq_cnt = 1;
  8813. netif_set_real_num_tx_queues(tp->dev, 1);
  8814. netif_set_real_num_rx_queues(tp->dev, 1);
  8815. }
  8816. }
  8817. static void tg3_ints_fini(struct tg3 *tp)
  8818. {
  8819. if (tg3_flag(tp, USING_MSIX))
  8820. pci_disable_msix(tp->pdev);
  8821. else if (tg3_flag(tp, USING_MSI))
  8822. pci_disable_msi(tp->pdev);
  8823. tg3_flag_clear(tp, USING_MSI);
  8824. tg3_flag_clear(tp, USING_MSIX);
  8825. tg3_flag_clear(tp, ENABLE_RSS);
  8826. tg3_flag_clear(tp, ENABLE_TSS);
  8827. }
  8828. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  8829. bool init)
  8830. {
  8831. struct net_device *dev = tp->dev;
  8832. int i, err;
  8833. /*
  8834. * Setup interrupts first so we know how
  8835. * many NAPI resources to allocate
  8836. */
  8837. tg3_ints_init(tp);
  8838. tg3_rss_check_indir_tbl(tp);
  8839. /* The placement of this call is tied
  8840. * to the setup and use of Host TX descriptors.
  8841. */
  8842. err = tg3_alloc_consistent(tp);
  8843. if (err)
  8844. goto err_out1;
  8845. tg3_napi_init(tp);
  8846. tg3_napi_enable(tp);
  8847. for (i = 0; i < tp->irq_cnt; i++) {
  8848. struct tg3_napi *tnapi = &tp->napi[i];
  8849. err = tg3_request_irq(tp, i);
  8850. if (err) {
  8851. for (i--; i >= 0; i--) {
  8852. tnapi = &tp->napi[i];
  8853. free_irq(tnapi->irq_vec, tnapi);
  8854. }
  8855. goto err_out2;
  8856. }
  8857. }
  8858. tg3_full_lock(tp, 0);
  8859. err = tg3_init_hw(tp, reset_phy);
  8860. if (err) {
  8861. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8862. tg3_free_rings(tp);
  8863. }
  8864. tg3_full_unlock(tp);
  8865. if (err)
  8866. goto err_out3;
  8867. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8868. err = tg3_test_msi(tp);
  8869. if (err) {
  8870. tg3_full_lock(tp, 0);
  8871. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8872. tg3_free_rings(tp);
  8873. tg3_full_unlock(tp);
  8874. goto err_out2;
  8875. }
  8876. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8877. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8878. tw32(PCIE_TRANSACTION_CFG,
  8879. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8880. }
  8881. }
  8882. tg3_phy_start(tp);
  8883. tg3_hwmon_open(tp);
  8884. tg3_full_lock(tp, 0);
  8885. tg3_timer_start(tp);
  8886. tg3_flag_set(tp, INIT_COMPLETE);
  8887. tg3_enable_ints(tp);
  8888. if (init)
  8889. tg3_ptp_init(tp);
  8890. else
  8891. tg3_ptp_resume(tp);
  8892. tg3_full_unlock(tp);
  8893. netif_tx_start_all_queues(dev);
  8894. /*
  8895. * Reset loopback feature if it was turned on while the device was down
  8896. * make sure that it's installed properly now.
  8897. */
  8898. if (dev->features & NETIF_F_LOOPBACK)
  8899. tg3_set_loopback(dev, dev->features);
  8900. return 0;
  8901. err_out3:
  8902. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8903. struct tg3_napi *tnapi = &tp->napi[i];
  8904. free_irq(tnapi->irq_vec, tnapi);
  8905. }
  8906. err_out2:
  8907. tg3_napi_disable(tp);
  8908. tg3_napi_fini(tp);
  8909. tg3_free_consistent(tp);
  8910. err_out1:
  8911. tg3_ints_fini(tp);
  8912. return err;
  8913. }
  8914. static void tg3_stop(struct tg3 *tp)
  8915. {
  8916. int i;
  8917. tg3_reset_task_cancel(tp);
  8918. tg3_netif_stop(tp);
  8919. tg3_timer_stop(tp);
  8920. tg3_hwmon_close(tp);
  8921. tg3_phy_stop(tp);
  8922. tg3_full_lock(tp, 1);
  8923. tg3_disable_ints(tp);
  8924. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8925. tg3_free_rings(tp);
  8926. tg3_flag_clear(tp, INIT_COMPLETE);
  8927. tg3_full_unlock(tp);
  8928. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8929. struct tg3_napi *tnapi = &tp->napi[i];
  8930. free_irq(tnapi->irq_vec, tnapi);
  8931. }
  8932. tg3_ints_fini(tp);
  8933. tg3_napi_fini(tp);
  8934. tg3_free_consistent(tp);
  8935. }
  8936. static int tg3_open(struct net_device *dev)
  8937. {
  8938. struct tg3 *tp = netdev_priv(dev);
  8939. int err;
  8940. if (tp->fw_needed) {
  8941. err = tg3_request_firmware(tp);
  8942. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8943. if (err)
  8944. return err;
  8945. } else if (err) {
  8946. netdev_warn(tp->dev, "TSO capability disabled\n");
  8947. tg3_flag_clear(tp, TSO_CAPABLE);
  8948. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8949. netdev_notice(tp->dev, "TSO capability restored\n");
  8950. tg3_flag_set(tp, TSO_CAPABLE);
  8951. }
  8952. }
  8953. tg3_carrier_off(tp);
  8954. err = tg3_power_up(tp);
  8955. if (err)
  8956. return err;
  8957. tg3_full_lock(tp, 0);
  8958. tg3_disable_ints(tp);
  8959. tg3_flag_clear(tp, INIT_COMPLETE);
  8960. tg3_full_unlock(tp);
  8961. err = tg3_start(tp, true, true, true);
  8962. if (err) {
  8963. tg3_frob_aux_power(tp, false);
  8964. pci_set_power_state(tp->pdev, PCI_D3hot);
  8965. }
  8966. if (tg3_flag(tp, PTP_CAPABLE)) {
  8967. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  8968. &tp->pdev->dev);
  8969. if (IS_ERR(tp->ptp_clock))
  8970. tp->ptp_clock = NULL;
  8971. }
  8972. return err;
  8973. }
  8974. static int tg3_close(struct net_device *dev)
  8975. {
  8976. struct tg3 *tp = netdev_priv(dev);
  8977. tg3_ptp_fini(tp);
  8978. tg3_stop(tp);
  8979. /* Clear stats across close / open calls */
  8980. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8981. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8982. tg3_power_down(tp);
  8983. tg3_carrier_off(tp);
  8984. return 0;
  8985. }
  8986. static inline u64 get_stat64(tg3_stat64_t *val)
  8987. {
  8988. return ((u64)val->high << 32) | ((u64)val->low);
  8989. }
  8990. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8991. {
  8992. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8993. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8994. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8995. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8996. u32 val;
  8997. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8998. tg3_writephy(tp, MII_TG3_TEST1,
  8999. val | MII_TG3_TEST1_CRC_EN);
  9000. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9001. } else
  9002. val = 0;
  9003. tp->phy_crc_errors += val;
  9004. return tp->phy_crc_errors;
  9005. }
  9006. return get_stat64(&hw_stats->rx_fcs_errors);
  9007. }
  9008. #define ESTAT_ADD(member) \
  9009. estats->member = old_estats->member + \
  9010. get_stat64(&hw_stats->member)
  9011. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9012. {
  9013. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9014. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9015. ESTAT_ADD(rx_octets);
  9016. ESTAT_ADD(rx_fragments);
  9017. ESTAT_ADD(rx_ucast_packets);
  9018. ESTAT_ADD(rx_mcast_packets);
  9019. ESTAT_ADD(rx_bcast_packets);
  9020. ESTAT_ADD(rx_fcs_errors);
  9021. ESTAT_ADD(rx_align_errors);
  9022. ESTAT_ADD(rx_xon_pause_rcvd);
  9023. ESTAT_ADD(rx_xoff_pause_rcvd);
  9024. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9025. ESTAT_ADD(rx_xoff_entered);
  9026. ESTAT_ADD(rx_frame_too_long_errors);
  9027. ESTAT_ADD(rx_jabbers);
  9028. ESTAT_ADD(rx_undersize_packets);
  9029. ESTAT_ADD(rx_in_length_errors);
  9030. ESTAT_ADD(rx_out_length_errors);
  9031. ESTAT_ADD(rx_64_or_less_octet_packets);
  9032. ESTAT_ADD(rx_65_to_127_octet_packets);
  9033. ESTAT_ADD(rx_128_to_255_octet_packets);
  9034. ESTAT_ADD(rx_256_to_511_octet_packets);
  9035. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9036. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9037. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9038. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9039. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9040. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9041. ESTAT_ADD(tx_octets);
  9042. ESTAT_ADD(tx_collisions);
  9043. ESTAT_ADD(tx_xon_sent);
  9044. ESTAT_ADD(tx_xoff_sent);
  9045. ESTAT_ADD(tx_flow_control);
  9046. ESTAT_ADD(tx_mac_errors);
  9047. ESTAT_ADD(tx_single_collisions);
  9048. ESTAT_ADD(tx_mult_collisions);
  9049. ESTAT_ADD(tx_deferred);
  9050. ESTAT_ADD(tx_excessive_collisions);
  9051. ESTAT_ADD(tx_late_collisions);
  9052. ESTAT_ADD(tx_collide_2times);
  9053. ESTAT_ADD(tx_collide_3times);
  9054. ESTAT_ADD(tx_collide_4times);
  9055. ESTAT_ADD(tx_collide_5times);
  9056. ESTAT_ADD(tx_collide_6times);
  9057. ESTAT_ADD(tx_collide_7times);
  9058. ESTAT_ADD(tx_collide_8times);
  9059. ESTAT_ADD(tx_collide_9times);
  9060. ESTAT_ADD(tx_collide_10times);
  9061. ESTAT_ADD(tx_collide_11times);
  9062. ESTAT_ADD(tx_collide_12times);
  9063. ESTAT_ADD(tx_collide_13times);
  9064. ESTAT_ADD(tx_collide_14times);
  9065. ESTAT_ADD(tx_collide_15times);
  9066. ESTAT_ADD(tx_ucast_packets);
  9067. ESTAT_ADD(tx_mcast_packets);
  9068. ESTAT_ADD(tx_bcast_packets);
  9069. ESTAT_ADD(tx_carrier_sense_errors);
  9070. ESTAT_ADD(tx_discards);
  9071. ESTAT_ADD(tx_errors);
  9072. ESTAT_ADD(dma_writeq_full);
  9073. ESTAT_ADD(dma_write_prioq_full);
  9074. ESTAT_ADD(rxbds_empty);
  9075. ESTAT_ADD(rx_discards);
  9076. ESTAT_ADD(rx_errors);
  9077. ESTAT_ADD(rx_threshold_hit);
  9078. ESTAT_ADD(dma_readq_full);
  9079. ESTAT_ADD(dma_read_prioq_full);
  9080. ESTAT_ADD(tx_comp_queue_full);
  9081. ESTAT_ADD(ring_set_send_prod_index);
  9082. ESTAT_ADD(ring_status_update);
  9083. ESTAT_ADD(nic_irqs);
  9084. ESTAT_ADD(nic_avoided_irqs);
  9085. ESTAT_ADD(nic_tx_threshold_hit);
  9086. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9087. }
  9088. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9089. {
  9090. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9091. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9092. stats->rx_packets = old_stats->rx_packets +
  9093. get_stat64(&hw_stats->rx_ucast_packets) +
  9094. get_stat64(&hw_stats->rx_mcast_packets) +
  9095. get_stat64(&hw_stats->rx_bcast_packets);
  9096. stats->tx_packets = old_stats->tx_packets +
  9097. get_stat64(&hw_stats->tx_ucast_packets) +
  9098. get_stat64(&hw_stats->tx_mcast_packets) +
  9099. get_stat64(&hw_stats->tx_bcast_packets);
  9100. stats->rx_bytes = old_stats->rx_bytes +
  9101. get_stat64(&hw_stats->rx_octets);
  9102. stats->tx_bytes = old_stats->tx_bytes +
  9103. get_stat64(&hw_stats->tx_octets);
  9104. stats->rx_errors = old_stats->rx_errors +
  9105. get_stat64(&hw_stats->rx_errors);
  9106. stats->tx_errors = old_stats->tx_errors +
  9107. get_stat64(&hw_stats->tx_errors) +
  9108. get_stat64(&hw_stats->tx_mac_errors) +
  9109. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9110. get_stat64(&hw_stats->tx_discards);
  9111. stats->multicast = old_stats->multicast +
  9112. get_stat64(&hw_stats->rx_mcast_packets);
  9113. stats->collisions = old_stats->collisions +
  9114. get_stat64(&hw_stats->tx_collisions);
  9115. stats->rx_length_errors = old_stats->rx_length_errors +
  9116. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9117. get_stat64(&hw_stats->rx_undersize_packets);
  9118. stats->rx_over_errors = old_stats->rx_over_errors +
  9119. get_stat64(&hw_stats->rxbds_empty);
  9120. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9121. get_stat64(&hw_stats->rx_align_errors);
  9122. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9123. get_stat64(&hw_stats->tx_discards);
  9124. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9125. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9126. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9127. tg3_calc_crc_errors(tp);
  9128. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9129. get_stat64(&hw_stats->rx_discards);
  9130. stats->rx_dropped = tp->rx_dropped;
  9131. stats->tx_dropped = tp->tx_dropped;
  9132. }
  9133. static int tg3_get_regs_len(struct net_device *dev)
  9134. {
  9135. return TG3_REG_BLK_SIZE;
  9136. }
  9137. static void tg3_get_regs(struct net_device *dev,
  9138. struct ethtool_regs *regs, void *_p)
  9139. {
  9140. struct tg3 *tp = netdev_priv(dev);
  9141. regs->version = 0;
  9142. memset(_p, 0, TG3_REG_BLK_SIZE);
  9143. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9144. return;
  9145. tg3_full_lock(tp, 0);
  9146. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9147. tg3_full_unlock(tp);
  9148. }
  9149. static int tg3_get_eeprom_len(struct net_device *dev)
  9150. {
  9151. struct tg3 *tp = netdev_priv(dev);
  9152. return tp->nvram_size;
  9153. }
  9154. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9155. {
  9156. struct tg3 *tp = netdev_priv(dev);
  9157. int ret;
  9158. u8 *pd;
  9159. u32 i, offset, len, b_offset, b_count;
  9160. __be32 val;
  9161. if (tg3_flag(tp, NO_NVRAM))
  9162. return -EINVAL;
  9163. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9164. return -EAGAIN;
  9165. offset = eeprom->offset;
  9166. len = eeprom->len;
  9167. eeprom->len = 0;
  9168. eeprom->magic = TG3_EEPROM_MAGIC;
  9169. if (offset & 3) {
  9170. /* adjustments to start on required 4 byte boundary */
  9171. b_offset = offset & 3;
  9172. b_count = 4 - b_offset;
  9173. if (b_count > len) {
  9174. /* i.e. offset=1 len=2 */
  9175. b_count = len;
  9176. }
  9177. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9178. if (ret)
  9179. return ret;
  9180. memcpy(data, ((char *)&val) + b_offset, b_count);
  9181. len -= b_count;
  9182. offset += b_count;
  9183. eeprom->len += b_count;
  9184. }
  9185. /* read bytes up to the last 4 byte boundary */
  9186. pd = &data[eeprom->len];
  9187. for (i = 0; i < (len - (len & 3)); i += 4) {
  9188. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9189. if (ret) {
  9190. eeprom->len += i;
  9191. return ret;
  9192. }
  9193. memcpy(pd + i, &val, 4);
  9194. }
  9195. eeprom->len += i;
  9196. if (len & 3) {
  9197. /* read last bytes not ending on 4 byte boundary */
  9198. pd = &data[eeprom->len];
  9199. b_count = len & 3;
  9200. b_offset = offset + len - b_count;
  9201. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9202. if (ret)
  9203. return ret;
  9204. memcpy(pd, &val, b_count);
  9205. eeprom->len += b_count;
  9206. }
  9207. return 0;
  9208. }
  9209. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9210. {
  9211. struct tg3 *tp = netdev_priv(dev);
  9212. int ret;
  9213. u32 offset, len, b_offset, odd_len;
  9214. u8 *buf;
  9215. __be32 start, end;
  9216. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9217. return -EAGAIN;
  9218. if (tg3_flag(tp, NO_NVRAM) ||
  9219. eeprom->magic != TG3_EEPROM_MAGIC)
  9220. return -EINVAL;
  9221. offset = eeprom->offset;
  9222. len = eeprom->len;
  9223. if ((b_offset = (offset & 3))) {
  9224. /* adjustments to start on required 4 byte boundary */
  9225. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9226. if (ret)
  9227. return ret;
  9228. len += b_offset;
  9229. offset &= ~3;
  9230. if (len < 4)
  9231. len = 4;
  9232. }
  9233. odd_len = 0;
  9234. if (len & 3) {
  9235. /* adjustments to end on required 4 byte boundary */
  9236. odd_len = 1;
  9237. len = (len + 3) & ~3;
  9238. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9239. if (ret)
  9240. return ret;
  9241. }
  9242. buf = data;
  9243. if (b_offset || odd_len) {
  9244. buf = kmalloc(len, GFP_KERNEL);
  9245. if (!buf)
  9246. return -ENOMEM;
  9247. if (b_offset)
  9248. memcpy(buf, &start, 4);
  9249. if (odd_len)
  9250. memcpy(buf+len-4, &end, 4);
  9251. memcpy(buf + b_offset, data, eeprom->len);
  9252. }
  9253. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9254. if (buf != data)
  9255. kfree(buf);
  9256. return ret;
  9257. }
  9258. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9259. {
  9260. struct tg3 *tp = netdev_priv(dev);
  9261. if (tg3_flag(tp, USE_PHYLIB)) {
  9262. struct phy_device *phydev;
  9263. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9264. return -EAGAIN;
  9265. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9266. return phy_ethtool_gset(phydev, cmd);
  9267. }
  9268. cmd->supported = (SUPPORTED_Autoneg);
  9269. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9270. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9271. SUPPORTED_1000baseT_Full);
  9272. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9273. cmd->supported |= (SUPPORTED_100baseT_Half |
  9274. SUPPORTED_100baseT_Full |
  9275. SUPPORTED_10baseT_Half |
  9276. SUPPORTED_10baseT_Full |
  9277. SUPPORTED_TP);
  9278. cmd->port = PORT_TP;
  9279. } else {
  9280. cmd->supported |= SUPPORTED_FIBRE;
  9281. cmd->port = PORT_FIBRE;
  9282. }
  9283. cmd->advertising = tp->link_config.advertising;
  9284. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9285. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9286. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9287. cmd->advertising |= ADVERTISED_Pause;
  9288. } else {
  9289. cmd->advertising |= ADVERTISED_Pause |
  9290. ADVERTISED_Asym_Pause;
  9291. }
  9292. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9293. cmd->advertising |= ADVERTISED_Asym_Pause;
  9294. }
  9295. }
  9296. if (netif_running(dev) && tp->link_up) {
  9297. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9298. cmd->duplex = tp->link_config.active_duplex;
  9299. cmd->lp_advertising = tp->link_config.rmt_adv;
  9300. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9301. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9302. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9303. else
  9304. cmd->eth_tp_mdix = ETH_TP_MDI;
  9305. }
  9306. } else {
  9307. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9308. cmd->duplex = DUPLEX_UNKNOWN;
  9309. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9310. }
  9311. cmd->phy_address = tp->phy_addr;
  9312. cmd->transceiver = XCVR_INTERNAL;
  9313. cmd->autoneg = tp->link_config.autoneg;
  9314. cmd->maxtxpkt = 0;
  9315. cmd->maxrxpkt = 0;
  9316. return 0;
  9317. }
  9318. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9319. {
  9320. struct tg3 *tp = netdev_priv(dev);
  9321. u32 speed = ethtool_cmd_speed(cmd);
  9322. if (tg3_flag(tp, USE_PHYLIB)) {
  9323. struct phy_device *phydev;
  9324. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9325. return -EAGAIN;
  9326. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9327. return phy_ethtool_sset(phydev, cmd);
  9328. }
  9329. if (cmd->autoneg != AUTONEG_ENABLE &&
  9330. cmd->autoneg != AUTONEG_DISABLE)
  9331. return -EINVAL;
  9332. if (cmd->autoneg == AUTONEG_DISABLE &&
  9333. cmd->duplex != DUPLEX_FULL &&
  9334. cmd->duplex != DUPLEX_HALF)
  9335. return -EINVAL;
  9336. if (cmd->autoneg == AUTONEG_ENABLE) {
  9337. u32 mask = ADVERTISED_Autoneg |
  9338. ADVERTISED_Pause |
  9339. ADVERTISED_Asym_Pause;
  9340. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9341. mask |= ADVERTISED_1000baseT_Half |
  9342. ADVERTISED_1000baseT_Full;
  9343. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9344. mask |= ADVERTISED_100baseT_Half |
  9345. ADVERTISED_100baseT_Full |
  9346. ADVERTISED_10baseT_Half |
  9347. ADVERTISED_10baseT_Full |
  9348. ADVERTISED_TP;
  9349. else
  9350. mask |= ADVERTISED_FIBRE;
  9351. if (cmd->advertising & ~mask)
  9352. return -EINVAL;
  9353. mask &= (ADVERTISED_1000baseT_Half |
  9354. ADVERTISED_1000baseT_Full |
  9355. ADVERTISED_100baseT_Half |
  9356. ADVERTISED_100baseT_Full |
  9357. ADVERTISED_10baseT_Half |
  9358. ADVERTISED_10baseT_Full);
  9359. cmd->advertising &= mask;
  9360. } else {
  9361. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9362. if (speed != SPEED_1000)
  9363. return -EINVAL;
  9364. if (cmd->duplex != DUPLEX_FULL)
  9365. return -EINVAL;
  9366. } else {
  9367. if (speed != SPEED_100 &&
  9368. speed != SPEED_10)
  9369. return -EINVAL;
  9370. }
  9371. }
  9372. tg3_full_lock(tp, 0);
  9373. tp->link_config.autoneg = cmd->autoneg;
  9374. if (cmd->autoneg == AUTONEG_ENABLE) {
  9375. tp->link_config.advertising = (cmd->advertising |
  9376. ADVERTISED_Autoneg);
  9377. tp->link_config.speed = SPEED_UNKNOWN;
  9378. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9379. } else {
  9380. tp->link_config.advertising = 0;
  9381. tp->link_config.speed = speed;
  9382. tp->link_config.duplex = cmd->duplex;
  9383. }
  9384. if (netif_running(dev))
  9385. tg3_setup_phy(tp, 1);
  9386. tg3_full_unlock(tp);
  9387. return 0;
  9388. }
  9389. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9390. {
  9391. struct tg3 *tp = netdev_priv(dev);
  9392. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9393. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9394. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9395. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9396. }
  9397. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9398. {
  9399. struct tg3 *tp = netdev_priv(dev);
  9400. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9401. wol->supported = WAKE_MAGIC;
  9402. else
  9403. wol->supported = 0;
  9404. wol->wolopts = 0;
  9405. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9406. wol->wolopts = WAKE_MAGIC;
  9407. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9408. }
  9409. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9410. {
  9411. struct tg3 *tp = netdev_priv(dev);
  9412. struct device *dp = &tp->pdev->dev;
  9413. if (wol->wolopts & ~WAKE_MAGIC)
  9414. return -EINVAL;
  9415. if ((wol->wolopts & WAKE_MAGIC) &&
  9416. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9417. return -EINVAL;
  9418. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9419. spin_lock_bh(&tp->lock);
  9420. if (device_may_wakeup(dp))
  9421. tg3_flag_set(tp, WOL_ENABLE);
  9422. else
  9423. tg3_flag_clear(tp, WOL_ENABLE);
  9424. spin_unlock_bh(&tp->lock);
  9425. return 0;
  9426. }
  9427. static u32 tg3_get_msglevel(struct net_device *dev)
  9428. {
  9429. struct tg3 *tp = netdev_priv(dev);
  9430. return tp->msg_enable;
  9431. }
  9432. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9433. {
  9434. struct tg3 *tp = netdev_priv(dev);
  9435. tp->msg_enable = value;
  9436. }
  9437. static int tg3_nway_reset(struct net_device *dev)
  9438. {
  9439. struct tg3 *tp = netdev_priv(dev);
  9440. int r;
  9441. if (!netif_running(dev))
  9442. return -EAGAIN;
  9443. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9444. return -EINVAL;
  9445. if (tg3_flag(tp, USE_PHYLIB)) {
  9446. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9447. return -EAGAIN;
  9448. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9449. } else {
  9450. u32 bmcr;
  9451. spin_lock_bh(&tp->lock);
  9452. r = -EINVAL;
  9453. tg3_readphy(tp, MII_BMCR, &bmcr);
  9454. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9455. ((bmcr & BMCR_ANENABLE) ||
  9456. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9457. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9458. BMCR_ANENABLE);
  9459. r = 0;
  9460. }
  9461. spin_unlock_bh(&tp->lock);
  9462. }
  9463. return r;
  9464. }
  9465. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9466. {
  9467. struct tg3 *tp = netdev_priv(dev);
  9468. ering->rx_max_pending = tp->rx_std_ring_mask;
  9469. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9470. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9471. else
  9472. ering->rx_jumbo_max_pending = 0;
  9473. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9474. ering->rx_pending = tp->rx_pending;
  9475. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9476. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9477. else
  9478. ering->rx_jumbo_pending = 0;
  9479. ering->tx_pending = tp->napi[0].tx_pending;
  9480. }
  9481. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9482. {
  9483. struct tg3 *tp = netdev_priv(dev);
  9484. int i, irq_sync = 0, err = 0;
  9485. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9486. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9487. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9488. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9489. (tg3_flag(tp, TSO_BUG) &&
  9490. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9491. return -EINVAL;
  9492. if (netif_running(dev)) {
  9493. tg3_phy_stop(tp);
  9494. tg3_netif_stop(tp);
  9495. irq_sync = 1;
  9496. }
  9497. tg3_full_lock(tp, irq_sync);
  9498. tp->rx_pending = ering->rx_pending;
  9499. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9500. tp->rx_pending > 63)
  9501. tp->rx_pending = 63;
  9502. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9503. for (i = 0; i < tp->irq_max; i++)
  9504. tp->napi[i].tx_pending = ering->tx_pending;
  9505. if (netif_running(dev)) {
  9506. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9507. err = tg3_restart_hw(tp, 1);
  9508. if (!err)
  9509. tg3_netif_start(tp);
  9510. }
  9511. tg3_full_unlock(tp);
  9512. if (irq_sync && !err)
  9513. tg3_phy_start(tp);
  9514. return err;
  9515. }
  9516. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9517. {
  9518. struct tg3 *tp = netdev_priv(dev);
  9519. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9520. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9521. epause->rx_pause = 1;
  9522. else
  9523. epause->rx_pause = 0;
  9524. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9525. epause->tx_pause = 1;
  9526. else
  9527. epause->tx_pause = 0;
  9528. }
  9529. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9530. {
  9531. struct tg3 *tp = netdev_priv(dev);
  9532. int err = 0;
  9533. if (tg3_flag(tp, USE_PHYLIB)) {
  9534. u32 newadv;
  9535. struct phy_device *phydev;
  9536. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9537. if (!(phydev->supported & SUPPORTED_Pause) ||
  9538. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9539. (epause->rx_pause != epause->tx_pause)))
  9540. return -EINVAL;
  9541. tp->link_config.flowctrl = 0;
  9542. if (epause->rx_pause) {
  9543. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9544. if (epause->tx_pause) {
  9545. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9546. newadv = ADVERTISED_Pause;
  9547. } else
  9548. newadv = ADVERTISED_Pause |
  9549. ADVERTISED_Asym_Pause;
  9550. } else if (epause->tx_pause) {
  9551. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9552. newadv = ADVERTISED_Asym_Pause;
  9553. } else
  9554. newadv = 0;
  9555. if (epause->autoneg)
  9556. tg3_flag_set(tp, PAUSE_AUTONEG);
  9557. else
  9558. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9559. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9560. u32 oldadv = phydev->advertising &
  9561. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9562. if (oldadv != newadv) {
  9563. phydev->advertising &=
  9564. ~(ADVERTISED_Pause |
  9565. ADVERTISED_Asym_Pause);
  9566. phydev->advertising |= newadv;
  9567. if (phydev->autoneg) {
  9568. /*
  9569. * Always renegotiate the link to
  9570. * inform our link partner of our
  9571. * flow control settings, even if the
  9572. * flow control is forced. Let
  9573. * tg3_adjust_link() do the final
  9574. * flow control setup.
  9575. */
  9576. return phy_start_aneg(phydev);
  9577. }
  9578. }
  9579. if (!epause->autoneg)
  9580. tg3_setup_flow_control(tp, 0, 0);
  9581. } else {
  9582. tp->link_config.advertising &=
  9583. ~(ADVERTISED_Pause |
  9584. ADVERTISED_Asym_Pause);
  9585. tp->link_config.advertising |= newadv;
  9586. }
  9587. } else {
  9588. int irq_sync = 0;
  9589. if (netif_running(dev)) {
  9590. tg3_netif_stop(tp);
  9591. irq_sync = 1;
  9592. }
  9593. tg3_full_lock(tp, irq_sync);
  9594. if (epause->autoneg)
  9595. tg3_flag_set(tp, PAUSE_AUTONEG);
  9596. else
  9597. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9598. if (epause->rx_pause)
  9599. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9600. else
  9601. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9602. if (epause->tx_pause)
  9603. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9604. else
  9605. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9606. if (netif_running(dev)) {
  9607. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9608. err = tg3_restart_hw(tp, 1);
  9609. if (!err)
  9610. tg3_netif_start(tp);
  9611. }
  9612. tg3_full_unlock(tp);
  9613. }
  9614. return err;
  9615. }
  9616. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9617. {
  9618. switch (sset) {
  9619. case ETH_SS_TEST:
  9620. return TG3_NUM_TEST;
  9621. case ETH_SS_STATS:
  9622. return TG3_NUM_STATS;
  9623. default:
  9624. return -EOPNOTSUPP;
  9625. }
  9626. }
  9627. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9628. u32 *rules __always_unused)
  9629. {
  9630. struct tg3 *tp = netdev_priv(dev);
  9631. if (!tg3_flag(tp, SUPPORT_MSIX))
  9632. return -EOPNOTSUPP;
  9633. switch (info->cmd) {
  9634. case ETHTOOL_GRXRINGS:
  9635. if (netif_running(tp->dev))
  9636. info->data = tp->rxq_cnt;
  9637. else {
  9638. info->data = num_online_cpus();
  9639. if (info->data > TG3_RSS_MAX_NUM_QS)
  9640. info->data = TG3_RSS_MAX_NUM_QS;
  9641. }
  9642. /* The first interrupt vector only
  9643. * handles link interrupts.
  9644. */
  9645. info->data -= 1;
  9646. return 0;
  9647. default:
  9648. return -EOPNOTSUPP;
  9649. }
  9650. }
  9651. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9652. {
  9653. u32 size = 0;
  9654. struct tg3 *tp = netdev_priv(dev);
  9655. if (tg3_flag(tp, SUPPORT_MSIX))
  9656. size = TG3_RSS_INDIR_TBL_SIZE;
  9657. return size;
  9658. }
  9659. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9660. {
  9661. struct tg3 *tp = netdev_priv(dev);
  9662. int i;
  9663. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9664. indir[i] = tp->rss_ind_tbl[i];
  9665. return 0;
  9666. }
  9667. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9668. {
  9669. struct tg3 *tp = netdev_priv(dev);
  9670. size_t i;
  9671. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9672. tp->rss_ind_tbl[i] = indir[i];
  9673. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9674. return 0;
  9675. /* It is legal to write the indirection
  9676. * table while the device is running.
  9677. */
  9678. tg3_full_lock(tp, 0);
  9679. tg3_rss_write_indir_tbl(tp);
  9680. tg3_full_unlock(tp);
  9681. return 0;
  9682. }
  9683. static void tg3_get_channels(struct net_device *dev,
  9684. struct ethtool_channels *channel)
  9685. {
  9686. struct tg3 *tp = netdev_priv(dev);
  9687. u32 deflt_qs = netif_get_num_default_rss_queues();
  9688. channel->max_rx = tp->rxq_max;
  9689. channel->max_tx = tp->txq_max;
  9690. if (netif_running(dev)) {
  9691. channel->rx_count = tp->rxq_cnt;
  9692. channel->tx_count = tp->txq_cnt;
  9693. } else {
  9694. if (tp->rxq_req)
  9695. channel->rx_count = tp->rxq_req;
  9696. else
  9697. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9698. if (tp->txq_req)
  9699. channel->tx_count = tp->txq_req;
  9700. else
  9701. channel->tx_count = min(deflt_qs, tp->txq_max);
  9702. }
  9703. }
  9704. static int tg3_set_channels(struct net_device *dev,
  9705. struct ethtool_channels *channel)
  9706. {
  9707. struct tg3 *tp = netdev_priv(dev);
  9708. if (!tg3_flag(tp, SUPPORT_MSIX))
  9709. return -EOPNOTSUPP;
  9710. if (channel->rx_count > tp->rxq_max ||
  9711. channel->tx_count > tp->txq_max)
  9712. return -EINVAL;
  9713. tp->rxq_req = channel->rx_count;
  9714. tp->txq_req = channel->tx_count;
  9715. if (!netif_running(dev))
  9716. return 0;
  9717. tg3_stop(tp);
  9718. tg3_carrier_off(tp);
  9719. tg3_start(tp, true, false, false);
  9720. return 0;
  9721. }
  9722. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9723. {
  9724. switch (stringset) {
  9725. case ETH_SS_STATS:
  9726. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9727. break;
  9728. case ETH_SS_TEST:
  9729. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9730. break;
  9731. default:
  9732. WARN_ON(1); /* we need a WARN() */
  9733. break;
  9734. }
  9735. }
  9736. static int tg3_set_phys_id(struct net_device *dev,
  9737. enum ethtool_phys_id_state state)
  9738. {
  9739. struct tg3 *tp = netdev_priv(dev);
  9740. if (!netif_running(tp->dev))
  9741. return -EAGAIN;
  9742. switch (state) {
  9743. case ETHTOOL_ID_ACTIVE:
  9744. return 1; /* cycle on/off once per second */
  9745. case ETHTOOL_ID_ON:
  9746. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9747. LED_CTRL_1000MBPS_ON |
  9748. LED_CTRL_100MBPS_ON |
  9749. LED_CTRL_10MBPS_ON |
  9750. LED_CTRL_TRAFFIC_OVERRIDE |
  9751. LED_CTRL_TRAFFIC_BLINK |
  9752. LED_CTRL_TRAFFIC_LED);
  9753. break;
  9754. case ETHTOOL_ID_OFF:
  9755. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9756. LED_CTRL_TRAFFIC_OVERRIDE);
  9757. break;
  9758. case ETHTOOL_ID_INACTIVE:
  9759. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9760. break;
  9761. }
  9762. return 0;
  9763. }
  9764. static void tg3_get_ethtool_stats(struct net_device *dev,
  9765. struct ethtool_stats *estats, u64 *tmp_stats)
  9766. {
  9767. struct tg3 *tp = netdev_priv(dev);
  9768. if (tp->hw_stats)
  9769. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9770. else
  9771. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9772. }
  9773. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9774. {
  9775. int i;
  9776. __be32 *buf;
  9777. u32 offset = 0, len = 0;
  9778. u32 magic, val;
  9779. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9780. return NULL;
  9781. if (magic == TG3_EEPROM_MAGIC) {
  9782. for (offset = TG3_NVM_DIR_START;
  9783. offset < TG3_NVM_DIR_END;
  9784. offset += TG3_NVM_DIRENT_SIZE) {
  9785. if (tg3_nvram_read(tp, offset, &val))
  9786. return NULL;
  9787. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9788. TG3_NVM_DIRTYPE_EXTVPD)
  9789. break;
  9790. }
  9791. if (offset != TG3_NVM_DIR_END) {
  9792. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9793. if (tg3_nvram_read(tp, offset + 4, &offset))
  9794. return NULL;
  9795. offset = tg3_nvram_logical_addr(tp, offset);
  9796. }
  9797. }
  9798. if (!offset || !len) {
  9799. offset = TG3_NVM_VPD_OFF;
  9800. len = TG3_NVM_VPD_LEN;
  9801. }
  9802. buf = kmalloc(len, GFP_KERNEL);
  9803. if (buf == NULL)
  9804. return NULL;
  9805. if (magic == TG3_EEPROM_MAGIC) {
  9806. for (i = 0; i < len; i += 4) {
  9807. /* The data is in little-endian format in NVRAM.
  9808. * Use the big-endian read routines to preserve
  9809. * the byte order as it exists in NVRAM.
  9810. */
  9811. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9812. goto error;
  9813. }
  9814. } else {
  9815. u8 *ptr;
  9816. ssize_t cnt;
  9817. unsigned int pos = 0;
  9818. ptr = (u8 *)&buf[0];
  9819. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9820. cnt = pci_read_vpd(tp->pdev, pos,
  9821. len - pos, ptr);
  9822. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9823. cnt = 0;
  9824. else if (cnt < 0)
  9825. goto error;
  9826. }
  9827. if (pos != len)
  9828. goto error;
  9829. }
  9830. *vpdlen = len;
  9831. return buf;
  9832. error:
  9833. kfree(buf);
  9834. return NULL;
  9835. }
  9836. #define NVRAM_TEST_SIZE 0x100
  9837. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9838. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9839. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9840. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9841. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9842. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9843. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9844. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9845. static int tg3_test_nvram(struct tg3 *tp)
  9846. {
  9847. u32 csum, magic, len;
  9848. __be32 *buf;
  9849. int i, j, k, err = 0, size;
  9850. if (tg3_flag(tp, NO_NVRAM))
  9851. return 0;
  9852. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9853. return -EIO;
  9854. if (magic == TG3_EEPROM_MAGIC)
  9855. size = NVRAM_TEST_SIZE;
  9856. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9857. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9858. TG3_EEPROM_SB_FORMAT_1) {
  9859. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9860. case TG3_EEPROM_SB_REVISION_0:
  9861. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9862. break;
  9863. case TG3_EEPROM_SB_REVISION_2:
  9864. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9865. break;
  9866. case TG3_EEPROM_SB_REVISION_3:
  9867. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9868. break;
  9869. case TG3_EEPROM_SB_REVISION_4:
  9870. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9871. break;
  9872. case TG3_EEPROM_SB_REVISION_5:
  9873. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9874. break;
  9875. case TG3_EEPROM_SB_REVISION_6:
  9876. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9877. break;
  9878. default:
  9879. return -EIO;
  9880. }
  9881. } else
  9882. return 0;
  9883. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9884. size = NVRAM_SELFBOOT_HW_SIZE;
  9885. else
  9886. return -EIO;
  9887. buf = kmalloc(size, GFP_KERNEL);
  9888. if (buf == NULL)
  9889. return -ENOMEM;
  9890. err = -EIO;
  9891. for (i = 0, j = 0; i < size; i += 4, j++) {
  9892. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9893. if (err)
  9894. break;
  9895. }
  9896. if (i < size)
  9897. goto out;
  9898. /* Selfboot format */
  9899. magic = be32_to_cpu(buf[0]);
  9900. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9901. TG3_EEPROM_MAGIC_FW) {
  9902. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9903. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9904. TG3_EEPROM_SB_REVISION_2) {
  9905. /* For rev 2, the csum doesn't include the MBA. */
  9906. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9907. csum8 += buf8[i];
  9908. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9909. csum8 += buf8[i];
  9910. } else {
  9911. for (i = 0; i < size; i++)
  9912. csum8 += buf8[i];
  9913. }
  9914. if (csum8 == 0) {
  9915. err = 0;
  9916. goto out;
  9917. }
  9918. err = -EIO;
  9919. goto out;
  9920. }
  9921. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9922. TG3_EEPROM_MAGIC_HW) {
  9923. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9924. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9925. u8 *buf8 = (u8 *) buf;
  9926. /* Separate the parity bits and the data bytes. */
  9927. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9928. if ((i == 0) || (i == 8)) {
  9929. int l;
  9930. u8 msk;
  9931. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9932. parity[k++] = buf8[i] & msk;
  9933. i++;
  9934. } else if (i == 16) {
  9935. int l;
  9936. u8 msk;
  9937. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9938. parity[k++] = buf8[i] & msk;
  9939. i++;
  9940. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9941. parity[k++] = buf8[i] & msk;
  9942. i++;
  9943. }
  9944. data[j++] = buf8[i];
  9945. }
  9946. err = -EIO;
  9947. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9948. u8 hw8 = hweight8(data[i]);
  9949. if ((hw8 & 0x1) && parity[i])
  9950. goto out;
  9951. else if (!(hw8 & 0x1) && !parity[i])
  9952. goto out;
  9953. }
  9954. err = 0;
  9955. goto out;
  9956. }
  9957. err = -EIO;
  9958. /* Bootstrap checksum at offset 0x10 */
  9959. csum = calc_crc((unsigned char *) buf, 0x10);
  9960. if (csum != le32_to_cpu(buf[0x10/4]))
  9961. goto out;
  9962. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9963. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9964. if (csum != le32_to_cpu(buf[0xfc/4]))
  9965. goto out;
  9966. kfree(buf);
  9967. buf = tg3_vpd_readblock(tp, &len);
  9968. if (!buf)
  9969. return -ENOMEM;
  9970. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9971. if (i > 0) {
  9972. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9973. if (j < 0)
  9974. goto out;
  9975. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9976. goto out;
  9977. i += PCI_VPD_LRDT_TAG_SIZE;
  9978. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9979. PCI_VPD_RO_KEYWORD_CHKSUM);
  9980. if (j > 0) {
  9981. u8 csum8 = 0;
  9982. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9983. for (i = 0; i <= j; i++)
  9984. csum8 += ((u8 *)buf)[i];
  9985. if (csum8)
  9986. goto out;
  9987. }
  9988. }
  9989. err = 0;
  9990. out:
  9991. kfree(buf);
  9992. return err;
  9993. }
  9994. #define TG3_SERDES_TIMEOUT_SEC 2
  9995. #define TG3_COPPER_TIMEOUT_SEC 6
  9996. static int tg3_test_link(struct tg3 *tp)
  9997. {
  9998. int i, max;
  9999. if (!netif_running(tp->dev))
  10000. return -ENODEV;
  10001. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10002. max = TG3_SERDES_TIMEOUT_SEC;
  10003. else
  10004. max = TG3_COPPER_TIMEOUT_SEC;
  10005. for (i = 0; i < max; i++) {
  10006. if (tp->link_up)
  10007. return 0;
  10008. if (msleep_interruptible(1000))
  10009. break;
  10010. }
  10011. return -EIO;
  10012. }
  10013. /* Only test the commonly used registers */
  10014. static int tg3_test_registers(struct tg3 *tp)
  10015. {
  10016. int i, is_5705, is_5750;
  10017. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10018. static struct {
  10019. u16 offset;
  10020. u16 flags;
  10021. #define TG3_FL_5705 0x1
  10022. #define TG3_FL_NOT_5705 0x2
  10023. #define TG3_FL_NOT_5788 0x4
  10024. #define TG3_FL_NOT_5750 0x8
  10025. u32 read_mask;
  10026. u32 write_mask;
  10027. } reg_tbl[] = {
  10028. /* MAC Control Registers */
  10029. { MAC_MODE, TG3_FL_NOT_5705,
  10030. 0x00000000, 0x00ef6f8c },
  10031. { MAC_MODE, TG3_FL_5705,
  10032. 0x00000000, 0x01ef6b8c },
  10033. { MAC_STATUS, TG3_FL_NOT_5705,
  10034. 0x03800107, 0x00000000 },
  10035. { MAC_STATUS, TG3_FL_5705,
  10036. 0x03800100, 0x00000000 },
  10037. { MAC_ADDR_0_HIGH, 0x0000,
  10038. 0x00000000, 0x0000ffff },
  10039. { MAC_ADDR_0_LOW, 0x0000,
  10040. 0x00000000, 0xffffffff },
  10041. { MAC_RX_MTU_SIZE, 0x0000,
  10042. 0x00000000, 0x0000ffff },
  10043. { MAC_TX_MODE, 0x0000,
  10044. 0x00000000, 0x00000070 },
  10045. { MAC_TX_LENGTHS, 0x0000,
  10046. 0x00000000, 0x00003fff },
  10047. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10048. 0x00000000, 0x000007fc },
  10049. { MAC_RX_MODE, TG3_FL_5705,
  10050. 0x00000000, 0x000007dc },
  10051. { MAC_HASH_REG_0, 0x0000,
  10052. 0x00000000, 0xffffffff },
  10053. { MAC_HASH_REG_1, 0x0000,
  10054. 0x00000000, 0xffffffff },
  10055. { MAC_HASH_REG_2, 0x0000,
  10056. 0x00000000, 0xffffffff },
  10057. { MAC_HASH_REG_3, 0x0000,
  10058. 0x00000000, 0xffffffff },
  10059. /* Receive Data and Receive BD Initiator Control Registers. */
  10060. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10061. 0x00000000, 0xffffffff },
  10062. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10063. 0x00000000, 0xffffffff },
  10064. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10065. 0x00000000, 0x00000003 },
  10066. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10067. 0x00000000, 0xffffffff },
  10068. { RCVDBDI_STD_BD+0, 0x0000,
  10069. 0x00000000, 0xffffffff },
  10070. { RCVDBDI_STD_BD+4, 0x0000,
  10071. 0x00000000, 0xffffffff },
  10072. { RCVDBDI_STD_BD+8, 0x0000,
  10073. 0x00000000, 0xffff0002 },
  10074. { RCVDBDI_STD_BD+0xc, 0x0000,
  10075. 0x00000000, 0xffffffff },
  10076. /* Receive BD Initiator Control Registers. */
  10077. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10078. 0x00000000, 0xffffffff },
  10079. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10080. 0x00000000, 0x000003ff },
  10081. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10082. 0x00000000, 0xffffffff },
  10083. /* Host Coalescing Control Registers. */
  10084. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10085. 0x00000000, 0x00000004 },
  10086. { HOSTCC_MODE, TG3_FL_5705,
  10087. 0x00000000, 0x000000f6 },
  10088. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10089. 0x00000000, 0xffffffff },
  10090. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10091. 0x00000000, 0x000003ff },
  10092. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10093. 0x00000000, 0xffffffff },
  10094. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10095. 0x00000000, 0x000003ff },
  10096. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10097. 0x00000000, 0xffffffff },
  10098. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10099. 0x00000000, 0x000000ff },
  10100. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10101. 0x00000000, 0xffffffff },
  10102. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10103. 0x00000000, 0x000000ff },
  10104. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10105. 0x00000000, 0xffffffff },
  10106. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10107. 0x00000000, 0xffffffff },
  10108. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10109. 0x00000000, 0xffffffff },
  10110. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10111. 0x00000000, 0x000000ff },
  10112. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10113. 0x00000000, 0xffffffff },
  10114. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10115. 0x00000000, 0x000000ff },
  10116. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10117. 0x00000000, 0xffffffff },
  10118. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10119. 0x00000000, 0xffffffff },
  10120. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10121. 0x00000000, 0xffffffff },
  10122. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10123. 0x00000000, 0xffffffff },
  10124. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10125. 0x00000000, 0xffffffff },
  10126. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10127. 0xffffffff, 0x00000000 },
  10128. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10129. 0xffffffff, 0x00000000 },
  10130. /* Buffer Manager Control Registers. */
  10131. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10132. 0x00000000, 0x007fff80 },
  10133. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10134. 0x00000000, 0x007fffff },
  10135. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10136. 0x00000000, 0x0000003f },
  10137. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10138. 0x00000000, 0x000001ff },
  10139. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10140. 0x00000000, 0x000001ff },
  10141. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10142. 0xffffffff, 0x00000000 },
  10143. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10144. 0xffffffff, 0x00000000 },
  10145. /* Mailbox Registers */
  10146. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10147. 0x00000000, 0x000001ff },
  10148. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10149. 0x00000000, 0x000001ff },
  10150. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10151. 0x00000000, 0x000007ff },
  10152. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10153. 0x00000000, 0x000001ff },
  10154. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10155. };
  10156. is_5705 = is_5750 = 0;
  10157. if (tg3_flag(tp, 5705_PLUS)) {
  10158. is_5705 = 1;
  10159. if (tg3_flag(tp, 5750_PLUS))
  10160. is_5750 = 1;
  10161. }
  10162. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10163. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10164. continue;
  10165. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10166. continue;
  10167. if (tg3_flag(tp, IS_5788) &&
  10168. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10169. continue;
  10170. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10171. continue;
  10172. offset = (u32) reg_tbl[i].offset;
  10173. read_mask = reg_tbl[i].read_mask;
  10174. write_mask = reg_tbl[i].write_mask;
  10175. /* Save the original register content */
  10176. save_val = tr32(offset);
  10177. /* Determine the read-only value. */
  10178. read_val = save_val & read_mask;
  10179. /* Write zero to the register, then make sure the read-only bits
  10180. * are not changed and the read/write bits are all zeros.
  10181. */
  10182. tw32(offset, 0);
  10183. val = tr32(offset);
  10184. /* Test the read-only and read/write bits. */
  10185. if (((val & read_mask) != read_val) || (val & write_mask))
  10186. goto out;
  10187. /* Write ones to all the bits defined by RdMask and WrMask, then
  10188. * make sure the read-only bits are not changed and the
  10189. * read/write bits are all ones.
  10190. */
  10191. tw32(offset, read_mask | write_mask);
  10192. val = tr32(offset);
  10193. /* Test the read-only bits. */
  10194. if ((val & read_mask) != read_val)
  10195. goto out;
  10196. /* Test the read/write bits. */
  10197. if ((val & write_mask) != write_mask)
  10198. goto out;
  10199. tw32(offset, save_val);
  10200. }
  10201. return 0;
  10202. out:
  10203. if (netif_msg_hw(tp))
  10204. netdev_err(tp->dev,
  10205. "Register test failed at offset %x\n", offset);
  10206. tw32(offset, save_val);
  10207. return -EIO;
  10208. }
  10209. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10210. {
  10211. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10212. int i;
  10213. u32 j;
  10214. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10215. for (j = 0; j < len; j += 4) {
  10216. u32 val;
  10217. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10218. tg3_read_mem(tp, offset + j, &val);
  10219. if (val != test_pattern[i])
  10220. return -EIO;
  10221. }
  10222. }
  10223. return 0;
  10224. }
  10225. static int tg3_test_memory(struct tg3 *tp)
  10226. {
  10227. static struct mem_entry {
  10228. u32 offset;
  10229. u32 len;
  10230. } mem_tbl_570x[] = {
  10231. { 0x00000000, 0x00b50},
  10232. { 0x00002000, 0x1c000},
  10233. { 0xffffffff, 0x00000}
  10234. }, mem_tbl_5705[] = {
  10235. { 0x00000100, 0x0000c},
  10236. { 0x00000200, 0x00008},
  10237. { 0x00004000, 0x00800},
  10238. { 0x00006000, 0x01000},
  10239. { 0x00008000, 0x02000},
  10240. { 0x00010000, 0x0e000},
  10241. { 0xffffffff, 0x00000}
  10242. }, mem_tbl_5755[] = {
  10243. { 0x00000200, 0x00008},
  10244. { 0x00004000, 0x00800},
  10245. { 0x00006000, 0x00800},
  10246. { 0x00008000, 0x02000},
  10247. { 0x00010000, 0x0c000},
  10248. { 0xffffffff, 0x00000}
  10249. }, mem_tbl_5906[] = {
  10250. { 0x00000200, 0x00008},
  10251. { 0x00004000, 0x00400},
  10252. { 0x00006000, 0x00400},
  10253. { 0x00008000, 0x01000},
  10254. { 0x00010000, 0x01000},
  10255. { 0xffffffff, 0x00000}
  10256. }, mem_tbl_5717[] = {
  10257. { 0x00000200, 0x00008},
  10258. { 0x00010000, 0x0a000},
  10259. { 0x00020000, 0x13c00},
  10260. { 0xffffffff, 0x00000}
  10261. }, mem_tbl_57765[] = {
  10262. { 0x00000200, 0x00008},
  10263. { 0x00004000, 0x00800},
  10264. { 0x00006000, 0x09800},
  10265. { 0x00010000, 0x0a000},
  10266. { 0xffffffff, 0x00000}
  10267. };
  10268. struct mem_entry *mem_tbl;
  10269. int err = 0;
  10270. int i;
  10271. if (tg3_flag(tp, 5717_PLUS))
  10272. mem_tbl = mem_tbl_5717;
  10273. else if (tg3_flag(tp, 57765_CLASS) ||
  10274. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  10275. mem_tbl = mem_tbl_57765;
  10276. else if (tg3_flag(tp, 5755_PLUS))
  10277. mem_tbl = mem_tbl_5755;
  10278. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10279. mem_tbl = mem_tbl_5906;
  10280. else if (tg3_flag(tp, 5705_PLUS))
  10281. mem_tbl = mem_tbl_5705;
  10282. else
  10283. mem_tbl = mem_tbl_570x;
  10284. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10285. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10286. if (err)
  10287. break;
  10288. }
  10289. return err;
  10290. }
  10291. #define TG3_TSO_MSS 500
  10292. #define TG3_TSO_IP_HDR_LEN 20
  10293. #define TG3_TSO_TCP_HDR_LEN 20
  10294. #define TG3_TSO_TCP_OPT_LEN 12
  10295. static const u8 tg3_tso_header[] = {
  10296. 0x08, 0x00,
  10297. 0x45, 0x00, 0x00, 0x00,
  10298. 0x00, 0x00, 0x40, 0x00,
  10299. 0x40, 0x06, 0x00, 0x00,
  10300. 0x0a, 0x00, 0x00, 0x01,
  10301. 0x0a, 0x00, 0x00, 0x02,
  10302. 0x0d, 0x00, 0xe0, 0x00,
  10303. 0x00, 0x00, 0x01, 0x00,
  10304. 0x00, 0x00, 0x02, 0x00,
  10305. 0x80, 0x10, 0x10, 0x00,
  10306. 0x14, 0x09, 0x00, 0x00,
  10307. 0x01, 0x01, 0x08, 0x0a,
  10308. 0x11, 0x11, 0x11, 0x11,
  10309. 0x11, 0x11, 0x11, 0x11,
  10310. };
  10311. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10312. {
  10313. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10314. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10315. u32 budget;
  10316. struct sk_buff *skb;
  10317. u8 *tx_data, *rx_data;
  10318. dma_addr_t map;
  10319. int num_pkts, tx_len, rx_len, i, err;
  10320. struct tg3_rx_buffer_desc *desc;
  10321. struct tg3_napi *tnapi, *rnapi;
  10322. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10323. tnapi = &tp->napi[0];
  10324. rnapi = &tp->napi[0];
  10325. if (tp->irq_cnt > 1) {
  10326. if (tg3_flag(tp, ENABLE_RSS))
  10327. rnapi = &tp->napi[1];
  10328. if (tg3_flag(tp, ENABLE_TSS))
  10329. tnapi = &tp->napi[1];
  10330. }
  10331. coal_now = tnapi->coal_now | rnapi->coal_now;
  10332. err = -EIO;
  10333. tx_len = pktsz;
  10334. skb = netdev_alloc_skb(tp->dev, tx_len);
  10335. if (!skb)
  10336. return -ENOMEM;
  10337. tx_data = skb_put(skb, tx_len);
  10338. memcpy(tx_data, tp->dev->dev_addr, 6);
  10339. memset(tx_data + 6, 0x0, 8);
  10340. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10341. if (tso_loopback) {
  10342. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10343. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10344. TG3_TSO_TCP_OPT_LEN;
  10345. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10346. sizeof(tg3_tso_header));
  10347. mss = TG3_TSO_MSS;
  10348. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10349. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10350. /* Set the total length field in the IP header */
  10351. iph->tot_len = htons((u16)(mss + hdr_len));
  10352. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10353. TXD_FLAG_CPU_POST_DMA);
  10354. if (tg3_flag(tp, HW_TSO_1) ||
  10355. tg3_flag(tp, HW_TSO_2) ||
  10356. tg3_flag(tp, HW_TSO_3)) {
  10357. struct tcphdr *th;
  10358. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10359. th = (struct tcphdr *)&tx_data[val];
  10360. th->check = 0;
  10361. } else
  10362. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10363. if (tg3_flag(tp, HW_TSO_3)) {
  10364. mss |= (hdr_len & 0xc) << 12;
  10365. if (hdr_len & 0x10)
  10366. base_flags |= 0x00000010;
  10367. base_flags |= (hdr_len & 0x3e0) << 5;
  10368. } else if (tg3_flag(tp, HW_TSO_2))
  10369. mss |= hdr_len << 9;
  10370. else if (tg3_flag(tp, HW_TSO_1) ||
  10371. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  10372. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10373. } else {
  10374. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10375. }
  10376. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10377. } else {
  10378. num_pkts = 1;
  10379. data_off = ETH_HLEN;
  10380. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10381. tx_len > VLAN_ETH_FRAME_LEN)
  10382. base_flags |= TXD_FLAG_JMB_PKT;
  10383. }
  10384. for (i = data_off; i < tx_len; i++)
  10385. tx_data[i] = (u8) (i & 0xff);
  10386. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10387. if (pci_dma_mapping_error(tp->pdev, map)) {
  10388. dev_kfree_skb(skb);
  10389. return -EIO;
  10390. }
  10391. val = tnapi->tx_prod;
  10392. tnapi->tx_buffers[val].skb = skb;
  10393. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10394. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10395. rnapi->coal_now);
  10396. udelay(10);
  10397. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10398. budget = tg3_tx_avail(tnapi);
  10399. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10400. base_flags | TXD_FLAG_END, mss, 0)) {
  10401. tnapi->tx_buffers[val].skb = NULL;
  10402. dev_kfree_skb(skb);
  10403. return -EIO;
  10404. }
  10405. tnapi->tx_prod++;
  10406. /* Sync BD data before updating mailbox */
  10407. wmb();
  10408. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10409. tr32_mailbox(tnapi->prodmbox);
  10410. udelay(10);
  10411. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10412. for (i = 0; i < 35; i++) {
  10413. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10414. coal_now);
  10415. udelay(10);
  10416. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10417. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10418. if ((tx_idx == tnapi->tx_prod) &&
  10419. (rx_idx == (rx_start_idx + num_pkts)))
  10420. break;
  10421. }
  10422. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10423. dev_kfree_skb(skb);
  10424. if (tx_idx != tnapi->tx_prod)
  10425. goto out;
  10426. if (rx_idx != rx_start_idx + num_pkts)
  10427. goto out;
  10428. val = data_off;
  10429. while (rx_idx != rx_start_idx) {
  10430. desc = &rnapi->rx_rcb[rx_start_idx++];
  10431. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10432. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10433. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10434. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10435. goto out;
  10436. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10437. - ETH_FCS_LEN;
  10438. if (!tso_loopback) {
  10439. if (rx_len != tx_len)
  10440. goto out;
  10441. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10442. if (opaque_key != RXD_OPAQUE_RING_STD)
  10443. goto out;
  10444. } else {
  10445. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10446. goto out;
  10447. }
  10448. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10449. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10450. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10451. goto out;
  10452. }
  10453. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10454. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10455. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10456. mapping);
  10457. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10458. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10459. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10460. mapping);
  10461. } else
  10462. goto out;
  10463. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10464. PCI_DMA_FROMDEVICE);
  10465. rx_data += TG3_RX_OFFSET(tp);
  10466. for (i = data_off; i < rx_len; i++, val++) {
  10467. if (*(rx_data + i) != (u8) (val & 0xff))
  10468. goto out;
  10469. }
  10470. }
  10471. err = 0;
  10472. /* tg3_free_rings will unmap and free the rx_data */
  10473. out:
  10474. return err;
  10475. }
  10476. #define TG3_STD_LOOPBACK_FAILED 1
  10477. #define TG3_JMB_LOOPBACK_FAILED 2
  10478. #define TG3_TSO_LOOPBACK_FAILED 4
  10479. #define TG3_LOOPBACK_FAILED \
  10480. (TG3_STD_LOOPBACK_FAILED | \
  10481. TG3_JMB_LOOPBACK_FAILED | \
  10482. TG3_TSO_LOOPBACK_FAILED)
  10483. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10484. {
  10485. int err = -EIO;
  10486. u32 eee_cap;
  10487. u32 jmb_pkt_sz = 9000;
  10488. if (tp->dma_limit)
  10489. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10490. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10491. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10492. if (!netif_running(tp->dev)) {
  10493. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10494. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10495. if (do_extlpbk)
  10496. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10497. goto done;
  10498. }
  10499. err = tg3_reset_hw(tp, 1);
  10500. if (err) {
  10501. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10502. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10503. if (do_extlpbk)
  10504. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10505. goto done;
  10506. }
  10507. if (tg3_flag(tp, ENABLE_RSS)) {
  10508. int i;
  10509. /* Reroute all rx packets to the 1st queue */
  10510. for (i = MAC_RSS_INDIR_TBL_0;
  10511. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10512. tw32(i, 0x0);
  10513. }
  10514. /* HW errata - mac loopback fails in some cases on 5780.
  10515. * Normal traffic and PHY loopback are not affected by
  10516. * errata. Also, the MAC loopback test is deprecated for
  10517. * all newer ASIC revisions.
  10518. */
  10519. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10520. !tg3_flag(tp, CPMU_PRESENT)) {
  10521. tg3_mac_loopback(tp, true);
  10522. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10523. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10524. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10525. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10526. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10527. tg3_mac_loopback(tp, false);
  10528. }
  10529. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10530. !tg3_flag(tp, USE_PHYLIB)) {
  10531. int i;
  10532. tg3_phy_lpbk_set(tp, 0, false);
  10533. /* Wait for link */
  10534. for (i = 0; i < 100; i++) {
  10535. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10536. break;
  10537. mdelay(1);
  10538. }
  10539. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10540. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10541. if (tg3_flag(tp, TSO_CAPABLE) &&
  10542. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10543. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10544. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10545. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10546. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10547. if (do_extlpbk) {
  10548. tg3_phy_lpbk_set(tp, 0, true);
  10549. /* All link indications report up, but the hardware
  10550. * isn't really ready for about 20 msec. Double it
  10551. * to be sure.
  10552. */
  10553. mdelay(40);
  10554. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10555. data[TG3_EXT_LOOPB_TEST] |=
  10556. TG3_STD_LOOPBACK_FAILED;
  10557. if (tg3_flag(tp, TSO_CAPABLE) &&
  10558. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10559. data[TG3_EXT_LOOPB_TEST] |=
  10560. TG3_TSO_LOOPBACK_FAILED;
  10561. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10562. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10563. data[TG3_EXT_LOOPB_TEST] |=
  10564. TG3_JMB_LOOPBACK_FAILED;
  10565. }
  10566. /* Re-enable gphy autopowerdown. */
  10567. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10568. tg3_phy_toggle_apd(tp, true);
  10569. }
  10570. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10571. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10572. done:
  10573. tp->phy_flags |= eee_cap;
  10574. return err;
  10575. }
  10576. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10577. u64 *data)
  10578. {
  10579. struct tg3 *tp = netdev_priv(dev);
  10580. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10581. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10582. tg3_power_up(tp)) {
  10583. etest->flags |= ETH_TEST_FL_FAILED;
  10584. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10585. return;
  10586. }
  10587. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10588. if (tg3_test_nvram(tp) != 0) {
  10589. etest->flags |= ETH_TEST_FL_FAILED;
  10590. data[TG3_NVRAM_TEST] = 1;
  10591. }
  10592. if (!doextlpbk && tg3_test_link(tp)) {
  10593. etest->flags |= ETH_TEST_FL_FAILED;
  10594. data[TG3_LINK_TEST] = 1;
  10595. }
  10596. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10597. int err, err2 = 0, irq_sync = 0;
  10598. if (netif_running(dev)) {
  10599. tg3_phy_stop(tp);
  10600. tg3_netif_stop(tp);
  10601. irq_sync = 1;
  10602. }
  10603. tg3_full_lock(tp, irq_sync);
  10604. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10605. err = tg3_nvram_lock(tp);
  10606. tg3_halt_cpu(tp, RX_CPU_BASE);
  10607. if (!tg3_flag(tp, 5705_PLUS))
  10608. tg3_halt_cpu(tp, TX_CPU_BASE);
  10609. if (!err)
  10610. tg3_nvram_unlock(tp);
  10611. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10612. tg3_phy_reset(tp);
  10613. if (tg3_test_registers(tp) != 0) {
  10614. etest->flags |= ETH_TEST_FL_FAILED;
  10615. data[TG3_REGISTER_TEST] = 1;
  10616. }
  10617. if (tg3_test_memory(tp) != 0) {
  10618. etest->flags |= ETH_TEST_FL_FAILED;
  10619. data[TG3_MEMORY_TEST] = 1;
  10620. }
  10621. if (doextlpbk)
  10622. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10623. if (tg3_test_loopback(tp, data, doextlpbk))
  10624. etest->flags |= ETH_TEST_FL_FAILED;
  10625. tg3_full_unlock(tp);
  10626. if (tg3_test_interrupt(tp) != 0) {
  10627. etest->flags |= ETH_TEST_FL_FAILED;
  10628. data[TG3_INTERRUPT_TEST] = 1;
  10629. }
  10630. tg3_full_lock(tp, 0);
  10631. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10632. if (netif_running(dev)) {
  10633. tg3_flag_set(tp, INIT_COMPLETE);
  10634. err2 = tg3_restart_hw(tp, 1);
  10635. if (!err2)
  10636. tg3_netif_start(tp);
  10637. }
  10638. tg3_full_unlock(tp);
  10639. if (irq_sync && !err2)
  10640. tg3_phy_start(tp);
  10641. }
  10642. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10643. tg3_power_down(tp);
  10644. }
  10645. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10646. struct ifreq *ifr, int cmd)
  10647. {
  10648. struct tg3 *tp = netdev_priv(dev);
  10649. struct hwtstamp_config stmpconf;
  10650. if (!tg3_flag(tp, PTP_CAPABLE))
  10651. return -EINVAL;
  10652. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10653. return -EFAULT;
  10654. if (stmpconf.flags)
  10655. return -EINVAL;
  10656. switch (stmpconf.tx_type) {
  10657. case HWTSTAMP_TX_ON:
  10658. tg3_flag_set(tp, TX_TSTAMP_EN);
  10659. break;
  10660. case HWTSTAMP_TX_OFF:
  10661. tg3_flag_clear(tp, TX_TSTAMP_EN);
  10662. break;
  10663. default:
  10664. return -ERANGE;
  10665. }
  10666. switch (stmpconf.rx_filter) {
  10667. case HWTSTAMP_FILTER_NONE:
  10668. tp->rxptpctl = 0;
  10669. break;
  10670. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  10671. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10672. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  10673. break;
  10674. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  10675. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10676. TG3_RX_PTP_CTL_SYNC_EVNT;
  10677. break;
  10678. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  10679. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10680. TG3_RX_PTP_CTL_DELAY_REQ;
  10681. break;
  10682. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  10683. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10684. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10685. break;
  10686. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  10687. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10688. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10689. break;
  10690. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  10691. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10692. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10693. break;
  10694. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  10695. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10696. TG3_RX_PTP_CTL_SYNC_EVNT;
  10697. break;
  10698. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  10699. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10700. TG3_RX_PTP_CTL_SYNC_EVNT;
  10701. break;
  10702. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  10703. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10704. TG3_RX_PTP_CTL_SYNC_EVNT;
  10705. break;
  10706. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  10707. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10708. TG3_RX_PTP_CTL_DELAY_REQ;
  10709. break;
  10710. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  10711. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10712. TG3_RX_PTP_CTL_DELAY_REQ;
  10713. break;
  10714. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  10715. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10716. TG3_RX_PTP_CTL_DELAY_REQ;
  10717. break;
  10718. default:
  10719. return -ERANGE;
  10720. }
  10721. if (netif_running(dev) && tp->rxptpctl)
  10722. tw32(TG3_RX_PTP_CTL,
  10723. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  10724. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  10725. -EFAULT : 0;
  10726. }
  10727. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10728. {
  10729. struct mii_ioctl_data *data = if_mii(ifr);
  10730. struct tg3 *tp = netdev_priv(dev);
  10731. int err;
  10732. if (tg3_flag(tp, USE_PHYLIB)) {
  10733. struct phy_device *phydev;
  10734. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10735. return -EAGAIN;
  10736. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10737. return phy_mii_ioctl(phydev, ifr, cmd);
  10738. }
  10739. switch (cmd) {
  10740. case SIOCGMIIPHY:
  10741. data->phy_id = tp->phy_addr;
  10742. /* fallthru */
  10743. case SIOCGMIIREG: {
  10744. u32 mii_regval;
  10745. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10746. break; /* We have no PHY */
  10747. if (!netif_running(dev))
  10748. return -EAGAIN;
  10749. spin_lock_bh(&tp->lock);
  10750. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  10751. data->reg_num & 0x1f, &mii_regval);
  10752. spin_unlock_bh(&tp->lock);
  10753. data->val_out = mii_regval;
  10754. return err;
  10755. }
  10756. case SIOCSMIIREG:
  10757. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10758. break; /* We have no PHY */
  10759. if (!netif_running(dev))
  10760. return -EAGAIN;
  10761. spin_lock_bh(&tp->lock);
  10762. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  10763. data->reg_num & 0x1f, data->val_in);
  10764. spin_unlock_bh(&tp->lock);
  10765. return err;
  10766. case SIOCSHWTSTAMP:
  10767. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  10768. default:
  10769. /* do nothing */
  10770. break;
  10771. }
  10772. return -EOPNOTSUPP;
  10773. }
  10774. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10775. {
  10776. struct tg3 *tp = netdev_priv(dev);
  10777. memcpy(ec, &tp->coal, sizeof(*ec));
  10778. return 0;
  10779. }
  10780. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10781. {
  10782. struct tg3 *tp = netdev_priv(dev);
  10783. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10784. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10785. if (!tg3_flag(tp, 5705_PLUS)) {
  10786. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10787. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10788. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10789. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10790. }
  10791. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10792. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10793. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10794. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10795. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10796. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10797. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10798. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10799. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10800. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10801. return -EINVAL;
  10802. /* No rx interrupts will be generated if both are zero */
  10803. if ((ec->rx_coalesce_usecs == 0) &&
  10804. (ec->rx_max_coalesced_frames == 0))
  10805. return -EINVAL;
  10806. /* No tx interrupts will be generated if both are zero */
  10807. if ((ec->tx_coalesce_usecs == 0) &&
  10808. (ec->tx_max_coalesced_frames == 0))
  10809. return -EINVAL;
  10810. /* Only copy relevant parameters, ignore all others. */
  10811. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10812. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10813. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10814. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10815. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10816. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10817. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10818. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10819. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10820. if (netif_running(dev)) {
  10821. tg3_full_lock(tp, 0);
  10822. __tg3_set_coalesce(tp, &tp->coal);
  10823. tg3_full_unlock(tp);
  10824. }
  10825. return 0;
  10826. }
  10827. static const struct ethtool_ops tg3_ethtool_ops = {
  10828. .get_settings = tg3_get_settings,
  10829. .set_settings = tg3_set_settings,
  10830. .get_drvinfo = tg3_get_drvinfo,
  10831. .get_regs_len = tg3_get_regs_len,
  10832. .get_regs = tg3_get_regs,
  10833. .get_wol = tg3_get_wol,
  10834. .set_wol = tg3_set_wol,
  10835. .get_msglevel = tg3_get_msglevel,
  10836. .set_msglevel = tg3_set_msglevel,
  10837. .nway_reset = tg3_nway_reset,
  10838. .get_link = ethtool_op_get_link,
  10839. .get_eeprom_len = tg3_get_eeprom_len,
  10840. .get_eeprom = tg3_get_eeprom,
  10841. .set_eeprom = tg3_set_eeprom,
  10842. .get_ringparam = tg3_get_ringparam,
  10843. .set_ringparam = tg3_set_ringparam,
  10844. .get_pauseparam = tg3_get_pauseparam,
  10845. .set_pauseparam = tg3_set_pauseparam,
  10846. .self_test = tg3_self_test,
  10847. .get_strings = tg3_get_strings,
  10848. .set_phys_id = tg3_set_phys_id,
  10849. .get_ethtool_stats = tg3_get_ethtool_stats,
  10850. .get_coalesce = tg3_get_coalesce,
  10851. .set_coalesce = tg3_set_coalesce,
  10852. .get_sset_count = tg3_get_sset_count,
  10853. .get_rxnfc = tg3_get_rxnfc,
  10854. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10855. .get_rxfh_indir = tg3_get_rxfh_indir,
  10856. .set_rxfh_indir = tg3_set_rxfh_indir,
  10857. .get_channels = tg3_get_channels,
  10858. .set_channels = tg3_set_channels,
  10859. .get_ts_info = tg3_get_ts_info,
  10860. };
  10861. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10862. struct rtnl_link_stats64 *stats)
  10863. {
  10864. struct tg3 *tp = netdev_priv(dev);
  10865. spin_lock_bh(&tp->lock);
  10866. if (!tp->hw_stats) {
  10867. spin_unlock_bh(&tp->lock);
  10868. return &tp->net_stats_prev;
  10869. }
  10870. tg3_get_nstats(tp, stats);
  10871. spin_unlock_bh(&tp->lock);
  10872. return stats;
  10873. }
  10874. static void tg3_set_rx_mode(struct net_device *dev)
  10875. {
  10876. struct tg3 *tp = netdev_priv(dev);
  10877. if (!netif_running(dev))
  10878. return;
  10879. tg3_full_lock(tp, 0);
  10880. __tg3_set_rx_mode(dev);
  10881. tg3_full_unlock(tp);
  10882. }
  10883. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10884. int new_mtu)
  10885. {
  10886. dev->mtu = new_mtu;
  10887. if (new_mtu > ETH_DATA_LEN) {
  10888. if (tg3_flag(tp, 5780_CLASS)) {
  10889. netdev_update_features(dev);
  10890. tg3_flag_clear(tp, TSO_CAPABLE);
  10891. } else {
  10892. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10893. }
  10894. } else {
  10895. if (tg3_flag(tp, 5780_CLASS)) {
  10896. tg3_flag_set(tp, TSO_CAPABLE);
  10897. netdev_update_features(dev);
  10898. }
  10899. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10900. }
  10901. }
  10902. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10903. {
  10904. struct tg3 *tp = netdev_priv(dev);
  10905. int err, reset_phy = 0;
  10906. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10907. return -EINVAL;
  10908. if (!netif_running(dev)) {
  10909. /* We'll just catch it later when the
  10910. * device is up'd.
  10911. */
  10912. tg3_set_mtu(dev, tp, new_mtu);
  10913. return 0;
  10914. }
  10915. tg3_phy_stop(tp);
  10916. tg3_netif_stop(tp);
  10917. tg3_full_lock(tp, 1);
  10918. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10919. tg3_set_mtu(dev, tp, new_mtu);
  10920. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10921. * breaks all requests to 256 bytes.
  10922. */
  10923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10924. reset_phy = 1;
  10925. err = tg3_restart_hw(tp, reset_phy);
  10926. if (!err)
  10927. tg3_netif_start(tp);
  10928. tg3_full_unlock(tp);
  10929. if (!err)
  10930. tg3_phy_start(tp);
  10931. return err;
  10932. }
  10933. static const struct net_device_ops tg3_netdev_ops = {
  10934. .ndo_open = tg3_open,
  10935. .ndo_stop = tg3_close,
  10936. .ndo_start_xmit = tg3_start_xmit,
  10937. .ndo_get_stats64 = tg3_get_stats64,
  10938. .ndo_validate_addr = eth_validate_addr,
  10939. .ndo_set_rx_mode = tg3_set_rx_mode,
  10940. .ndo_set_mac_address = tg3_set_mac_addr,
  10941. .ndo_do_ioctl = tg3_ioctl,
  10942. .ndo_tx_timeout = tg3_tx_timeout,
  10943. .ndo_change_mtu = tg3_change_mtu,
  10944. .ndo_fix_features = tg3_fix_features,
  10945. .ndo_set_features = tg3_set_features,
  10946. #ifdef CONFIG_NET_POLL_CONTROLLER
  10947. .ndo_poll_controller = tg3_poll_controller,
  10948. #endif
  10949. };
  10950. static void tg3_get_eeprom_size(struct tg3 *tp)
  10951. {
  10952. u32 cursize, val, magic;
  10953. tp->nvram_size = EEPROM_CHIP_SIZE;
  10954. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10955. return;
  10956. if ((magic != TG3_EEPROM_MAGIC) &&
  10957. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10958. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10959. return;
  10960. /*
  10961. * Size the chip by reading offsets at increasing powers of two.
  10962. * When we encounter our validation signature, we know the addressing
  10963. * has wrapped around, and thus have our chip size.
  10964. */
  10965. cursize = 0x10;
  10966. while (cursize < tp->nvram_size) {
  10967. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10968. return;
  10969. if (val == magic)
  10970. break;
  10971. cursize <<= 1;
  10972. }
  10973. tp->nvram_size = cursize;
  10974. }
  10975. static void tg3_get_nvram_size(struct tg3 *tp)
  10976. {
  10977. u32 val;
  10978. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10979. return;
  10980. /* Selfboot format */
  10981. if (val != TG3_EEPROM_MAGIC) {
  10982. tg3_get_eeprom_size(tp);
  10983. return;
  10984. }
  10985. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10986. if (val != 0) {
  10987. /* This is confusing. We want to operate on the
  10988. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10989. * call will read from NVRAM and byteswap the data
  10990. * according to the byteswapping settings for all
  10991. * other register accesses. This ensures the data we
  10992. * want will always reside in the lower 16-bits.
  10993. * However, the data in NVRAM is in LE format, which
  10994. * means the data from the NVRAM read will always be
  10995. * opposite the endianness of the CPU. The 16-bit
  10996. * byteswap then brings the data to CPU endianness.
  10997. */
  10998. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10999. return;
  11000. }
  11001. }
  11002. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11003. }
  11004. static void tg3_get_nvram_info(struct tg3 *tp)
  11005. {
  11006. u32 nvcfg1;
  11007. nvcfg1 = tr32(NVRAM_CFG1);
  11008. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11009. tg3_flag_set(tp, FLASH);
  11010. } else {
  11011. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11012. tw32(NVRAM_CFG1, nvcfg1);
  11013. }
  11014. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11015. tg3_flag(tp, 5780_CLASS)) {
  11016. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11017. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11018. tp->nvram_jedecnum = JEDEC_ATMEL;
  11019. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11020. tg3_flag_set(tp, NVRAM_BUFFERED);
  11021. break;
  11022. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11023. tp->nvram_jedecnum = JEDEC_ATMEL;
  11024. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11025. break;
  11026. case FLASH_VENDOR_ATMEL_EEPROM:
  11027. tp->nvram_jedecnum = JEDEC_ATMEL;
  11028. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11029. tg3_flag_set(tp, NVRAM_BUFFERED);
  11030. break;
  11031. case FLASH_VENDOR_ST:
  11032. tp->nvram_jedecnum = JEDEC_ST;
  11033. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11034. tg3_flag_set(tp, NVRAM_BUFFERED);
  11035. break;
  11036. case FLASH_VENDOR_SAIFUN:
  11037. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11038. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11039. break;
  11040. case FLASH_VENDOR_SST_SMALL:
  11041. case FLASH_VENDOR_SST_LARGE:
  11042. tp->nvram_jedecnum = JEDEC_SST;
  11043. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11044. break;
  11045. }
  11046. } else {
  11047. tp->nvram_jedecnum = JEDEC_ATMEL;
  11048. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11049. tg3_flag_set(tp, NVRAM_BUFFERED);
  11050. }
  11051. }
  11052. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11053. {
  11054. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11055. case FLASH_5752PAGE_SIZE_256:
  11056. tp->nvram_pagesize = 256;
  11057. break;
  11058. case FLASH_5752PAGE_SIZE_512:
  11059. tp->nvram_pagesize = 512;
  11060. break;
  11061. case FLASH_5752PAGE_SIZE_1K:
  11062. tp->nvram_pagesize = 1024;
  11063. break;
  11064. case FLASH_5752PAGE_SIZE_2K:
  11065. tp->nvram_pagesize = 2048;
  11066. break;
  11067. case FLASH_5752PAGE_SIZE_4K:
  11068. tp->nvram_pagesize = 4096;
  11069. break;
  11070. case FLASH_5752PAGE_SIZE_264:
  11071. tp->nvram_pagesize = 264;
  11072. break;
  11073. case FLASH_5752PAGE_SIZE_528:
  11074. tp->nvram_pagesize = 528;
  11075. break;
  11076. }
  11077. }
  11078. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11079. {
  11080. u32 nvcfg1;
  11081. nvcfg1 = tr32(NVRAM_CFG1);
  11082. /* NVRAM protection for TPM */
  11083. if (nvcfg1 & (1 << 27))
  11084. tg3_flag_set(tp, PROTECTED_NVRAM);
  11085. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11086. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11087. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11088. tp->nvram_jedecnum = JEDEC_ATMEL;
  11089. tg3_flag_set(tp, NVRAM_BUFFERED);
  11090. break;
  11091. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11092. tp->nvram_jedecnum = JEDEC_ATMEL;
  11093. tg3_flag_set(tp, NVRAM_BUFFERED);
  11094. tg3_flag_set(tp, FLASH);
  11095. break;
  11096. case FLASH_5752VENDOR_ST_M45PE10:
  11097. case FLASH_5752VENDOR_ST_M45PE20:
  11098. case FLASH_5752VENDOR_ST_M45PE40:
  11099. tp->nvram_jedecnum = JEDEC_ST;
  11100. tg3_flag_set(tp, NVRAM_BUFFERED);
  11101. tg3_flag_set(tp, FLASH);
  11102. break;
  11103. }
  11104. if (tg3_flag(tp, FLASH)) {
  11105. tg3_nvram_get_pagesize(tp, nvcfg1);
  11106. } else {
  11107. /* For eeprom, set pagesize to maximum eeprom size */
  11108. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11109. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11110. tw32(NVRAM_CFG1, nvcfg1);
  11111. }
  11112. }
  11113. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11114. {
  11115. u32 nvcfg1, protect = 0;
  11116. nvcfg1 = tr32(NVRAM_CFG1);
  11117. /* NVRAM protection for TPM */
  11118. if (nvcfg1 & (1 << 27)) {
  11119. tg3_flag_set(tp, PROTECTED_NVRAM);
  11120. protect = 1;
  11121. }
  11122. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11123. switch (nvcfg1) {
  11124. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11125. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11126. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11127. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11128. tp->nvram_jedecnum = JEDEC_ATMEL;
  11129. tg3_flag_set(tp, NVRAM_BUFFERED);
  11130. tg3_flag_set(tp, FLASH);
  11131. tp->nvram_pagesize = 264;
  11132. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11133. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11134. tp->nvram_size = (protect ? 0x3e200 :
  11135. TG3_NVRAM_SIZE_512KB);
  11136. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11137. tp->nvram_size = (protect ? 0x1f200 :
  11138. TG3_NVRAM_SIZE_256KB);
  11139. else
  11140. tp->nvram_size = (protect ? 0x1f200 :
  11141. TG3_NVRAM_SIZE_128KB);
  11142. break;
  11143. case FLASH_5752VENDOR_ST_M45PE10:
  11144. case FLASH_5752VENDOR_ST_M45PE20:
  11145. case FLASH_5752VENDOR_ST_M45PE40:
  11146. tp->nvram_jedecnum = JEDEC_ST;
  11147. tg3_flag_set(tp, NVRAM_BUFFERED);
  11148. tg3_flag_set(tp, FLASH);
  11149. tp->nvram_pagesize = 256;
  11150. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11151. tp->nvram_size = (protect ?
  11152. TG3_NVRAM_SIZE_64KB :
  11153. TG3_NVRAM_SIZE_128KB);
  11154. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11155. tp->nvram_size = (protect ?
  11156. TG3_NVRAM_SIZE_64KB :
  11157. TG3_NVRAM_SIZE_256KB);
  11158. else
  11159. tp->nvram_size = (protect ?
  11160. TG3_NVRAM_SIZE_128KB :
  11161. TG3_NVRAM_SIZE_512KB);
  11162. break;
  11163. }
  11164. }
  11165. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11166. {
  11167. u32 nvcfg1;
  11168. nvcfg1 = tr32(NVRAM_CFG1);
  11169. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11170. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11171. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11172. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11173. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11174. tp->nvram_jedecnum = JEDEC_ATMEL;
  11175. tg3_flag_set(tp, NVRAM_BUFFERED);
  11176. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11177. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11178. tw32(NVRAM_CFG1, nvcfg1);
  11179. break;
  11180. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11181. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11182. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11183. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11184. tp->nvram_jedecnum = JEDEC_ATMEL;
  11185. tg3_flag_set(tp, NVRAM_BUFFERED);
  11186. tg3_flag_set(tp, FLASH);
  11187. tp->nvram_pagesize = 264;
  11188. break;
  11189. case FLASH_5752VENDOR_ST_M45PE10:
  11190. case FLASH_5752VENDOR_ST_M45PE20:
  11191. case FLASH_5752VENDOR_ST_M45PE40:
  11192. tp->nvram_jedecnum = JEDEC_ST;
  11193. tg3_flag_set(tp, NVRAM_BUFFERED);
  11194. tg3_flag_set(tp, FLASH);
  11195. tp->nvram_pagesize = 256;
  11196. break;
  11197. }
  11198. }
  11199. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11200. {
  11201. u32 nvcfg1, protect = 0;
  11202. nvcfg1 = tr32(NVRAM_CFG1);
  11203. /* NVRAM protection for TPM */
  11204. if (nvcfg1 & (1 << 27)) {
  11205. tg3_flag_set(tp, PROTECTED_NVRAM);
  11206. protect = 1;
  11207. }
  11208. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11209. switch (nvcfg1) {
  11210. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11211. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11212. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11213. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11214. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11215. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11216. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11217. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11218. tp->nvram_jedecnum = JEDEC_ATMEL;
  11219. tg3_flag_set(tp, NVRAM_BUFFERED);
  11220. tg3_flag_set(tp, FLASH);
  11221. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11222. tp->nvram_pagesize = 256;
  11223. break;
  11224. case FLASH_5761VENDOR_ST_A_M45PE20:
  11225. case FLASH_5761VENDOR_ST_A_M45PE40:
  11226. case FLASH_5761VENDOR_ST_A_M45PE80:
  11227. case FLASH_5761VENDOR_ST_A_M45PE16:
  11228. case FLASH_5761VENDOR_ST_M_M45PE20:
  11229. case FLASH_5761VENDOR_ST_M_M45PE40:
  11230. case FLASH_5761VENDOR_ST_M_M45PE80:
  11231. case FLASH_5761VENDOR_ST_M_M45PE16:
  11232. tp->nvram_jedecnum = JEDEC_ST;
  11233. tg3_flag_set(tp, NVRAM_BUFFERED);
  11234. tg3_flag_set(tp, FLASH);
  11235. tp->nvram_pagesize = 256;
  11236. break;
  11237. }
  11238. if (protect) {
  11239. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11240. } else {
  11241. switch (nvcfg1) {
  11242. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11243. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11244. case FLASH_5761VENDOR_ST_A_M45PE16:
  11245. case FLASH_5761VENDOR_ST_M_M45PE16:
  11246. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11247. break;
  11248. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11249. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11250. case FLASH_5761VENDOR_ST_A_M45PE80:
  11251. case FLASH_5761VENDOR_ST_M_M45PE80:
  11252. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11253. break;
  11254. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11255. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11256. case FLASH_5761VENDOR_ST_A_M45PE40:
  11257. case FLASH_5761VENDOR_ST_M_M45PE40:
  11258. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11259. break;
  11260. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11261. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11262. case FLASH_5761VENDOR_ST_A_M45PE20:
  11263. case FLASH_5761VENDOR_ST_M_M45PE20:
  11264. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11265. break;
  11266. }
  11267. }
  11268. }
  11269. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11270. {
  11271. tp->nvram_jedecnum = JEDEC_ATMEL;
  11272. tg3_flag_set(tp, NVRAM_BUFFERED);
  11273. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11274. }
  11275. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11276. {
  11277. u32 nvcfg1;
  11278. nvcfg1 = tr32(NVRAM_CFG1);
  11279. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11280. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11281. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11282. tp->nvram_jedecnum = JEDEC_ATMEL;
  11283. tg3_flag_set(tp, NVRAM_BUFFERED);
  11284. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11285. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11286. tw32(NVRAM_CFG1, nvcfg1);
  11287. return;
  11288. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11289. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11290. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11291. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11292. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11293. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11294. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11295. tp->nvram_jedecnum = JEDEC_ATMEL;
  11296. tg3_flag_set(tp, NVRAM_BUFFERED);
  11297. tg3_flag_set(tp, FLASH);
  11298. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11299. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11300. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11301. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11302. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11303. break;
  11304. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11305. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11306. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11307. break;
  11308. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11309. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11310. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11311. break;
  11312. }
  11313. break;
  11314. case FLASH_5752VENDOR_ST_M45PE10:
  11315. case FLASH_5752VENDOR_ST_M45PE20:
  11316. case FLASH_5752VENDOR_ST_M45PE40:
  11317. tp->nvram_jedecnum = JEDEC_ST;
  11318. tg3_flag_set(tp, NVRAM_BUFFERED);
  11319. tg3_flag_set(tp, FLASH);
  11320. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11321. case FLASH_5752VENDOR_ST_M45PE10:
  11322. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11323. break;
  11324. case FLASH_5752VENDOR_ST_M45PE20:
  11325. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11326. break;
  11327. case FLASH_5752VENDOR_ST_M45PE40:
  11328. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11329. break;
  11330. }
  11331. break;
  11332. default:
  11333. tg3_flag_set(tp, NO_NVRAM);
  11334. return;
  11335. }
  11336. tg3_nvram_get_pagesize(tp, nvcfg1);
  11337. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11338. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11339. }
  11340. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11341. {
  11342. u32 nvcfg1;
  11343. nvcfg1 = tr32(NVRAM_CFG1);
  11344. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11345. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11346. case FLASH_5717VENDOR_MICRO_EEPROM:
  11347. tp->nvram_jedecnum = JEDEC_ATMEL;
  11348. tg3_flag_set(tp, NVRAM_BUFFERED);
  11349. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11350. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11351. tw32(NVRAM_CFG1, nvcfg1);
  11352. return;
  11353. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11354. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11355. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11356. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11357. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11358. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11359. case FLASH_5717VENDOR_ATMEL_45USPT:
  11360. tp->nvram_jedecnum = JEDEC_ATMEL;
  11361. tg3_flag_set(tp, NVRAM_BUFFERED);
  11362. tg3_flag_set(tp, FLASH);
  11363. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11364. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11365. /* Detect size with tg3_nvram_get_size() */
  11366. break;
  11367. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11368. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11369. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11370. break;
  11371. default:
  11372. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11373. break;
  11374. }
  11375. break;
  11376. case FLASH_5717VENDOR_ST_M_M25PE10:
  11377. case FLASH_5717VENDOR_ST_A_M25PE10:
  11378. case FLASH_5717VENDOR_ST_M_M45PE10:
  11379. case FLASH_5717VENDOR_ST_A_M45PE10:
  11380. case FLASH_5717VENDOR_ST_M_M25PE20:
  11381. case FLASH_5717VENDOR_ST_A_M25PE20:
  11382. case FLASH_5717VENDOR_ST_M_M45PE20:
  11383. case FLASH_5717VENDOR_ST_A_M45PE20:
  11384. case FLASH_5717VENDOR_ST_25USPT:
  11385. case FLASH_5717VENDOR_ST_45USPT:
  11386. tp->nvram_jedecnum = JEDEC_ST;
  11387. tg3_flag_set(tp, NVRAM_BUFFERED);
  11388. tg3_flag_set(tp, FLASH);
  11389. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11390. case FLASH_5717VENDOR_ST_M_M25PE20:
  11391. case FLASH_5717VENDOR_ST_M_M45PE20:
  11392. /* Detect size with tg3_nvram_get_size() */
  11393. break;
  11394. case FLASH_5717VENDOR_ST_A_M25PE20:
  11395. case FLASH_5717VENDOR_ST_A_M45PE20:
  11396. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11397. break;
  11398. default:
  11399. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11400. break;
  11401. }
  11402. break;
  11403. default:
  11404. tg3_flag_set(tp, NO_NVRAM);
  11405. return;
  11406. }
  11407. tg3_nvram_get_pagesize(tp, nvcfg1);
  11408. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11409. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11410. }
  11411. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11412. {
  11413. u32 nvcfg1, nvmpinstrp;
  11414. nvcfg1 = tr32(NVRAM_CFG1);
  11415. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11416. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  11417. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11418. tg3_flag_set(tp, NO_NVRAM);
  11419. return;
  11420. }
  11421. switch (nvmpinstrp) {
  11422. case FLASH_5762_EEPROM_HD:
  11423. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11424. break;
  11425. case FLASH_5762_EEPROM_LD:
  11426. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11427. break;
  11428. }
  11429. }
  11430. switch (nvmpinstrp) {
  11431. case FLASH_5720_EEPROM_HD:
  11432. case FLASH_5720_EEPROM_LD:
  11433. tp->nvram_jedecnum = JEDEC_ATMEL;
  11434. tg3_flag_set(tp, NVRAM_BUFFERED);
  11435. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11436. tw32(NVRAM_CFG1, nvcfg1);
  11437. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11438. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11439. else
  11440. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11441. return;
  11442. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11443. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11444. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11445. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11446. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11447. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11448. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11449. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11450. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11451. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11452. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11453. case FLASH_5720VENDOR_ATMEL_45USPT:
  11454. tp->nvram_jedecnum = JEDEC_ATMEL;
  11455. tg3_flag_set(tp, NVRAM_BUFFERED);
  11456. tg3_flag_set(tp, FLASH);
  11457. switch (nvmpinstrp) {
  11458. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11459. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11460. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11461. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11462. break;
  11463. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11464. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11465. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11466. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11467. break;
  11468. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11469. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11470. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11471. break;
  11472. default:
  11473. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5762)
  11474. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11475. break;
  11476. }
  11477. break;
  11478. case FLASH_5720VENDOR_M_ST_M25PE10:
  11479. case FLASH_5720VENDOR_M_ST_M45PE10:
  11480. case FLASH_5720VENDOR_A_ST_M25PE10:
  11481. case FLASH_5720VENDOR_A_ST_M45PE10:
  11482. case FLASH_5720VENDOR_M_ST_M25PE20:
  11483. case FLASH_5720VENDOR_M_ST_M45PE20:
  11484. case FLASH_5720VENDOR_A_ST_M25PE20:
  11485. case FLASH_5720VENDOR_A_ST_M45PE20:
  11486. case FLASH_5720VENDOR_M_ST_M25PE40:
  11487. case FLASH_5720VENDOR_M_ST_M45PE40:
  11488. case FLASH_5720VENDOR_A_ST_M25PE40:
  11489. case FLASH_5720VENDOR_A_ST_M45PE40:
  11490. case FLASH_5720VENDOR_M_ST_M25PE80:
  11491. case FLASH_5720VENDOR_M_ST_M45PE80:
  11492. case FLASH_5720VENDOR_A_ST_M25PE80:
  11493. case FLASH_5720VENDOR_A_ST_M45PE80:
  11494. case FLASH_5720VENDOR_ST_25USPT:
  11495. case FLASH_5720VENDOR_ST_45USPT:
  11496. tp->nvram_jedecnum = JEDEC_ST;
  11497. tg3_flag_set(tp, NVRAM_BUFFERED);
  11498. tg3_flag_set(tp, FLASH);
  11499. switch (nvmpinstrp) {
  11500. case FLASH_5720VENDOR_M_ST_M25PE20:
  11501. case FLASH_5720VENDOR_M_ST_M45PE20:
  11502. case FLASH_5720VENDOR_A_ST_M25PE20:
  11503. case FLASH_5720VENDOR_A_ST_M45PE20:
  11504. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11505. break;
  11506. case FLASH_5720VENDOR_M_ST_M25PE40:
  11507. case FLASH_5720VENDOR_M_ST_M45PE40:
  11508. case FLASH_5720VENDOR_A_ST_M25PE40:
  11509. case FLASH_5720VENDOR_A_ST_M45PE40:
  11510. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11511. break;
  11512. case FLASH_5720VENDOR_M_ST_M25PE80:
  11513. case FLASH_5720VENDOR_M_ST_M45PE80:
  11514. case FLASH_5720VENDOR_A_ST_M25PE80:
  11515. case FLASH_5720VENDOR_A_ST_M45PE80:
  11516. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11517. break;
  11518. default:
  11519. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5762)
  11520. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11521. break;
  11522. }
  11523. break;
  11524. default:
  11525. tg3_flag_set(tp, NO_NVRAM);
  11526. return;
  11527. }
  11528. tg3_nvram_get_pagesize(tp, nvcfg1);
  11529. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11530. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  11532. u32 val;
  11533. if (tg3_nvram_read(tp, 0, &val))
  11534. return;
  11535. if (val != TG3_EEPROM_MAGIC &&
  11536. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  11537. tg3_flag_set(tp, NO_NVRAM);
  11538. }
  11539. }
  11540. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11541. static void tg3_nvram_init(struct tg3 *tp)
  11542. {
  11543. if (tg3_flag(tp, IS_SSB_CORE)) {
  11544. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  11545. tg3_flag_clear(tp, NVRAM);
  11546. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11547. tg3_flag_set(tp, NO_NVRAM);
  11548. return;
  11549. }
  11550. tw32_f(GRC_EEPROM_ADDR,
  11551. (EEPROM_ADDR_FSM_RESET |
  11552. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11553. EEPROM_ADDR_CLKPERD_SHIFT)));
  11554. msleep(1);
  11555. /* Enable seeprom accesses. */
  11556. tw32_f(GRC_LOCAL_CTRL,
  11557. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11558. udelay(100);
  11559. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11560. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  11561. tg3_flag_set(tp, NVRAM);
  11562. if (tg3_nvram_lock(tp)) {
  11563. netdev_warn(tp->dev,
  11564. "Cannot get nvram lock, %s failed\n",
  11565. __func__);
  11566. return;
  11567. }
  11568. tg3_enable_nvram_access(tp);
  11569. tp->nvram_size = 0;
  11570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11571. tg3_get_5752_nvram_info(tp);
  11572. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11573. tg3_get_5755_nvram_info(tp);
  11574. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11577. tg3_get_5787_nvram_info(tp);
  11578. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11579. tg3_get_5761_nvram_info(tp);
  11580. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11581. tg3_get_5906_nvram_info(tp);
  11582. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11583. tg3_flag(tp, 57765_CLASS))
  11584. tg3_get_57780_nvram_info(tp);
  11585. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11586. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11587. tg3_get_5717_nvram_info(tp);
  11588. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11589. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  11590. tg3_get_5720_nvram_info(tp);
  11591. else
  11592. tg3_get_nvram_info(tp);
  11593. if (tp->nvram_size == 0)
  11594. tg3_get_nvram_size(tp);
  11595. tg3_disable_nvram_access(tp);
  11596. tg3_nvram_unlock(tp);
  11597. } else {
  11598. tg3_flag_clear(tp, NVRAM);
  11599. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11600. tg3_get_eeprom_size(tp);
  11601. }
  11602. }
  11603. struct subsys_tbl_ent {
  11604. u16 subsys_vendor, subsys_devid;
  11605. u32 phy_id;
  11606. };
  11607. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11608. /* Broadcom boards. */
  11609. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11610. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11611. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11612. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11613. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11614. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11615. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11616. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11617. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11618. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11619. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11620. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11621. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11622. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11623. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11624. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11625. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11626. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11627. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11628. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11629. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11630. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11631. /* 3com boards. */
  11632. { TG3PCI_SUBVENDOR_ID_3COM,
  11633. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11634. { TG3PCI_SUBVENDOR_ID_3COM,
  11635. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11636. { TG3PCI_SUBVENDOR_ID_3COM,
  11637. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11638. { TG3PCI_SUBVENDOR_ID_3COM,
  11639. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11640. { TG3PCI_SUBVENDOR_ID_3COM,
  11641. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11642. /* DELL boards. */
  11643. { TG3PCI_SUBVENDOR_ID_DELL,
  11644. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11645. { TG3PCI_SUBVENDOR_ID_DELL,
  11646. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11647. { TG3PCI_SUBVENDOR_ID_DELL,
  11648. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11649. { TG3PCI_SUBVENDOR_ID_DELL,
  11650. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11651. /* Compaq boards. */
  11652. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11653. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11654. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11655. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11656. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11657. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11658. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11659. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11660. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11661. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11662. /* IBM boards. */
  11663. { TG3PCI_SUBVENDOR_ID_IBM,
  11664. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11665. };
  11666. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  11667. {
  11668. int i;
  11669. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11670. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11671. tp->pdev->subsystem_vendor) &&
  11672. (subsys_id_to_phy_id[i].subsys_devid ==
  11673. tp->pdev->subsystem_device))
  11674. return &subsys_id_to_phy_id[i];
  11675. }
  11676. return NULL;
  11677. }
  11678. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11679. {
  11680. u32 val;
  11681. tp->phy_id = TG3_PHY_ID_INVALID;
  11682. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11683. /* Assume an onboard device and WOL capable by default. */
  11684. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11685. tg3_flag_set(tp, WOL_CAP);
  11686. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11687. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11688. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11689. tg3_flag_set(tp, IS_NIC);
  11690. }
  11691. val = tr32(VCPU_CFGSHDW);
  11692. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11693. tg3_flag_set(tp, ASPM_WORKAROUND);
  11694. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11695. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11696. tg3_flag_set(tp, WOL_ENABLE);
  11697. device_set_wakeup_enable(&tp->pdev->dev, true);
  11698. }
  11699. goto done;
  11700. }
  11701. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11702. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11703. u32 nic_cfg, led_cfg;
  11704. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11705. int eeprom_phy_serdes = 0;
  11706. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11707. tp->nic_sram_data_cfg = nic_cfg;
  11708. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11709. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11710. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11711. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11712. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11713. (ver > 0) && (ver < 0x100))
  11714. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11715. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11716. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11717. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11718. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11719. eeprom_phy_serdes = 1;
  11720. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11721. if (nic_phy_id != 0) {
  11722. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11723. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11724. eeprom_phy_id = (id1 >> 16) << 10;
  11725. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11726. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11727. } else
  11728. eeprom_phy_id = 0;
  11729. tp->phy_id = eeprom_phy_id;
  11730. if (eeprom_phy_serdes) {
  11731. if (!tg3_flag(tp, 5705_PLUS))
  11732. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11733. else
  11734. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11735. }
  11736. if (tg3_flag(tp, 5750_PLUS))
  11737. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11738. SHASTA_EXT_LED_MODE_MASK);
  11739. else
  11740. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11741. switch (led_cfg) {
  11742. default:
  11743. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11744. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11745. break;
  11746. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11747. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11748. break;
  11749. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11750. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11751. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11752. * read on some older 5700/5701 bootcode.
  11753. */
  11754. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11755. ASIC_REV_5700 ||
  11756. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11757. ASIC_REV_5701)
  11758. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11759. break;
  11760. case SHASTA_EXT_LED_SHARED:
  11761. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11762. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11763. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11764. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11765. LED_CTRL_MODE_PHY_2);
  11766. break;
  11767. case SHASTA_EXT_LED_MAC:
  11768. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11769. break;
  11770. case SHASTA_EXT_LED_COMBO:
  11771. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11772. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11773. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11774. LED_CTRL_MODE_PHY_2);
  11775. break;
  11776. }
  11777. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11779. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11780. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11781. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11782. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11783. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11784. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11785. if ((tp->pdev->subsystem_vendor ==
  11786. PCI_VENDOR_ID_ARIMA) &&
  11787. (tp->pdev->subsystem_device == 0x205a ||
  11788. tp->pdev->subsystem_device == 0x2063))
  11789. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11790. } else {
  11791. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11792. tg3_flag_set(tp, IS_NIC);
  11793. }
  11794. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11795. tg3_flag_set(tp, ENABLE_ASF);
  11796. if (tg3_flag(tp, 5750_PLUS))
  11797. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11798. }
  11799. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11800. tg3_flag(tp, 5750_PLUS))
  11801. tg3_flag_set(tp, ENABLE_APE);
  11802. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11803. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11804. tg3_flag_clear(tp, WOL_CAP);
  11805. if (tg3_flag(tp, WOL_CAP) &&
  11806. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11807. tg3_flag_set(tp, WOL_ENABLE);
  11808. device_set_wakeup_enable(&tp->pdev->dev, true);
  11809. }
  11810. if (cfg2 & (1 << 17))
  11811. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11812. /* serdes signal pre-emphasis in register 0x590 set by */
  11813. /* bootcode if bit 18 is set */
  11814. if (cfg2 & (1 << 18))
  11815. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11816. if ((tg3_flag(tp, 57765_PLUS) ||
  11817. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11818. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11819. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11820. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11821. if (tg3_flag(tp, PCI_EXPRESS) &&
  11822. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11823. !tg3_flag(tp, 57765_PLUS)) {
  11824. u32 cfg3;
  11825. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11826. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11827. tg3_flag_set(tp, ASPM_WORKAROUND);
  11828. }
  11829. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11830. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11831. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11832. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11833. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11834. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11835. }
  11836. done:
  11837. if (tg3_flag(tp, WOL_CAP))
  11838. device_set_wakeup_enable(&tp->pdev->dev,
  11839. tg3_flag(tp, WOL_ENABLE));
  11840. else
  11841. device_set_wakeup_capable(&tp->pdev->dev, false);
  11842. }
  11843. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  11844. {
  11845. int i, err;
  11846. u32 val2, off = offset * 8;
  11847. err = tg3_nvram_lock(tp);
  11848. if (err)
  11849. return err;
  11850. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  11851. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  11852. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  11853. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  11854. udelay(10);
  11855. for (i = 0; i < 100; i++) {
  11856. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  11857. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  11858. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  11859. break;
  11860. }
  11861. udelay(10);
  11862. }
  11863. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  11864. tg3_nvram_unlock(tp);
  11865. if (val2 & APE_OTP_STATUS_CMD_DONE)
  11866. return 0;
  11867. return -EBUSY;
  11868. }
  11869. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11870. {
  11871. int i;
  11872. u32 val;
  11873. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11874. tw32(OTP_CTRL, cmd);
  11875. /* Wait for up to 1 ms for command to execute. */
  11876. for (i = 0; i < 100; i++) {
  11877. val = tr32(OTP_STATUS);
  11878. if (val & OTP_STATUS_CMD_DONE)
  11879. break;
  11880. udelay(10);
  11881. }
  11882. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11883. }
  11884. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11885. * configuration is a 32-bit value that straddles the alignment boundary.
  11886. * We do two 32-bit reads and then shift and merge the results.
  11887. */
  11888. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  11889. {
  11890. u32 bhalf_otp, thalf_otp;
  11891. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11892. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11893. return 0;
  11894. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11895. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11896. return 0;
  11897. thalf_otp = tr32(OTP_READ_DATA);
  11898. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11899. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11900. return 0;
  11901. bhalf_otp = tr32(OTP_READ_DATA);
  11902. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11903. }
  11904. static void tg3_phy_init_link_config(struct tg3 *tp)
  11905. {
  11906. u32 adv = ADVERTISED_Autoneg;
  11907. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11908. adv |= ADVERTISED_1000baseT_Half |
  11909. ADVERTISED_1000baseT_Full;
  11910. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11911. adv |= ADVERTISED_100baseT_Half |
  11912. ADVERTISED_100baseT_Full |
  11913. ADVERTISED_10baseT_Half |
  11914. ADVERTISED_10baseT_Full |
  11915. ADVERTISED_TP;
  11916. else
  11917. adv |= ADVERTISED_FIBRE;
  11918. tp->link_config.advertising = adv;
  11919. tp->link_config.speed = SPEED_UNKNOWN;
  11920. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11921. tp->link_config.autoneg = AUTONEG_ENABLE;
  11922. tp->link_config.active_speed = SPEED_UNKNOWN;
  11923. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11924. tp->old_link = -1;
  11925. }
  11926. static int tg3_phy_probe(struct tg3 *tp)
  11927. {
  11928. u32 hw_phy_id_1, hw_phy_id_2;
  11929. u32 hw_phy_id, hw_phy_id_masked;
  11930. int err;
  11931. /* flow control autonegotiation is default behavior */
  11932. tg3_flag_set(tp, PAUSE_AUTONEG);
  11933. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11934. if (tg3_flag(tp, ENABLE_APE)) {
  11935. switch (tp->pci_fn) {
  11936. case 0:
  11937. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11938. break;
  11939. case 1:
  11940. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11941. break;
  11942. case 2:
  11943. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11944. break;
  11945. case 3:
  11946. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11947. break;
  11948. }
  11949. }
  11950. if (tg3_flag(tp, USE_PHYLIB))
  11951. return tg3_phy_init(tp);
  11952. /* Reading the PHY ID register can conflict with ASF
  11953. * firmware access to the PHY hardware.
  11954. */
  11955. err = 0;
  11956. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11957. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11958. } else {
  11959. /* Now read the physical PHY_ID from the chip and verify
  11960. * that it is sane. If it doesn't look good, we fall back
  11961. * to either the hard-coded table based PHY_ID and failing
  11962. * that the value found in the eeprom area.
  11963. */
  11964. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11965. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11966. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11967. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11968. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11969. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11970. }
  11971. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11972. tp->phy_id = hw_phy_id;
  11973. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11974. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11975. else
  11976. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11977. } else {
  11978. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11979. /* Do nothing, phy ID already set up in
  11980. * tg3_get_eeprom_hw_cfg().
  11981. */
  11982. } else {
  11983. struct subsys_tbl_ent *p;
  11984. /* No eeprom signature? Try the hardcoded
  11985. * subsys device table.
  11986. */
  11987. p = tg3_lookup_by_subsys(tp);
  11988. if (p) {
  11989. tp->phy_id = p->phy_id;
  11990. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  11991. /* For now we saw the IDs 0xbc050cd0,
  11992. * 0xbc050f80 and 0xbc050c30 on devices
  11993. * connected to an BCM4785 and there are
  11994. * probably more. Just assume that the phy is
  11995. * supported when it is connected to a SSB core
  11996. * for now.
  11997. */
  11998. return -ENODEV;
  11999. }
  12000. if (!tp->phy_id ||
  12001. tp->phy_id == TG3_PHY_ID_BCM8002)
  12002. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12003. }
  12004. }
  12005. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12006. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12007. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  12008. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762 ||
  12009. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  12010. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  12011. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  12012. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  12013. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12014. tg3_phy_init_link_config(tp);
  12015. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12016. !tg3_flag(tp, ENABLE_APE) &&
  12017. !tg3_flag(tp, ENABLE_ASF)) {
  12018. u32 bmsr, dummy;
  12019. tg3_readphy(tp, MII_BMSR, &bmsr);
  12020. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12021. (bmsr & BMSR_LSTATUS))
  12022. goto skip_phy_reset;
  12023. err = tg3_phy_reset(tp);
  12024. if (err)
  12025. return err;
  12026. tg3_phy_set_wirespeed(tp);
  12027. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12028. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12029. tp->link_config.flowctrl);
  12030. tg3_writephy(tp, MII_BMCR,
  12031. BMCR_ANENABLE | BMCR_ANRESTART);
  12032. }
  12033. }
  12034. skip_phy_reset:
  12035. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12036. err = tg3_init_5401phy_dsp(tp);
  12037. if (err)
  12038. return err;
  12039. err = tg3_init_5401phy_dsp(tp);
  12040. }
  12041. return err;
  12042. }
  12043. static void tg3_read_vpd(struct tg3 *tp)
  12044. {
  12045. u8 *vpd_data;
  12046. unsigned int block_end, rosize, len;
  12047. u32 vpdlen;
  12048. int j, i = 0;
  12049. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12050. if (!vpd_data)
  12051. goto out_no_vpd;
  12052. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12053. if (i < 0)
  12054. goto out_not_found;
  12055. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12056. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12057. i += PCI_VPD_LRDT_TAG_SIZE;
  12058. if (block_end > vpdlen)
  12059. goto out_not_found;
  12060. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12061. PCI_VPD_RO_KEYWORD_MFR_ID);
  12062. if (j > 0) {
  12063. len = pci_vpd_info_field_size(&vpd_data[j]);
  12064. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12065. if (j + len > block_end || len != 4 ||
  12066. memcmp(&vpd_data[j], "1028", 4))
  12067. goto partno;
  12068. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12069. PCI_VPD_RO_KEYWORD_VENDOR0);
  12070. if (j < 0)
  12071. goto partno;
  12072. len = pci_vpd_info_field_size(&vpd_data[j]);
  12073. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12074. if (j + len > block_end)
  12075. goto partno;
  12076. memcpy(tp->fw_ver, &vpd_data[j], len);
  12077. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  12078. }
  12079. partno:
  12080. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12081. PCI_VPD_RO_KEYWORD_PARTNO);
  12082. if (i < 0)
  12083. goto out_not_found;
  12084. len = pci_vpd_info_field_size(&vpd_data[i]);
  12085. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12086. if (len > TG3_BPN_SIZE ||
  12087. (len + i) > vpdlen)
  12088. goto out_not_found;
  12089. memcpy(tp->board_part_number, &vpd_data[i], len);
  12090. out_not_found:
  12091. kfree(vpd_data);
  12092. if (tp->board_part_number[0])
  12093. return;
  12094. out_no_vpd:
  12095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12096. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12097. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12098. strcpy(tp->board_part_number, "BCM5717");
  12099. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12100. strcpy(tp->board_part_number, "BCM5718");
  12101. else
  12102. goto nomatch;
  12103. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12104. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12105. strcpy(tp->board_part_number, "BCM57780");
  12106. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12107. strcpy(tp->board_part_number, "BCM57760");
  12108. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12109. strcpy(tp->board_part_number, "BCM57790");
  12110. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12111. strcpy(tp->board_part_number, "BCM57788");
  12112. else
  12113. goto nomatch;
  12114. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  12115. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12116. strcpy(tp->board_part_number, "BCM57761");
  12117. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12118. strcpy(tp->board_part_number, "BCM57765");
  12119. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12120. strcpy(tp->board_part_number, "BCM57781");
  12121. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12122. strcpy(tp->board_part_number, "BCM57785");
  12123. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12124. strcpy(tp->board_part_number, "BCM57791");
  12125. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12126. strcpy(tp->board_part_number, "BCM57795");
  12127. else
  12128. goto nomatch;
  12129. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  12130. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12131. strcpy(tp->board_part_number, "BCM57762");
  12132. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12133. strcpy(tp->board_part_number, "BCM57766");
  12134. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12135. strcpy(tp->board_part_number, "BCM57782");
  12136. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12137. strcpy(tp->board_part_number, "BCM57786");
  12138. else
  12139. goto nomatch;
  12140. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12141. strcpy(tp->board_part_number, "BCM95906");
  12142. } else {
  12143. nomatch:
  12144. strcpy(tp->board_part_number, "none");
  12145. }
  12146. }
  12147. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12148. {
  12149. u32 val;
  12150. if (tg3_nvram_read(tp, offset, &val) ||
  12151. (val & 0xfc000000) != 0x0c000000 ||
  12152. tg3_nvram_read(tp, offset + 4, &val) ||
  12153. val != 0)
  12154. return 0;
  12155. return 1;
  12156. }
  12157. static void tg3_read_bc_ver(struct tg3 *tp)
  12158. {
  12159. u32 val, offset, start, ver_offset;
  12160. int i, dst_off;
  12161. bool newver = false;
  12162. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12163. tg3_nvram_read(tp, 0x4, &start))
  12164. return;
  12165. offset = tg3_nvram_logical_addr(tp, offset);
  12166. if (tg3_nvram_read(tp, offset, &val))
  12167. return;
  12168. if ((val & 0xfc000000) == 0x0c000000) {
  12169. if (tg3_nvram_read(tp, offset + 4, &val))
  12170. return;
  12171. if (val == 0)
  12172. newver = true;
  12173. }
  12174. dst_off = strlen(tp->fw_ver);
  12175. if (newver) {
  12176. if (TG3_VER_SIZE - dst_off < 16 ||
  12177. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12178. return;
  12179. offset = offset + ver_offset - start;
  12180. for (i = 0; i < 16; i += 4) {
  12181. __be32 v;
  12182. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12183. return;
  12184. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12185. }
  12186. } else {
  12187. u32 major, minor;
  12188. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12189. return;
  12190. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12191. TG3_NVM_BCVER_MAJSFT;
  12192. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12193. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12194. "v%d.%02d", major, minor);
  12195. }
  12196. }
  12197. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12198. {
  12199. u32 val, major, minor;
  12200. /* Use native endian representation */
  12201. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12202. return;
  12203. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12204. TG3_NVM_HWSB_CFG1_MAJSFT;
  12205. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12206. TG3_NVM_HWSB_CFG1_MINSFT;
  12207. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12208. }
  12209. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12210. {
  12211. u32 offset, major, minor, build;
  12212. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12213. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12214. return;
  12215. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12216. case TG3_EEPROM_SB_REVISION_0:
  12217. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12218. break;
  12219. case TG3_EEPROM_SB_REVISION_2:
  12220. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12221. break;
  12222. case TG3_EEPROM_SB_REVISION_3:
  12223. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12224. break;
  12225. case TG3_EEPROM_SB_REVISION_4:
  12226. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12227. break;
  12228. case TG3_EEPROM_SB_REVISION_5:
  12229. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12230. break;
  12231. case TG3_EEPROM_SB_REVISION_6:
  12232. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12233. break;
  12234. default:
  12235. return;
  12236. }
  12237. if (tg3_nvram_read(tp, offset, &val))
  12238. return;
  12239. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12240. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12241. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12242. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12243. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12244. if (minor > 99 || build > 26)
  12245. return;
  12246. offset = strlen(tp->fw_ver);
  12247. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12248. " v%d.%02d", major, minor);
  12249. if (build > 0) {
  12250. offset = strlen(tp->fw_ver);
  12251. if (offset < TG3_VER_SIZE - 1)
  12252. tp->fw_ver[offset] = 'a' + build - 1;
  12253. }
  12254. }
  12255. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12256. {
  12257. u32 val, offset, start;
  12258. int i, vlen;
  12259. for (offset = TG3_NVM_DIR_START;
  12260. offset < TG3_NVM_DIR_END;
  12261. offset += TG3_NVM_DIRENT_SIZE) {
  12262. if (tg3_nvram_read(tp, offset, &val))
  12263. return;
  12264. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12265. break;
  12266. }
  12267. if (offset == TG3_NVM_DIR_END)
  12268. return;
  12269. if (!tg3_flag(tp, 5705_PLUS))
  12270. start = 0x08000000;
  12271. else if (tg3_nvram_read(tp, offset - 4, &start))
  12272. return;
  12273. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12274. !tg3_fw_img_is_valid(tp, offset) ||
  12275. tg3_nvram_read(tp, offset + 8, &val))
  12276. return;
  12277. offset += val - start;
  12278. vlen = strlen(tp->fw_ver);
  12279. tp->fw_ver[vlen++] = ',';
  12280. tp->fw_ver[vlen++] = ' ';
  12281. for (i = 0; i < 4; i++) {
  12282. __be32 v;
  12283. if (tg3_nvram_read_be32(tp, offset, &v))
  12284. return;
  12285. offset += sizeof(v);
  12286. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12287. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12288. break;
  12289. }
  12290. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12291. vlen += sizeof(v);
  12292. }
  12293. }
  12294. static void tg3_probe_ncsi(struct tg3 *tp)
  12295. {
  12296. u32 apedata;
  12297. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12298. if (apedata != APE_SEG_SIG_MAGIC)
  12299. return;
  12300. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12301. if (!(apedata & APE_FW_STATUS_READY))
  12302. return;
  12303. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12304. tg3_flag_set(tp, APE_HAS_NCSI);
  12305. }
  12306. static void tg3_read_dash_ver(struct tg3 *tp)
  12307. {
  12308. int vlen;
  12309. u32 apedata;
  12310. char *fwtype;
  12311. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12312. if (tg3_flag(tp, APE_HAS_NCSI))
  12313. fwtype = "NCSI";
  12314. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12315. fwtype = "SMASH";
  12316. else
  12317. fwtype = "DASH";
  12318. vlen = strlen(tp->fw_ver);
  12319. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12320. fwtype,
  12321. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12322. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12323. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12324. (apedata & APE_FW_VERSION_BLDMSK));
  12325. }
  12326. static void tg3_read_otp_ver(struct tg3 *tp)
  12327. {
  12328. u32 val, val2;
  12329. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5762)
  12330. return;
  12331. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12332. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12333. TG3_OTP_MAGIC0_VALID(val)) {
  12334. u64 val64 = (u64) val << 32 | val2;
  12335. u32 ver = 0;
  12336. int i, vlen;
  12337. for (i = 0; i < 7; i++) {
  12338. if ((val64 & 0xff) == 0)
  12339. break;
  12340. ver = val64 & 0xff;
  12341. val64 >>= 8;
  12342. }
  12343. vlen = strlen(tp->fw_ver);
  12344. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12345. }
  12346. }
  12347. static void tg3_read_fw_ver(struct tg3 *tp)
  12348. {
  12349. u32 val;
  12350. bool vpd_vers = false;
  12351. if (tp->fw_ver[0] != 0)
  12352. vpd_vers = true;
  12353. if (tg3_flag(tp, NO_NVRAM)) {
  12354. strcat(tp->fw_ver, "sb");
  12355. tg3_read_otp_ver(tp);
  12356. return;
  12357. }
  12358. if (tg3_nvram_read(tp, 0, &val))
  12359. return;
  12360. if (val == TG3_EEPROM_MAGIC)
  12361. tg3_read_bc_ver(tp);
  12362. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12363. tg3_read_sb_ver(tp, val);
  12364. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12365. tg3_read_hwsb_ver(tp);
  12366. if (tg3_flag(tp, ENABLE_ASF)) {
  12367. if (tg3_flag(tp, ENABLE_APE)) {
  12368. tg3_probe_ncsi(tp);
  12369. if (!vpd_vers)
  12370. tg3_read_dash_ver(tp);
  12371. } else if (!vpd_vers) {
  12372. tg3_read_mgmtfw_ver(tp);
  12373. }
  12374. }
  12375. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12376. }
  12377. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12378. {
  12379. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12380. return TG3_RX_RET_MAX_SIZE_5717;
  12381. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12382. return TG3_RX_RET_MAX_SIZE_5700;
  12383. else
  12384. return TG3_RX_RET_MAX_SIZE_5705;
  12385. }
  12386. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12387. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12388. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12389. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12390. { },
  12391. };
  12392. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12393. {
  12394. struct pci_dev *peer;
  12395. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12396. for (func = 0; func < 8; func++) {
  12397. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12398. if (peer && peer != tp->pdev)
  12399. break;
  12400. pci_dev_put(peer);
  12401. }
  12402. /* 5704 can be configured in single-port mode, set peer to
  12403. * tp->pdev in that case.
  12404. */
  12405. if (!peer) {
  12406. peer = tp->pdev;
  12407. return peer;
  12408. }
  12409. /*
  12410. * We don't need to keep the refcount elevated; there's no way
  12411. * to remove one half of this device without removing the other
  12412. */
  12413. pci_dev_put(peer);
  12414. return peer;
  12415. }
  12416. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12417. {
  12418. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12419. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  12420. u32 reg;
  12421. /* All devices that use the alternate
  12422. * ASIC REV location have a CPMU.
  12423. */
  12424. tg3_flag_set(tp, CPMU_PRESENT);
  12425. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12426. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12427. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12428. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12429. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12430. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12431. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12432. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  12433. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12434. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12435. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12436. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12437. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12438. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12439. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12440. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12441. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12442. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12443. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12444. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12445. else
  12446. reg = TG3PCI_PRODID_ASICREV;
  12447. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12448. }
  12449. /* Wrong chip ID in 5752 A0. This code can be removed later
  12450. * as A0 is not in production.
  12451. */
  12452. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  12453. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12454. if (tp->pci_chip_rev_id == CHIPREV_ID_5717_C0)
  12455. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12457. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12458. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12459. tg3_flag_set(tp, 5717_PLUS);
  12460. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  12461. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  12462. tg3_flag_set(tp, 57765_CLASS);
  12463. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  12464. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12465. tg3_flag_set(tp, 57765_PLUS);
  12466. /* Intentionally exclude ASIC_REV_5906 */
  12467. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12468. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12469. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12470. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12471. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12472. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12473. tg3_flag(tp, 57765_PLUS))
  12474. tg3_flag_set(tp, 5755_PLUS);
  12475. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  12476. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12477. tg3_flag_set(tp, 5780_CLASS);
  12478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12479. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12480. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  12481. tg3_flag(tp, 5755_PLUS) ||
  12482. tg3_flag(tp, 5780_CLASS))
  12483. tg3_flag_set(tp, 5750_PLUS);
  12484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12485. tg3_flag(tp, 5750_PLUS))
  12486. tg3_flag_set(tp, 5705_PLUS);
  12487. }
  12488. static bool tg3_10_100_only_device(struct tg3 *tp,
  12489. const struct pci_device_id *ent)
  12490. {
  12491. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12492. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12493. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12494. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12495. return true;
  12496. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  12498. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12499. return true;
  12500. } else {
  12501. return true;
  12502. }
  12503. }
  12504. return false;
  12505. }
  12506. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12507. {
  12508. u32 misc_ctrl_reg;
  12509. u32 pci_state_reg, grc_misc_cfg;
  12510. u32 val;
  12511. u16 pci_cmd;
  12512. int err;
  12513. /* Force memory write invalidate off. If we leave it on,
  12514. * then on 5700_BX chips we have to enable a workaround.
  12515. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12516. * to match the cacheline size. The Broadcom driver have this
  12517. * workaround but turns MWI off all the times so never uses
  12518. * it. This seems to suggest that the workaround is insufficient.
  12519. */
  12520. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12521. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12522. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12523. /* Important! -- Make sure register accesses are byteswapped
  12524. * correctly. Also, for those chips that require it, make
  12525. * sure that indirect register accesses are enabled before
  12526. * the first operation.
  12527. */
  12528. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12529. &misc_ctrl_reg);
  12530. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12531. MISC_HOST_CTRL_CHIPREV);
  12532. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12533. tp->misc_host_ctrl);
  12534. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12535. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12536. * we need to disable memory and use config. cycles
  12537. * only to access all registers. The 5702/03 chips
  12538. * can mistakenly decode the special cycles from the
  12539. * ICH chipsets as memory write cycles, causing corruption
  12540. * of register and memory space. Only certain ICH bridges
  12541. * will drive special cycles with non-zero data during the
  12542. * address phase which can fall within the 5703's address
  12543. * range. This is not an ICH bug as the PCI spec allows
  12544. * non-zero address during special cycles. However, only
  12545. * these ICH bridges are known to drive non-zero addresses
  12546. * during special cycles.
  12547. *
  12548. * Since special cycles do not cross PCI bridges, we only
  12549. * enable this workaround if the 5703 is on the secondary
  12550. * bus of these ICH bridges.
  12551. */
  12552. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  12553. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  12554. static struct tg3_dev_id {
  12555. u32 vendor;
  12556. u32 device;
  12557. u32 rev;
  12558. } ich_chipsets[] = {
  12559. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12560. PCI_ANY_ID },
  12561. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12562. PCI_ANY_ID },
  12563. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12564. 0xa },
  12565. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12566. PCI_ANY_ID },
  12567. { },
  12568. };
  12569. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12570. struct pci_dev *bridge = NULL;
  12571. while (pci_id->vendor != 0) {
  12572. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12573. bridge);
  12574. if (!bridge) {
  12575. pci_id++;
  12576. continue;
  12577. }
  12578. if (pci_id->rev != PCI_ANY_ID) {
  12579. if (bridge->revision > pci_id->rev)
  12580. continue;
  12581. }
  12582. if (bridge->subordinate &&
  12583. (bridge->subordinate->number ==
  12584. tp->pdev->bus->number)) {
  12585. tg3_flag_set(tp, ICH_WORKAROUND);
  12586. pci_dev_put(bridge);
  12587. break;
  12588. }
  12589. }
  12590. }
  12591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12592. static struct tg3_dev_id {
  12593. u32 vendor;
  12594. u32 device;
  12595. } bridge_chipsets[] = {
  12596. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12597. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12598. { },
  12599. };
  12600. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12601. struct pci_dev *bridge = NULL;
  12602. while (pci_id->vendor != 0) {
  12603. bridge = pci_get_device(pci_id->vendor,
  12604. pci_id->device,
  12605. bridge);
  12606. if (!bridge) {
  12607. pci_id++;
  12608. continue;
  12609. }
  12610. if (bridge->subordinate &&
  12611. (bridge->subordinate->number <=
  12612. tp->pdev->bus->number) &&
  12613. (bridge->subordinate->busn_res.end >=
  12614. tp->pdev->bus->number)) {
  12615. tg3_flag_set(tp, 5701_DMA_BUG);
  12616. pci_dev_put(bridge);
  12617. break;
  12618. }
  12619. }
  12620. }
  12621. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12622. * DMA addresses > 40-bit. This bridge may have other additional
  12623. * 57xx devices behind it in some 4-port NIC designs for example.
  12624. * Any tg3 device found behind the bridge will also need the 40-bit
  12625. * DMA workaround.
  12626. */
  12627. if (tg3_flag(tp, 5780_CLASS)) {
  12628. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12629. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12630. } else {
  12631. struct pci_dev *bridge = NULL;
  12632. do {
  12633. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12634. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12635. bridge);
  12636. if (bridge && bridge->subordinate &&
  12637. (bridge->subordinate->number <=
  12638. tp->pdev->bus->number) &&
  12639. (bridge->subordinate->busn_res.end >=
  12640. tp->pdev->bus->number)) {
  12641. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12642. pci_dev_put(bridge);
  12643. break;
  12644. }
  12645. } while (bridge);
  12646. }
  12647. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12649. tp->pdev_peer = tg3_find_peer(tp);
  12650. /* Determine TSO capabilities */
  12651. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  12652. ; /* Do nothing. HW bug. */
  12653. else if (tg3_flag(tp, 57765_PLUS))
  12654. tg3_flag_set(tp, HW_TSO_3);
  12655. else if (tg3_flag(tp, 5755_PLUS) ||
  12656. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12657. tg3_flag_set(tp, HW_TSO_2);
  12658. else if (tg3_flag(tp, 5750_PLUS)) {
  12659. tg3_flag_set(tp, HW_TSO_1);
  12660. tg3_flag_set(tp, TSO_BUG);
  12661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12662. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12663. tg3_flag_clear(tp, TSO_BUG);
  12664. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12665. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12666. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12667. tg3_flag_set(tp, TSO_BUG);
  12668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12669. tp->fw_needed = FIRMWARE_TG3TSO5;
  12670. else
  12671. tp->fw_needed = FIRMWARE_TG3TSO;
  12672. }
  12673. /* Selectively allow TSO based on operating conditions */
  12674. if (tg3_flag(tp, HW_TSO_1) ||
  12675. tg3_flag(tp, HW_TSO_2) ||
  12676. tg3_flag(tp, HW_TSO_3) ||
  12677. tp->fw_needed) {
  12678. /* For firmware TSO, assume ASF is disabled.
  12679. * We'll disable TSO later if we discover ASF
  12680. * is enabled in tg3_get_eeprom_hw_cfg().
  12681. */
  12682. tg3_flag_set(tp, TSO_CAPABLE);
  12683. } else {
  12684. tg3_flag_clear(tp, TSO_CAPABLE);
  12685. tg3_flag_clear(tp, TSO_BUG);
  12686. tp->fw_needed = NULL;
  12687. }
  12688. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12689. tp->fw_needed = FIRMWARE_TG3;
  12690. tp->irq_max = 1;
  12691. if (tg3_flag(tp, 5750_PLUS)) {
  12692. tg3_flag_set(tp, SUPPORT_MSI);
  12693. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12694. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12695. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12696. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12697. tp->pdev_peer == tp->pdev))
  12698. tg3_flag_clear(tp, SUPPORT_MSI);
  12699. if (tg3_flag(tp, 5755_PLUS) ||
  12700. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12701. tg3_flag_set(tp, 1SHOT_MSI);
  12702. }
  12703. if (tg3_flag(tp, 57765_PLUS)) {
  12704. tg3_flag_set(tp, SUPPORT_MSIX);
  12705. tp->irq_max = TG3_IRQ_MAX_VECS;
  12706. }
  12707. }
  12708. tp->txq_max = 1;
  12709. tp->rxq_max = 1;
  12710. if (tp->irq_max > 1) {
  12711. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12712. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12714. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12715. tp->txq_max = tp->irq_max - 1;
  12716. }
  12717. if (tg3_flag(tp, 5755_PLUS) ||
  12718. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12719. tg3_flag_set(tp, SHORT_DMA_BUG);
  12720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12721. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12722. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12723. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12724. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  12725. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12726. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12727. if (tg3_flag(tp, 57765_PLUS) &&
  12728. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12729. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12730. if (!tg3_flag(tp, 5705_PLUS) ||
  12731. tg3_flag(tp, 5780_CLASS) ||
  12732. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12733. tg3_flag_set(tp, JUMBO_CAPABLE);
  12734. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12735. &pci_state_reg);
  12736. if (pci_is_pcie(tp->pdev)) {
  12737. u16 lnkctl;
  12738. tg3_flag_set(tp, PCI_EXPRESS);
  12739. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12740. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12741. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12742. ASIC_REV_5906) {
  12743. tg3_flag_clear(tp, HW_TSO_2);
  12744. tg3_flag_clear(tp, TSO_CAPABLE);
  12745. }
  12746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12748. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12749. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12750. tg3_flag_set(tp, CLKREQ_BUG);
  12751. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12752. tg3_flag_set(tp, L1PLLPD_EN);
  12753. }
  12754. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12755. /* BCM5785 devices are effectively PCIe devices, and should
  12756. * follow PCIe codepaths, but do not have a PCIe capabilities
  12757. * section.
  12758. */
  12759. tg3_flag_set(tp, PCI_EXPRESS);
  12760. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12761. tg3_flag(tp, 5780_CLASS)) {
  12762. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12763. if (!tp->pcix_cap) {
  12764. dev_err(&tp->pdev->dev,
  12765. "Cannot find PCI-X capability, aborting\n");
  12766. return -EIO;
  12767. }
  12768. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12769. tg3_flag_set(tp, PCIX_MODE);
  12770. }
  12771. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12772. * reordering to the mailbox registers done by the host
  12773. * controller can cause major troubles. We read back from
  12774. * every mailbox register write to force the writes to be
  12775. * posted to the chip in order.
  12776. */
  12777. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12778. !tg3_flag(tp, PCI_EXPRESS))
  12779. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12780. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12781. &tp->pci_cacheline_sz);
  12782. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12783. &tp->pci_lat_timer);
  12784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12785. tp->pci_lat_timer < 64) {
  12786. tp->pci_lat_timer = 64;
  12787. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12788. tp->pci_lat_timer);
  12789. }
  12790. /* Important! -- It is critical that the PCI-X hw workaround
  12791. * situation is decided before the first MMIO register access.
  12792. */
  12793. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12794. /* 5700 BX chips need to have their TX producer index
  12795. * mailboxes written twice to workaround a bug.
  12796. */
  12797. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12798. /* If we are in PCI-X mode, enable register write workaround.
  12799. *
  12800. * The workaround is to use indirect register accesses
  12801. * for all chip writes not to mailbox registers.
  12802. */
  12803. if (tg3_flag(tp, PCIX_MODE)) {
  12804. u32 pm_reg;
  12805. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12806. /* The chip can have it's power management PCI config
  12807. * space registers clobbered due to this bug.
  12808. * So explicitly force the chip into D0 here.
  12809. */
  12810. pci_read_config_dword(tp->pdev,
  12811. tp->pm_cap + PCI_PM_CTRL,
  12812. &pm_reg);
  12813. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12814. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12815. pci_write_config_dword(tp->pdev,
  12816. tp->pm_cap + PCI_PM_CTRL,
  12817. pm_reg);
  12818. /* Also, force SERR#/PERR# in PCI command. */
  12819. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12820. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12821. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12822. }
  12823. }
  12824. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12825. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12826. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12827. tg3_flag_set(tp, PCI_32BIT);
  12828. /* Chip-specific fixup from Broadcom driver */
  12829. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12830. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12831. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12832. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12833. }
  12834. /* Default fast path register access methods */
  12835. tp->read32 = tg3_read32;
  12836. tp->write32 = tg3_write32;
  12837. tp->read32_mbox = tg3_read32;
  12838. tp->write32_mbox = tg3_write32;
  12839. tp->write32_tx_mbox = tg3_write32;
  12840. tp->write32_rx_mbox = tg3_write32;
  12841. /* Various workaround register access methods */
  12842. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12843. tp->write32 = tg3_write_indirect_reg32;
  12844. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12845. (tg3_flag(tp, PCI_EXPRESS) &&
  12846. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12847. /*
  12848. * Back to back register writes can cause problems on these
  12849. * chips, the workaround is to read back all reg writes
  12850. * except those to mailbox regs.
  12851. *
  12852. * See tg3_write_indirect_reg32().
  12853. */
  12854. tp->write32 = tg3_write_flush_reg32;
  12855. }
  12856. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12857. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12858. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12859. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12860. }
  12861. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12862. tp->read32 = tg3_read_indirect_reg32;
  12863. tp->write32 = tg3_write_indirect_reg32;
  12864. tp->read32_mbox = tg3_read_indirect_mbox;
  12865. tp->write32_mbox = tg3_write_indirect_mbox;
  12866. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12867. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12868. iounmap(tp->regs);
  12869. tp->regs = NULL;
  12870. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12871. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12872. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12873. }
  12874. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12875. tp->read32_mbox = tg3_read32_mbox_5906;
  12876. tp->write32_mbox = tg3_write32_mbox_5906;
  12877. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12878. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12879. }
  12880. if (tp->write32 == tg3_write_indirect_reg32 ||
  12881. (tg3_flag(tp, PCIX_MODE) &&
  12882. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12884. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12885. /* The memory arbiter has to be enabled in order for SRAM accesses
  12886. * to succeed. Normally on powerup the tg3 chip firmware will make
  12887. * sure it is enabled, but other entities such as system netboot
  12888. * code might disable it.
  12889. */
  12890. val = tr32(MEMARB_MODE);
  12891. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12892. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12894. tg3_flag(tp, 5780_CLASS)) {
  12895. if (tg3_flag(tp, PCIX_MODE)) {
  12896. pci_read_config_dword(tp->pdev,
  12897. tp->pcix_cap + PCI_X_STATUS,
  12898. &val);
  12899. tp->pci_fn = val & 0x7;
  12900. }
  12901. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12902. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12903. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12904. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12905. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  12906. val = tr32(TG3_CPMU_STATUS);
  12907. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  12908. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  12909. else
  12910. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12911. TG3_CPMU_STATUS_FSHFT_5719;
  12912. }
  12913. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  12914. tp->write32_tx_mbox = tg3_write_flush_reg32;
  12915. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12916. }
  12917. /* Get eeprom hw config before calling tg3_set_power_state().
  12918. * In particular, the TG3_FLAG_IS_NIC flag must be
  12919. * determined before calling tg3_set_power_state() so that
  12920. * we know whether or not to switch out of Vaux power.
  12921. * When the flag is set, it means that GPIO1 is used for eeprom
  12922. * write protect and also implies that it is a LOM where GPIOs
  12923. * are not used to switch power.
  12924. */
  12925. tg3_get_eeprom_hw_cfg(tp);
  12926. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12927. tg3_flag_clear(tp, TSO_CAPABLE);
  12928. tg3_flag_clear(tp, TSO_BUG);
  12929. tp->fw_needed = NULL;
  12930. }
  12931. if (tg3_flag(tp, ENABLE_APE)) {
  12932. /* Allow reads and writes to the
  12933. * APE register and memory space.
  12934. */
  12935. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12936. PCISTATE_ALLOW_APE_SHMEM_WR |
  12937. PCISTATE_ALLOW_APE_PSPACE_WR;
  12938. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12939. pci_state_reg);
  12940. tg3_ape_lock_init(tp);
  12941. }
  12942. /* Set up tp->grc_local_ctrl before calling
  12943. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12944. * will bring 5700's external PHY out of reset.
  12945. * It is also used as eeprom write protect on LOMs.
  12946. */
  12947. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12949. tg3_flag(tp, EEPROM_WRITE_PROT))
  12950. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12951. GRC_LCLCTRL_GPIO_OUTPUT1);
  12952. /* Unused GPIO3 must be driven as output on 5752 because there
  12953. * are no pull-up resistors on unused GPIO pins.
  12954. */
  12955. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12956. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12958. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12959. tg3_flag(tp, 57765_CLASS))
  12960. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12961. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12962. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12963. /* Turn off the debug UART. */
  12964. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12965. if (tg3_flag(tp, IS_NIC))
  12966. /* Keep VMain power. */
  12967. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12968. GRC_LCLCTRL_GPIO_OUTPUT0;
  12969. }
  12970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12971. tp->grc_local_ctrl |=
  12972. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  12973. /* Switch out of Vaux if it is a NIC */
  12974. tg3_pwrsrc_switch_to_vmain(tp);
  12975. /* Derive initial jumbo mode from MTU assigned in
  12976. * ether_setup() via the alloc_etherdev() call
  12977. */
  12978. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12979. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12980. /* Determine WakeOnLan speed to use. */
  12981. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12982. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12983. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12984. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12985. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12986. } else {
  12987. tg3_flag_set(tp, WOL_SPEED_100MB);
  12988. }
  12989. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12990. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12991. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12992. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12993. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12994. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12995. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12996. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12997. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12998. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12999. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  13000. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  13001. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13002. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  13003. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13004. if (tg3_flag(tp, 5705_PLUS) &&
  13005. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13006. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  13007. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  13008. !tg3_flag(tp, 57765_PLUS)) {
  13009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  13010. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  13011. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  13012. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  13013. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13014. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13015. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13016. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13017. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13018. } else
  13019. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13020. }
  13021. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13022. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  13023. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13024. if (tp->phy_otp == 0)
  13025. tp->phy_otp = TG3_OTP_DEFAULT;
  13026. }
  13027. if (tg3_flag(tp, CPMU_PRESENT))
  13028. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13029. else
  13030. tp->mi_mode = MAC_MI_MODE_BASE;
  13031. tp->coalesce_mode = 0;
  13032. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  13033. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  13034. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13035. /* Set these bits to enable statistics workaround. */
  13036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  13037. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  13038. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  13039. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13040. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13041. }
  13042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13043. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13044. tg3_flag_set(tp, USE_PHYLIB);
  13045. err = tg3_mdio_init(tp);
  13046. if (err)
  13047. return err;
  13048. /* Initialize data/descriptor byte/word swapping. */
  13049. val = tr32(GRC_MODE);
  13050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  13051. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  13052. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13053. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13054. GRC_MODE_B2HRX_ENABLE |
  13055. GRC_MODE_HTX2B_ENABLE |
  13056. GRC_MODE_HOST_STACKUP);
  13057. else
  13058. val &= GRC_MODE_HOST_STACKUP;
  13059. tw32(GRC_MODE, val | tp->grc_mode);
  13060. tg3_switch_clocks(tp);
  13061. /* Clear this out for sanity. */
  13062. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13063. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13064. &pci_state_reg);
  13065. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13066. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13067. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  13068. if (chiprevid == CHIPREV_ID_5701_A0 ||
  13069. chiprevid == CHIPREV_ID_5701_B0 ||
  13070. chiprevid == CHIPREV_ID_5701_B2 ||
  13071. chiprevid == CHIPREV_ID_5701_B5) {
  13072. void __iomem *sram_base;
  13073. /* Write some dummy words into the SRAM status block
  13074. * area, see if it reads back correctly. If the return
  13075. * value is bad, force enable the PCIX workaround.
  13076. */
  13077. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13078. writel(0x00000000, sram_base);
  13079. writel(0x00000000, sram_base + 4);
  13080. writel(0xffffffff, sram_base + 4);
  13081. if (readl(sram_base) != 0x00000000)
  13082. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13083. }
  13084. }
  13085. udelay(50);
  13086. tg3_nvram_init(tp);
  13087. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13088. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13089. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  13090. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13091. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13092. tg3_flag_set(tp, IS_5788);
  13093. if (!tg3_flag(tp, IS_5788) &&
  13094. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  13095. tg3_flag_set(tp, TAGGED_STATUS);
  13096. if (tg3_flag(tp, TAGGED_STATUS)) {
  13097. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13098. HOSTCC_MODE_CLRTICK_TXBD);
  13099. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13100. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13101. tp->misc_host_ctrl);
  13102. }
  13103. /* Preserve the APE MAC_MODE bits */
  13104. if (tg3_flag(tp, ENABLE_APE))
  13105. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13106. else
  13107. tp->mac_mode = 0;
  13108. if (tg3_10_100_only_device(tp, ent))
  13109. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13110. err = tg3_phy_probe(tp);
  13111. if (err) {
  13112. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13113. /* ... but do not return immediately ... */
  13114. tg3_mdio_fini(tp);
  13115. }
  13116. tg3_read_vpd(tp);
  13117. tg3_read_fw_ver(tp);
  13118. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13119. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13120. } else {
  13121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  13122. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13123. else
  13124. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13125. }
  13126. /* 5700 {AX,BX} chips have a broken status block link
  13127. * change bit implementation, so we must use the
  13128. * status register in those cases.
  13129. */
  13130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  13131. tg3_flag_set(tp, USE_LINKCHG_REG);
  13132. else
  13133. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13134. /* The led_ctrl is set during tg3_phy_probe, here we might
  13135. * have to force the link status polling mechanism based
  13136. * upon subsystem IDs.
  13137. */
  13138. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13139. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  13140. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13141. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13142. tg3_flag_set(tp, USE_LINKCHG_REG);
  13143. }
  13144. /* For all SERDES we poll the MAC status register. */
  13145. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13146. tg3_flag_set(tp, POLL_SERDES);
  13147. else
  13148. tg3_flag_clear(tp, POLL_SERDES);
  13149. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13150. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  13152. tg3_flag(tp, PCIX_MODE)) {
  13153. tp->rx_offset = NET_SKB_PAD;
  13154. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13155. tp->rx_copy_thresh = ~(u16)0;
  13156. #endif
  13157. }
  13158. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13159. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13160. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13161. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13162. /* Increment the rx prod index on the rx std ring by at most
  13163. * 8 for these chips to workaround hw errata.
  13164. */
  13165. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  13166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  13167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  13168. tp->rx_std_max_post = 8;
  13169. if (tg3_flag(tp, ASPM_WORKAROUND))
  13170. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13171. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13172. return err;
  13173. }
  13174. #ifdef CONFIG_SPARC
  13175. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13176. {
  13177. struct net_device *dev = tp->dev;
  13178. struct pci_dev *pdev = tp->pdev;
  13179. struct device_node *dp = pci_device_to_OF_node(pdev);
  13180. const unsigned char *addr;
  13181. int len;
  13182. addr = of_get_property(dp, "local-mac-address", &len);
  13183. if (addr && len == 6) {
  13184. memcpy(dev->dev_addr, addr, 6);
  13185. return 0;
  13186. }
  13187. return -ENODEV;
  13188. }
  13189. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13190. {
  13191. struct net_device *dev = tp->dev;
  13192. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13193. return 0;
  13194. }
  13195. #endif
  13196. static int tg3_get_device_address(struct tg3 *tp)
  13197. {
  13198. struct net_device *dev = tp->dev;
  13199. u32 hi, lo, mac_offset;
  13200. int addr_ok = 0;
  13201. int err;
  13202. #ifdef CONFIG_SPARC
  13203. if (!tg3_get_macaddr_sparc(tp))
  13204. return 0;
  13205. #endif
  13206. if (tg3_flag(tp, IS_SSB_CORE)) {
  13207. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13208. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13209. return 0;
  13210. }
  13211. mac_offset = 0x7c;
  13212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  13213. tg3_flag(tp, 5780_CLASS)) {
  13214. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13215. mac_offset = 0xcc;
  13216. if (tg3_nvram_lock(tp))
  13217. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13218. else
  13219. tg3_nvram_unlock(tp);
  13220. } else if (tg3_flag(tp, 5717_PLUS)) {
  13221. if (tp->pci_fn & 1)
  13222. mac_offset = 0xcc;
  13223. if (tp->pci_fn > 1)
  13224. mac_offset += 0x18c;
  13225. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  13226. mac_offset = 0x10;
  13227. /* First try to get it from MAC address mailbox. */
  13228. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13229. if ((hi >> 16) == 0x484b) {
  13230. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13231. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13232. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13233. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13234. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13235. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13236. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13237. /* Some old bootcode may report a 0 MAC address in SRAM */
  13238. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13239. }
  13240. if (!addr_ok) {
  13241. /* Next, try NVRAM. */
  13242. if (!tg3_flag(tp, NO_NVRAM) &&
  13243. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13244. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13245. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13246. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13247. }
  13248. /* Finally just fetch it out of the MAC control regs. */
  13249. else {
  13250. hi = tr32(MAC_ADDR_0_HIGH);
  13251. lo = tr32(MAC_ADDR_0_LOW);
  13252. dev->dev_addr[5] = lo & 0xff;
  13253. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13254. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13255. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13256. dev->dev_addr[1] = hi & 0xff;
  13257. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13258. }
  13259. }
  13260. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13261. #ifdef CONFIG_SPARC
  13262. if (!tg3_get_default_macaddr_sparc(tp))
  13263. return 0;
  13264. #endif
  13265. return -EINVAL;
  13266. }
  13267. return 0;
  13268. }
  13269. #define BOUNDARY_SINGLE_CACHELINE 1
  13270. #define BOUNDARY_MULTI_CACHELINE 2
  13271. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13272. {
  13273. int cacheline_size;
  13274. u8 byte;
  13275. int goal;
  13276. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13277. if (byte == 0)
  13278. cacheline_size = 1024;
  13279. else
  13280. cacheline_size = (int) byte * 4;
  13281. /* On 5703 and later chips, the boundary bits have no
  13282. * effect.
  13283. */
  13284. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13285. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  13286. !tg3_flag(tp, PCI_EXPRESS))
  13287. goto out;
  13288. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13289. goal = BOUNDARY_MULTI_CACHELINE;
  13290. #else
  13291. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13292. goal = BOUNDARY_SINGLE_CACHELINE;
  13293. #else
  13294. goal = 0;
  13295. #endif
  13296. #endif
  13297. if (tg3_flag(tp, 57765_PLUS)) {
  13298. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13299. goto out;
  13300. }
  13301. if (!goal)
  13302. goto out;
  13303. /* PCI controllers on most RISC systems tend to disconnect
  13304. * when a device tries to burst across a cache-line boundary.
  13305. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13306. *
  13307. * Unfortunately, for PCI-E there are only limited
  13308. * write-side controls for this, and thus for reads
  13309. * we will still get the disconnects. We'll also waste
  13310. * these PCI cycles for both read and write for chips
  13311. * other than 5700 and 5701 which do not implement the
  13312. * boundary bits.
  13313. */
  13314. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13315. switch (cacheline_size) {
  13316. case 16:
  13317. case 32:
  13318. case 64:
  13319. case 128:
  13320. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13321. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13322. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13323. } else {
  13324. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13325. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13326. }
  13327. break;
  13328. case 256:
  13329. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13330. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13331. break;
  13332. default:
  13333. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13334. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13335. break;
  13336. }
  13337. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13338. switch (cacheline_size) {
  13339. case 16:
  13340. case 32:
  13341. case 64:
  13342. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13343. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13344. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13345. break;
  13346. }
  13347. /* fallthrough */
  13348. case 128:
  13349. default:
  13350. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13351. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13352. break;
  13353. }
  13354. } else {
  13355. switch (cacheline_size) {
  13356. case 16:
  13357. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13358. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13359. DMA_RWCTRL_WRITE_BNDRY_16);
  13360. break;
  13361. }
  13362. /* fallthrough */
  13363. case 32:
  13364. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13365. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13366. DMA_RWCTRL_WRITE_BNDRY_32);
  13367. break;
  13368. }
  13369. /* fallthrough */
  13370. case 64:
  13371. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13372. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13373. DMA_RWCTRL_WRITE_BNDRY_64);
  13374. break;
  13375. }
  13376. /* fallthrough */
  13377. case 128:
  13378. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13379. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13380. DMA_RWCTRL_WRITE_BNDRY_128);
  13381. break;
  13382. }
  13383. /* fallthrough */
  13384. case 256:
  13385. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13386. DMA_RWCTRL_WRITE_BNDRY_256);
  13387. break;
  13388. case 512:
  13389. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13390. DMA_RWCTRL_WRITE_BNDRY_512);
  13391. break;
  13392. case 1024:
  13393. default:
  13394. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13395. DMA_RWCTRL_WRITE_BNDRY_1024);
  13396. break;
  13397. }
  13398. }
  13399. out:
  13400. return val;
  13401. }
  13402. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13403. int size, int to_device)
  13404. {
  13405. struct tg3_internal_buffer_desc test_desc;
  13406. u32 sram_dma_descs;
  13407. int i, ret;
  13408. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13409. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13410. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13411. tw32(RDMAC_STATUS, 0);
  13412. tw32(WDMAC_STATUS, 0);
  13413. tw32(BUFMGR_MODE, 0);
  13414. tw32(FTQ_RESET, 0);
  13415. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13416. test_desc.addr_lo = buf_dma & 0xffffffff;
  13417. test_desc.nic_mbuf = 0x00002100;
  13418. test_desc.len = size;
  13419. /*
  13420. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13421. * the *second* time the tg3 driver was getting loaded after an
  13422. * initial scan.
  13423. *
  13424. * Broadcom tells me:
  13425. * ...the DMA engine is connected to the GRC block and a DMA
  13426. * reset may affect the GRC block in some unpredictable way...
  13427. * The behavior of resets to individual blocks has not been tested.
  13428. *
  13429. * Broadcom noted the GRC reset will also reset all sub-components.
  13430. */
  13431. if (to_device) {
  13432. test_desc.cqid_sqid = (13 << 8) | 2;
  13433. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13434. udelay(40);
  13435. } else {
  13436. test_desc.cqid_sqid = (16 << 8) | 7;
  13437. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13438. udelay(40);
  13439. }
  13440. test_desc.flags = 0x00000005;
  13441. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13442. u32 val;
  13443. val = *(((u32 *)&test_desc) + i);
  13444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13445. sram_dma_descs + (i * sizeof(u32)));
  13446. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13447. }
  13448. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13449. if (to_device)
  13450. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13451. else
  13452. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13453. ret = -ENODEV;
  13454. for (i = 0; i < 40; i++) {
  13455. u32 val;
  13456. if (to_device)
  13457. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13458. else
  13459. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13460. if ((val & 0xffff) == sram_dma_descs) {
  13461. ret = 0;
  13462. break;
  13463. }
  13464. udelay(100);
  13465. }
  13466. return ret;
  13467. }
  13468. #define TEST_BUFFER_SIZE 0x2000
  13469. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13470. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13471. { },
  13472. };
  13473. static int tg3_test_dma(struct tg3 *tp)
  13474. {
  13475. dma_addr_t buf_dma;
  13476. u32 *buf, saved_dma_rwctrl;
  13477. int ret = 0;
  13478. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13479. &buf_dma, GFP_KERNEL);
  13480. if (!buf) {
  13481. ret = -ENOMEM;
  13482. goto out_nofree;
  13483. }
  13484. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13485. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13486. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13487. if (tg3_flag(tp, 57765_PLUS))
  13488. goto out;
  13489. if (tg3_flag(tp, PCI_EXPRESS)) {
  13490. /* DMA read watermark not used on PCIE */
  13491. tp->dma_rwctrl |= 0x00180000;
  13492. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13493. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  13494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  13495. tp->dma_rwctrl |= 0x003f0000;
  13496. else
  13497. tp->dma_rwctrl |= 0x003f000f;
  13498. } else {
  13499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13500. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  13501. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13502. u32 read_water = 0x7;
  13503. /* If the 5704 is behind the EPB bridge, we can
  13504. * do the less restrictive ONE_DMA workaround for
  13505. * better performance.
  13506. */
  13507. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13509. tp->dma_rwctrl |= 0x8000;
  13510. else if (ccval == 0x6 || ccval == 0x7)
  13511. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13512. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  13513. read_water = 4;
  13514. /* Set bit 23 to enable PCIX hw bug fix */
  13515. tp->dma_rwctrl |=
  13516. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13517. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13518. (1 << 23);
  13519. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  13520. /* 5780 always in PCIX mode */
  13521. tp->dma_rwctrl |= 0x00144000;
  13522. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  13523. /* 5714 always in PCIX mode */
  13524. tp->dma_rwctrl |= 0x00148000;
  13525. } else {
  13526. tp->dma_rwctrl |= 0x001b000f;
  13527. }
  13528. }
  13529. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  13530. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13532. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13533. tp->dma_rwctrl &= 0xfffffff0;
  13534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  13535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  13536. /* Remove this if it causes problems for some boards. */
  13537. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13538. /* On 5700/5701 chips, we need to set this bit.
  13539. * Otherwise the chip will issue cacheline transactions
  13540. * to streamable DMA memory with not all the byte
  13541. * enables turned on. This is an error on several
  13542. * RISC PCI controllers, in particular sparc64.
  13543. *
  13544. * On 5703/5704 chips, this bit has been reassigned
  13545. * a different meaning. In particular, it is used
  13546. * on those chips to enable a PCI-X workaround.
  13547. */
  13548. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13549. }
  13550. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13551. #if 0
  13552. /* Unneeded, already done by tg3_get_invariants. */
  13553. tg3_switch_clocks(tp);
  13554. #endif
  13555. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13556. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  13557. goto out;
  13558. /* It is best to perform DMA test with maximum write burst size
  13559. * to expose the 5700/5701 write DMA bug.
  13560. */
  13561. saved_dma_rwctrl = tp->dma_rwctrl;
  13562. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13563. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13564. while (1) {
  13565. u32 *p = buf, i;
  13566. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13567. p[i] = i;
  13568. /* Send the buffer to the chip. */
  13569. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13570. if (ret) {
  13571. dev_err(&tp->pdev->dev,
  13572. "%s: Buffer write failed. err = %d\n",
  13573. __func__, ret);
  13574. break;
  13575. }
  13576. #if 0
  13577. /* validate data reached card RAM correctly. */
  13578. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13579. u32 val;
  13580. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13581. if (le32_to_cpu(val) != p[i]) {
  13582. dev_err(&tp->pdev->dev,
  13583. "%s: Buffer corrupted on device! "
  13584. "(%d != %d)\n", __func__, val, i);
  13585. /* ret = -ENODEV here? */
  13586. }
  13587. p[i] = 0;
  13588. }
  13589. #endif
  13590. /* Now read it back. */
  13591. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13592. if (ret) {
  13593. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13594. "err = %d\n", __func__, ret);
  13595. break;
  13596. }
  13597. /* Verify it. */
  13598. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13599. if (p[i] == i)
  13600. continue;
  13601. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13602. DMA_RWCTRL_WRITE_BNDRY_16) {
  13603. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13604. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13605. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13606. break;
  13607. } else {
  13608. dev_err(&tp->pdev->dev,
  13609. "%s: Buffer corrupted on read back! "
  13610. "(%d != %d)\n", __func__, p[i], i);
  13611. ret = -ENODEV;
  13612. goto out;
  13613. }
  13614. }
  13615. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13616. /* Success. */
  13617. ret = 0;
  13618. break;
  13619. }
  13620. }
  13621. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13622. DMA_RWCTRL_WRITE_BNDRY_16) {
  13623. /* DMA test passed without adjusting DMA boundary,
  13624. * now look for chipsets that are known to expose the
  13625. * DMA bug without failing the test.
  13626. */
  13627. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13628. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13629. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13630. } else {
  13631. /* Safe to use the calculated DMA boundary. */
  13632. tp->dma_rwctrl = saved_dma_rwctrl;
  13633. }
  13634. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13635. }
  13636. out:
  13637. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13638. out_nofree:
  13639. return ret;
  13640. }
  13641. static void tg3_init_bufmgr_config(struct tg3 *tp)
  13642. {
  13643. if (tg3_flag(tp, 57765_PLUS)) {
  13644. tp->bufmgr_config.mbuf_read_dma_low_water =
  13645. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13646. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13647. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13648. tp->bufmgr_config.mbuf_high_water =
  13649. DEFAULT_MB_HIGH_WATER_57765;
  13650. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13651. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13652. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13653. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13654. tp->bufmgr_config.mbuf_high_water_jumbo =
  13655. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13656. } else if (tg3_flag(tp, 5705_PLUS)) {
  13657. tp->bufmgr_config.mbuf_read_dma_low_water =
  13658. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13659. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13660. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13661. tp->bufmgr_config.mbuf_high_water =
  13662. DEFAULT_MB_HIGH_WATER_5705;
  13663. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13664. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13665. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13666. tp->bufmgr_config.mbuf_high_water =
  13667. DEFAULT_MB_HIGH_WATER_5906;
  13668. }
  13669. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13670. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13671. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13672. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13673. tp->bufmgr_config.mbuf_high_water_jumbo =
  13674. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13675. } else {
  13676. tp->bufmgr_config.mbuf_read_dma_low_water =
  13677. DEFAULT_MB_RDMA_LOW_WATER;
  13678. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13679. DEFAULT_MB_MACRX_LOW_WATER;
  13680. tp->bufmgr_config.mbuf_high_water =
  13681. DEFAULT_MB_HIGH_WATER;
  13682. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13683. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13684. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13685. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13686. tp->bufmgr_config.mbuf_high_water_jumbo =
  13687. DEFAULT_MB_HIGH_WATER_JUMBO;
  13688. }
  13689. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13690. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13691. }
  13692. static char *tg3_phy_string(struct tg3 *tp)
  13693. {
  13694. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13695. case TG3_PHY_ID_BCM5400: return "5400";
  13696. case TG3_PHY_ID_BCM5401: return "5401";
  13697. case TG3_PHY_ID_BCM5411: return "5411";
  13698. case TG3_PHY_ID_BCM5701: return "5701";
  13699. case TG3_PHY_ID_BCM5703: return "5703";
  13700. case TG3_PHY_ID_BCM5704: return "5704";
  13701. case TG3_PHY_ID_BCM5705: return "5705";
  13702. case TG3_PHY_ID_BCM5750: return "5750";
  13703. case TG3_PHY_ID_BCM5752: return "5752";
  13704. case TG3_PHY_ID_BCM5714: return "5714";
  13705. case TG3_PHY_ID_BCM5780: return "5780";
  13706. case TG3_PHY_ID_BCM5755: return "5755";
  13707. case TG3_PHY_ID_BCM5787: return "5787";
  13708. case TG3_PHY_ID_BCM5784: return "5784";
  13709. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13710. case TG3_PHY_ID_BCM5906: return "5906";
  13711. case TG3_PHY_ID_BCM5761: return "5761";
  13712. case TG3_PHY_ID_BCM5718C: return "5718C";
  13713. case TG3_PHY_ID_BCM5718S: return "5718S";
  13714. case TG3_PHY_ID_BCM57765: return "57765";
  13715. case TG3_PHY_ID_BCM5719C: return "5719C";
  13716. case TG3_PHY_ID_BCM5720C: return "5720C";
  13717. case TG3_PHY_ID_BCM5762: return "5762C";
  13718. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13719. case 0: return "serdes";
  13720. default: return "unknown";
  13721. }
  13722. }
  13723. static char *tg3_bus_string(struct tg3 *tp, char *str)
  13724. {
  13725. if (tg3_flag(tp, PCI_EXPRESS)) {
  13726. strcpy(str, "PCI Express");
  13727. return str;
  13728. } else if (tg3_flag(tp, PCIX_MODE)) {
  13729. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13730. strcpy(str, "PCIX:");
  13731. if ((clock_ctrl == 7) ||
  13732. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13733. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13734. strcat(str, "133MHz");
  13735. else if (clock_ctrl == 0)
  13736. strcat(str, "33MHz");
  13737. else if (clock_ctrl == 2)
  13738. strcat(str, "50MHz");
  13739. else if (clock_ctrl == 4)
  13740. strcat(str, "66MHz");
  13741. else if (clock_ctrl == 6)
  13742. strcat(str, "100MHz");
  13743. } else {
  13744. strcpy(str, "PCI:");
  13745. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13746. strcat(str, "66MHz");
  13747. else
  13748. strcat(str, "33MHz");
  13749. }
  13750. if (tg3_flag(tp, PCI_32BIT))
  13751. strcat(str, ":32-bit");
  13752. else
  13753. strcat(str, ":64-bit");
  13754. return str;
  13755. }
  13756. static void tg3_init_coal(struct tg3 *tp)
  13757. {
  13758. struct ethtool_coalesce *ec = &tp->coal;
  13759. memset(ec, 0, sizeof(*ec));
  13760. ec->cmd = ETHTOOL_GCOALESCE;
  13761. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13762. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13763. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13764. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13765. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13766. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13767. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13768. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13769. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13770. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13771. HOSTCC_MODE_CLRTICK_TXBD)) {
  13772. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13773. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13774. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13775. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13776. }
  13777. if (tg3_flag(tp, 5705_PLUS)) {
  13778. ec->rx_coalesce_usecs_irq = 0;
  13779. ec->tx_coalesce_usecs_irq = 0;
  13780. ec->stats_block_coalesce_usecs = 0;
  13781. }
  13782. }
  13783. static int tg3_init_one(struct pci_dev *pdev,
  13784. const struct pci_device_id *ent)
  13785. {
  13786. struct net_device *dev;
  13787. struct tg3 *tp;
  13788. int i, err, pm_cap;
  13789. u32 sndmbx, rcvmbx, intmbx;
  13790. char str[40];
  13791. u64 dma_mask, persist_dma_mask;
  13792. netdev_features_t features = 0;
  13793. printk_once(KERN_INFO "%s\n", version);
  13794. err = pci_enable_device(pdev);
  13795. if (err) {
  13796. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13797. return err;
  13798. }
  13799. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13800. if (err) {
  13801. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13802. goto err_out_disable_pdev;
  13803. }
  13804. pci_set_master(pdev);
  13805. /* Find power-management capability. */
  13806. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13807. if (pm_cap == 0) {
  13808. dev_err(&pdev->dev,
  13809. "Cannot find Power Management capability, aborting\n");
  13810. err = -EIO;
  13811. goto err_out_free_res;
  13812. }
  13813. err = pci_set_power_state(pdev, PCI_D0);
  13814. if (err) {
  13815. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13816. goto err_out_free_res;
  13817. }
  13818. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13819. if (!dev) {
  13820. err = -ENOMEM;
  13821. goto err_out_power_down;
  13822. }
  13823. SET_NETDEV_DEV(dev, &pdev->dev);
  13824. tp = netdev_priv(dev);
  13825. tp->pdev = pdev;
  13826. tp->dev = dev;
  13827. tp->pm_cap = pm_cap;
  13828. tp->rx_mode = TG3_DEF_RX_MODE;
  13829. tp->tx_mode = TG3_DEF_TX_MODE;
  13830. tp->irq_sync = 1;
  13831. if (tg3_debug > 0)
  13832. tp->msg_enable = tg3_debug;
  13833. else
  13834. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13835. if (pdev_is_ssb_gige_core(pdev)) {
  13836. tg3_flag_set(tp, IS_SSB_CORE);
  13837. if (ssb_gige_must_flush_posted_writes(pdev))
  13838. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  13839. if (ssb_gige_one_dma_at_once(pdev))
  13840. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  13841. if (ssb_gige_have_roboswitch(pdev))
  13842. tg3_flag_set(tp, ROBOSWITCH);
  13843. if (ssb_gige_is_rgmii(pdev))
  13844. tg3_flag_set(tp, RGMII_MODE);
  13845. }
  13846. /* The word/byte swap controls here control register access byte
  13847. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13848. * setting below.
  13849. */
  13850. tp->misc_host_ctrl =
  13851. MISC_HOST_CTRL_MASK_PCI_INT |
  13852. MISC_HOST_CTRL_WORD_SWAP |
  13853. MISC_HOST_CTRL_INDIR_ACCESS |
  13854. MISC_HOST_CTRL_PCISTATE_RW;
  13855. /* The NONFRM (non-frame) byte/word swap controls take effect
  13856. * on descriptor entries, anything which isn't packet data.
  13857. *
  13858. * The StrongARM chips on the board (one for tx, one for rx)
  13859. * are running in big-endian mode.
  13860. */
  13861. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13862. GRC_MODE_WSWAP_NONFRM_DATA);
  13863. #ifdef __BIG_ENDIAN
  13864. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13865. #endif
  13866. spin_lock_init(&tp->lock);
  13867. spin_lock_init(&tp->indirect_lock);
  13868. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13869. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13870. if (!tp->regs) {
  13871. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13872. err = -ENOMEM;
  13873. goto err_out_free_dev;
  13874. }
  13875. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13876. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13877. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13878. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13879. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13880. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13881. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13882. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13883. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13884. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13885. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13886. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  13887. tg3_flag_set(tp, ENABLE_APE);
  13888. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13889. if (!tp->aperegs) {
  13890. dev_err(&pdev->dev,
  13891. "Cannot map APE registers, aborting\n");
  13892. err = -ENOMEM;
  13893. goto err_out_iounmap;
  13894. }
  13895. }
  13896. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13897. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13898. dev->ethtool_ops = &tg3_ethtool_ops;
  13899. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13900. dev->netdev_ops = &tg3_netdev_ops;
  13901. dev->irq = pdev->irq;
  13902. err = tg3_get_invariants(tp, ent);
  13903. if (err) {
  13904. dev_err(&pdev->dev,
  13905. "Problem fetching invariants of chip, aborting\n");
  13906. goto err_out_apeunmap;
  13907. }
  13908. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13909. * device behind the EPB cannot support DMA addresses > 40-bit.
  13910. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13911. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13912. * do DMA address check in tg3_start_xmit().
  13913. */
  13914. if (tg3_flag(tp, IS_5788))
  13915. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13916. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13917. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13918. #ifdef CONFIG_HIGHMEM
  13919. dma_mask = DMA_BIT_MASK(64);
  13920. #endif
  13921. } else
  13922. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13923. /* Configure DMA attributes. */
  13924. if (dma_mask > DMA_BIT_MASK(32)) {
  13925. err = pci_set_dma_mask(pdev, dma_mask);
  13926. if (!err) {
  13927. features |= NETIF_F_HIGHDMA;
  13928. err = pci_set_consistent_dma_mask(pdev,
  13929. persist_dma_mask);
  13930. if (err < 0) {
  13931. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13932. "DMA for consistent allocations\n");
  13933. goto err_out_apeunmap;
  13934. }
  13935. }
  13936. }
  13937. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13938. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13939. if (err) {
  13940. dev_err(&pdev->dev,
  13941. "No usable DMA configuration, aborting\n");
  13942. goto err_out_apeunmap;
  13943. }
  13944. }
  13945. tg3_init_bufmgr_config(tp);
  13946. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13947. /* 5700 B0 chips do not support checksumming correctly due
  13948. * to hardware bugs.
  13949. */
  13950. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13951. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13952. if (tg3_flag(tp, 5755_PLUS))
  13953. features |= NETIF_F_IPV6_CSUM;
  13954. }
  13955. /* TSO is on by default on chips that support hardware TSO.
  13956. * Firmware TSO on older chips gives lower performance, so it
  13957. * is off by default, but can be enabled using ethtool.
  13958. */
  13959. if ((tg3_flag(tp, HW_TSO_1) ||
  13960. tg3_flag(tp, HW_TSO_2) ||
  13961. tg3_flag(tp, HW_TSO_3)) &&
  13962. (features & NETIF_F_IP_CSUM))
  13963. features |= NETIF_F_TSO;
  13964. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13965. if (features & NETIF_F_IPV6_CSUM)
  13966. features |= NETIF_F_TSO6;
  13967. if (tg3_flag(tp, HW_TSO_3) ||
  13968. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13969. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13970. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13972. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13973. features |= NETIF_F_TSO_ECN;
  13974. }
  13975. dev->features |= features;
  13976. dev->vlan_features |= features;
  13977. /*
  13978. * Add loopback capability only for a subset of devices that support
  13979. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13980. * loopback for the remaining devices.
  13981. */
  13982. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13983. !tg3_flag(tp, CPMU_PRESENT))
  13984. /* Add the loopback capability */
  13985. features |= NETIF_F_LOOPBACK;
  13986. dev->hw_features |= features;
  13987. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13988. !tg3_flag(tp, TSO_CAPABLE) &&
  13989. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13990. tg3_flag_set(tp, MAX_RXPEND_64);
  13991. tp->rx_pending = 63;
  13992. }
  13993. err = tg3_get_device_address(tp);
  13994. if (err) {
  13995. dev_err(&pdev->dev,
  13996. "Could not obtain valid ethernet address, aborting\n");
  13997. goto err_out_apeunmap;
  13998. }
  13999. /*
  14000. * Reset chip in case UNDI or EFI driver did not shutdown
  14001. * DMA self test will enable WDMAC and we'll see (spurious)
  14002. * pending DMA on the PCI bus at that point.
  14003. */
  14004. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14005. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14006. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14007. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14008. }
  14009. err = tg3_test_dma(tp);
  14010. if (err) {
  14011. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14012. goto err_out_apeunmap;
  14013. }
  14014. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14015. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14016. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14017. for (i = 0; i < tp->irq_max; i++) {
  14018. struct tg3_napi *tnapi = &tp->napi[i];
  14019. tnapi->tp = tp;
  14020. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14021. tnapi->int_mbox = intmbx;
  14022. if (i <= 4)
  14023. intmbx += 0x8;
  14024. else
  14025. intmbx += 0x4;
  14026. tnapi->consmbox = rcvmbx;
  14027. tnapi->prodmbox = sndmbx;
  14028. if (i)
  14029. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14030. else
  14031. tnapi->coal_now = HOSTCC_MODE_NOW;
  14032. if (!tg3_flag(tp, SUPPORT_MSIX))
  14033. break;
  14034. /*
  14035. * If we support MSIX, we'll be using RSS. If we're using
  14036. * RSS, the first vector only handles link interrupts and the
  14037. * remaining vectors handle rx and tx interrupts. Reuse the
  14038. * mailbox values for the next iteration. The values we setup
  14039. * above are still useful for the single vectored mode.
  14040. */
  14041. if (!i)
  14042. continue;
  14043. rcvmbx += 0x8;
  14044. if (sndmbx & 0x4)
  14045. sndmbx -= 0x4;
  14046. else
  14047. sndmbx += 0xc;
  14048. }
  14049. tg3_init_coal(tp);
  14050. pci_set_drvdata(pdev, dev);
  14051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  14052. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  14053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  14054. tg3_flag_set(tp, PTP_CAPABLE);
  14055. if (tg3_flag(tp, 5717_PLUS)) {
  14056. /* Resume a low-power mode */
  14057. tg3_frob_aux_power(tp, false);
  14058. }
  14059. tg3_timer_init(tp);
  14060. tg3_carrier_off(tp);
  14061. err = register_netdev(dev);
  14062. if (err) {
  14063. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14064. goto err_out_apeunmap;
  14065. }
  14066. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14067. tp->board_part_number,
  14068. tp->pci_chip_rev_id,
  14069. tg3_bus_string(tp, str),
  14070. dev->dev_addr);
  14071. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14072. struct phy_device *phydev;
  14073. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  14074. netdev_info(dev,
  14075. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14076. phydev->drv->name, dev_name(&phydev->dev));
  14077. } else {
  14078. char *ethtype;
  14079. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14080. ethtype = "10/100Base-TX";
  14081. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14082. ethtype = "1000Base-SX";
  14083. else
  14084. ethtype = "10/100/1000Base-T";
  14085. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14086. "(WireSpeed[%d], EEE[%d])\n",
  14087. tg3_phy_string(tp), ethtype,
  14088. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14089. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14090. }
  14091. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14092. (dev->features & NETIF_F_RXCSUM) != 0,
  14093. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14094. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14095. tg3_flag(tp, ENABLE_ASF) != 0,
  14096. tg3_flag(tp, TSO_CAPABLE) != 0);
  14097. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14098. tp->dma_rwctrl,
  14099. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14100. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14101. pci_save_state(pdev);
  14102. return 0;
  14103. err_out_apeunmap:
  14104. if (tp->aperegs) {
  14105. iounmap(tp->aperegs);
  14106. tp->aperegs = NULL;
  14107. }
  14108. err_out_iounmap:
  14109. if (tp->regs) {
  14110. iounmap(tp->regs);
  14111. tp->regs = NULL;
  14112. }
  14113. err_out_free_dev:
  14114. free_netdev(dev);
  14115. err_out_power_down:
  14116. pci_set_power_state(pdev, PCI_D3hot);
  14117. err_out_free_res:
  14118. pci_release_regions(pdev);
  14119. err_out_disable_pdev:
  14120. pci_disable_device(pdev);
  14121. pci_set_drvdata(pdev, NULL);
  14122. return err;
  14123. }
  14124. static void tg3_remove_one(struct pci_dev *pdev)
  14125. {
  14126. struct net_device *dev = pci_get_drvdata(pdev);
  14127. if (dev) {
  14128. struct tg3 *tp = netdev_priv(dev);
  14129. release_firmware(tp->fw);
  14130. tg3_reset_task_cancel(tp);
  14131. if (tg3_flag(tp, USE_PHYLIB)) {
  14132. tg3_phy_fini(tp);
  14133. tg3_mdio_fini(tp);
  14134. }
  14135. unregister_netdev(dev);
  14136. if (tp->aperegs) {
  14137. iounmap(tp->aperegs);
  14138. tp->aperegs = NULL;
  14139. }
  14140. if (tp->regs) {
  14141. iounmap(tp->regs);
  14142. tp->regs = NULL;
  14143. }
  14144. free_netdev(dev);
  14145. pci_release_regions(pdev);
  14146. pci_disable_device(pdev);
  14147. pci_set_drvdata(pdev, NULL);
  14148. }
  14149. }
  14150. #ifdef CONFIG_PM_SLEEP
  14151. static int tg3_suspend(struct device *device)
  14152. {
  14153. struct pci_dev *pdev = to_pci_dev(device);
  14154. struct net_device *dev = pci_get_drvdata(pdev);
  14155. struct tg3 *tp = netdev_priv(dev);
  14156. int err;
  14157. if (!netif_running(dev))
  14158. return 0;
  14159. tg3_reset_task_cancel(tp);
  14160. tg3_phy_stop(tp);
  14161. tg3_netif_stop(tp);
  14162. tg3_timer_stop(tp);
  14163. tg3_full_lock(tp, 1);
  14164. tg3_disable_ints(tp);
  14165. tg3_full_unlock(tp);
  14166. netif_device_detach(dev);
  14167. tg3_full_lock(tp, 0);
  14168. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14169. tg3_flag_clear(tp, INIT_COMPLETE);
  14170. tg3_full_unlock(tp);
  14171. err = tg3_power_down_prepare(tp);
  14172. if (err) {
  14173. int err2;
  14174. tg3_full_lock(tp, 0);
  14175. tg3_flag_set(tp, INIT_COMPLETE);
  14176. err2 = tg3_restart_hw(tp, 1);
  14177. if (err2)
  14178. goto out;
  14179. tg3_timer_start(tp);
  14180. netif_device_attach(dev);
  14181. tg3_netif_start(tp);
  14182. out:
  14183. tg3_full_unlock(tp);
  14184. if (!err2)
  14185. tg3_phy_start(tp);
  14186. }
  14187. return err;
  14188. }
  14189. static int tg3_resume(struct device *device)
  14190. {
  14191. struct pci_dev *pdev = to_pci_dev(device);
  14192. struct net_device *dev = pci_get_drvdata(pdev);
  14193. struct tg3 *tp = netdev_priv(dev);
  14194. int err;
  14195. if (!netif_running(dev))
  14196. return 0;
  14197. netif_device_attach(dev);
  14198. tg3_full_lock(tp, 0);
  14199. tg3_flag_set(tp, INIT_COMPLETE);
  14200. err = tg3_restart_hw(tp, 1);
  14201. if (err)
  14202. goto out;
  14203. tg3_timer_start(tp);
  14204. tg3_netif_start(tp);
  14205. out:
  14206. tg3_full_unlock(tp);
  14207. if (!err)
  14208. tg3_phy_start(tp);
  14209. return err;
  14210. }
  14211. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14212. #define TG3_PM_OPS (&tg3_pm_ops)
  14213. #else
  14214. #define TG3_PM_OPS NULL
  14215. #endif /* CONFIG_PM_SLEEP */
  14216. /**
  14217. * tg3_io_error_detected - called when PCI error is detected
  14218. * @pdev: Pointer to PCI device
  14219. * @state: The current pci connection state
  14220. *
  14221. * This function is called after a PCI bus error affecting
  14222. * this device has been detected.
  14223. */
  14224. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14225. pci_channel_state_t state)
  14226. {
  14227. struct net_device *netdev = pci_get_drvdata(pdev);
  14228. struct tg3 *tp = netdev_priv(netdev);
  14229. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14230. netdev_info(netdev, "PCI I/O error detected\n");
  14231. rtnl_lock();
  14232. if (!netif_running(netdev))
  14233. goto done;
  14234. tg3_phy_stop(tp);
  14235. tg3_netif_stop(tp);
  14236. tg3_timer_stop(tp);
  14237. /* Want to make sure that the reset task doesn't run */
  14238. tg3_reset_task_cancel(tp);
  14239. netif_device_detach(netdev);
  14240. /* Clean up software state, even if MMIO is blocked */
  14241. tg3_full_lock(tp, 0);
  14242. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14243. tg3_full_unlock(tp);
  14244. done:
  14245. if (state == pci_channel_io_perm_failure)
  14246. err = PCI_ERS_RESULT_DISCONNECT;
  14247. else
  14248. pci_disable_device(pdev);
  14249. rtnl_unlock();
  14250. return err;
  14251. }
  14252. /**
  14253. * tg3_io_slot_reset - called after the pci bus has been reset.
  14254. * @pdev: Pointer to PCI device
  14255. *
  14256. * Restart the card from scratch, as if from a cold-boot.
  14257. * At this point, the card has exprienced a hard reset,
  14258. * followed by fixups by BIOS, and has its config space
  14259. * set up identically to what it was at cold boot.
  14260. */
  14261. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14262. {
  14263. struct net_device *netdev = pci_get_drvdata(pdev);
  14264. struct tg3 *tp = netdev_priv(netdev);
  14265. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14266. int err;
  14267. rtnl_lock();
  14268. if (pci_enable_device(pdev)) {
  14269. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14270. goto done;
  14271. }
  14272. pci_set_master(pdev);
  14273. pci_restore_state(pdev);
  14274. pci_save_state(pdev);
  14275. if (!netif_running(netdev)) {
  14276. rc = PCI_ERS_RESULT_RECOVERED;
  14277. goto done;
  14278. }
  14279. err = tg3_power_up(tp);
  14280. if (err)
  14281. goto done;
  14282. rc = PCI_ERS_RESULT_RECOVERED;
  14283. done:
  14284. rtnl_unlock();
  14285. return rc;
  14286. }
  14287. /**
  14288. * tg3_io_resume - called when traffic can start flowing again.
  14289. * @pdev: Pointer to PCI device
  14290. *
  14291. * This callback is called when the error recovery driver tells
  14292. * us that its OK to resume normal operation.
  14293. */
  14294. static void tg3_io_resume(struct pci_dev *pdev)
  14295. {
  14296. struct net_device *netdev = pci_get_drvdata(pdev);
  14297. struct tg3 *tp = netdev_priv(netdev);
  14298. int err;
  14299. rtnl_lock();
  14300. if (!netif_running(netdev))
  14301. goto done;
  14302. tg3_full_lock(tp, 0);
  14303. tg3_flag_set(tp, INIT_COMPLETE);
  14304. err = tg3_restart_hw(tp, 1);
  14305. if (err) {
  14306. tg3_full_unlock(tp);
  14307. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14308. goto done;
  14309. }
  14310. netif_device_attach(netdev);
  14311. tg3_timer_start(tp);
  14312. tg3_netif_start(tp);
  14313. tg3_full_unlock(tp);
  14314. tg3_phy_start(tp);
  14315. done:
  14316. rtnl_unlock();
  14317. }
  14318. static const struct pci_error_handlers tg3_err_handler = {
  14319. .error_detected = tg3_io_error_detected,
  14320. .slot_reset = tg3_io_slot_reset,
  14321. .resume = tg3_io_resume
  14322. };
  14323. static struct pci_driver tg3_driver = {
  14324. .name = DRV_MODULE_NAME,
  14325. .id_table = tg3_pci_tbl,
  14326. .probe = tg3_init_one,
  14327. .remove = tg3_remove_one,
  14328. .err_handler = &tg3_err_handler,
  14329. .driver.pm = TG3_PM_OPS,
  14330. };
  14331. static int __init tg3_init(void)
  14332. {
  14333. return pci_register_driver(&tg3_driver);
  14334. }
  14335. static void __exit tg3_cleanup(void)
  14336. {
  14337. pci_unregister_driver(&tg3_driver);
  14338. }
  14339. module_init(tg3_init);
  14340. module_exit(tg3_cleanup);