cclock44xx_data.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. * Mike Turquette (mturquette@ti.com)
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * XXX Some of the ES1 clocks have been removed/changed; once support
  17. * is added for discriminating clocks by ES level, these should be added back
  18. * in.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/list.h>
  22. #include <linux/clk-private.h>
  23. #include <linux/clkdev.h>
  24. #include <linux/io.h>
  25. #include "soc.h"
  26. #include "iomap.h"
  27. #include "clock.h"
  28. #include "clock44xx.h"
  29. #include "cm1_44xx.h"
  30. #include "cm2_44xx.h"
  31. #include "cm-regbits-44xx.h"
  32. #include "prm44xx.h"
  33. #include "prm-regbits-44xx.h"
  34. #include "control.h"
  35. #include "scrm44xx.h"
  36. /* OMAP4 modulemode control */
  37. #define OMAP4430_MODULEMODE_HWCTRL_SHIFT 0
  38. #define OMAP4430_MODULEMODE_SWCTRL_SHIFT 1
  39. /* Root clocks */
  40. DEFINE_CLK_FIXED_RATE(extalt_clkin_ck, CLK_IS_ROOT, 59000000, 0x0);
  41. DEFINE_CLK_FIXED_RATE(pad_clks_src_ck, CLK_IS_ROOT, 12000000, 0x0);
  42. DEFINE_CLK_GATE(pad_clks_ck, "pad_clks_src_ck", &pad_clks_src_ck, 0x0,
  43. OMAP4430_CM_CLKSEL_ABE, OMAP4430_PAD_CLKS_GATE_SHIFT,
  44. 0x0, NULL);
  45. DEFINE_CLK_FIXED_RATE(pad_slimbus_core_clks_ck, CLK_IS_ROOT, 12000000, 0x0);
  46. DEFINE_CLK_FIXED_RATE(secure_32k_clk_src_ck, CLK_IS_ROOT, 32768, 0x0);
  47. DEFINE_CLK_FIXED_RATE(slimbus_src_clk, CLK_IS_ROOT, 12000000, 0x0);
  48. DEFINE_CLK_GATE(slimbus_clk, "slimbus_src_clk", &slimbus_src_clk, 0x0,
  49. OMAP4430_CM_CLKSEL_ABE, OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  50. 0x0, NULL);
  51. DEFINE_CLK_FIXED_RATE(sys_32k_ck, CLK_IS_ROOT, 32768, 0x0);
  52. DEFINE_CLK_FIXED_RATE(virt_12000000_ck, CLK_IS_ROOT, 12000000, 0x0);
  53. DEFINE_CLK_FIXED_RATE(virt_13000000_ck, CLK_IS_ROOT, 13000000, 0x0);
  54. DEFINE_CLK_FIXED_RATE(virt_16800000_ck, CLK_IS_ROOT, 16800000, 0x0);
  55. DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
  56. DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
  57. DEFINE_CLK_FIXED_RATE(virt_27000000_ck, CLK_IS_ROOT, 27000000, 0x0);
  58. DEFINE_CLK_FIXED_RATE(virt_38400000_ck, CLK_IS_ROOT, 38400000, 0x0);
  59. static const char *sys_clkin_ck_parents[] = {
  60. "virt_12000000_ck", "virt_13000000_ck", "virt_16800000_ck",
  61. "virt_19200000_ck", "virt_26000000_ck", "virt_27000000_ck",
  62. "virt_38400000_ck",
  63. };
  64. DEFINE_CLK_MUX(sys_clkin_ck, sys_clkin_ck_parents, NULL, 0x0,
  65. OMAP4430_CM_SYS_CLKSEL, OMAP4430_SYS_CLKSEL_SHIFT,
  66. OMAP4430_SYS_CLKSEL_WIDTH, CLK_MUX_INDEX_ONE, NULL);
  67. DEFINE_CLK_FIXED_RATE(tie_low_clock_ck, CLK_IS_ROOT, 0, 0x0);
  68. DEFINE_CLK_FIXED_RATE(utmi_phy_clkout_ck, CLK_IS_ROOT, 60000000, 0x0);
  69. DEFINE_CLK_FIXED_RATE(xclk60mhsp1_ck, CLK_IS_ROOT, 60000000, 0x0);
  70. DEFINE_CLK_FIXED_RATE(xclk60mhsp2_ck, CLK_IS_ROOT, 60000000, 0x0);
  71. DEFINE_CLK_FIXED_RATE(xclk60motg_ck, CLK_IS_ROOT, 60000000, 0x0);
  72. /* Module clocks and DPLL outputs */
  73. static const char *abe_dpll_bypass_clk_mux_ck_parents[] = {
  74. "sys_clkin_ck", "sys_32k_ck",
  75. };
  76. DEFINE_CLK_MUX(abe_dpll_bypass_clk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents,
  77. NULL, 0x0, OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_SHIFT,
  78. OMAP4430_CLKSEL_WIDTH, 0x0, NULL);
  79. DEFINE_CLK_MUX(abe_dpll_refclk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents, NULL,
  80. 0x0, OMAP4430_CM_ABE_PLL_REF_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  81. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  82. /* DPLL_ABE */
  83. static struct dpll_data dpll_abe_dd = {
  84. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  85. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  86. .clk_ref = &abe_dpll_refclk_mux_ck,
  87. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  88. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  89. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  90. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  91. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  92. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  93. .enable_mask = OMAP4430_DPLL_EN_MASK,
  94. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  95. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  96. .m4xen_mask = OMAP4430_DPLL_REGM4XEN_MASK,
  97. .lpmode_mask = OMAP4430_DPLL_LPMODE_EN_MASK,
  98. .max_multiplier = 2047,
  99. .max_divider = 128,
  100. .min_divider = 1,
  101. };
  102. static const char *dpll_abe_ck_parents[] = {
  103. "abe_dpll_refclk_mux_ck",
  104. };
  105. static struct clk dpll_abe_ck;
  106. static const struct clk_ops dpll_abe_ck_ops = {
  107. .enable = &omap3_noncore_dpll_enable,
  108. .disable = &omap3_noncore_dpll_disable,
  109. .recalc_rate = &omap4_dpll_regm4xen_recalc,
  110. .round_rate = &omap4_dpll_regm4xen_round_rate,
  111. .set_rate = &omap3_noncore_dpll_set_rate,
  112. .get_parent = &omap2_init_dpll_parent,
  113. };
  114. static struct clk_hw_omap dpll_abe_ck_hw = {
  115. .hw = {
  116. .clk = &dpll_abe_ck,
  117. },
  118. .dpll_data = &dpll_abe_dd,
  119. .ops = &clkhwops_omap3_dpll,
  120. };
  121. DEFINE_STRUCT_CLK(dpll_abe_ck, dpll_abe_ck_parents, dpll_abe_ck_ops);
  122. static const char *dpll_abe_x2_ck_parents[] = {
  123. "dpll_abe_ck",
  124. };
  125. static struct clk dpll_abe_x2_ck;
  126. static const struct clk_ops dpll_abe_x2_ck_ops = {
  127. .recalc_rate = &omap3_clkoutx2_recalc,
  128. };
  129. static struct clk_hw_omap dpll_abe_x2_ck_hw = {
  130. .hw = {
  131. .clk = &dpll_abe_x2_ck,
  132. },
  133. .flags = CLOCK_CLKOUTX2,
  134. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  135. .ops = &clkhwops_omap4_dpllmx,
  136. };
  137. DEFINE_STRUCT_CLK(dpll_abe_x2_ck, dpll_abe_x2_ck_parents, dpll_abe_x2_ck_ops);
  138. static const struct clk_ops omap_hsdivider_ops = {
  139. .set_rate = &omap2_clksel_set_rate,
  140. .recalc_rate = &omap2_clksel_recalc,
  141. .round_rate = &omap2_clksel_round_rate,
  142. };
  143. DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m2x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
  144. 0x0, OMAP4430_CM_DIV_M2_DPLL_ABE,
  145. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  146. DEFINE_CLK_FIXED_FACTOR(abe_24m_fclk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
  147. 0x0, 1, 8);
  148. DEFINE_CLK_DIVIDER(abe_clk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, 0x0,
  149. OMAP4430_CM_CLKSEL_ABE, OMAP4430_CLKSEL_OPP_SHIFT,
  150. OMAP4430_CLKSEL_OPP_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  151. DEFINE_CLK_DIVIDER(aess_fclk, "abe_clk", &abe_clk, 0x0,
  152. OMAP4430_CM1_ABE_AESS_CLKCTRL,
  153. OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
  154. OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
  155. 0x0, NULL);
  156. DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m3x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
  157. 0x0, OMAP4430_CM_DIV_M3_DPLL_ABE,
  158. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK);
  159. static const char *core_hsd_byp_clk_mux_ck_parents[] = {
  160. "sys_clkin_ck", "dpll_abe_m3x2_ck",
  161. };
  162. DEFINE_CLK_MUX(core_hsd_byp_clk_mux_ck, core_hsd_byp_clk_mux_ck_parents, NULL,
  163. 0x0, OMAP4430_CM_CLKSEL_DPLL_CORE,
  164. OMAP4430_DPLL_BYP_CLKSEL_SHIFT, OMAP4430_DPLL_BYP_CLKSEL_WIDTH,
  165. 0x0, NULL);
  166. /* DPLL_CORE */
  167. static struct dpll_data dpll_core_dd = {
  168. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  169. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  170. .clk_ref = &sys_clkin_ck,
  171. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  172. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  173. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  174. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  175. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  176. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  177. .enable_mask = OMAP4430_DPLL_EN_MASK,
  178. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  179. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  180. .max_multiplier = 2047,
  181. .max_divider = 128,
  182. .min_divider = 1,
  183. };
  184. static const char *dpll_core_ck_parents[] = {
  185. "sys_clkin_ck",
  186. };
  187. static struct clk dpll_core_ck;
  188. static const struct clk_ops dpll_core_ck_ops = {
  189. .recalc_rate = &omap3_dpll_recalc,
  190. .get_parent = &omap2_init_dpll_parent,
  191. };
  192. static struct clk_hw_omap dpll_core_ck_hw = {
  193. .hw = {
  194. .clk = &dpll_core_ck,
  195. },
  196. .dpll_data = &dpll_core_dd,
  197. .ops = &clkhwops_omap3_dpll,
  198. };
  199. DEFINE_STRUCT_CLK(dpll_core_ck, dpll_core_ck_parents, dpll_core_ck_ops);
  200. static const char *dpll_core_x2_ck_parents[] = {
  201. "dpll_core_ck",
  202. };
  203. static struct clk dpll_core_x2_ck;
  204. static struct clk_hw_omap dpll_core_x2_ck_hw = {
  205. .hw = {
  206. .clk = &dpll_core_x2_ck,
  207. },
  208. };
  209. DEFINE_STRUCT_CLK(dpll_core_x2_ck, dpll_core_x2_ck_parents, dpll_abe_x2_ck_ops);
  210. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m6x2_ck, "dpll_core_x2_ck",
  211. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M6_DPLL_CORE,
  212. OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
  213. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m2_ck, "dpll_core_ck", &dpll_core_ck, 0x0,
  214. OMAP4430_CM_DIV_M2_DPLL_CORE,
  215. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  216. DEFINE_CLK_FIXED_FACTOR(ddrphy_ck, "dpll_core_m2_ck", &dpll_core_m2_ck, 0x0, 1,
  217. 2);
  218. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m5x2_ck, "dpll_core_x2_ck",
  219. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M5_DPLL_CORE,
  220. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  221. DEFINE_CLK_DIVIDER(div_core_ck, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, 0x0,
  222. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_CORE_SHIFT,
  223. OMAP4430_CLKSEL_CORE_WIDTH, 0x0, NULL);
  224. DEFINE_CLK_OMAP_HSDIVIDER(div_iva_hs_clk, "dpll_core_m5x2_ck",
  225. &dpll_core_m5x2_ck, 0x0, OMAP4430_CM_BYPCLK_DPLL_IVA,
  226. OMAP4430_CLKSEL_0_1_MASK);
  227. DEFINE_CLK_DIVIDER(div_mpu_hs_clk, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck,
  228. 0x0, OMAP4430_CM_BYPCLK_DPLL_MPU, OMAP4430_CLKSEL_0_1_SHIFT,
  229. OMAP4430_CLKSEL_0_1_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  230. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m4x2_ck, "dpll_core_x2_ck",
  231. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M4_DPLL_CORE,
  232. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  233. DEFINE_CLK_FIXED_FACTOR(dll_clk_div_ck, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck,
  234. 0x0, 1, 2);
  235. DEFINE_CLK_DIVIDER(dpll_abe_m2_ck, "dpll_abe_ck", &dpll_abe_ck, 0x0,
  236. OMAP4430_CM_DIV_M2_DPLL_ABE, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
  237. OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  238. static const struct clk_ops dmic_fck_ops = {
  239. .enable = &omap2_dflt_clk_enable,
  240. .disable = &omap2_dflt_clk_disable,
  241. .is_enabled = &omap2_dflt_clk_is_enabled,
  242. .recalc_rate = &omap2_clksel_recalc,
  243. .get_parent = &omap2_clksel_find_parent_index,
  244. .set_parent = &omap2_clksel_set_parent,
  245. .init = &omap2_init_clk_clkdm,
  246. };
  247. static const char *dpll_core_m3x2_ck_parents[] = {
  248. "dpll_core_x2_ck",
  249. };
  250. static const struct clksel dpll_core_m3x2_div[] = {
  251. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  252. { .parent = NULL },
  253. };
  254. /* XXX Missing round_rate, set_rate in ops */
  255. DEFINE_CLK_OMAP_MUX_GATE(dpll_core_m3x2_ck, NULL, dpll_core_m3x2_div,
  256. OMAP4430_CM_DIV_M3_DPLL_CORE,
  257. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  258. OMAP4430_CM_DIV_M3_DPLL_CORE,
  259. OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
  260. dpll_core_m3x2_ck_parents, dmic_fck_ops);
  261. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m7x2_ck, "dpll_core_x2_ck",
  262. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M7_DPLL_CORE,
  263. OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
  264. static const char *iva_hsd_byp_clk_mux_ck_parents[] = {
  265. "sys_clkin_ck", "div_iva_hs_clk",
  266. };
  267. DEFINE_CLK_MUX(iva_hsd_byp_clk_mux_ck, iva_hsd_byp_clk_mux_ck_parents, NULL,
  268. 0x0, OMAP4430_CM_CLKSEL_DPLL_IVA, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
  269. OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
  270. /* DPLL_IVA */
  271. static struct dpll_data dpll_iva_dd = {
  272. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  273. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  274. .clk_ref = &sys_clkin_ck,
  275. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  276. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  277. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  278. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  279. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  280. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  281. .enable_mask = OMAP4430_DPLL_EN_MASK,
  282. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  283. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  284. .max_multiplier = 2047,
  285. .max_divider = 128,
  286. .min_divider = 1,
  287. };
  288. static struct clk dpll_iva_ck;
  289. static const struct clk_ops dpll_ck_ops = {
  290. .enable = &omap3_noncore_dpll_enable,
  291. .disable = &omap3_noncore_dpll_disable,
  292. .recalc_rate = &omap3_dpll_recalc,
  293. .round_rate = &omap2_dpll_round_rate,
  294. .set_rate = &omap3_noncore_dpll_set_rate,
  295. .get_parent = &omap2_init_dpll_parent,
  296. };
  297. static struct clk_hw_omap dpll_iva_ck_hw = {
  298. .hw = {
  299. .clk = &dpll_iva_ck,
  300. },
  301. .dpll_data = &dpll_iva_dd,
  302. .ops = &clkhwops_omap3_dpll,
  303. };
  304. DEFINE_STRUCT_CLK(dpll_iva_ck, dpll_core_ck_parents, dpll_ck_ops);
  305. static const char *dpll_iva_x2_ck_parents[] = {
  306. "dpll_iva_ck",
  307. };
  308. static struct clk dpll_iva_x2_ck;
  309. static struct clk_hw_omap dpll_iva_x2_ck_hw = {
  310. .hw = {
  311. .clk = &dpll_iva_x2_ck,
  312. },
  313. };
  314. DEFINE_STRUCT_CLK(dpll_iva_x2_ck, dpll_iva_x2_ck_parents, dpll_abe_x2_ck_ops);
  315. DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m4x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
  316. 0x0, OMAP4430_CM_DIV_M4_DPLL_IVA,
  317. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  318. DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m5x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
  319. 0x0, OMAP4430_CM_DIV_M5_DPLL_IVA,
  320. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  321. /* DPLL_MPU */
  322. static struct dpll_data dpll_mpu_dd = {
  323. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  324. .clk_bypass = &div_mpu_hs_clk,
  325. .clk_ref = &sys_clkin_ck,
  326. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  327. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  328. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  329. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  330. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  331. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  332. .enable_mask = OMAP4430_DPLL_EN_MASK,
  333. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  334. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  335. .max_multiplier = 2047,
  336. .max_divider = 128,
  337. .min_divider = 1,
  338. };
  339. static struct clk dpll_mpu_ck;
  340. static struct clk_hw_omap dpll_mpu_ck_hw = {
  341. .hw = {
  342. .clk = &dpll_mpu_ck,
  343. },
  344. .dpll_data = &dpll_mpu_dd,
  345. .ops = &clkhwops_omap3_dpll,
  346. };
  347. DEFINE_STRUCT_CLK(dpll_mpu_ck, dpll_core_ck_parents, dpll_ck_ops);
  348. DEFINE_CLK_FIXED_FACTOR(mpu_periphclk, "dpll_mpu_ck", &dpll_mpu_ck, 0x0, 1, 2);
  349. DEFINE_CLK_OMAP_HSDIVIDER(dpll_mpu_m2_ck, "dpll_mpu_ck", &dpll_mpu_ck, 0x0,
  350. OMAP4430_CM_DIV_M2_DPLL_MPU,
  351. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  352. DEFINE_CLK_FIXED_FACTOR(per_hs_clk_div_ck, "dpll_abe_m3x2_ck",
  353. &dpll_abe_m3x2_ck, 0x0, 1, 2);
  354. static const char *per_hsd_byp_clk_mux_ck_parents[] = {
  355. "sys_clkin_ck", "per_hs_clk_div_ck",
  356. };
  357. DEFINE_CLK_MUX(per_hsd_byp_clk_mux_ck, per_hsd_byp_clk_mux_ck_parents, NULL,
  358. 0x0, OMAP4430_CM_CLKSEL_DPLL_PER, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
  359. OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
  360. /* DPLL_PER */
  361. static struct dpll_data dpll_per_dd = {
  362. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  363. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  364. .clk_ref = &sys_clkin_ck,
  365. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  366. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  367. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  368. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  369. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  370. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  371. .enable_mask = OMAP4430_DPLL_EN_MASK,
  372. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  373. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  374. .max_multiplier = 2047,
  375. .max_divider = 128,
  376. .min_divider = 1,
  377. };
  378. static struct clk dpll_per_ck;
  379. static struct clk_hw_omap dpll_per_ck_hw = {
  380. .hw = {
  381. .clk = &dpll_per_ck,
  382. },
  383. .dpll_data = &dpll_per_dd,
  384. .ops = &clkhwops_omap3_dpll,
  385. };
  386. DEFINE_STRUCT_CLK(dpll_per_ck, dpll_core_ck_parents, dpll_ck_ops);
  387. DEFINE_CLK_DIVIDER(dpll_per_m2_ck, "dpll_per_ck", &dpll_per_ck, 0x0,
  388. OMAP4430_CM_DIV_M2_DPLL_PER, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
  389. OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  390. static const char *dpll_per_x2_ck_parents[] = {
  391. "dpll_per_ck",
  392. };
  393. static struct clk dpll_per_x2_ck;
  394. static struct clk_hw_omap dpll_per_x2_ck_hw = {
  395. .hw = {
  396. .clk = &dpll_per_x2_ck,
  397. },
  398. .flags = CLOCK_CLKOUTX2,
  399. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  400. .ops = &clkhwops_omap4_dpllmx,
  401. };
  402. DEFINE_STRUCT_CLK(dpll_per_x2_ck, dpll_per_x2_ck_parents, dpll_abe_x2_ck_ops);
  403. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m2x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  404. 0x0, OMAP4430_CM_DIV_M2_DPLL_PER,
  405. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  406. static const char *dpll_per_m3x2_ck_parents[] = {
  407. "dpll_per_x2_ck",
  408. };
  409. static const struct clksel dpll_per_m3x2_div[] = {
  410. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  411. { .parent = NULL },
  412. };
  413. /* XXX Missing round_rate, set_rate in ops */
  414. DEFINE_CLK_OMAP_MUX_GATE(dpll_per_m3x2_ck, NULL, dpll_per_m3x2_div,
  415. OMAP4430_CM_DIV_M3_DPLL_PER,
  416. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  417. OMAP4430_CM_DIV_M3_DPLL_PER,
  418. OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
  419. dpll_per_m3x2_ck_parents, dmic_fck_ops);
  420. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m4x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  421. 0x0, OMAP4430_CM_DIV_M4_DPLL_PER,
  422. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  423. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m5x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  424. 0x0, OMAP4430_CM_DIV_M5_DPLL_PER,
  425. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  426. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m6x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  427. 0x0, OMAP4430_CM_DIV_M6_DPLL_PER,
  428. OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
  429. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m7x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  430. 0x0, OMAP4430_CM_DIV_M7_DPLL_PER,
  431. OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
  432. DEFINE_CLK_FIXED_FACTOR(usb_hs_clk_div_ck, "dpll_abe_m3x2_ck",
  433. &dpll_abe_m3x2_ck, 0x0, 1, 3);
  434. /* DPLL_USB */
  435. static struct dpll_data dpll_usb_dd = {
  436. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  437. .clk_bypass = &usb_hs_clk_div_ck,
  438. .flags = DPLL_J_TYPE,
  439. .clk_ref = &sys_clkin_ck,
  440. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  441. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  442. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  443. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  444. .mult_mask = OMAP4430_DPLL_MULT_USB_MASK,
  445. .div1_mask = OMAP4430_DPLL_DIV_0_7_MASK,
  446. .enable_mask = OMAP4430_DPLL_EN_MASK,
  447. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  448. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  449. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  450. .max_multiplier = 4095,
  451. .max_divider = 256,
  452. .min_divider = 1,
  453. };
  454. static struct clk dpll_usb_ck;
  455. static struct clk_hw_omap dpll_usb_ck_hw = {
  456. .hw = {
  457. .clk = &dpll_usb_ck,
  458. },
  459. .dpll_data = &dpll_usb_dd,
  460. .ops = &clkhwops_omap3_dpll,
  461. };
  462. DEFINE_STRUCT_CLK(dpll_usb_ck, dpll_core_ck_parents, dpll_ck_ops);
  463. static const char *dpll_usb_clkdcoldo_ck_parents[] = {
  464. "dpll_usb_ck",
  465. };
  466. static struct clk dpll_usb_clkdcoldo_ck;
  467. static const struct clk_ops dpll_usb_clkdcoldo_ck_ops = {
  468. };
  469. static struct clk_hw_omap dpll_usb_clkdcoldo_ck_hw = {
  470. .hw = {
  471. .clk = &dpll_usb_clkdcoldo_ck,
  472. },
  473. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  474. .ops = &clkhwops_omap4_dpllmx,
  475. };
  476. DEFINE_STRUCT_CLK(dpll_usb_clkdcoldo_ck, dpll_usb_clkdcoldo_ck_parents,
  477. dpll_usb_clkdcoldo_ck_ops);
  478. DEFINE_CLK_OMAP_HSDIVIDER(dpll_usb_m2_ck, "dpll_usb_ck", &dpll_usb_ck, 0x0,
  479. OMAP4430_CM_DIV_M2_DPLL_USB,
  480. OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK);
  481. static const char *ducati_clk_mux_ck_parents[] = {
  482. "div_core_ck", "dpll_per_m6x2_ck",
  483. };
  484. DEFINE_CLK_MUX(ducati_clk_mux_ck, ducati_clk_mux_ck_parents, NULL, 0x0,
  485. OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT, OMAP4430_CLKSEL_0_0_SHIFT,
  486. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  487. DEFINE_CLK_FIXED_FACTOR(func_12m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  488. 0x0, 1, 16);
  489. DEFINE_CLK_FIXED_FACTOR(func_24m_clk, "dpll_per_m2_ck", &dpll_per_m2_ck, 0x0,
  490. 1, 4);
  491. DEFINE_CLK_FIXED_FACTOR(func_24mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  492. 0x0, 1, 8);
  493. static const struct clk_div_table func_48m_fclk_rates[] = {
  494. { .div = 4, .val = 0 },
  495. { .div = 8, .val = 1 },
  496. { .div = 0 },
  497. };
  498. DEFINE_CLK_DIVIDER_TABLE(func_48m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  499. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  500. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_48m_fclk_rates,
  501. NULL);
  502. DEFINE_CLK_FIXED_FACTOR(func_48mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  503. 0x0, 1, 4);
  504. static const struct clk_div_table func_64m_fclk_rates[] = {
  505. { .div = 2, .val = 0 },
  506. { .div = 4, .val = 1 },
  507. { .div = 0 },
  508. };
  509. DEFINE_CLK_DIVIDER_TABLE(func_64m_fclk, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck,
  510. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  511. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_64m_fclk_rates,
  512. NULL);
  513. static const struct clk_div_table func_96m_fclk_rates[] = {
  514. { .div = 2, .val = 0 },
  515. { .div = 4, .val = 1 },
  516. { .div = 0 },
  517. };
  518. DEFINE_CLK_DIVIDER_TABLE(func_96m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  519. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  520. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_96m_fclk_rates,
  521. NULL);
  522. static const struct clk_div_table init_60m_fclk_rates[] = {
  523. { .div = 1, .val = 0 },
  524. { .div = 8, .val = 1 },
  525. { .div = 0 },
  526. };
  527. DEFINE_CLK_DIVIDER_TABLE(init_60m_fclk, "dpll_usb_m2_ck", &dpll_usb_m2_ck,
  528. 0x0, OMAP4430_CM_CLKSEL_USB_60MHZ,
  529. OMAP4430_CLKSEL_0_0_SHIFT, OMAP4430_CLKSEL_0_0_WIDTH,
  530. 0x0, init_60m_fclk_rates, NULL);
  531. DEFINE_CLK_DIVIDER(l3_div_ck, "div_core_ck", &div_core_ck, 0x0,
  532. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L3_SHIFT,
  533. OMAP4430_CLKSEL_L3_WIDTH, 0x0, NULL);
  534. DEFINE_CLK_DIVIDER(l4_div_ck, "l3_div_ck", &l3_div_ck, 0x0,
  535. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L4_SHIFT,
  536. OMAP4430_CLKSEL_L4_WIDTH, 0x0, NULL);
  537. DEFINE_CLK_FIXED_FACTOR(lp_clk_div_ck, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
  538. 0x0, 1, 16);
  539. static const char *l4_wkup_clk_mux_ck_parents[] = {
  540. "sys_clkin_ck", "lp_clk_div_ck",
  541. };
  542. DEFINE_CLK_MUX(l4_wkup_clk_mux_ck, l4_wkup_clk_mux_ck_parents, NULL, 0x0,
  543. OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  544. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  545. static const struct clk_div_table ocp_abe_iclk_rates[] = {
  546. { .div = 2, .val = 0 },
  547. { .div = 1, .val = 1 },
  548. { .div = 0 },
  549. };
  550. DEFINE_CLK_DIVIDER_TABLE(ocp_abe_iclk, "aess_fclk", &aess_fclk, 0x0,
  551. OMAP4430_CM1_ABE_AESS_CLKCTRL,
  552. OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
  553. OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
  554. 0x0, ocp_abe_iclk_rates, NULL);
  555. DEFINE_CLK_FIXED_FACTOR(per_abe_24m_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck,
  556. 0x0, 1, 4);
  557. DEFINE_CLK_DIVIDER(per_abe_nc_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck, 0x0,
  558. OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  559. OMAP4430_SCALE_FCLK_WIDTH, 0x0, NULL);
  560. DEFINE_CLK_DIVIDER(syc_clk_div_ck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  561. OMAP4430_CM_ABE_DSS_SYS_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  562. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  563. static struct clk dbgclk_mux_ck;
  564. DEFINE_STRUCT_CLK_HW_OMAP(dbgclk_mux_ck, NULL);
  565. DEFINE_STRUCT_CLK(dbgclk_mux_ck, dpll_core_ck_parents,
  566. dpll_usb_clkdcoldo_ck_ops);
  567. /* Leaf clocks controlled by modules */
  568. DEFINE_CLK_GATE(aes1_fck, "l3_div_ck", &l3_div_ck, 0x0,
  569. OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  570. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  571. DEFINE_CLK_GATE(aes2_fck, "l3_div_ck", &l3_div_ck, 0x0,
  572. OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  573. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  574. DEFINE_CLK_GATE(aess_fck, "aess_fclk", &aess_fclk, 0x0,
  575. OMAP4430_CM1_ABE_AESS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  576. 0x0, NULL);
  577. DEFINE_CLK_GATE(bandgap_fclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  578. OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  579. OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT, 0x0, NULL);
  580. static const struct clk_div_table div_ts_ck_rates[] = {
  581. { .div = 8, .val = 0 },
  582. { .div = 16, .val = 1 },
  583. { .div = 32, .val = 2 },
  584. { .div = 0 },
  585. };
  586. DEFINE_CLK_DIVIDER_TABLE(div_ts_ck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  587. 0x0, OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  588. OMAP4430_CLKSEL_24_25_SHIFT,
  589. OMAP4430_CLKSEL_24_25_WIDTH, 0x0, div_ts_ck_rates,
  590. NULL);
  591. DEFINE_CLK_GATE(bandgap_ts_fclk, "div_ts_ck", &div_ts_ck, 0x0,
  592. OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  593. OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  594. 0x0, NULL);
  595. DEFINE_CLK_GATE(des3des_fck, "l4_div_ck", &l4_div_ck, 0x0,
  596. OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  597. OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  598. 0x0, NULL);
  599. static const char *dmic_sync_mux_ck_parents[] = {
  600. "abe_24m_fclk", "syc_clk_div_ck", "func_24m_clk",
  601. };
  602. DEFINE_CLK_MUX(dmic_sync_mux_ck, dmic_sync_mux_ck_parents, NULL,
  603. 0x0, OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  604. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  605. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  606. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  607. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  608. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  609. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  610. { .parent = NULL },
  611. };
  612. static const char *dmic_fck_parents[] = {
  613. "dmic_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  614. };
  615. /* Merged func_dmic_abe_gfclk into dmic */
  616. static struct clk dmic_fck;
  617. DEFINE_CLK_OMAP_MUX_GATE(dmic_fck, "abe_clkdm", func_dmic_abe_gfclk_sel,
  618. OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  619. OMAP4430_CLKSEL_SOURCE_MASK,
  620. OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  621. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  622. dmic_fck_parents, dmic_fck_ops);
  623. DEFINE_CLK_GATE(dsp_fck, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, 0x0,
  624. OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  625. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  626. DEFINE_CLK_GATE(dss_sys_clk, "syc_clk_div_ck", &syc_clk_div_ck, 0x0,
  627. OMAP4430_CM_DSS_DSS_CLKCTRL,
  628. OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT, 0x0, NULL);
  629. DEFINE_CLK_GATE(dss_tv_clk, "extalt_clkin_ck", &extalt_clkin_ck, 0x0,
  630. OMAP4430_CM_DSS_DSS_CLKCTRL,
  631. OMAP4430_OPTFCLKEN_TV_CLK_SHIFT, 0x0, NULL);
  632. DEFINE_CLK_GATE(dss_dss_clk, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, 0x0,
  633. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  634. 0x0, NULL);
  635. DEFINE_CLK_GATE(dss_48mhz_clk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
  636. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  637. 0x0, NULL);
  638. DEFINE_CLK_GATE(dss_fck, "l3_div_ck", &l3_div_ck, 0x0,
  639. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  640. 0x0, NULL);
  641. DEFINE_CLK_GATE(efuse_ctrl_cust_fck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  642. OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  643. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  644. DEFINE_CLK_GATE(emif1_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
  645. OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  646. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  647. DEFINE_CLK_GATE(emif2_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
  648. OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  649. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  650. DEFINE_CLK_DIVIDER(fdif_fck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
  651. OMAP4430_CM_CAM_FDIF_CLKCTRL, OMAP4430_CLKSEL_FCLK_SHIFT,
  652. OMAP4430_CLKSEL_FCLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  653. DEFINE_CLK_GATE(fpka_fck, "l4_div_ck", &l4_div_ck, 0x0,
  654. OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  655. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  656. DEFINE_CLK_GATE(gpio1_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  657. OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  658. OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
  659. DEFINE_CLK_GATE(gpio1_ick, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, 0x0,
  660. OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  661. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  662. DEFINE_CLK_GATE(gpio2_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  663. OMAP4430_CM_L4PER_GPIO2_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  664. 0x0, NULL);
  665. DEFINE_CLK_GATE(gpio2_ick, "l4_div_ck", &l4_div_ck, 0x0,
  666. OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  667. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  668. DEFINE_CLK_GATE(gpio3_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  669. OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  670. OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
  671. DEFINE_CLK_GATE(gpio3_ick, "l4_div_ck", &l4_div_ck, 0x0,
  672. OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  673. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  674. DEFINE_CLK_GATE(gpio4_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  675. OMAP4430_CM_L4PER_GPIO4_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  676. 0x0, NULL);
  677. DEFINE_CLK_GATE(gpio4_ick, "l4_div_ck", &l4_div_ck, 0x0,
  678. OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  679. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  680. DEFINE_CLK_GATE(gpio5_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  681. OMAP4430_CM_L4PER_GPIO5_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  682. 0x0, NULL);
  683. DEFINE_CLK_GATE(gpio5_ick, "l4_div_ck", &l4_div_ck, 0x0,
  684. OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  685. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  686. DEFINE_CLK_GATE(gpio6_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  687. OMAP4430_CM_L4PER_GPIO6_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  688. 0x0, NULL);
  689. DEFINE_CLK_GATE(gpio6_ick, "l4_div_ck", &l4_div_ck, 0x0,
  690. OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  691. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  692. DEFINE_CLK_GATE(gpmc_ick, "l3_div_ck", &l3_div_ck, 0x0,
  693. OMAP4430_CM_L3_2_GPMC_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  694. 0x0, NULL);
  695. static const struct clksel sgx_clk_mux_sel[] = {
  696. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  697. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  698. { .parent = NULL },
  699. };
  700. static const char *gpu_fck_parents[] = {
  701. "dpll_core_m7x2_ck", "dpll_per_m7x2_ck",
  702. };
  703. /* Merged sgx_clk_mux into gpu */
  704. DEFINE_CLK_OMAP_MUX_GATE(gpu_fck, "l3_gfx_clkdm", sgx_clk_mux_sel,
  705. OMAP4430_CM_GFX_GFX_CLKCTRL,
  706. OMAP4430_CLKSEL_SGX_FCLK_MASK,
  707. OMAP4430_CM_GFX_GFX_CLKCTRL,
  708. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  709. gpu_fck_parents, dmic_fck_ops);
  710. DEFINE_CLK_GATE(hdq1w_fck, "func_12m_fclk", &func_12m_fclk, 0x0,
  711. OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  712. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  713. DEFINE_CLK_DIVIDER(hsi_fck, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, 0x0,
  714. OMAP4430_CM_L3INIT_HSI_CLKCTRL, OMAP4430_CLKSEL_24_25_SHIFT,
  715. OMAP4430_CLKSEL_24_25_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  716. NULL);
  717. DEFINE_CLK_GATE(i2c1_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  718. OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  719. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  720. DEFINE_CLK_GATE(i2c2_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  721. OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  722. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  723. DEFINE_CLK_GATE(i2c3_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  724. OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  725. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  726. DEFINE_CLK_GATE(i2c4_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  727. OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  728. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  729. DEFINE_CLK_GATE(ipu_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
  730. OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  731. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  732. DEFINE_CLK_GATE(iss_ctrlclk, "func_96m_fclk", &func_96m_fclk, 0x0,
  733. OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  734. 0x0, NULL);
  735. DEFINE_CLK_GATE(iss_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
  736. OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  737. 0x0, NULL);
  738. DEFINE_CLK_GATE(iva_fck, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
  739. OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  740. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  741. DEFINE_CLK_GATE(kbd_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  742. OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  743. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  744. static struct clk l3_instr_ick;
  745. static const char *l3_instr_ick_parent_names[] = {
  746. "l3_div_ck",
  747. };
  748. static const struct clk_ops l3_instr_ick_ops = {
  749. .enable = &omap2_dflt_clk_enable,
  750. .disable = &omap2_dflt_clk_disable,
  751. .is_enabled = &omap2_dflt_clk_is_enabled,
  752. .init = &omap2_init_clk_clkdm,
  753. };
  754. static struct clk_hw_omap l3_instr_ick_hw = {
  755. .hw = {
  756. .clk = &l3_instr_ick,
  757. },
  758. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  759. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  760. .clkdm_name = "l3_instr_clkdm",
  761. };
  762. DEFINE_STRUCT_CLK(l3_instr_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  763. static struct clk l3_main_3_ick;
  764. static struct clk_hw_omap l3_main_3_ick_hw = {
  765. .hw = {
  766. .clk = &l3_main_3_ick,
  767. },
  768. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  769. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  770. .clkdm_name = "l3_instr_clkdm",
  771. };
  772. DEFINE_STRUCT_CLK(l3_main_3_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  773. DEFINE_CLK_MUX(mcasp_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  774. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  775. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  776. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  777. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  778. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  779. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  780. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  781. { .parent = NULL },
  782. };
  783. static const char *mcasp_fck_parents[] = {
  784. "mcasp_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  785. };
  786. /* Merged func_mcasp_abe_gfclk into mcasp */
  787. DEFINE_CLK_OMAP_MUX_GATE(mcasp_fck, "abe_clkdm", func_mcasp_abe_gfclk_sel,
  788. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  789. OMAP4430_CLKSEL_SOURCE_MASK,
  790. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  791. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  792. mcasp_fck_parents, dmic_fck_ops);
  793. DEFINE_CLK_MUX(mcbsp1_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  794. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  795. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  796. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  797. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  798. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  799. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  800. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  801. { .parent = NULL },
  802. };
  803. static const char *mcbsp1_fck_parents[] = {
  804. "mcbsp1_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  805. };
  806. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  807. DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "abe_clkdm", func_mcbsp1_gfclk_sel,
  808. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  809. OMAP4430_CLKSEL_SOURCE_MASK,
  810. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  811. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  812. mcbsp1_fck_parents, dmic_fck_ops);
  813. DEFINE_CLK_MUX(mcbsp2_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  814. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  815. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  816. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  817. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  818. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  819. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  820. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  821. { .parent = NULL },
  822. };
  823. static const char *mcbsp2_fck_parents[] = {
  824. "mcbsp2_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  825. };
  826. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  827. DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "abe_clkdm", func_mcbsp2_gfclk_sel,
  828. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  829. OMAP4430_CLKSEL_SOURCE_MASK,
  830. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  831. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  832. mcbsp2_fck_parents, dmic_fck_ops);
  833. DEFINE_CLK_MUX(mcbsp3_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  834. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  835. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  836. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  837. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  838. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  839. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  840. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  841. { .parent = NULL },
  842. };
  843. static const char *mcbsp3_fck_parents[] = {
  844. "mcbsp3_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  845. };
  846. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  847. DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "abe_clkdm", func_mcbsp3_gfclk_sel,
  848. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  849. OMAP4430_CLKSEL_SOURCE_MASK,
  850. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  851. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  852. mcbsp3_fck_parents, dmic_fck_ops);
  853. static const char *mcbsp4_sync_mux_ck_parents[] = {
  854. "func_96m_fclk", "per_abe_nc_fclk",
  855. };
  856. DEFINE_CLK_MUX(mcbsp4_sync_mux_ck, mcbsp4_sync_mux_ck_parents, NULL, 0x0,
  857. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  858. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  859. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  860. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  861. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  862. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  863. { .parent = NULL },
  864. };
  865. static const char *mcbsp4_fck_parents[] = {
  866. "mcbsp4_sync_mux_ck", "pad_clks_ck",
  867. };
  868. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  869. DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "l4_per_clkdm", per_mcbsp4_gfclk_sel,
  870. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  871. OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  872. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  873. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  874. mcbsp4_fck_parents, dmic_fck_ops);
  875. DEFINE_CLK_GATE(mcpdm_fck, "pad_clks_ck", &pad_clks_ck, 0x0,
  876. OMAP4430_CM1_ABE_PDM_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  877. 0x0, NULL);
  878. DEFINE_CLK_GATE(mcspi1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  879. OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  880. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  881. DEFINE_CLK_GATE(mcspi2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  882. OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  883. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  884. DEFINE_CLK_GATE(mcspi3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  885. OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  886. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  887. DEFINE_CLK_GATE(mcspi4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  888. OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  889. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  890. static const struct clksel hsmmc1_fclk_sel[] = {
  891. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  892. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  893. { .parent = NULL },
  894. };
  895. static const char *mmc1_fck_parents[] = {
  896. "func_64m_fclk", "func_96m_fclk",
  897. };
  898. /* Merged hsmmc1_fclk into mmc1 */
  899. DEFINE_CLK_OMAP_MUX_GATE(mmc1_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
  900. OMAP4430_CM_L3INIT_MMC1_CLKCTRL, OMAP4430_CLKSEL_MASK,
  901. OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  902. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  903. mmc1_fck_parents, dmic_fck_ops);
  904. /* Merged hsmmc2_fclk into mmc2 */
  905. DEFINE_CLK_OMAP_MUX_GATE(mmc2_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
  906. OMAP4430_CM_L3INIT_MMC2_CLKCTRL, OMAP4430_CLKSEL_MASK,
  907. OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  908. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  909. mmc1_fck_parents, dmic_fck_ops);
  910. DEFINE_CLK_GATE(mmc3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  911. OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  912. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  913. DEFINE_CLK_GATE(mmc4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  914. OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  915. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  916. DEFINE_CLK_GATE(mmc5_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  917. OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  918. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  919. DEFINE_CLK_GATE(ocp2scp_usb_phy_phy_48m, "func_48m_fclk", &func_48m_fclk, 0x0,
  920. OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  921. OMAP4430_OPTFCLKEN_PHY_48M_SHIFT, 0x0, NULL);
  922. DEFINE_CLK_GATE(ocp2scp_usb_phy_ick, "l4_div_ck", &l4_div_ck, 0x0,
  923. OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  924. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  925. static struct clk ocp_wp_noc_ick;
  926. static struct clk_hw_omap ocp_wp_noc_ick_hw = {
  927. .hw = {
  928. .clk = &ocp_wp_noc_ick,
  929. },
  930. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  931. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  932. .clkdm_name = "l3_instr_clkdm",
  933. };
  934. DEFINE_STRUCT_CLK(ocp_wp_noc_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  935. DEFINE_CLK_GATE(rng_ick, "l4_div_ck", &l4_div_ck, 0x0,
  936. OMAP4430_CM_L4SEC_RNG_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  937. 0x0, NULL);
  938. DEFINE_CLK_GATE(sha2md5_fck, "l3_div_ck", &l3_div_ck, 0x0,
  939. OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  940. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  941. DEFINE_CLK_GATE(sl2if_ick, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
  942. OMAP4430_CM_IVAHD_SL2_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  943. 0x0, NULL);
  944. DEFINE_CLK_GATE(slimbus1_fclk_1, "func_24m_clk", &func_24m_clk, 0x0,
  945. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  946. OMAP4430_OPTFCLKEN_FCLK1_SHIFT, 0x0, NULL);
  947. DEFINE_CLK_GATE(slimbus1_fclk_0, "abe_24m_fclk", &abe_24m_fclk, 0x0,
  948. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  949. OMAP4430_OPTFCLKEN_FCLK0_SHIFT, 0x0, NULL);
  950. DEFINE_CLK_GATE(slimbus1_fclk_2, "pad_clks_ck", &pad_clks_ck, 0x0,
  951. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  952. OMAP4430_OPTFCLKEN_FCLK2_SHIFT, 0x0, NULL);
  953. DEFINE_CLK_GATE(slimbus1_slimbus_clk, "slimbus_clk", &slimbus_clk, 0x0,
  954. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  955. OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT, 0x0, NULL);
  956. DEFINE_CLK_GATE(slimbus1_fck, "ocp_abe_iclk", &ocp_abe_iclk, 0x0,
  957. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  958. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  959. DEFINE_CLK_GATE(slimbus2_fclk_1, "per_abe_24m_fclk", &per_abe_24m_fclk, 0x0,
  960. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  961. OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT, 0x0, NULL);
  962. DEFINE_CLK_GATE(slimbus2_fclk_0, "func_24mc_fclk", &func_24mc_fclk, 0x0,
  963. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  964. OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT, 0x0, NULL);
  965. DEFINE_CLK_GATE(slimbus2_slimbus_clk, "pad_slimbus_core_clks_ck",
  966. &pad_slimbus_core_clks_ck, 0x0,
  967. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  968. OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT, 0x0, NULL);
  969. DEFINE_CLK_GATE(slimbus2_fck, "l4_div_ck", &l4_div_ck, 0x0,
  970. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  971. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  972. DEFINE_CLK_GATE(smartreflex_core_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  973. 0x0, OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  974. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  975. DEFINE_CLK_GATE(smartreflex_iva_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  976. 0x0, OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  977. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  978. DEFINE_CLK_GATE(smartreflex_mpu_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  979. 0x0, OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  980. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  981. static const struct clksel dmt1_clk_mux_sel[] = {
  982. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  983. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  984. { .parent = NULL },
  985. };
  986. /* Merged dmt1_clk_mux into timer1 */
  987. DEFINE_CLK_OMAP_MUX_GATE(timer1_fck, "l4_wkup_clkdm", dmt1_clk_mux_sel,
  988. OMAP4430_CM_WKUP_TIMER1_CLKCTRL, OMAP4430_CLKSEL_MASK,
  989. OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  990. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  991. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  992. /* Merged cm2_dm10_mux into timer10 */
  993. DEFINE_CLK_OMAP_MUX_GATE(timer10_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  994. OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  995. OMAP4430_CLKSEL_MASK,
  996. OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  997. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  998. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  999. /* Merged cm2_dm11_mux into timer11 */
  1000. DEFINE_CLK_OMAP_MUX_GATE(timer11_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1001. OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1002. OMAP4430_CLKSEL_MASK,
  1003. OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1004. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1005. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1006. /* Merged cm2_dm2_mux into timer2 */
  1007. DEFINE_CLK_OMAP_MUX_GATE(timer2_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1008. OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1009. OMAP4430_CLKSEL_MASK,
  1010. OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1011. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1012. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1013. /* Merged cm2_dm3_mux into timer3 */
  1014. DEFINE_CLK_OMAP_MUX_GATE(timer3_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1015. OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1016. OMAP4430_CLKSEL_MASK,
  1017. OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1018. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1019. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1020. /* Merged cm2_dm4_mux into timer4 */
  1021. DEFINE_CLK_OMAP_MUX_GATE(timer4_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1022. OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1023. OMAP4430_CLKSEL_MASK,
  1024. OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1025. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1026. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1027. static const struct clksel timer5_sync_mux_sel[] = {
  1028. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  1029. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1030. { .parent = NULL },
  1031. };
  1032. static const char *timer5_fck_parents[] = {
  1033. "syc_clk_div_ck", "sys_32k_ck",
  1034. };
  1035. /* Merged timer5_sync_mux into timer5 */
  1036. DEFINE_CLK_OMAP_MUX_GATE(timer5_fck, "abe_clkdm", timer5_sync_mux_sel,
  1037. OMAP4430_CM1_ABE_TIMER5_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1038. OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1039. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1040. timer5_fck_parents, dmic_fck_ops);
  1041. /* Merged timer6_sync_mux into timer6 */
  1042. DEFINE_CLK_OMAP_MUX_GATE(timer6_fck, "abe_clkdm", timer5_sync_mux_sel,
  1043. OMAP4430_CM1_ABE_TIMER6_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1044. OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1045. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1046. timer5_fck_parents, dmic_fck_ops);
  1047. /* Merged timer7_sync_mux into timer7 */
  1048. DEFINE_CLK_OMAP_MUX_GATE(timer7_fck, "abe_clkdm", timer5_sync_mux_sel,
  1049. OMAP4430_CM1_ABE_TIMER7_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1050. OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1051. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1052. timer5_fck_parents, dmic_fck_ops);
  1053. /* Merged timer8_sync_mux into timer8 */
  1054. DEFINE_CLK_OMAP_MUX_GATE(timer8_fck, "abe_clkdm", timer5_sync_mux_sel,
  1055. OMAP4430_CM1_ABE_TIMER8_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1056. OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1057. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1058. timer5_fck_parents, dmic_fck_ops);
  1059. /* Merged cm2_dm9_mux into timer9 */
  1060. DEFINE_CLK_OMAP_MUX_GATE(timer9_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1061. OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1062. OMAP4430_CLKSEL_MASK,
  1063. OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1064. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1065. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1066. DEFINE_CLK_GATE(uart1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1067. OMAP4430_CM_L4PER_UART1_CLKCTRL,
  1068. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1069. DEFINE_CLK_GATE(uart2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1070. OMAP4430_CM_L4PER_UART2_CLKCTRL,
  1071. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1072. DEFINE_CLK_GATE(uart3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1073. OMAP4430_CM_L4PER_UART3_CLKCTRL,
  1074. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1075. DEFINE_CLK_GATE(uart4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1076. OMAP4430_CM_L4PER_UART4_CLKCTRL,
  1077. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1078. static struct clk usb_host_fs_fck;
  1079. static const char *usb_host_fs_fck_parent_names[] = {
  1080. "func_48mc_fclk",
  1081. };
  1082. static const struct clk_ops usb_host_fs_fck_ops = {
  1083. .enable = &omap2_dflt_clk_enable,
  1084. .disable = &omap2_dflt_clk_disable,
  1085. .is_enabled = &omap2_dflt_clk_is_enabled,
  1086. };
  1087. static struct clk_hw_omap usb_host_fs_fck_hw = {
  1088. .hw = {
  1089. .clk = &usb_host_fs_fck,
  1090. },
  1091. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  1092. .enable_bit = OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1093. .clkdm_name = "l3_init_clkdm",
  1094. };
  1095. DEFINE_STRUCT_CLK(usb_host_fs_fck, usb_host_fs_fck_parent_names,
  1096. usb_host_fs_fck_ops);
  1097. static const char *utmi_p1_gfclk_parents[] = {
  1098. "init_60m_fclk", "xclk60mhsp1_ck",
  1099. };
  1100. DEFINE_CLK_MUX(utmi_p1_gfclk, utmi_p1_gfclk_parents, NULL, 0x0,
  1101. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1102. OMAP4430_CLKSEL_UTMI_P1_SHIFT, OMAP4430_CLKSEL_UTMI_P1_WIDTH,
  1103. 0x0, NULL);
  1104. DEFINE_CLK_GATE(usb_host_hs_utmi_p1_clk, "utmi_p1_gfclk", &utmi_p1_gfclk, 0x0,
  1105. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1106. OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT, 0x0, NULL);
  1107. static const char *utmi_p2_gfclk_parents[] = {
  1108. "init_60m_fclk", "xclk60mhsp2_ck",
  1109. };
  1110. DEFINE_CLK_MUX(utmi_p2_gfclk, utmi_p2_gfclk_parents, NULL, 0x0,
  1111. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1112. OMAP4430_CLKSEL_UTMI_P2_SHIFT, OMAP4430_CLKSEL_UTMI_P2_WIDTH,
  1113. 0x0, NULL);
  1114. DEFINE_CLK_GATE(usb_host_hs_utmi_p2_clk, "utmi_p2_gfclk", &utmi_p2_gfclk, 0x0,
  1115. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1116. OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT, 0x0, NULL);
  1117. DEFINE_CLK_GATE(usb_host_hs_utmi_p3_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1118. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1119. OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT, 0x0, NULL);
  1120. DEFINE_CLK_GATE(usb_host_hs_hsic480m_p1_clk, "dpll_usb_m2_ck",
  1121. &dpll_usb_m2_ck, 0x0,
  1122. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1123. OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT, 0x0, NULL);
  1124. DEFINE_CLK_GATE(usb_host_hs_hsic60m_p1_clk, "init_60m_fclk",
  1125. &init_60m_fclk, 0x0,
  1126. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1127. OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT, 0x0, NULL);
  1128. DEFINE_CLK_GATE(usb_host_hs_hsic60m_p2_clk, "init_60m_fclk",
  1129. &init_60m_fclk, 0x0,
  1130. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1131. OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT, 0x0, NULL);
  1132. DEFINE_CLK_GATE(usb_host_hs_hsic480m_p2_clk, "dpll_usb_m2_ck",
  1133. &dpll_usb_m2_ck, 0x0,
  1134. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1135. OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT, 0x0, NULL);
  1136. DEFINE_CLK_GATE(usb_host_hs_func48mclk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
  1137. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1138. OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT, 0x0, NULL);
  1139. DEFINE_CLK_GATE(usb_host_hs_fck, "init_60m_fclk", &init_60m_fclk, 0x0,
  1140. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1141. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1142. static const char *otg_60m_gfclk_parents[] = {
  1143. "utmi_phy_clkout_ck", "xclk60motg_ck",
  1144. };
  1145. DEFINE_CLK_MUX(otg_60m_gfclk, otg_60m_gfclk_parents, NULL, 0x0,
  1146. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL, OMAP4430_CLKSEL_60M_SHIFT,
  1147. OMAP4430_CLKSEL_60M_WIDTH, 0x0, NULL);
  1148. DEFINE_CLK_GATE(usb_otg_hs_xclk, "otg_60m_gfclk", &otg_60m_gfclk, 0x0,
  1149. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  1150. OMAP4430_OPTFCLKEN_XCLK_SHIFT, 0x0, NULL);
  1151. DEFINE_CLK_GATE(usb_otg_hs_ick, "l3_div_ck", &l3_div_ck, 0x0,
  1152. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  1153. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  1154. DEFINE_CLK_GATE(usb_phy_cm_clk32k, "sys_32k_ck", &sys_32k_ck, 0x0,
  1155. OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  1156. OMAP4430_OPTFCLKEN_CLK32K_SHIFT, 0x0, NULL);
  1157. DEFINE_CLK_GATE(usb_tll_hs_usb_ch2_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1158. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1159. OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT, 0x0, NULL);
  1160. DEFINE_CLK_GATE(usb_tll_hs_usb_ch0_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1161. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1162. OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT, 0x0, NULL);
  1163. DEFINE_CLK_GATE(usb_tll_hs_usb_ch1_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1164. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1165. OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT, 0x0, NULL);
  1166. DEFINE_CLK_GATE(usb_tll_hs_ick, "l4_div_ck", &l4_div_ck, 0x0,
  1167. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1168. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  1169. static const struct clk_div_table usim_ck_rates[] = {
  1170. { .div = 14, .val = 0 },
  1171. { .div = 18, .val = 1 },
  1172. { .div = 0 },
  1173. };
  1174. DEFINE_CLK_DIVIDER_TABLE(usim_ck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
  1175. OMAP4430_CM_WKUP_USIM_CLKCTRL,
  1176. OMAP4430_CLKSEL_DIV_SHIFT, OMAP4430_CLKSEL_DIV_WIDTH,
  1177. 0x0, usim_ck_rates, NULL);
  1178. DEFINE_CLK_GATE(usim_fclk, "usim_ck", &usim_ck, 0x0,
  1179. OMAP4430_CM_WKUP_USIM_CLKCTRL, OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  1180. 0x0, NULL);
  1181. DEFINE_CLK_GATE(usim_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1182. OMAP4430_CM_WKUP_USIM_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  1183. 0x0, NULL);
  1184. DEFINE_CLK_GATE(wd_timer2_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1185. OMAP4430_CM_WKUP_WDT2_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1186. 0x0, NULL);
  1187. DEFINE_CLK_GATE(wd_timer3_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1188. OMAP4430_CM1_ABE_WDT3_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1189. 0x0, NULL);
  1190. /* Remaining optional clocks */
  1191. static const char *pmd_stm_clock_mux_ck_parents[] = {
  1192. "sys_clkin_ck", "dpll_core_m6x2_ck", "tie_low_clock_ck",
  1193. };
  1194. DEFINE_CLK_MUX(pmd_stm_clock_mux_ck, pmd_stm_clock_mux_ck_parents, NULL, 0x0,
  1195. OMAP4430_CM_EMU_DEBUGSS_CLKCTRL, OMAP4430_PMD_STM_MUX_CTRL_SHIFT,
  1196. OMAP4430_PMD_STM_MUX_CTRL_WIDTH, 0x0, NULL);
  1197. DEFINE_CLK_MUX(pmd_trace_clk_mux_ck, pmd_stm_clock_mux_ck_parents, NULL, 0x0,
  1198. OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1199. OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT,
  1200. OMAP4430_PMD_TRACE_MUX_CTRL_WIDTH, 0x0, NULL);
  1201. DEFINE_CLK_DIVIDER(stm_clk_div_ck, "pmd_stm_clock_mux_ck",
  1202. &pmd_stm_clock_mux_ck, 0x0, OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1203. OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT,
  1204. OMAP4430_CLKSEL_PMD_STM_CLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  1205. NULL);
  1206. static const char *trace_clk_div_ck_parents[] = {
  1207. "pmd_trace_clk_mux_ck",
  1208. };
  1209. static const struct clksel trace_clk_div_div[] = {
  1210. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  1211. { .parent = NULL },
  1212. };
  1213. static struct clk trace_clk_div_ck;
  1214. static const struct clk_ops trace_clk_div_ck_ops = {
  1215. .recalc_rate = &omap2_clksel_recalc,
  1216. .set_rate = &omap2_clksel_set_rate,
  1217. .round_rate = &omap2_clksel_round_rate,
  1218. .init = &omap2_init_clk_clkdm,
  1219. .enable = &omap2_clkops_enable_clkdm,
  1220. .disable = &omap2_clkops_disable_clkdm,
  1221. };
  1222. static struct clk_hw_omap trace_clk_div_ck_hw = {
  1223. .hw = {
  1224. .clk = &trace_clk_div_ck,
  1225. },
  1226. .clkdm_name = "emu_sys_clkdm",
  1227. .clksel = trace_clk_div_div,
  1228. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1229. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  1230. };
  1231. DEFINE_STRUCT_CLK(trace_clk_div_ck, trace_clk_div_ck_parents,
  1232. trace_clk_div_ck_ops);
  1233. /* SCRM aux clk nodes */
  1234. static const struct clksel auxclk_src_sel[] = {
  1235. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1236. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  1237. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  1238. { .parent = NULL },
  1239. };
  1240. static const char *auxclk_src_ck_parents[] = {
  1241. "sys_clkin_ck", "dpll_core_m3x2_ck", "dpll_per_m3x2_ck",
  1242. };
  1243. static const struct clk_ops auxclk_src_ck_ops = {
  1244. .enable = &omap2_dflt_clk_enable,
  1245. .disable = &omap2_dflt_clk_disable,
  1246. .is_enabled = &omap2_dflt_clk_is_enabled,
  1247. .recalc_rate = &omap2_clksel_recalc,
  1248. .get_parent = &omap2_clksel_find_parent_index,
  1249. };
  1250. DEFINE_CLK_OMAP_MUX_GATE(auxclk0_src_ck, NULL, auxclk_src_sel,
  1251. OMAP4_SCRM_AUXCLK0, OMAP4_SRCSELECT_MASK,
  1252. OMAP4_SCRM_AUXCLK0, OMAP4_ENABLE_SHIFT, NULL,
  1253. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1254. DEFINE_CLK_DIVIDER(auxclk0_ck, "auxclk0_src_ck", &auxclk0_src_ck, 0x0,
  1255. OMAP4_SCRM_AUXCLK0, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1256. 0x0, NULL);
  1257. DEFINE_CLK_OMAP_MUX_GATE(auxclk1_src_ck, NULL, auxclk_src_sel,
  1258. OMAP4_SCRM_AUXCLK1, OMAP4_SRCSELECT_MASK,
  1259. OMAP4_SCRM_AUXCLK1, OMAP4_ENABLE_SHIFT, NULL,
  1260. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1261. DEFINE_CLK_DIVIDER(auxclk1_ck, "auxclk1_src_ck", &auxclk1_src_ck, 0x0,
  1262. OMAP4_SCRM_AUXCLK1, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1263. 0x0, NULL);
  1264. DEFINE_CLK_OMAP_MUX_GATE(auxclk2_src_ck, NULL, auxclk_src_sel,
  1265. OMAP4_SCRM_AUXCLK2, OMAP4_SRCSELECT_MASK,
  1266. OMAP4_SCRM_AUXCLK2, OMAP4_ENABLE_SHIFT, NULL,
  1267. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1268. DEFINE_CLK_DIVIDER(auxclk2_ck, "auxclk2_src_ck", &auxclk2_src_ck, 0x0,
  1269. OMAP4_SCRM_AUXCLK2, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1270. 0x0, NULL);
  1271. DEFINE_CLK_OMAP_MUX_GATE(auxclk3_src_ck, NULL, auxclk_src_sel,
  1272. OMAP4_SCRM_AUXCLK3, OMAP4_SRCSELECT_MASK,
  1273. OMAP4_SCRM_AUXCLK3, OMAP4_ENABLE_SHIFT, NULL,
  1274. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1275. DEFINE_CLK_DIVIDER(auxclk3_ck, "auxclk3_src_ck", &auxclk3_src_ck, 0x0,
  1276. OMAP4_SCRM_AUXCLK3, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1277. 0x0, NULL);
  1278. DEFINE_CLK_OMAP_MUX_GATE(auxclk4_src_ck, NULL, auxclk_src_sel,
  1279. OMAP4_SCRM_AUXCLK4, OMAP4_SRCSELECT_MASK,
  1280. OMAP4_SCRM_AUXCLK4, OMAP4_ENABLE_SHIFT, NULL,
  1281. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1282. DEFINE_CLK_DIVIDER(auxclk4_ck, "auxclk4_src_ck", &auxclk4_src_ck, 0x0,
  1283. OMAP4_SCRM_AUXCLK4, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1284. 0x0, NULL);
  1285. DEFINE_CLK_OMAP_MUX_GATE(auxclk5_src_ck, NULL, auxclk_src_sel,
  1286. OMAP4_SCRM_AUXCLK5, OMAP4_SRCSELECT_MASK,
  1287. OMAP4_SCRM_AUXCLK5, OMAP4_ENABLE_SHIFT, NULL,
  1288. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1289. DEFINE_CLK_DIVIDER(auxclk5_ck, "auxclk5_src_ck", &auxclk5_src_ck, 0x0,
  1290. OMAP4_SCRM_AUXCLK5, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1291. 0x0, NULL);
  1292. static const char *auxclkreq_ck_parents[] = {
  1293. "auxclk0_ck", "auxclk1_ck", "auxclk2_ck", "auxclk3_ck", "auxclk4_ck",
  1294. "auxclk5_ck",
  1295. };
  1296. DEFINE_CLK_MUX(auxclkreq0_ck, auxclkreq_ck_parents, NULL, 0x0,
  1297. OMAP4_SCRM_AUXCLKREQ0, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1298. 0x0, NULL);
  1299. DEFINE_CLK_MUX(auxclkreq1_ck, auxclkreq_ck_parents, NULL, 0x0,
  1300. OMAP4_SCRM_AUXCLKREQ1, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1301. 0x0, NULL);
  1302. DEFINE_CLK_MUX(auxclkreq2_ck, auxclkreq_ck_parents, NULL, 0x0,
  1303. OMAP4_SCRM_AUXCLKREQ2, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1304. 0x0, NULL);
  1305. DEFINE_CLK_MUX(auxclkreq3_ck, auxclkreq_ck_parents, NULL, 0x0,
  1306. OMAP4_SCRM_AUXCLKREQ3, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1307. 0x0, NULL);
  1308. DEFINE_CLK_MUX(auxclkreq4_ck, auxclkreq_ck_parents, NULL, 0x0,
  1309. OMAP4_SCRM_AUXCLKREQ4, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1310. 0x0, NULL);
  1311. DEFINE_CLK_MUX(auxclkreq5_ck, auxclkreq_ck_parents, NULL, 0x0,
  1312. OMAP4_SCRM_AUXCLKREQ5, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1313. 0x0, NULL);
  1314. /*
  1315. * clkdev
  1316. */
  1317. static struct omap_clk omap44xx_clks[] = {
  1318. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  1319. CLK(NULL, "pad_clks_src_ck", &pad_clks_src_ck, CK_443X),
  1320. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  1321. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  1322. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  1323. CLK(NULL, "slimbus_src_clk", &slimbus_src_clk, CK_443X),
  1324. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  1325. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  1326. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  1327. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  1328. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  1329. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  1330. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  1331. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  1332. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  1333. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  1334. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  1335. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  1336. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  1337. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  1338. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  1339. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  1340. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  1341. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  1342. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  1343. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  1344. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  1345. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  1346. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  1347. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  1348. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  1349. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  1350. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  1351. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  1352. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  1353. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  1354. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  1355. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  1356. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  1357. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  1358. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  1359. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  1360. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  1361. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  1362. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  1363. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  1364. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  1365. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  1366. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  1367. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  1368. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  1369. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  1370. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  1371. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  1372. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  1373. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  1374. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  1375. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  1376. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  1377. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  1378. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  1379. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  1380. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  1381. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  1382. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  1383. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  1384. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  1385. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  1386. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  1387. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  1388. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  1389. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  1390. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  1391. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  1392. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  1393. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  1394. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  1395. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  1396. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  1397. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  1398. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  1399. CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
  1400. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  1401. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  1402. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  1403. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  1404. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  1405. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  1406. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  1407. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  1408. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  1409. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  1410. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  1411. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  1412. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  1413. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  1414. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  1415. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  1416. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  1417. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  1418. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  1419. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  1420. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  1421. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  1422. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  1423. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  1424. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  1425. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  1426. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  1427. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  1428. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  1429. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  1430. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  1431. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  1432. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  1433. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  1434. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  1435. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  1436. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  1437. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  1438. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  1439. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  1440. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  1441. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  1442. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  1443. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  1444. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  1445. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  1446. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  1447. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  1448. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  1449. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  1450. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  1451. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  1452. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  1453. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  1454. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  1455. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  1456. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  1457. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  1458. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  1459. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  1460. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  1461. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  1462. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  1463. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  1464. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  1465. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  1466. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  1467. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  1468. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  1469. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  1470. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  1471. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  1472. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  1473. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  1474. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  1475. CLK(NULL, "rng_ick", &rng_ick, CK_443X),
  1476. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  1477. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  1478. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  1479. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  1480. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  1481. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  1482. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  1483. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  1484. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  1485. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  1486. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  1487. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  1488. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  1489. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  1490. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  1491. CLK(NULL, "timer1_fck", &timer1_fck, CK_443X),
  1492. CLK(NULL, "timer10_fck", &timer10_fck, CK_443X),
  1493. CLK(NULL, "timer11_fck", &timer11_fck, CK_443X),
  1494. CLK(NULL, "timer2_fck", &timer2_fck, CK_443X),
  1495. CLK(NULL, "timer3_fck", &timer3_fck, CK_443X),
  1496. CLK(NULL, "timer4_fck", &timer4_fck, CK_443X),
  1497. CLK(NULL, "timer5_fck", &timer5_fck, CK_443X),
  1498. CLK(NULL, "timer6_fck", &timer6_fck, CK_443X),
  1499. CLK(NULL, "timer7_fck", &timer7_fck, CK_443X),
  1500. CLK(NULL, "timer8_fck", &timer8_fck, CK_443X),
  1501. CLK(NULL, "timer9_fck", &timer9_fck, CK_443X),
  1502. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  1503. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  1504. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  1505. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  1506. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  1507. CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
  1508. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  1509. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  1510. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  1511. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  1512. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  1513. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  1514. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  1515. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  1516. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  1517. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  1518. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  1519. CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
  1520. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  1521. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  1522. CLK(NULL, "usb_otg_hs_ick", &usb_otg_hs_ick, CK_443X),
  1523. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  1524. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  1525. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  1526. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  1527. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  1528. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  1529. CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  1530. CLK("usbhs_tll", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  1531. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  1532. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  1533. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  1534. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  1535. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  1536. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  1537. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  1538. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  1539. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  1540. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  1541. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  1542. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  1543. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  1544. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  1545. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  1546. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  1547. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  1548. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  1549. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  1550. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  1551. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  1552. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  1553. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  1554. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  1555. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  1556. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  1557. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  1558. CLK("omap-gpmc", "fck", &dummy_ck, CK_443X),
  1559. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  1560. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  1561. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  1562. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  1563. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  1564. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  1565. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  1566. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  1567. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  1568. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  1569. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  1570. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  1571. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  1572. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  1573. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  1574. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  1575. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  1576. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  1577. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  1578. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  1579. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  1580. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  1581. CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
  1582. CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
  1583. CLK("usbhs_tll", "usbtll_fck", &dummy_ck, CK_443X),
  1584. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  1585. CLK(NULL, "timer_32k_ck", &sys_32k_ck, CK_443X),
  1586. /* TODO: Remove "omap_timer.X" aliases once DT migration is complete */
  1587. CLK("omap_timer.1", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1588. CLK("omap_timer.2", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1589. CLK("omap_timer.3", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1590. CLK("omap_timer.4", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1591. CLK("omap_timer.9", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1592. CLK("omap_timer.10", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1593. CLK("omap_timer.11", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1594. CLK("omap_timer.5", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1595. CLK("omap_timer.6", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1596. CLK("omap_timer.7", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1597. CLK("omap_timer.8", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1598. CLK("4a318000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1599. CLK("48032000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1600. CLK("48034000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1601. CLK("48036000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1602. CLK("4803e000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1603. CLK("48086000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1604. CLK("48088000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1605. CLK("40138000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1606. CLK("4013a000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1607. CLK("4013c000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1608. CLK("4013e000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1609. CLK(NULL, "cpufreq_ck", &dpll_mpu_ck, CK_443X),
  1610. };
  1611. static const char *enable_init_clks[] = {
  1612. "emif1_fck",
  1613. "emif2_fck",
  1614. "gpmc_ick",
  1615. "l3_instr_ick",
  1616. "l3_main_3_ick",
  1617. "ocp_wp_noc_ick",
  1618. };
  1619. int __init omap4xxx_clk_init(void)
  1620. {
  1621. u32 cpu_clkflg;
  1622. struct omap_clk *c;
  1623. if (cpu_is_omap443x()) {
  1624. cpu_mask = RATE_IN_4430;
  1625. cpu_clkflg = CK_443X;
  1626. } else if (cpu_is_omap446x() || cpu_is_omap447x()) {
  1627. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  1628. cpu_clkflg = CK_446X | CK_443X;
  1629. if (cpu_is_omap447x())
  1630. pr_warn("WARNING: OMAP4470 clock data incomplete!\n");
  1631. } else {
  1632. return 0;
  1633. }
  1634. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  1635. c++) {
  1636. if (c->cpu & cpu_clkflg) {
  1637. clkdev_add(&c->lk);
  1638. if (!__clk_init(NULL, c->lk.clk))
  1639. omap2_init_clk_hw_omap_clocks(c->lk.clk);
  1640. }
  1641. }
  1642. omap2_clk_disable_autoidle_all();
  1643. omap2_clk_enable_init_clocks(enable_init_clks,
  1644. ARRAY_SIZE(enable_init_clks));
  1645. return 0;
  1646. }