gpio.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/gpio.h>
  24. #include <asm/mach/irq.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
  41. #define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
  42. #define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
  43. #define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  65. #define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  66. #define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  67. #define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  68. #define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  69. #define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
  80. #define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
  81. #define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
  82. #define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
  83. #define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
  84. #define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
  85. #define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
  86. #define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
  87. #define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  96. #define OMAP24XX_GPIO_CTRL 0x0030
  97. #define OMAP24XX_GPIO_OE 0x0034
  98. #define OMAP24XX_GPIO_DATAIN 0x0038
  99. #define OMAP24XX_GPIO_DATAOUT 0x003c
  100. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  101. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  102. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  103. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  104. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  105. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  106. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  107. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  108. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  109. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  110. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  111. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  112. /*
  113. * omap34xx specific GPIO registers
  114. */
  115. #define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
  116. #define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
  117. #define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
  118. #define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
  119. #define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
  120. #define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
  121. #define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
  122. struct gpio_bank {
  123. void __iomem *base;
  124. u16 irq;
  125. u16 virtual_irq_start;
  126. int method;
  127. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  128. u32 suspend_wakeup;
  129. u32 saved_wakeup;
  130. #endif
  131. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  132. u32 non_wakeup_gpios;
  133. u32 enabled_non_wakeup_gpios;
  134. u32 saved_datain;
  135. u32 saved_fallingdetect;
  136. u32 saved_risingdetect;
  137. #endif
  138. u32 level_mask;
  139. spinlock_t lock;
  140. struct gpio_chip chip;
  141. struct clk *dbck;
  142. };
  143. #define METHOD_MPUIO 0
  144. #define METHOD_GPIO_1510 1
  145. #define METHOD_GPIO_1610 2
  146. #define METHOD_GPIO_730 3
  147. #define METHOD_GPIO_24XX 4
  148. #ifdef CONFIG_ARCH_OMAP16XX
  149. static struct gpio_bank gpio_bank_1610[5] = {
  150. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  151. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  152. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  153. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  154. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  155. };
  156. #endif
  157. #ifdef CONFIG_ARCH_OMAP15XX
  158. static struct gpio_bank gpio_bank_1510[2] = {
  159. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  160. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  161. };
  162. #endif
  163. #ifdef CONFIG_ARCH_OMAP730
  164. static struct gpio_bank gpio_bank_730[7] = {
  165. { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  166. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  167. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  168. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  169. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  170. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  171. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  172. };
  173. #endif
  174. #ifdef CONFIG_ARCH_OMAP24XX
  175. static struct gpio_bank gpio_bank_242x[4] = {
  176. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  177. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  178. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  179. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  180. };
  181. static struct gpio_bank gpio_bank_243x[5] = {
  182. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  183. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  184. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  185. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  186. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  187. };
  188. #endif
  189. #ifdef CONFIG_ARCH_OMAP34XX
  190. static struct gpio_bank gpio_bank_34xx[6] = {
  191. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  192. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  193. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  194. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  195. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  196. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  197. };
  198. #endif
  199. static struct gpio_bank *gpio_bank;
  200. static int gpio_bank_count;
  201. static inline struct gpio_bank *get_gpio_bank(int gpio)
  202. {
  203. if (cpu_is_omap15xx()) {
  204. if (OMAP_GPIO_IS_MPUIO(gpio))
  205. return &gpio_bank[0];
  206. return &gpio_bank[1];
  207. }
  208. if (cpu_is_omap16xx()) {
  209. if (OMAP_GPIO_IS_MPUIO(gpio))
  210. return &gpio_bank[0];
  211. return &gpio_bank[1 + (gpio >> 4)];
  212. }
  213. if (cpu_is_omap730()) {
  214. if (OMAP_GPIO_IS_MPUIO(gpio))
  215. return &gpio_bank[0];
  216. return &gpio_bank[1 + (gpio >> 5)];
  217. }
  218. if (cpu_is_omap24xx())
  219. return &gpio_bank[gpio >> 5];
  220. if (cpu_is_omap34xx())
  221. return &gpio_bank[gpio >> 5];
  222. }
  223. static inline int get_gpio_index(int gpio)
  224. {
  225. if (cpu_is_omap730())
  226. return gpio & 0x1f;
  227. if (cpu_is_omap24xx())
  228. return gpio & 0x1f;
  229. if (cpu_is_omap34xx())
  230. return gpio & 0x1f;
  231. return gpio & 0x0f;
  232. }
  233. static inline int gpio_valid(int gpio)
  234. {
  235. if (gpio < 0)
  236. return -1;
  237. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  238. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  239. return -1;
  240. return 0;
  241. }
  242. if (cpu_is_omap15xx() && gpio < 16)
  243. return 0;
  244. if ((cpu_is_omap16xx()) && gpio < 64)
  245. return 0;
  246. if (cpu_is_omap730() && gpio < 192)
  247. return 0;
  248. if (cpu_is_omap24xx() && gpio < 128)
  249. return 0;
  250. if (cpu_is_omap34xx() && gpio < 160)
  251. return 0;
  252. return -1;
  253. }
  254. static int check_gpio(int gpio)
  255. {
  256. if (unlikely(gpio_valid(gpio)) < 0) {
  257. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  258. dump_stack();
  259. return -1;
  260. }
  261. return 0;
  262. }
  263. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  264. {
  265. void __iomem *reg = bank->base;
  266. u32 l;
  267. switch (bank->method) {
  268. #ifdef CONFIG_ARCH_OMAP1
  269. case METHOD_MPUIO:
  270. reg += OMAP_MPUIO_IO_CNTL;
  271. break;
  272. #endif
  273. #ifdef CONFIG_ARCH_OMAP15XX
  274. case METHOD_GPIO_1510:
  275. reg += OMAP1510_GPIO_DIR_CONTROL;
  276. break;
  277. #endif
  278. #ifdef CONFIG_ARCH_OMAP16XX
  279. case METHOD_GPIO_1610:
  280. reg += OMAP1610_GPIO_DIRECTION;
  281. break;
  282. #endif
  283. #ifdef CONFIG_ARCH_OMAP730
  284. case METHOD_GPIO_730:
  285. reg += OMAP730_GPIO_DIR_CONTROL;
  286. break;
  287. #endif
  288. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  289. case METHOD_GPIO_24XX:
  290. reg += OMAP24XX_GPIO_OE;
  291. break;
  292. #endif
  293. default:
  294. WARN_ON(1);
  295. return;
  296. }
  297. l = __raw_readl(reg);
  298. if (is_input)
  299. l |= 1 << gpio;
  300. else
  301. l &= ~(1 << gpio);
  302. __raw_writel(l, reg);
  303. }
  304. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  305. {
  306. void __iomem *reg = bank->base;
  307. u32 l = 0;
  308. switch (bank->method) {
  309. #ifdef CONFIG_ARCH_OMAP1
  310. case METHOD_MPUIO:
  311. reg += OMAP_MPUIO_OUTPUT;
  312. l = __raw_readl(reg);
  313. if (enable)
  314. l |= 1 << gpio;
  315. else
  316. l &= ~(1 << gpio);
  317. break;
  318. #endif
  319. #ifdef CONFIG_ARCH_OMAP15XX
  320. case METHOD_GPIO_1510:
  321. reg += OMAP1510_GPIO_DATA_OUTPUT;
  322. l = __raw_readl(reg);
  323. if (enable)
  324. l |= 1 << gpio;
  325. else
  326. l &= ~(1 << gpio);
  327. break;
  328. #endif
  329. #ifdef CONFIG_ARCH_OMAP16XX
  330. case METHOD_GPIO_1610:
  331. if (enable)
  332. reg += OMAP1610_GPIO_SET_DATAOUT;
  333. else
  334. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  335. l = 1 << gpio;
  336. break;
  337. #endif
  338. #ifdef CONFIG_ARCH_OMAP730
  339. case METHOD_GPIO_730:
  340. reg += OMAP730_GPIO_DATA_OUTPUT;
  341. l = __raw_readl(reg);
  342. if (enable)
  343. l |= 1 << gpio;
  344. else
  345. l &= ~(1 << gpio);
  346. break;
  347. #endif
  348. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  349. case METHOD_GPIO_24XX:
  350. if (enable)
  351. reg += OMAP24XX_GPIO_SETDATAOUT;
  352. else
  353. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  354. l = 1 << gpio;
  355. break;
  356. #endif
  357. default:
  358. WARN_ON(1);
  359. return;
  360. }
  361. __raw_writel(l, reg);
  362. }
  363. static int __omap_get_gpio_datain(int gpio)
  364. {
  365. struct gpio_bank *bank;
  366. void __iomem *reg;
  367. if (check_gpio(gpio) < 0)
  368. return -EINVAL;
  369. bank = get_gpio_bank(gpio);
  370. reg = bank->base;
  371. switch (bank->method) {
  372. #ifdef CONFIG_ARCH_OMAP1
  373. case METHOD_MPUIO:
  374. reg += OMAP_MPUIO_INPUT_LATCH;
  375. break;
  376. #endif
  377. #ifdef CONFIG_ARCH_OMAP15XX
  378. case METHOD_GPIO_1510:
  379. reg += OMAP1510_GPIO_DATA_INPUT;
  380. break;
  381. #endif
  382. #ifdef CONFIG_ARCH_OMAP16XX
  383. case METHOD_GPIO_1610:
  384. reg += OMAP1610_GPIO_DATAIN;
  385. break;
  386. #endif
  387. #ifdef CONFIG_ARCH_OMAP730
  388. case METHOD_GPIO_730:
  389. reg += OMAP730_GPIO_DATA_INPUT;
  390. break;
  391. #endif
  392. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  393. case METHOD_GPIO_24XX:
  394. reg += OMAP24XX_GPIO_DATAIN;
  395. break;
  396. #endif
  397. default:
  398. return -EINVAL;
  399. }
  400. return (__raw_readl(reg)
  401. & (1 << get_gpio_index(gpio))) != 0;
  402. }
  403. #define MOD_REG_BIT(reg, bit_mask, set) \
  404. do { \
  405. int l = __raw_readl(base + reg); \
  406. if (set) l |= bit_mask; \
  407. else l &= ~bit_mask; \
  408. __raw_writel(l, base + reg); \
  409. } while(0)
  410. void omap_set_gpio_debounce(int gpio, int enable)
  411. {
  412. struct gpio_bank *bank;
  413. void __iomem *reg;
  414. u32 val, l = 1 << get_gpio_index(gpio);
  415. if (cpu_class_is_omap1())
  416. return;
  417. bank = get_gpio_bank(gpio);
  418. reg = bank->base;
  419. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  420. val = __raw_readl(reg);
  421. if (enable && !(val & l))
  422. val |= l;
  423. else if (!enable && val & l)
  424. val &= ~l;
  425. else
  426. return;
  427. if (cpu_is_omap34xx())
  428. enable ? clk_enable(bank->dbck) : clk_disable(bank->dbck);
  429. __raw_writel(val, reg);
  430. }
  431. EXPORT_SYMBOL(omap_set_gpio_debounce);
  432. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  433. {
  434. struct gpio_bank *bank;
  435. void __iomem *reg;
  436. if (cpu_class_is_omap1())
  437. return;
  438. bank = get_gpio_bank(gpio);
  439. reg = bank->base;
  440. enc_time &= 0xff;
  441. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  442. __raw_writel(enc_time, reg);
  443. }
  444. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  445. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  446. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  447. int trigger)
  448. {
  449. void __iomem *base = bank->base;
  450. u32 gpio_bit = 1 << gpio;
  451. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  452. trigger & IRQ_TYPE_LEVEL_LOW);
  453. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  454. trigger & IRQ_TYPE_LEVEL_HIGH);
  455. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  456. trigger & IRQ_TYPE_EDGE_RISING);
  457. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  458. trigger & IRQ_TYPE_EDGE_FALLING);
  459. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  460. if (trigger != 0)
  461. __raw_writel(1 << gpio, bank->base
  462. + OMAP24XX_GPIO_SETWKUENA);
  463. else
  464. __raw_writel(1 << gpio, bank->base
  465. + OMAP24XX_GPIO_CLEARWKUENA);
  466. } else {
  467. if (trigger != 0)
  468. bank->enabled_non_wakeup_gpios |= gpio_bit;
  469. else
  470. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  471. }
  472. bank->level_mask =
  473. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  474. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  475. }
  476. #endif
  477. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  478. {
  479. void __iomem *reg = bank->base;
  480. u32 l = 0;
  481. switch (bank->method) {
  482. #ifdef CONFIG_ARCH_OMAP1
  483. case METHOD_MPUIO:
  484. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  485. l = __raw_readl(reg);
  486. if (trigger & IRQ_TYPE_EDGE_RISING)
  487. l |= 1 << gpio;
  488. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  489. l &= ~(1 << gpio);
  490. else
  491. goto bad;
  492. break;
  493. #endif
  494. #ifdef CONFIG_ARCH_OMAP15XX
  495. case METHOD_GPIO_1510:
  496. reg += OMAP1510_GPIO_INT_CONTROL;
  497. l = __raw_readl(reg);
  498. if (trigger & IRQ_TYPE_EDGE_RISING)
  499. l |= 1 << gpio;
  500. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  501. l &= ~(1 << gpio);
  502. else
  503. goto bad;
  504. break;
  505. #endif
  506. #ifdef CONFIG_ARCH_OMAP16XX
  507. case METHOD_GPIO_1610:
  508. if (gpio & 0x08)
  509. reg += OMAP1610_GPIO_EDGE_CTRL2;
  510. else
  511. reg += OMAP1610_GPIO_EDGE_CTRL1;
  512. gpio &= 0x07;
  513. l = __raw_readl(reg);
  514. l &= ~(3 << (gpio << 1));
  515. if (trigger & IRQ_TYPE_EDGE_RISING)
  516. l |= 2 << (gpio << 1);
  517. if (trigger & IRQ_TYPE_EDGE_FALLING)
  518. l |= 1 << (gpio << 1);
  519. if (trigger)
  520. /* Enable wake-up during idle for dynamic tick */
  521. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  522. else
  523. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  524. break;
  525. #endif
  526. #ifdef CONFIG_ARCH_OMAP730
  527. case METHOD_GPIO_730:
  528. reg += OMAP730_GPIO_INT_CONTROL;
  529. l = __raw_readl(reg);
  530. if (trigger & IRQ_TYPE_EDGE_RISING)
  531. l |= 1 << gpio;
  532. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  533. l &= ~(1 << gpio);
  534. else
  535. goto bad;
  536. break;
  537. #endif
  538. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  539. case METHOD_GPIO_24XX:
  540. set_24xx_gpio_triggering(bank, gpio, trigger);
  541. break;
  542. #endif
  543. default:
  544. goto bad;
  545. }
  546. __raw_writel(l, reg);
  547. return 0;
  548. bad:
  549. return -EINVAL;
  550. }
  551. static int gpio_irq_type(unsigned irq, unsigned type)
  552. {
  553. struct gpio_bank *bank;
  554. unsigned gpio;
  555. int retval;
  556. unsigned long flags;
  557. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  558. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  559. else
  560. gpio = irq - IH_GPIO_BASE;
  561. if (check_gpio(gpio) < 0)
  562. return -EINVAL;
  563. if (type & ~IRQ_TYPE_SENSE_MASK)
  564. return -EINVAL;
  565. /* OMAP1 allows only only edge triggering */
  566. if (!cpu_class_is_omap2()
  567. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  568. return -EINVAL;
  569. bank = get_irq_chip_data(irq);
  570. spin_lock_irqsave(&bank->lock, flags);
  571. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  572. if (retval == 0) {
  573. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  574. irq_desc[irq].status |= type;
  575. }
  576. spin_unlock_irqrestore(&bank->lock, flags);
  577. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  578. __set_irq_handler_unlocked(irq, handle_level_irq);
  579. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  580. __set_irq_handler_unlocked(irq, handle_edge_irq);
  581. return retval;
  582. }
  583. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  584. {
  585. void __iomem *reg = bank->base;
  586. switch (bank->method) {
  587. #ifdef CONFIG_ARCH_OMAP1
  588. case METHOD_MPUIO:
  589. /* MPUIO irqstatus is reset by reading the status register,
  590. * so do nothing here */
  591. return;
  592. #endif
  593. #ifdef CONFIG_ARCH_OMAP15XX
  594. case METHOD_GPIO_1510:
  595. reg += OMAP1510_GPIO_INT_STATUS;
  596. break;
  597. #endif
  598. #ifdef CONFIG_ARCH_OMAP16XX
  599. case METHOD_GPIO_1610:
  600. reg += OMAP1610_GPIO_IRQSTATUS1;
  601. break;
  602. #endif
  603. #ifdef CONFIG_ARCH_OMAP730
  604. case METHOD_GPIO_730:
  605. reg += OMAP730_GPIO_INT_STATUS;
  606. break;
  607. #endif
  608. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  609. case METHOD_GPIO_24XX:
  610. reg += OMAP24XX_GPIO_IRQSTATUS1;
  611. break;
  612. #endif
  613. default:
  614. WARN_ON(1);
  615. return;
  616. }
  617. __raw_writel(gpio_mask, reg);
  618. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  619. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  620. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  621. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  622. #endif
  623. }
  624. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  625. {
  626. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  627. }
  628. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  629. {
  630. void __iomem *reg = bank->base;
  631. int inv = 0;
  632. u32 l;
  633. u32 mask;
  634. switch (bank->method) {
  635. #ifdef CONFIG_ARCH_OMAP1
  636. case METHOD_MPUIO:
  637. reg += OMAP_MPUIO_GPIO_MASKIT;
  638. mask = 0xffff;
  639. inv = 1;
  640. break;
  641. #endif
  642. #ifdef CONFIG_ARCH_OMAP15XX
  643. case METHOD_GPIO_1510:
  644. reg += OMAP1510_GPIO_INT_MASK;
  645. mask = 0xffff;
  646. inv = 1;
  647. break;
  648. #endif
  649. #ifdef CONFIG_ARCH_OMAP16XX
  650. case METHOD_GPIO_1610:
  651. reg += OMAP1610_GPIO_IRQENABLE1;
  652. mask = 0xffff;
  653. break;
  654. #endif
  655. #ifdef CONFIG_ARCH_OMAP730
  656. case METHOD_GPIO_730:
  657. reg += OMAP730_GPIO_INT_MASK;
  658. mask = 0xffffffff;
  659. inv = 1;
  660. break;
  661. #endif
  662. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  663. case METHOD_GPIO_24XX:
  664. reg += OMAP24XX_GPIO_IRQENABLE1;
  665. mask = 0xffffffff;
  666. break;
  667. #endif
  668. default:
  669. WARN_ON(1);
  670. return 0;
  671. }
  672. l = __raw_readl(reg);
  673. if (inv)
  674. l = ~l;
  675. l &= mask;
  676. return l;
  677. }
  678. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  679. {
  680. void __iomem *reg = bank->base;
  681. u32 l;
  682. switch (bank->method) {
  683. #ifdef CONFIG_ARCH_OMAP1
  684. case METHOD_MPUIO:
  685. reg += OMAP_MPUIO_GPIO_MASKIT;
  686. l = __raw_readl(reg);
  687. if (enable)
  688. l &= ~(gpio_mask);
  689. else
  690. l |= gpio_mask;
  691. break;
  692. #endif
  693. #ifdef CONFIG_ARCH_OMAP15XX
  694. case METHOD_GPIO_1510:
  695. reg += OMAP1510_GPIO_INT_MASK;
  696. l = __raw_readl(reg);
  697. if (enable)
  698. l &= ~(gpio_mask);
  699. else
  700. l |= gpio_mask;
  701. break;
  702. #endif
  703. #ifdef CONFIG_ARCH_OMAP16XX
  704. case METHOD_GPIO_1610:
  705. if (enable)
  706. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  707. else
  708. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  709. l = gpio_mask;
  710. break;
  711. #endif
  712. #ifdef CONFIG_ARCH_OMAP730
  713. case METHOD_GPIO_730:
  714. reg += OMAP730_GPIO_INT_MASK;
  715. l = __raw_readl(reg);
  716. if (enable)
  717. l &= ~(gpio_mask);
  718. else
  719. l |= gpio_mask;
  720. break;
  721. #endif
  722. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  723. case METHOD_GPIO_24XX:
  724. if (enable)
  725. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  726. else
  727. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  728. l = gpio_mask;
  729. break;
  730. #endif
  731. default:
  732. WARN_ON(1);
  733. return;
  734. }
  735. __raw_writel(l, reg);
  736. }
  737. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  738. {
  739. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  740. }
  741. /*
  742. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  743. * 1510 does not seem to have a wake-up register. If JTAG is connected
  744. * to the target, system will wake up always on GPIO events. While
  745. * system is running all registered GPIO interrupts need to have wake-up
  746. * enabled. When system is suspended, only selected GPIO interrupts need
  747. * to have wake-up enabled.
  748. */
  749. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  750. {
  751. unsigned long flags;
  752. switch (bank->method) {
  753. #ifdef CONFIG_ARCH_OMAP16XX
  754. case METHOD_MPUIO:
  755. case METHOD_GPIO_1610:
  756. spin_lock_irqsave(&bank->lock, flags);
  757. if (enable) {
  758. bank->suspend_wakeup |= (1 << gpio);
  759. enable_irq_wake(bank->irq);
  760. } else {
  761. disable_irq_wake(bank->irq);
  762. bank->suspend_wakeup &= ~(1 << gpio);
  763. }
  764. spin_unlock_irqrestore(&bank->lock, flags);
  765. return 0;
  766. #endif
  767. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  768. case METHOD_GPIO_24XX:
  769. if (bank->non_wakeup_gpios & (1 << gpio)) {
  770. printk(KERN_ERR "Unable to modify wakeup on "
  771. "non-wakeup GPIO%d\n",
  772. (bank - gpio_bank) * 32 + gpio);
  773. return -EINVAL;
  774. }
  775. spin_lock_irqsave(&bank->lock, flags);
  776. if (enable) {
  777. bank->suspend_wakeup |= (1 << gpio);
  778. enable_irq_wake(bank->irq);
  779. } else {
  780. disable_irq_wake(bank->irq);
  781. bank->suspend_wakeup &= ~(1 << gpio);
  782. }
  783. spin_unlock_irqrestore(&bank->lock, flags);
  784. return 0;
  785. #endif
  786. default:
  787. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  788. bank->method);
  789. return -EINVAL;
  790. }
  791. }
  792. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  793. {
  794. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  795. _set_gpio_irqenable(bank, gpio, 0);
  796. _clear_gpio_irqstatus(bank, gpio);
  797. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  798. }
  799. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  800. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  801. {
  802. unsigned int gpio = irq - IH_GPIO_BASE;
  803. struct gpio_bank *bank;
  804. int retval;
  805. if (check_gpio(gpio) < 0)
  806. return -ENODEV;
  807. bank = get_irq_chip_data(irq);
  808. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  809. return retval;
  810. }
  811. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  812. {
  813. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  814. unsigned long flags;
  815. spin_lock_irqsave(&bank->lock, flags);
  816. /* Set trigger to none. You need to enable the desired trigger with
  817. * request_irq() or set_irq_type().
  818. */
  819. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  820. #ifdef CONFIG_ARCH_OMAP15XX
  821. if (bank->method == METHOD_GPIO_1510) {
  822. void __iomem *reg;
  823. /* Claim the pin for MPU */
  824. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  825. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  826. }
  827. #endif
  828. spin_unlock_irqrestore(&bank->lock, flags);
  829. return 0;
  830. }
  831. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  832. {
  833. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  834. unsigned long flags;
  835. spin_lock_irqsave(&bank->lock, flags);
  836. #ifdef CONFIG_ARCH_OMAP16XX
  837. if (bank->method == METHOD_GPIO_1610) {
  838. /* Disable wake-up during idle for dynamic tick */
  839. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  840. __raw_writel(1 << offset, reg);
  841. }
  842. #endif
  843. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  844. if (bank->method == METHOD_GPIO_24XX) {
  845. /* Disable wake-up during idle for dynamic tick */
  846. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  847. __raw_writel(1 << offset, reg);
  848. }
  849. #endif
  850. _reset_gpio(bank, bank->chip.base + offset);
  851. spin_unlock_irqrestore(&bank->lock, flags);
  852. }
  853. /*
  854. * We need to unmask the GPIO bank interrupt as soon as possible to
  855. * avoid missing GPIO interrupts for other lines in the bank.
  856. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  857. * in the bank to avoid missing nested interrupts for a GPIO line.
  858. * If we wait to unmask individual GPIO lines in the bank after the
  859. * line's interrupt handler has been run, we may miss some nested
  860. * interrupts.
  861. */
  862. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  863. {
  864. void __iomem *isr_reg = NULL;
  865. u32 isr;
  866. unsigned int gpio_irq;
  867. struct gpio_bank *bank;
  868. u32 retrigger = 0;
  869. int unmasked = 0;
  870. desc->chip->ack(irq);
  871. bank = get_irq_data(irq);
  872. #ifdef CONFIG_ARCH_OMAP1
  873. if (bank->method == METHOD_MPUIO)
  874. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  875. #endif
  876. #ifdef CONFIG_ARCH_OMAP15XX
  877. if (bank->method == METHOD_GPIO_1510)
  878. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  879. #endif
  880. #if defined(CONFIG_ARCH_OMAP16XX)
  881. if (bank->method == METHOD_GPIO_1610)
  882. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  883. #endif
  884. #ifdef CONFIG_ARCH_OMAP730
  885. if (bank->method == METHOD_GPIO_730)
  886. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  887. #endif
  888. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  889. if (bank->method == METHOD_GPIO_24XX)
  890. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  891. #endif
  892. while(1) {
  893. u32 isr_saved, level_mask = 0;
  894. u32 enabled;
  895. enabled = _get_gpio_irqbank_mask(bank);
  896. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  897. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  898. isr &= 0x0000ffff;
  899. if (cpu_class_is_omap2()) {
  900. level_mask = bank->level_mask & enabled;
  901. }
  902. /* clear edge sensitive interrupts before handler(s) are
  903. called so that we don't miss any interrupt occurred while
  904. executing them */
  905. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  906. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  907. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  908. /* if there is only edge sensitive GPIO pin interrupts
  909. configured, we could unmask GPIO bank interrupt immediately */
  910. if (!level_mask && !unmasked) {
  911. unmasked = 1;
  912. desc->chip->unmask(irq);
  913. }
  914. isr |= retrigger;
  915. retrigger = 0;
  916. if (!isr)
  917. break;
  918. gpio_irq = bank->virtual_irq_start;
  919. for (; isr != 0; isr >>= 1, gpio_irq++) {
  920. if (!(isr & 1))
  921. continue;
  922. generic_handle_irq(gpio_irq);
  923. }
  924. }
  925. /* if bank has any level sensitive GPIO pin interrupt
  926. configured, we must unmask the bank interrupt only after
  927. handler(s) are executed in order to avoid spurious bank
  928. interrupt */
  929. if (!unmasked)
  930. desc->chip->unmask(irq);
  931. }
  932. static void gpio_irq_shutdown(unsigned int irq)
  933. {
  934. unsigned int gpio = irq - IH_GPIO_BASE;
  935. struct gpio_bank *bank = get_irq_chip_data(irq);
  936. _reset_gpio(bank, gpio);
  937. }
  938. static void gpio_ack_irq(unsigned int irq)
  939. {
  940. unsigned int gpio = irq - IH_GPIO_BASE;
  941. struct gpio_bank *bank = get_irq_chip_data(irq);
  942. _clear_gpio_irqstatus(bank, gpio);
  943. }
  944. static void gpio_mask_irq(unsigned int irq)
  945. {
  946. unsigned int gpio = irq - IH_GPIO_BASE;
  947. struct gpio_bank *bank = get_irq_chip_data(irq);
  948. _set_gpio_irqenable(bank, gpio, 0);
  949. }
  950. static void gpio_unmask_irq(unsigned int irq)
  951. {
  952. unsigned int gpio = irq - IH_GPIO_BASE;
  953. struct gpio_bank *bank = get_irq_chip_data(irq);
  954. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  955. /* For level-triggered GPIOs, the clearing must be done after
  956. * the HW source is cleared, thus after the handler has run */
  957. if (bank->level_mask & irq_mask) {
  958. _set_gpio_irqenable(bank, gpio, 0);
  959. _clear_gpio_irqstatus(bank, gpio);
  960. }
  961. _set_gpio_irqenable(bank, gpio, 1);
  962. }
  963. static struct irq_chip gpio_irq_chip = {
  964. .name = "GPIO",
  965. .shutdown = gpio_irq_shutdown,
  966. .ack = gpio_ack_irq,
  967. .mask = gpio_mask_irq,
  968. .unmask = gpio_unmask_irq,
  969. .set_type = gpio_irq_type,
  970. .set_wake = gpio_wake_enable,
  971. };
  972. /*---------------------------------------------------------------------*/
  973. #ifdef CONFIG_ARCH_OMAP1
  974. /* MPUIO uses the always-on 32k clock */
  975. static void mpuio_ack_irq(unsigned int irq)
  976. {
  977. /* The ISR is reset automatically, so do nothing here. */
  978. }
  979. static void mpuio_mask_irq(unsigned int irq)
  980. {
  981. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  982. struct gpio_bank *bank = get_irq_chip_data(irq);
  983. _set_gpio_irqenable(bank, gpio, 0);
  984. }
  985. static void mpuio_unmask_irq(unsigned int irq)
  986. {
  987. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  988. struct gpio_bank *bank = get_irq_chip_data(irq);
  989. _set_gpio_irqenable(bank, gpio, 1);
  990. }
  991. static struct irq_chip mpuio_irq_chip = {
  992. .name = "MPUIO",
  993. .ack = mpuio_ack_irq,
  994. .mask = mpuio_mask_irq,
  995. .unmask = mpuio_unmask_irq,
  996. .set_type = gpio_irq_type,
  997. #ifdef CONFIG_ARCH_OMAP16XX
  998. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  999. .set_wake = gpio_wake_enable,
  1000. #endif
  1001. };
  1002. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1003. #ifdef CONFIG_ARCH_OMAP16XX
  1004. #include <linux/platform_device.h>
  1005. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1006. {
  1007. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1008. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1009. unsigned long flags;
  1010. spin_lock_irqsave(&bank->lock, flags);
  1011. bank->saved_wakeup = __raw_readl(mask_reg);
  1012. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1013. spin_unlock_irqrestore(&bank->lock, flags);
  1014. return 0;
  1015. }
  1016. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1017. {
  1018. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1019. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1020. unsigned long flags;
  1021. spin_lock_irqsave(&bank->lock, flags);
  1022. __raw_writel(bank->saved_wakeup, mask_reg);
  1023. spin_unlock_irqrestore(&bank->lock, flags);
  1024. return 0;
  1025. }
  1026. /* use platform_driver for this, now that there's no longer any
  1027. * point to sys_device (other than not disturbing old code).
  1028. */
  1029. static struct platform_driver omap_mpuio_driver = {
  1030. .suspend_late = omap_mpuio_suspend_late,
  1031. .resume_early = omap_mpuio_resume_early,
  1032. .driver = {
  1033. .name = "mpuio",
  1034. },
  1035. };
  1036. static struct platform_device omap_mpuio_device = {
  1037. .name = "mpuio",
  1038. .id = -1,
  1039. .dev = {
  1040. .driver = &omap_mpuio_driver.driver,
  1041. }
  1042. /* could list the /proc/iomem resources */
  1043. };
  1044. static inline void mpuio_init(void)
  1045. {
  1046. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1047. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1048. (void) platform_device_register(&omap_mpuio_device);
  1049. }
  1050. #else
  1051. static inline void mpuio_init(void) {}
  1052. #endif /* 16xx */
  1053. #else
  1054. extern struct irq_chip mpuio_irq_chip;
  1055. #define bank_is_mpuio(bank) 0
  1056. static inline void mpuio_init(void) {}
  1057. #endif
  1058. /*---------------------------------------------------------------------*/
  1059. /* REVISIT these are stupid implementations! replace by ones that
  1060. * don't switch on METHOD_* and which mostly avoid spinlocks
  1061. */
  1062. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1063. {
  1064. struct gpio_bank *bank;
  1065. unsigned long flags;
  1066. bank = container_of(chip, struct gpio_bank, chip);
  1067. spin_lock_irqsave(&bank->lock, flags);
  1068. _set_gpio_direction(bank, offset, 1);
  1069. spin_unlock_irqrestore(&bank->lock, flags);
  1070. return 0;
  1071. }
  1072. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1073. {
  1074. return __omap_get_gpio_datain(chip->base + offset);
  1075. }
  1076. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1077. {
  1078. struct gpio_bank *bank;
  1079. unsigned long flags;
  1080. bank = container_of(chip, struct gpio_bank, chip);
  1081. spin_lock_irqsave(&bank->lock, flags);
  1082. _set_gpio_dataout(bank, offset, value);
  1083. _set_gpio_direction(bank, offset, 0);
  1084. spin_unlock_irqrestore(&bank->lock, flags);
  1085. return 0;
  1086. }
  1087. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1088. {
  1089. struct gpio_bank *bank;
  1090. unsigned long flags;
  1091. bank = container_of(chip, struct gpio_bank, chip);
  1092. spin_lock_irqsave(&bank->lock, flags);
  1093. _set_gpio_dataout(bank, offset, value);
  1094. spin_unlock_irqrestore(&bank->lock, flags);
  1095. }
  1096. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1097. {
  1098. struct gpio_bank *bank;
  1099. bank = container_of(chip, struct gpio_bank, chip);
  1100. return bank->virtual_irq_start + offset;
  1101. }
  1102. /*---------------------------------------------------------------------*/
  1103. static int initialized;
  1104. #if !defined(CONFIG_ARCH_OMAP3)
  1105. static struct clk * gpio_ick;
  1106. #endif
  1107. #if defined(CONFIG_ARCH_OMAP2)
  1108. static struct clk * gpio_fck;
  1109. #endif
  1110. #if defined(CONFIG_ARCH_OMAP2430)
  1111. static struct clk * gpio5_ick;
  1112. static struct clk * gpio5_fck;
  1113. #endif
  1114. #if defined(CONFIG_ARCH_OMAP3)
  1115. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1116. #endif
  1117. /* This lock class tells lockdep that GPIO irqs are in a different
  1118. * category than their parents, so it won't report false recursion.
  1119. */
  1120. static struct lock_class_key gpio_lock_class;
  1121. static int __init _omap_gpio_init(void)
  1122. {
  1123. int i;
  1124. int gpio = 0;
  1125. struct gpio_bank *bank;
  1126. char clk_name[11];
  1127. initialized = 1;
  1128. #if defined(CONFIG_ARCH_OMAP1)
  1129. if (cpu_is_omap15xx()) {
  1130. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1131. if (IS_ERR(gpio_ick))
  1132. printk("Could not get arm_gpio_ck\n");
  1133. else
  1134. clk_enable(gpio_ick);
  1135. }
  1136. #endif
  1137. #if defined(CONFIG_ARCH_OMAP2)
  1138. if (cpu_class_is_omap2()) {
  1139. gpio_ick = clk_get(NULL, "gpios_ick");
  1140. if (IS_ERR(gpio_ick))
  1141. printk("Could not get gpios_ick\n");
  1142. else
  1143. clk_enable(gpio_ick);
  1144. gpio_fck = clk_get(NULL, "gpios_fck");
  1145. if (IS_ERR(gpio_fck))
  1146. printk("Could not get gpios_fck\n");
  1147. else
  1148. clk_enable(gpio_fck);
  1149. /*
  1150. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1151. */
  1152. #if defined(CONFIG_ARCH_OMAP2430)
  1153. if (cpu_is_omap2430()) {
  1154. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1155. if (IS_ERR(gpio5_ick))
  1156. printk("Could not get gpio5_ick\n");
  1157. else
  1158. clk_enable(gpio5_ick);
  1159. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1160. if (IS_ERR(gpio5_fck))
  1161. printk("Could not get gpio5_fck\n");
  1162. else
  1163. clk_enable(gpio5_fck);
  1164. }
  1165. #endif
  1166. }
  1167. #endif
  1168. #if defined(CONFIG_ARCH_OMAP3)
  1169. if (cpu_is_omap34xx()) {
  1170. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1171. sprintf(clk_name, "gpio%d_ick", i + 1);
  1172. gpio_iclks[i] = clk_get(NULL, clk_name);
  1173. if (IS_ERR(gpio_iclks[i]))
  1174. printk(KERN_ERR "Could not get %s\n", clk_name);
  1175. else
  1176. clk_enable(gpio_iclks[i]);
  1177. }
  1178. }
  1179. #endif
  1180. #ifdef CONFIG_ARCH_OMAP15XX
  1181. if (cpu_is_omap15xx()) {
  1182. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1183. gpio_bank_count = 2;
  1184. gpio_bank = gpio_bank_1510;
  1185. }
  1186. #endif
  1187. #if defined(CONFIG_ARCH_OMAP16XX)
  1188. if (cpu_is_omap16xx()) {
  1189. u32 rev;
  1190. gpio_bank_count = 5;
  1191. gpio_bank = gpio_bank_1610;
  1192. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1193. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1194. (rev >> 4) & 0x0f, rev & 0x0f);
  1195. }
  1196. #endif
  1197. #ifdef CONFIG_ARCH_OMAP730
  1198. if (cpu_is_omap730()) {
  1199. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1200. gpio_bank_count = 7;
  1201. gpio_bank = gpio_bank_730;
  1202. }
  1203. #endif
  1204. #ifdef CONFIG_ARCH_OMAP24XX
  1205. if (cpu_is_omap242x()) {
  1206. int rev;
  1207. gpio_bank_count = 4;
  1208. gpio_bank = gpio_bank_242x;
  1209. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1210. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1211. (rev >> 4) & 0x0f, rev & 0x0f);
  1212. }
  1213. if (cpu_is_omap243x()) {
  1214. int rev;
  1215. gpio_bank_count = 5;
  1216. gpio_bank = gpio_bank_243x;
  1217. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1218. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1219. (rev >> 4) & 0x0f, rev & 0x0f);
  1220. }
  1221. #endif
  1222. #ifdef CONFIG_ARCH_OMAP34XX
  1223. if (cpu_is_omap34xx()) {
  1224. int rev;
  1225. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1226. gpio_bank = gpio_bank_34xx;
  1227. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1228. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1229. (rev >> 4) & 0x0f, rev & 0x0f);
  1230. }
  1231. #endif
  1232. for (i = 0; i < gpio_bank_count; i++) {
  1233. int j, gpio_count = 16;
  1234. bank = &gpio_bank[i];
  1235. spin_lock_init(&bank->lock);
  1236. if (bank_is_mpuio(bank))
  1237. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1238. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1239. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1240. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1241. }
  1242. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1243. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1244. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1245. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1246. }
  1247. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1248. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1249. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1250. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1251. }
  1252. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1253. if (bank->method == METHOD_GPIO_24XX) {
  1254. static const u32 non_wakeup_gpios[] = {
  1255. 0xe203ffc0, 0x08700040
  1256. };
  1257. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1258. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1259. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1260. /* Initialize interface clock ungated, module enabled */
  1261. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1262. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1263. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1264. gpio_count = 32;
  1265. }
  1266. #endif
  1267. /* REVISIT eventually switch from OMAP-specific gpio structs
  1268. * over to the generic ones
  1269. */
  1270. bank->chip.request = omap_gpio_request;
  1271. bank->chip.free = omap_gpio_free;
  1272. bank->chip.direction_input = gpio_input;
  1273. bank->chip.get = gpio_get;
  1274. bank->chip.direction_output = gpio_output;
  1275. bank->chip.set = gpio_set;
  1276. bank->chip.to_irq = gpio_2irq;
  1277. if (bank_is_mpuio(bank)) {
  1278. bank->chip.label = "mpuio";
  1279. #ifdef CONFIG_ARCH_OMAP16XX
  1280. bank->chip.dev = &omap_mpuio_device.dev;
  1281. #endif
  1282. bank->chip.base = OMAP_MPUIO(0);
  1283. } else {
  1284. bank->chip.label = "gpio";
  1285. bank->chip.base = gpio;
  1286. gpio += gpio_count;
  1287. }
  1288. bank->chip.ngpio = gpio_count;
  1289. gpiochip_add(&bank->chip);
  1290. for (j = bank->virtual_irq_start;
  1291. j < bank->virtual_irq_start + gpio_count; j++) {
  1292. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1293. set_irq_chip_data(j, bank);
  1294. if (bank_is_mpuio(bank))
  1295. set_irq_chip(j, &mpuio_irq_chip);
  1296. else
  1297. set_irq_chip(j, &gpio_irq_chip);
  1298. set_irq_handler(j, handle_simple_irq);
  1299. set_irq_flags(j, IRQF_VALID);
  1300. }
  1301. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1302. set_irq_data(bank->irq, bank);
  1303. if (cpu_is_omap34xx()) {
  1304. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1305. bank->dbck = clk_get(NULL, clk_name);
  1306. if (IS_ERR(bank->dbck))
  1307. printk(KERN_ERR "Could not get %s\n", clk_name);
  1308. }
  1309. }
  1310. /* Enable system clock for GPIO module.
  1311. * The CAM_CLK_CTRL *is* really the right place. */
  1312. if (cpu_is_omap16xx())
  1313. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1314. /* Enable autoidle for the OCP interface */
  1315. if (cpu_is_omap24xx())
  1316. omap_writel(1 << 0, 0x48019010);
  1317. if (cpu_is_omap34xx())
  1318. omap_writel(1 << 0, 0x48306814);
  1319. return 0;
  1320. }
  1321. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1322. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1323. {
  1324. int i;
  1325. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1326. return 0;
  1327. for (i = 0; i < gpio_bank_count; i++) {
  1328. struct gpio_bank *bank = &gpio_bank[i];
  1329. void __iomem *wake_status;
  1330. void __iomem *wake_clear;
  1331. void __iomem *wake_set;
  1332. unsigned long flags;
  1333. switch (bank->method) {
  1334. #ifdef CONFIG_ARCH_OMAP16XX
  1335. case METHOD_GPIO_1610:
  1336. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1337. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1338. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1339. break;
  1340. #endif
  1341. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1342. case METHOD_GPIO_24XX:
  1343. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1344. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1345. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1346. break;
  1347. #endif
  1348. default:
  1349. continue;
  1350. }
  1351. spin_lock_irqsave(&bank->lock, flags);
  1352. bank->saved_wakeup = __raw_readl(wake_status);
  1353. __raw_writel(0xffffffff, wake_clear);
  1354. __raw_writel(bank->suspend_wakeup, wake_set);
  1355. spin_unlock_irqrestore(&bank->lock, flags);
  1356. }
  1357. return 0;
  1358. }
  1359. static int omap_gpio_resume(struct sys_device *dev)
  1360. {
  1361. int i;
  1362. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1363. return 0;
  1364. for (i = 0; i < gpio_bank_count; i++) {
  1365. struct gpio_bank *bank = &gpio_bank[i];
  1366. void __iomem *wake_clear;
  1367. void __iomem *wake_set;
  1368. unsigned long flags;
  1369. switch (bank->method) {
  1370. #ifdef CONFIG_ARCH_OMAP16XX
  1371. case METHOD_GPIO_1610:
  1372. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1373. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1374. break;
  1375. #endif
  1376. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1377. case METHOD_GPIO_24XX:
  1378. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1379. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1380. break;
  1381. #endif
  1382. default:
  1383. continue;
  1384. }
  1385. spin_lock_irqsave(&bank->lock, flags);
  1386. __raw_writel(0xffffffff, wake_clear);
  1387. __raw_writel(bank->saved_wakeup, wake_set);
  1388. spin_unlock_irqrestore(&bank->lock, flags);
  1389. }
  1390. return 0;
  1391. }
  1392. static struct sysdev_class omap_gpio_sysclass = {
  1393. .name = "gpio",
  1394. .suspend = omap_gpio_suspend,
  1395. .resume = omap_gpio_resume,
  1396. };
  1397. static struct sys_device omap_gpio_device = {
  1398. .id = 0,
  1399. .cls = &omap_gpio_sysclass,
  1400. };
  1401. #endif
  1402. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1403. static int workaround_enabled;
  1404. void omap2_gpio_prepare_for_retention(void)
  1405. {
  1406. int i, c = 0;
  1407. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1408. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1409. for (i = 0; i < gpio_bank_count; i++) {
  1410. struct gpio_bank *bank = &gpio_bank[i];
  1411. u32 l1, l2;
  1412. if (!(bank->enabled_non_wakeup_gpios))
  1413. continue;
  1414. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1415. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1416. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1417. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1418. #endif
  1419. bank->saved_fallingdetect = l1;
  1420. bank->saved_risingdetect = l2;
  1421. l1 &= ~bank->enabled_non_wakeup_gpios;
  1422. l2 &= ~bank->enabled_non_wakeup_gpios;
  1423. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1424. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1425. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1426. #endif
  1427. c++;
  1428. }
  1429. if (!c) {
  1430. workaround_enabled = 0;
  1431. return;
  1432. }
  1433. workaround_enabled = 1;
  1434. }
  1435. void omap2_gpio_resume_after_retention(void)
  1436. {
  1437. int i;
  1438. if (!workaround_enabled)
  1439. return;
  1440. for (i = 0; i < gpio_bank_count; i++) {
  1441. struct gpio_bank *bank = &gpio_bank[i];
  1442. u32 l;
  1443. if (!(bank->enabled_non_wakeup_gpios))
  1444. continue;
  1445. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1446. __raw_writel(bank->saved_fallingdetect,
  1447. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1448. __raw_writel(bank->saved_risingdetect,
  1449. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1450. #endif
  1451. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1452. * state. If so, generate an IRQ by software. This is
  1453. * horribly racy, but it's the best we can do to work around
  1454. * this silicon bug. */
  1455. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1456. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1457. #endif
  1458. l ^= bank->saved_datain;
  1459. l &= bank->non_wakeup_gpios;
  1460. if (l) {
  1461. u32 old0, old1;
  1462. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1463. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1464. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1465. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1466. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1467. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1468. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1469. #endif
  1470. }
  1471. }
  1472. }
  1473. #endif
  1474. /*
  1475. * This may get called early from board specific init
  1476. * for boards that have interrupts routed via FPGA.
  1477. */
  1478. int __init omap_gpio_init(void)
  1479. {
  1480. if (!initialized)
  1481. return _omap_gpio_init();
  1482. else
  1483. return 0;
  1484. }
  1485. static int __init omap_gpio_sysinit(void)
  1486. {
  1487. int ret = 0;
  1488. if (!initialized)
  1489. ret = _omap_gpio_init();
  1490. mpuio_init();
  1491. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1492. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1493. if (ret == 0) {
  1494. ret = sysdev_class_register(&omap_gpio_sysclass);
  1495. if (ret == 0)
  1496. ret = sysdev_register(&omap_gpio_device);
  1497. }
  1498. }
  1499. #endif
  1500. return ret;
  1501. }
  1502. arch_initcall(omap_gpio_sysinit);
  1503. #ifdef CONFIG_DEBUG_FS
  1504. #include <linux/debugfs.h>
  1505. #include <linux/seq_file.h>
  1506. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1507. {
  1508. void __iomem *reg = bank->base;
  1509. switch (bank->method) {
  1510. case METHOD_MPUIO:
  1511. reg += OMAP_MPUIO_IO_CNTL;
  1512. break;
  1513. case METHOD_GPIO_1510:
  1514. reg += OMAP1510_GPIO_DIR_CONTROL;
  1515. break;
  1516. case METHOD_GPIO_1610:
  1517. reg += OMAP1610_GPIO_DIRECTION;
  1518. break;
  1519. case METHOD_GPIO_730:
  1520. reg += OMAP730_GPIO_DIR_CONTROL;
  1521. break;
  1522. case METHOD_GPIO_24XX:
  1523. reg += OMAP24XX_GPIO_OE;
  1524. break;
  1525. }
  1526. return __raw_readl(reg) & mask;
  1527. }
  1528. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1529. {
  1530. unsigned i, j, gpio;
  1531. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1532. struct gpio_bank *bank = gpio_bank + i;
  1533. unsigned bankwidth = 16;
  1534. u32 mask = 1;
  1535. if (bank_is_mpuio(bank))
  1536. gpio = OMAP_MPUIO(0);
  1537. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1538. bankwidth = 32;
  1539. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1540. unsigned irq, value, is_in, irqstat;
  1541. const char *label;
  1542. label = gpiochip_is_requested(&bank->chip, j);
  1543. if (!label)
  1544. continue;
  1545. irq = bank->virtual_irq_start + j;
  1546. value = gpio_get_value(gpio);
  1547. is_in = gpio_is_input(bank, mask);
  1548. if (bank_is_mpuio(bank))
  1549. seq_printf(s, "MPUIO %2d ", j);
  1550. else
  1551. seq_printf(s, "GPIO %3d ", gpio);
  1552. seq_printf(s, "(%-20.20s): %s %s",
  1553. label,
  1554. is_in ? "in " : "out",
  1555. value ? "hi" : "lo");
  1556. /* FIXME for at least omap2, show pullup/pulldown state */
  1557. irqstat = irq_desc[irq].status;
  1558. if (is_in && ((bank->suspend_wakeup & mask)
  1559. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1560. char *trigger = NULL;
  1561. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1562. case IRQ_TYPE_EDGE_FALLING:
  1563. trigger = "falling";
  1564. break;
  1565. case IRQ_TYPE_EDGE_RISING:
  1566. trigger = "rising";
  1567. break;
  1568. case IRQ_TYPE_EDGE_BOTH:
  1569. trigger = "bothedge";
  1570. break;
  1571. case IRQ_TYPE_LEVEL_LOW:
  1572. trigger = "low";
  1573. break;
  1574. case IRQ_TYPE_LEVEL_HIGH:
  1575. trigger = "high";
  1576. break;
  1577. case IRQ_TYPE_NONE:
  1578. trigger = "(?)";
  1579. break;
  1580. }
  1581. seq_printf(s, ", irq-%d %-8s%s",
  1582. irq, trigger,
  1583. (bank->suspend_wakeup & mask)
  1584. ? " wakeup" : "");
  1585. }
  1586. seq_printf(s, "\n");
  1587. }
  1588. if (bank_is_mpuio(bank)) {
  1589. seq_printf(s, "\n");
  1590. gpio = 0;
  1591. }
  1592. }
  1593. return 0;
  1594. }
  1595. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1596. {
  1597. return single_open(file, dbg_gpio_show, &inode->i_private);
  1598. }
  1599. static const struct file_operations debug_fops = {
  1600. .open = dbg_gpio_open,
  1601. .read = seq_read,
  1602. .llseek = seq_lseek,
  1603. .release = single_release,
  1604. };
  1605. static int __init omap_gpio_debuginit(void)
  1606. {
  1607. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1608. NULL, NULL, &debug_fops);
  1609. return 0;
  1610. }
  1611. late_initcall(omap_gpio_debuginit);
  1612. #endif