korina.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231
  1. /*
  2. * Driver for the IDT RC32434 (Korina) on-chip ethernet controller.
  3. *
  4. * Copyright 2004 IDT Inc. (rischelp@idt.com)
  5. * Copyright 2006 Felix Fietkau <nbd@openwrt.org>
  6. * Copyright 2008 Florian Fainelli <florian@openwrt.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  14. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  15. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  16. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  17. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  18. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  19. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. *
  28. * Writing to a DMA status register:
  29. *
  30. * When writing to the status register, you should mask the bit you have
  31. * been testing the status register with. Both Tx and Rx DMA registers
  32. * should stick to this procedure.
  33. */
  34. #include <linux/module.h>
  35. #include <linux/kernel.h>
  36. #include <linux/moduleparam.h>
  37. #include <linux/sched.h>
  38. #include <linux/ctype.h>
  39. #include <linux/types.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/init.h>
  42. #include <linux/ioport.h>
  43. #include <linux/in.h>
  44. #include <linux/slab.h>
  45. #include <linux/string.h>
  46. #include <linux/delay.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/etherdevice.h>
  49. #include <linux/skbuff.h>
  50. #include <linux/errno.h>
  51. #include <linux/platform_device.h>
  52. #include <linux/mii.h>
  53. #include <linux/ethtool.h>
  54. #include <linux/crc32.h>
  55. #include <asm/bootinfo.h>
  56. #include <asm/system.h>
  57. #include <asm/bitops.h>
  58. #include <asm/pgtable.h>
  59. #include <asm/segment.h>
  60. #include <asm/io.h>
  61. #include <asm/dma.h>
  62. #include <asm/mach-rc32434/rb.h>
  63. #include <asm/mach-rc32434/rc32434.h>
  64. #include <asm/mach-rc32434/eth.h>
  65. #include <asm/mach-rc32434/dma_v.h>
  66. #define DRV_NAME "korina"
  67. #define DRV_VERSION "0.10"
  68. #define DRV_RELDATE "04Mar2008"
  69. #define STATION_ADDRESS_HIGH(dev) (((dev)->dev_addr[0] << 8) | \
  70. ((dev)->dev_addr[1]))
  71. #define STATION_ADDRESS_LOW(dev) (((dev)->dev_addr[2] << 24) | \
  72. ((dev)->dev_addr[3] << 16) | \
  73. ((dev)->dev_addr[4] << 8) | \
  74. ((dev)->dev_addr[5]))
  75. #define MII_CLOCK 1250000 /* no more than 2.5MHz */
  76. /* the following must be powers of two */
  77. #define KORINA_NUM_RDS 64 /* number of receive descriptors */
  78. #define KORINA_NUM_TDS 64 /* number of transmit descriptors */
  79. /* KORINA_RBSIZE is the hardware's default maximum receive
  80. * frame size in bytes. Having this hardcoded means that there
  81. * is no support for MTU sizes greater than 1500. */
  82. #define KORINA_RBSIZE 1536 /* size of one resource buffer = Ether MTU */
  83. #define KORINA_RDS_MASK (KORINA_NUM_RDS - 1)
  84. #define KORINA_TDS_MASK (KORINA_NUM_TDS - 1)
  85. #define RD_RING_SIZE (KORINA_NUM_RDS * sizeof(struct dma_desc))
  86. #define TD_RING_SIZE (KORINA_NUM_TDS * sizeof(struct dma_desc))
  87. #define TX_TIMEOUT (6000 * HZ / 1000)
  88. enum chain_status { desc_filled, desc_empty };
  89. #define IS_DMA_FINISHED(X) (((X) & (DMA_DESC_FINI)) != 0)
  90. #define IS_DMA_DONE(X) (((X) & (DMA_DESC_DONE)) != 0)
  91. #define RCVPKT_LENGTH(X) (((X) & ETH_RX_LEN) >> ETH_RX_LEN_BIT)
  92. /* Information that need to be kept for each board. */
  93. struct korina_private {
  94. struct eth_regs *eth_regs;
  95. struct dma_reg *rx_dma_regs;
  96. struct dma_reg *tx_dma_regs;
  97. struct dma_desc *td_ring; /* transmit descriptor ring */
  98. struct dma_desc *rd_ring; /* receive descriptor ring */
  99. struct sk_buff *tx_skb[KORINA_NUM_TDS];
  100. struct sk_buff *rx_skb[KORINA_NUM_RDS];
  101. int rx_next_done;
  102. int rx_chain_head;
  103. int rx_chain_tail;
  104. enum chain_status rx_chain_status;
  105. int tx_next_done;
  106. int tx_chain_head;
  107. int tx_chain_tail;
  108. enum chain_status tx_chain_status;
  109. int tx_count;
  110. int tx_full;
  111. int rx_irq;
  112. int tx_irq;
  113. int ovr_irq;
  114. int und_irq;
  115. spinlock_t lock; /* NIC xmit lock */
  116. int dma_halt_cnt;
  117. int dma_run_cnt;
  118. struct napi_struct napi;
  119. struct mii_if_info mii_if;
  120. struct net_device *dev;
  121. int phy_addr;
  122. };
  123. extern unsigned int idt_cpu_freq;
  124. static inline void korina_start_dma(struct dma_reg *ch, u32 dma_addr)
  125. {
  126. writel(0, &ch->dmandptr);
  127. writel(dma_addr, &ch->dmadptr);
  128. }
  129. static inline void korina_abort_dma(struct net_device *dev,
  130. struct dma_reg *ch)
  131. {
  132. if (readl(&ch->dmac) & DMA_CHAN_RUN_BIT) {
  133. writel(0x10, &ch->dmac);
  134. while (!(readl(&ch->dmas) & DMA_STAT_HALT))
  135. dev->trans_start = jiffies;
  136. writel(0, &ch->dmas);
  137. }
  138. writel(0, &ch->dmadptr);
  139. writel(0, &ch->dmandptr);
  140. }
  141. static inline void korina_chain_dma(struct dma_reg *ch, u32 dma_addr)
  142. {
  143. writel(dma_addr, &ch->dmandptr);
  144. }
  145. static void korina_abort_tx(struct net_device *dev)
  146. {
  147. struct korina_private *lp = netdev_priv(dev);
  148. korina_abort_dma(dev, lp->tx_dma_regs);
  149. }
  150. static void korina_abort_rx(struct net_device *dev)
  151. {
  152. struct korina_private *lp = netdev_priv(dev);
  153. korina_abort_dma(dev, lp->rx_dma_regs);
  154. }
  155. static void korina_start_rx(struct korina_private *lp,
  156. struct dma_desc *rd)
  157. {
  158. korina_start_dma(lp->rx_dma_regs, CPHYSADDR(rd));
  159. }
  160. static void korina_chain_rx(struct korina_private *lp,
  161. struct dma_desc *rd)
  162. {
  163. korina_chain_dma(lp->rx_dma_regs, CPHYSADDR(rd));
  164. }
  165. /* transmit packet */
  166. static int korina_send_packet(struct sk_buff *skb, struct net_device *dev)
  167. {
  168. struct korina_private *lp = netdev_priv(dev);
  169. unsigned long flags;
  170. u32 length;
  171. u32 chain_prev, chain_next;
  172. struct dma_desc *td;
  173. spin_lock_irqsave(&lp->lock, flags);
  174. td = &lp->td_ring[lp->tx_chain_tail];
  175. /* stop queue when full, drop pkts if queue already full */
  176. if (lp->tx_count >= (KORINA_NUM_TDS - 2)) {
  177. lp->tx_full = 1;
  178. if (lp->tx_count == (KORINA_NUM_TDS - 2))
  179. netif_stop_queue(dev);
  180. else {
  181. dev->stats.tx_dropped++;
  182. dev_kfree_skb_any(skb);
  183. spin_unlock_irqrestore(&lp->lock, flags);
  184. return NETDEV_TX_BUSY;
  185. }
  186. }
  187. lp->tx_count++;
  188. lp->tx_skb[lp->tx_chain_tail] = skb;
  189. length = skb->len;
  190. dma_cache_wback((u32)skb->data, skb->len);
  191. /* Setup the transmit descriptor. */
  192. dma_cache_inv((u32) td, sizeof(*td));
  193. td->ca = CPHYSADDR(skb->data);
  194. chain_prev = (lp->tx_chain_tail - 1) & KORINA_TDS_MASK;
  195. chain_next = (lp->tx_chain_tail + 1) & KORINA_TDS_MASK;
  196. if (readl(&(lp->tx_dma_regs->dmandptr)) == 0) {
  197. if (lp->tx_chain_status == desc_empty) {
  198. /* Update tail */
  199. td->control = DMA_COUNT(length) |
  200. DMA_DESC_COF | DMA_DESC_IOF;
  201. /* Move tail */
  202. lp->tx_chain_tail = chain_next;
  203. /* Write to NDPTR */
  204. writel(CPHYSADDR(&lp->td_ring[lp->tx_chain_head]),
  205. &lp->tx_dma_regs->dmandptr);
  206. /* Move head to tail */
  207. lp->tx_chain_head = lp->tx_chain_tail;
  208. } else {
  209. /* Update tail */
  210. td->control = DMA_COUNT(length) |
  211. DMA_DESC_COF | DMA_DESC_IOF;
  212. /* Link to prev */
  213. lp->td_ring[chain_prev].control &=
  214. ~DMA_DESC_COF;
  215. /* Link to prev */
  216. lp->td_ring[chain_prev].link = CPHYSADDR(td);
  217. /* Move tail */
  218. lp->tx_chain_tail = chain_next;
  219. /* Write to NDPTR */
  220. writel(CPHYSADDR(&lp->td_ring[lp->tx_chain_head]),
  221. &(lp->tx_dma_regs->dmandptr));
  222. /* Move head to tail */
  223. lp->tx_chain_head = lp->tx_chain_tail;
  224. lp->tx_chain_status = desc_empty;
  225. }
  226. } else {
  227. if (lp->tx_chain_status == desc_empty) {
  228. /* Update tail */
  229. td->control = DMA_COUNT(length) |
  230. DMA_DESC_COF | DMA_DESC_IOF;
  231. /* Move tail */
  232. lp->tx_chain_tail = chain_next;
  233. lp->tx_chain_status = desc_filled;
  234. } else {
  235. /* Update tail */
  236. td->control = DMA_COUNT(length) |
  237. DMA_DESC_COF | DMA_DESC_IOF;
  238. lp->td_ring[chain_prev].control &=
  239. ~DMA_DESC_COF;
  240. lp->td_ring[chain_prev].link = CPHYSADDR(td);
  241. lp->tx_chain_tail = chain_next;
  242. }
  243. }
  244. dma_cache_wback((u32) td, sizeof(*td));
  245. dev->trans_start = jiffies;
  246. spin_unlock_irqrestore(&lp->lock, flags);
  247. return NETDEV_TX_OK;
  248. }
  249. static int mdio_read(struct net_device *dev, int mii_id, int reg)
  250. {
  251. struct korina_private *lp = netdev_priv(dev);
  252. int ret;
  253. mii_id = ((lp->rx_irq == 0x2c ? 1 : 0) << 8);
  254. writel(0, &lp->eth_regs->miimcfg);
  255. writel(0, &lp->eth_regs->miimcmd);
  256. writel(mii_id | reg, &lp->eth_regs->miimaddr);
  257. writel(ETH_MII_CMD_SCN, &lp->eth_regs->miimcmd);
  258. ret = (int)(readl(&lp->eth_regs->miimrdd));
  259. return ret;
  260. }
  261. static void mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  262. {
  263. struct korina_private *lp = netdev_priv(dev);
  264. mii_id = ((lp->rx_irq == 0x2c ? 1 : 0) << 8);
  265. writel(0, &lp->eth_regs->miimcfg);
  266. writel(1, &lp->eth_regs->miimcmd);
  267. writel(mii_id | reg, &lp->eth_regs->miimaddr);
  268. writel(ETH_MII_CMD_SCN, &lp->eth_regs->miimcmd);
  269. writel(val, &lp->eth_regs->miimwtd);
  270. }
  271. /* Ethernet Rx DMA interrupt */
  272. static irqreturn_t korina_rx_dma_interrupt(int irq, void *dev_id)
  273. {
  274. struct net_device *dev = dev_id;
  275. struct korina_private *lp = netdev_priv(dev);
  276. u32 dmas, dmasm;
  277. irqreturn_t retval;
  278. dmas = readl(&lp->rx_dma_regs->dmas);
  279. if (dmas & (DMA_STAT_DONE | DMA_STAT_HALT | DMA_STAT_ERR)) {
  280. dmasm = readl(&lp->rx_dma_regs->dmasm);
  281. writel(dmasm | (DMA_STAT_DONE |
  282. DMA_STAT_HALT | DMA_STAT_ERR),
  283. &lp->rx_dma_regs->dmasm);
  284. netif_rx_schedule(&lp->napi);
  285. if (dmas & DMA_STAT_ERR)
  286. printk(KERN_ERR DRV_NAME "%s: DMA error\n", dev->name);
  287. retval = IRQ_HANDLED;
  288. } else
  289. retval = IRQ_NONE;
  290. return retval;
  291. }
  292. static int korina_rx(struct net_device *dev, int limit)
  293. {
  294. struct korina_private *lp = netdev_priv(dev);
  295. struct dma_desc *rd = &lp->rd_ring[lp->rx_next_done];
  296. struct sk_buff *skb, *skb_new;
  297. u8 *pkt_buf;
  298. u32 devcs, pkt_len, dmas;
  299. int count;
  300. dma_cache_inv((u32)rd, sizeof(*rd));
  301. for (count = 0; count < limit; count++) {
  302. skb = lp->rx_skb[lp->rx_next_done];
  303. skb_new = NULL;
  304. devcs = rd->devcs;
  305. if ((KORINA_RBSIZE - (u32)DMA_COUNT(rd->control)) == 0)
  306. break;
  307. /* Update statistics counters */
  308. if (devcs & ETH_RX_CRC)
  309. dev->stats.rx_crc_errors++;
  310. if (devcs & ETH_RX_LOR)
  311. dev->stats.rx_length_errors++;
  312. if (devcs & ETH_RX_LE)
  313. dev->stats.rx_length_errors++;
  314. if (devcs & ETH_RX_OVR)
  315. dev->stats.rx_over_errors++;
  316. if (devcs & ETH_RX_CV)
  317. dev->stats.rx_frame_errors++;
  318. if (devcs & ETH_RX_CES)
  319. dev->stats.rx_length_errors++;
  320. if (devcs & ETH_RX_MP)
  321. dev->stats.multicast++;
  322. if ((devcs & ETH_RX_LD) != ETH_RX_LD) {
  323. /* check that this is a whole packet
  324. * WARNING: DMA_FD bit incorrectly set
  325. * in Rc32434 (errata ref #077) */
  326. dev->stats.rx_errors++;
  327. dev->stats.rx_dropped++;
  328. } else if ((devcs & ETH_RX_ROK)) {
  329. pkt_len = RCVPKT_LENGTH(devcs);
  330. /* must be the (first and) last
  331. * descriptor then */
  332. pkt_buf = (u8 *)lp->rx_skb[lp->rx_next_done]->data;
  333. /* invalidate the cache */
  334. dma_cache_inv((unsigned long)pkt_buf, pkt_len - 4);
  335. /* Malloc up new buffer. */
  336. skb_new = netdev_alloc_skb(dev, KORINA_RBSIZE + 2);
  337. if (!skb_new)
  338. break;
  339. /* Do not count the CRC */
  340. skb_put(skb, pkt_len - 4);
  341. skb->protocol = eth_type_trans(skb, dev);
  342. /* Pass the packet to upper layers */
  343. netif_receive_skb(skb);
  344. dev->stats.rx_packets++;
  345. dev->stats.rx_bytes += pkt_len;
  346. /* Update the mcast stats */
  347. if (devcs & ETH_RX_MP)
  348. dev->stats.multicast++;
  349. lp->rx_skb[lp->rx_next_done] = skb_new;
  350. }
  351. rd->devcs = 0;
  352. /* Restore descriptor's curr_addr */
  353. if (skb_new)
  354. rd->ca = CPHYSADDR(skb_new->data);
  355. else
  356. rd->ca = CPHYSADDR(skb->data);
  357. rd->control = DMA_COUNT(KORINA_RBSIZE) |
  358. DMA_DESC_COD | DMA_DESC_IOD;
  359. lp->rd_ring[(lp->rx_next_done - 1) &
  360. KORINA_RDS_MASK].control &=
  361. ~DMA_DESC_COD;
  362. lp->rx_next_done = (lp->rx_next_done + 1) & KORINA_RDS_MASK;
  363. dma_cache_wback((u32)rd, sizeof(*rd));
  364. rd = &lp->rd_ring[lp->rx_next_done];
  365. writel(~DMA_STAT_DONE, &lp->rx_dma_regs->dmas);
  366. }
  367. dmas = readl(&lp->rx_dma_regs->dmas);
  368. if (dmas & DMA_STAT_HALT) {
  369. writel(~(DMA_STAT_HALT | DMA_STAT_ERR),
  370. &lp->rx_dma_regs->dmas);
  371. lp->dma_halt_cnt++;
  372. rd->devcs = 0;
  373. skb = lp->rx_skb[lp->rx_next_done];
  374. rd->ca = CPHYSADDR(skb->data);
  375. dma_cache_wback((u32)rd, sizeof(*rd));
  376. korina_chain_rx(lp, rd);
  377. }
  378. return count;
  379. }
  380. static int korina_poll(struct napi_struct *napi, int budget)
  381. {
  382. struct korina_private *lp =
  383. container_of(napi, struct korina_private, napi);
  384. struct net_device *dev = lp->dev;
  385. int work_done;
  386. work_done = korina_rx(dev, budget);
  387. if (work_done < budget) {
  388. netif_rx_complete(napi);
  389. writel(readl(&lp->rx_dma_regs->dmasm) &
  390. ~(DMA_STAT_DONE | DMA_STAT_HALT | DMA_STAT_ERR),
  391. &lp->rx_dma_regs->dmasm);
  392. }
  393. return work_done;
  394. }
  395. /*
  396. * Set or clear the multicast filter for this adaptor.
  397. */
  398. static void korina_multicast_list(struct net_device *dev)
  399. {
  400. struct korina_private *lp = netdev_priv(dev);
  401. unsigned long flags;
  402. struct dev_mc_list *dmi = dev->mc_list;
  403. u32 recognise = ETH_ARC_AB; /* always accept broadcasts */
  404. int i;
  405. /* Set promiscuous mode */
  406. if (dev->flags & IFF_PROMISC)
  407. recognise |= ETH_ARC_PRO;
  408. else if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 4))
  409. /* All multicast and broadcast */
  410. recognise |= ETH_ARC_AM;
  411. /* Build the hash table */
  412. if (dev->mc_count > 4) {
  413. u16 hash_table[4];
  414. u32 crc;
  415. for (i = 0; i < 4; i++)
  416. hash_table[i] = 0;
  417. for (i = 0; i < dev->mc_count; i++) {
  418. char *addrs = dmi->dmi_addr;
  419. dmi = dmi->next;
  420. if (!(*addrs & 1))
  421. continue;
  422. crc = ether_crc_le(6, addrs);
  423. crc >>= 26;
  424. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  425. }
  426. /* Accept filtered multicast */
  427. recognise |= ETH_ARC_AFM;
  428. /* Fill the MAC hash tables with their values */
  429. writel((u32)(hash_table[1] << 16 | hash_table[0]),
  430. &lp->eth_regs->ethhash0);
  431. writel((u32)(hash_table[3] << 16 | hash_table[2]),
  432. &lp->eth_regs->ethhash1);
  433. }
  434. spin_lock_irqsave(&lp->lock, flags);
  435. writel(recognise, &lp->eth_regs->etharc);
  436. spin_unlock_irqrestore(&lp->lock, flags);
  437. }
  438. static void korina_tx(struct net_device *dev)
  439. {
  440. struct korina_private *lp = netdev_priv(dev);
  441. struct dma_desc *td = &lp->td_ring[lp->tx_next_done];
  442. u32 devcs;
  443. u32 dmas;
  444. spin_lock(&lp->lock);
  445. /* Process all desc that are done */
  446. while (IS_DMA_FINISHED(td->control)) {
  447. if (lp->tx_full == 1) {
  448. netif_wake_queue(dev);
  449. lp->tx_full = 0;
  450. }
  451. devcs = lp->td_ring[lp->tx_next_done].devcs;
  452. if ((devcs & (ETH_TX_FD | ETH_TX_LD)) !=
  453. (ETH_TX_FD | ETH_TX_LD)) {
  454. dev->stats.tx_errors++;
  455. dev->stats.tx_dropped++;
  456. /* Should never happen */
  457. printk(KERN_ERR DRV_NAME "%s: split tx ignored\n",
  458. dev->name);
  459. } else if (devcs & ETH_TX_TOK) {
  460. dev->stats.tx_packets++;
  461. dev->stats.tx_bytes +=
  462. lp->tx_skb[lp->tx_next_done]->len;
  463. } else {
  464. dev->stats.tx_errors++;
  465. dev->stats.tx_dropped++;
  466. /* Underflow */
  467. if (devcs & ETH_TX_UND)
  468. dev->stats.tx_fifo_errors++;
  469. /* Oversized frame */
  470. if (devcs & ETH_TX_OF)
  471. dev->stats.tx_aborted_errors++;
  472. /* Excessive deferrals */
  473. if (devcs & ETH_TX_ED)
  474. dev->stats.tx_carrier_errors++;
  475. /* Collisions: medium busy */
  476. if (devcs & ETH_TX_EC)
  477. dev->stats.collisions++;
  478. /* Late collision */
  479. if (devcs & ETH_TX_LC)
  480. dev->stats.tx_window_errors++;
  481. }
  482. /* We must always free the original skb */
  483. if (lp->tx_skb[lp->tx_next_done]) {
  484. dev_kfree_skb_any(lp->tx_skb[lp->tx_next_done]);
  485. lp->tx_skb[lp->tx_next_done] = NULL;
  486. }
  487. lp->td_ring[lp->tx_next_done].control = DMA_DESC_IOF;
  488. lp->td_ring[lp->tx_next_done].devcs = ETH_TX_FD | ETH_TX_LD;
  489. lp->td_ring[lp->tx_next_done].link = 0;
  490. lp->td_ring[lp->tx_next_done].ca = 0;
  491. lp->tx_count--;
  492. /* Go on to next transmission */
  493. lp->tx_next_done = (lp->tx_next_done + 1) & KORINA_TDS_MASK;
  494. td = &lp->td_ring[lp->tx_next_done];
  495. }
  496. /* Clear the DMA status register */
  497. dmas = readl(&lp->tx_dma_regs->dmas);
  498. writel(~dmas, &lp->tx_dma_regs->dmas);
  499. writel(readl(&lp->tx_dma_regs->dmasm) &
  500. ~(DMA_STAT_FINI | DMA_STAT_ERR),
  501. &lp->tx_dma_regs->dmasm);
  502. spin_unlock(&lp->lock);
  503. }
  504. static irqreturn_t
  505. korina_tx_dma_interrupt(int irq, void *dev_id)
  506. {
  507. struct net_device *dev = dev_id;
  508. struct korina_private *lp = netdev_priv(dev);
  509. u32 dmas, dmasm;
  510. irqreturn_t retval;
  511. dmas = readl(&lp->tx_dma_regs->dmas);
  512. if (dmas & (DMA_STAT_FINI | DMA_STAT_ERR)) {
  513. dmasm = readl(&lp->tx_dma_regs->dmasm);
  514. writel(dmasm | (DMA_STAT_FINI | DMA_STAT_ERR),
  515. &lp->tx_dma_regs->dmasm);
  516. korina_tx(dev);
  517. if (lp->tx_chain_status == desc_filled &&
  518. (readl(&(lp->tx_dma_regs->dmandptr)) == 0)) {
  519. writel(CPHYSADDR(&lp->td_ring[lp->tx_chain_head]),
  520. &(lp->tx_dma_regs->dmandptr));
  521. lp->tx_chain_status = desc_empty;
  522. lp->tx_chain_head = lp->tx_chain_tail;
  523. dev->trans_start = jiffies;
  524. }
  525. if (dmas & DMA_STAT_ERR)
  526. printk(KERN_ERR DRV_NAME "%s: DMA error\n", dev->name);
  527. retval = IRQ_HANDLED;
  528. } else
  529. retval = IRQ_NONE;
  530. return retval;
  531. }
  532. static void korina_check_media(struct net_device *dev, unsigned int init_media)
  533. {
  534. struct korina_private *lp = netdev_priv(dev);
  535. mii_check_media(&lp->mii_if, 0, init_media);
  536. if (lp->mii_if.full_duplex)
  537. writel(readl(&lp->eth_regs->ethmac2) | ETH_MAC2_FD,
  538. &lp->eth_regs->ethmac2);
  539. else
  540. writel(readl(&lp->eth_regs->ethmac2) & ~ETH_MAC2_FD,
  541. &lp->eth_regs->ethmac2);
  542. }
  543. static void korina_set_carrier(struct mii_if_info *mii)
  544. {
  545. if (mii->force_media) {
  546. /* autoneg is off: Link is always assumed to be up */
  547. if (!netif_carrier_ok(mii->dev))
  548. netif_carrier_on(mii->dev);
  549. } else /* Let MMI library update carrier status */
  550. korina_check_media(mii->dev, 0);
  551. }
  552. static int korina_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  553. {
  554. struct korina_private *lp = netdev_priv(dev);
  555. struct mii_ioctl_data *data = if_mii(rq);
  556. int rc;
  557. if (!netif_running(dev))
  558. return -EINVAL;
  559. spin_lock_irq(&lp->lock);
  560. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  561. spin_unlock_irq(&lp->lock);
  562. korina_set_carrier(&lp->mii_if);
  563. return rc;
  564. }
  565. /* ethtool helpers */
  566. static void netdev_get_drvinfo(struct net_device *dev,
  567. struct ethtool_drvinfo *info)
  568. {
  569. struct korina_private *lp = netdev_priv(dev);
  570. strcpy(info->driver, DRV_NAME);
  571. strcpy(info->version, DRV_VERSION);
  572. strcpy(info->bus_info, lp->dev->name);
  573. }
  574. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  575. {
  576. struct korina_private *lp = netdev_priv(dev);
  577. int rc;
  578. spin_lock_irq(&lp->lock);
  579. rc = mii_ethtool_gset(&lp->mii_if, cmd);
  580. spin_unlock_irq(&lp->lock);
  581. return rc;
  582. }
  583. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  584. {
  585. struct korina_private *lp = netdev_priv(dev);
  586. int rc;
  587. spin_lock_irq(&lp->lock);
  588. rc = mii_ethtool_sset(&lp->mii_if, cmd);
  589. spin_unlock_irq(&lp->lock);
  590. korina_set_carrier(&lp->mii_if);
  591. return rc;
  592. }
  593. static u32 netdev_get_link(struct net_device *dev)
  594. {
  595. struct korina_private *lp = netdev_priv(dev);
  596. return mii_link_ok(&lp->mii_if);
  597. }
  598. static struct ethtool_ops netdev_ethtool_ops = {
  599. .get_drvinfo = netdev_get_drvinfo,
  600. .get_settings = netdev_get_settings,
  601. .set_settings = netdev_set_settings,
  602. .get_link = netdev_get_link,
  603. };
  604. static void korina_alloc_ring(struct net_device *dev)
  605. {
  606. struct korina_private *lp = netdev_priv(dev);
  607. int i;
  608. /* Initialize the transmit descriptors */
  609. for (i = 0; i < KORINA_NUM_TDS; i++) {
  610. lp->td_ring[i].control = DMA_DESC_IOF;
  611. lp->td_ring[i].devcs = ETH_TX_FD | ETH_TX_LD;
  612. lp->td_ring[i].ca = 0;
  613. lp->td_ring[i].link = 0;
  614. }
  615. lp->tx_next_done = lp->tx_chain_head = lp->tx_chain_tail =
  616. lp->tx_full = lp->tx_count = 0;
  617. lp->tx_chain_status = desc_empty;
  618. /* Initialize the receive descriptors */
  619. for (i = 0; i < KORINA_NUM_RDS; i++) {
  620. struct sk_buff *skb = lp->rx_skb[i];
  621. skb = dev_alloc_skb(KORINA_RBSIZE + 2);
  622. if (!skb)
  623. break;
  624. skb_reserve(skb, 2);
  625. lp->rx_skb[i] = skb;
  626. lp->rd_ring[i].control = DMA_DESC_IOD |
  627. DMA_COUNT(KORINA_RBSIZE);
  628. lp->rd_ring[i].devcs = 0;
  629. lp->rd_ring[i].ca = CPHYSADDR(skb->data);
  630. lp->rd_ring[i].link = CPHYSADDR(&lp->rd_ring[i+1]);
  631. }
  632. /* loop back */
  633. lp->rd_ring[i].link = CPHYSADDR(&lp->rd_ring[0]);
  634. lp->rx_next_done = 0;
  635. lp->rd_ring[i].control |= DMA_DESC_COD;
  636. lp->rx_chain_head = 0;
  637. lp->rx_chain_tail = 0;
  638. lp->rx_chain_status = desc_empty;
  639. }
  640. static void korina_free_ring(struct net_device *dev)
  641. {
  642. struct korina_private *lp = netdev_priv(dev);
  643. int i;
  644. for (i = 0; i < KORINA_NUM_RDS; i++) {
  645. lp->rd_ring[i].control = 0;
  646. if (lp->rx_skb[i])
  647. dev_kfree_skb_any(lp->rx_skb[i]);
  648. lp->rx_skb[i] = NULL;
  649. }
  650. for (i = 0; i < KORINA_NUM_TDS; i++) {
  651. lp->td_ring[i].control = 0;
  652. if (lp->tx_skb[i])
  653. dev_kfree_skb_any(lp->tx_skb[i]);
  654. lp->tx_skb[i] = NULL;
  655. }
  656. }
  657. /*
  658. * Initialize the RC32434 ethernet controller.
  659. */
  660. static int korina_init(struct net_device *dev)
  661. {
  662. struct korina_private *lp = netdev_priv(dev);
  663. /* Disable DMA */
  664. korina_abort_tx(dev);
  665. korina_abort_rx(dev);
  666. /* reset ethernet logic */
  667. writel(0, &lp->eth_regs->ethintfc);
  668. while ((readl(&lp->eth_regs->ethintfc) & ETH_INT_FC_RIP))
  669. dev->trans_start = jiffies;
  670. /* Enable Ethernet Interface */
  671. writel(ETH_INT_FC_EN, &lp->eth_regs->ethintfc);
  672. /* Allocate rings */
  673. korina_alloc_ring(dev);
  674. writel(0, &lp->rx_dma_regs->dmas);
  675. /* Start Rx DMA */
  676. korina_start_rx(lp, &lp->rd_ring[0]);
  677. writel(readl(&lp->tx_dma_regs->dmasm) &
  678. ~(DMA_STAT_FINI | DMA_STAT_ERR),
  679. &lp->tx_dma_regs->dmasm);
  680. writel(readl(&lp->rx_dma_regs->dmasm) &
  681. ~(DMA_STAT_DONE | DMA_STAT_HALT | DMA_STAT_ERR),
  682. &lp->rx_dma_regs->dmasm);
  683. /* Accept only packets destined for this Ethernet device address */
  684. writel(ETH_ARC_AB, &lp->eth_regs->etharc);
  685. /* Set all Ether station address registers to their initial values */
  686. writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal0);
  687. writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah0);
  688. writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal1);
  689. writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah1);
  690. writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal2);
  691. writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah2);
  692. writel(STATION_ADDRESS_LOW(dev), &lp->eth_regs->ethsal3);
  693. writel(STATION_ADDRESS_HIGH(dev), &lp->eth_regs->ethsah3);
  694. /* Frame Length Checking, Pad Enable, CRC Enable, Full Duplex set */
  695. writel(ETH_MAC2_PE | ETH_MAC2_CEN | ETH_MAC2_FD,
  696. &lp->eth_regs->ethmac2);
  697. /* Back to back inter-packet-gap */
  698. writel(0x15, &lp->eth_regs->ethipgt);
  699. /* Non - Back to back inter-packet-gap */
  700. writel(0x12, &lp->eth_regs->ethipgr);
  701. /* Management Clock Prescaler Divisor
  702. * Clock independent setting */
  703. writel(((idt_cpu_freq) / MII_CLOCK + 1) & ~1,
  704. &lp->eth_regs->ethmcp);
  705. /* don't transmit until fifo contains 48b */
  706. writel(48, &lp->eth_regs->ethfifott);
  707. writel(ETH_MAC1_RE, &lp->eth_regs->ethmac1);
  708. napi_enable(&lp->napi);
  709. netif_start_queue(dev);
  710. return 0;
  711. }
  712. /*
  713. * Restart the RC32434 ethernet controller.
  714. * FIXME: check the return status where we call it
  715. */
  716. static int korina_restart(struct net_device *dev)
  717. {
  718. struct korina_private *lp = netdev_priv(dev);
  719. int ret;
  720. /*
  721. * Disable interrupts
  722. */
  723. disable_irq(lp->rx_irq);
  724. disable_irq(lp->tx_irq);
  725. disable_irq(lp->ovr_irq);
  726. disable_irq(lp->und_irq);
  727. writel(readl(&lp->tx_dma_regs->dmasm) |
  728. DMA_STAT_FINI | DMA_STAT_ERR,
  729. &lp->tx_dma_regs->dmasm);
  730. writel(readl(&lp->rx_dma_regs->dmasm) |
  731. DMA_STAT_DONE | DMA_STAT_HALT | DMA_STAT_ERR,
  732. &lp->rx_dma_regs->dmasm);
  733. korina_free_ring(dev);
  734. napi_disable(&lp->napi);
  735. ret = korina_init(dev);
  736. if (ret < 0) {
  737. printk(KERN_ERR DRV_NAME "%s: cannot restart device\n",
  738. dev->name);
  739. return ret;
  740. }
  741. korina_multicast_list(dev);
  742. enable_irq(lp->und_irq);
  743. enable_irq(lp->ovr_irq);
  744. enable_irq(lp->tx_irq);
  745. enable_irq(lp->rx_irq);
  746. return ret;
  747. }
  748. static void korina_clear_and_restart(struct net_device *dev, u32 value)
  749. {
  750. struct korina_private *lp = netdev_priv(dev);
  751. netif_stop_queue(dev);
  752. writel(value, &lp->eth_regs->ethintfc);
  753. korina_restart(dev);
  754. }
  755. /* Ethernet Tx Underflow interrupt */
  756. static irqreturn_t korina_und_interrupt(int irq, void *dev_id)
  757. {
  758. struct net_device *dev = dev_id;
  759. struct korina_private *lp = netdev_priv(dev);
  760. unsigned int und;
  761. spin_lock(&lp->lock);
  762. und = readl(&lp->eth_regs->ethintfc);
  763. if (und & ETH_INT_FC_UND)
  764. korina_clear_and_restart(dev, und & ~ETH_INT_FC_UND);
  765. spin_unlock(&lp->lock);
  766. return IRQ_HANDLED;
  767. }
  768. static void korina_tx_timeout(struct net_device *dev)
  769. {
  770. struct korina_private *lp = netdev_priv(dev);
  771. unsigned long flags;
  772. spin_lock_irqsave(&lp->lock, flags);
  773. korina_restart(dev);
  774. spin_unlock_irqrestore(&lp->lock, flags);
  775. }
  776. /* Ethernet Rx Overflow interrupt */
  777. static irqreturn_t
  778. korina_ovr_interrupt(int irq, void *dev_id)
  779. {
  780. struct net_device *dev = dev_id;
  781. struct korina_private *lp = netdev_priv(dev);
  782. unsigned int ovr;
  783. spin_lock(&lp->lock);
  784. ovr = readl(&lp->eth_regs->ethintfc);
  785. if (ovr & ETH_INT_FC_OVR)
  786. korina_clear_and_restart(dev, ovr & ~ETH_INT_FC_OVR);
  787. spin_unlock(&lp->lock);
  788. return IRQ_HANDLED;
  789. }
  790. #ifdef CONFIG_NET_POLL_CONTROLLER
  791. static void korina_poll_controller(struct net_device *dev)
  792. {
  793. disable_irq(dev->irq);
  794. korina_tx_dma_interrupt(dev->irq, dev);
  795. enable_irq(dev->irq);
  796. }
  797. #endif
  798. static int korina_open(struct net_device *dev)
  799. {
  800. struct korina_private *lp = netdev_priv(dev);
  801. int ret;
  802. /* Initialize */
  803. ret = korina_init(dev);
  804. if (ret < 0) {
  805. printk(KERN_ERR DRV_NAME "%s: cannot open device\n", dev->name);
  806. goto out;
  807. }
  808. /* Install the interrupt handler
  809. * that handles the Done Finished
  810. * Ovr and Und Events */
  811. ret = request_irq(lp->rx_irq, &korina_rx_dma_interrupt,
  812. IRQF_DISABLED, "Korina ethernet Rx", dev);
  813. if (ret < 0) {
  814. printk(KERN_ERR DRV_NAME "%s: unable to get Rx DMA IRQ %d\n",
  815. dev->name, lp->rx_irq);
  816. goto err_release;
  817. }
  818. ret = request_irq(lp->tx_irq, &korina_tx_dma_interrupt,
  819. IRQF_DISABLED, "Korina ethernet Tx", dev);
  820. if (ret < 0) {
  821. printk(KERN_ERR DRV_NAME "%s: unable to get Tx DMA IRQ %d\n",
  822. dev->name, lp->tx_irq);
  823. goto err_free_rx_irq;
  824. }
  825. /* Install handler for overrun error. */
  826. ret = request_irq(lp->ovr_irq, &korina_ovr_interrupt,
  827. IRQF_DISABLED, "Ethernet Overflow", dev);
  828. if (ret < 0) {
  829. printk(KERN_ERR DRV_NAME"%s: unable to get OVR IRQ %d\n",
  830. dev->name, lp->ovr_irq);
  831. goto err_free_tx_irq;
  832. }
  833. /* Install handler for underflow error. */
  834. ret = request_irq(lp->und_irq, &korina_und_interrupt,
  835. IRQF_DISABLED, "Ethernet Underflow", dev);
  836. if (ret < 0) {
  837. printk(KERN_ERR DRV_NAME "%s: unable to get UND IRQ %d\n",
  838. dev->name, lp->und_irq);
  839. goto err_free_ovr_irq;
  840. }
  841. out:
  842. return ret;
  843. err_free_ovr_irq:
  844. free_irq(lp->ovr_irq, dev);
  845. err_free_tx_irq:
  846. free_irq(lp->tx_irq, dev);
  847. err_free_rx_irq:
  848. free_irq(lp->rx_irq, dev);
  849. err_release:
  850. korina_free_ring(dev);
  851. goto out;
  852. }
  853. static int korina_close(struct net_device *dev)
  854. {
  855. struct korina_private *lp = netdev_priv(dev);
  856. u32 tmp;
  857. /* Disable interrupts */
  858. disable_irq(lp->rx_irq);
  859. disable_irq(lp->tx_irq);
  860. disable_irq(lp->ovr_irq);
  861. disable_irq(lp->und_irq);
  862. korina_abort_tx(dev);
  863. tmp = readl(&lp->tx_dma_regs->dmasm);
  864. tmp = tmp | DMA_STAT_FINI | DMA_STAT_ERR;
  865. writel(tmp, &lp->tx_dma_regs->dmasm);
  866. korina_abort_rx(dev);
  867. tmp = readl(&lp->rx_dma_regs->dmasm);
  868. tmp = tmp | DMA_STAT_DONE | DMA_STAT_HALT | DMA_STAT_ERR;
  869. writel(tmp, &lp->rx_dma_regs->dmasm);
  870. korina_free_ring(dev);
  871. napi_disable(&lp->napi);
  872. free_irq(lp->rx_irq, dev);
  873. free_irq(lp->tx_irq, dev);
  874. free_irq(lp->ovr_irq, dev);
  875. free_irq(lp->und_irq, dev);
  876. return 0;
  877. }
  878. static int korina_probe(struct platform_device *pdev)
  879. {
  880. struct korina_device *bif = platform_get_drvdata(pdev);
  881. struct korina_private *lp;
  882. struct net_device *dev;
  883. struct resource *r;
  884. int rc;
  885. dev = alloc_etherdev(sizeof(struct korina_private));
  886. if (!dev) {
  887. printk(KERN_ERR DRV_NAME ": alloc_etherdev failed\n");
  888. return -ENOMEM;
  889. }
  890. SET_NETDEV_DEV(dev, &pdev->dev);
  891. lp = netdev_priv(dev);
  892. bif->dev = dev;
  893. memcpy(dev->dev_addr, bif->mac, 6);
  894. lp->rx_irq = platform_get_irq_byname(pdev, "korina_rx");
  895. lp->tx_irq = platform_get_irq_byname(pdev, "korina_tx");
  896. lp->ovr_irq = platform_get_irq_byname(pdev, "korina_ovr");
  897. lp->und_irq = platform_get_irq_byname(pdev, "korina_und");
  898. r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "korina_regs");
  899. dev->base_addr = r->start;
  900. lp->eth_regs = ioremap_nocache(r->start, r->end - r->start);
  901. if (!lp->eth_regs) {
  902. printk(KERN_ERR DRV_NAME "cannot remap registers\n");
  903. rc = -ENXIO;
  904. goto probe_err_out;
  905. }
  906. r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "korina_dma_rx");
  907. lp->rx_dma_regs = ioremap_nocache(r->start, r->end - r->start);
  908. if (!lp->rx_dma_regs) {
  909. printk(KERN_ERR DRV_NAME "cannot remap Rx DMA registers\n");
  910. rc = -ENXIO;
  911. goto probe_err_dma_rx;
  912. }
  913. r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "korina_dma_tx");
  914. lp->tx_dma_regs = ioremap_nocache(r->start, r->end - r->start);
  915. if (!lp->tx_dma_regs) {
  916. printk(KERN_ERR DRV_NAME "cannot remap Tx DMA registers\n");
  917. rc = -ENXIO;
  918. goto probe_err_dma_tx;
  919. }
  920. lp->td_ring = kmalloc(TD_RING_SIZE + RD_RING_SIZE, GFP_KERNEL);
  921. if (!lp->td_ring) {
  922. printk(KERN_ERR DRV_NAME "cannot allocate descriptors\n");
  923. rc = -ENXIO;
  924. goto probe_err_td_ring;
  925. }
  926. dma_cache_inv((unsigned long)(lp->td_ring),
  927. TD_RING_SIZE + RD_RING_SIZE);
  928. /* now convert TD_RING pointer to KSEG1 */
  929. lp->td_ring = (struct dma_desc *)KSEG1ADDR(lp->td_ring);
  930. lp->rd_ring = &lp->td_ring[KORINA_NUM_TDS];
  931. spin_lock_init(&lp->lock);
  932. /* just use the rx dma irq */
  933. dev->irq = lp->rx_irq;
  934. lp->dev = dev;
  935. dev->open = korina_open;
  936. dev->stop = korina_close;
  937. dev->hard_start_xmit = korina_send_packet;
  938. dev->set_multicast_list = &korina_multicast_list;
  939. dev->ethtool_ops = &netdev_ethtool_ops;
  940. dev->tx_timeout = korina_tx_timeout;
  941. dev->watchdog_timeo = TX_TIMEOUT;
  942. dev->do_ioctl = &korina_ioctl;
  943. #ifdef CONFIG_NET_POLL_CONTROLLER
  944. dev->poll_controller = korina_poll_controller;
  945. #endif
  946. netif_napi_add(dev, &lp->napi, korina_poll, 64);
  947. lp->phy_addr = (((lp->rx_irq == 0x2c? 1:0) << 8) | 0x05);
  948. lp->mii_if.dev = dev;
  949. lp->mii_if.mdio_read = mdio_read;
  950. lp->mii_if.mdio_write = mdio_write;
  951. lp->mii_if.phy_id = lp->phy_addr;
  952. lp->mii_if.phy_id_mask = 0x1f;
  953. lp->mii_if.reg_num_mask = 0x1f;
  954. rc = register_netdev(dev);
  955. if (rc < 0) {
  956. printk(KERN_ERR DRV_NAME
  957. ": cannot register net device %d\n", rc);
  958. goto probe_err_register;
  959. }
  960. out:
  961. return rc;
  962. probe_err_register:
  963. kfree(lp->td_ring);
  964. probe_err_td_ring:
  965. iounmap(lp->tx_dma_regs);
  966. probe_err_dma_tx:
  967. iounmap(lp->rx_dma_regs);
  968. probe_err_dma_rx:
  969. iounmap(lp->eth_regs);
  970. probe_err_out:
  971. free_netdev(dev);
  972. goto out;
  973. }
  974. static int korina_remove(struct platform_device *pdev)
  975. {
  976. struct korina_device *bif = platform_get_drvdata(pdev);
  977. struct korina_private *lp = netdev_priv(bif->dev);
  978. iounmap(lp->eth_regs);
  979. iounmap(lp->rx_dma_regs);
  980. iounmap(lp->tx_dma_regs);
  981. platform_set_drvdata(pdev, NULL);
  982. unregister_netdev(bif->dev);
  983. free_netdev(bif->dev);
  984. return 0;
  985. }
  986. static struct platform_driver korina_driver = {
  987. .driver.name = "korina",
  988. .probe = korina_probe,
  989. .remove = korina_remove,
  990. };
  991. static int __init korina_init_module(void)
  992. {
  993. return platform_driver_register(&korina_driver);
  994. }
  995. static void korina_cleanup_module(void)
  996. {
  997. return platform_driver_unregister(&korina_driver);
  998. }
  999. module_init(korina_init_module);
  1000. module_exit(korina_cleanup_module);
  1001. MODULE_AUTHOR("Philip Rischel <rischelp@idt.com>");
  1002. MODULE_AUTHOR("Felix Fietkau <nbd@openwrt.org>");
  1003. MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
  1004. MODULE_DESCRIPTION("IDT RC32434 (Korina) Ethernet driver");
  1005. MODULE_LICENSE("GPL");