imx6qdl.dtsi 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. / {
  14. aliases {
  15. gpio0 = &gpio1;
  16. gpio1 = &gpio2;
  17. gpio2 = &gpio3;
  18. gpio3 = &gpio4;
  19. gpio4 = &gpio5;
  20. gpio5 = &gpio6;
  21. gpio6 = &gpio7;
  22. i2c0 = &i2c1;
  23. i2c1 = &i2c2;
  24. i2c2 = &i2c3;
  25. serial0 = &uart1;
  26. serial1 = &uart2;
  27. serial2 = &uart3;
  28. serial3 = &uart4;
  29. serial4 = &uart5;
  30. spi0 = &ecspi1;
  31. spi1 = &ecspi2;
  32. spi2 = &ecspi3;
  33. spi3 = &ecspi4;
  34. };
  35. intc: interrupt-controller@00a01000 {
  36. compatible = "arm,cortex-a9-gic";
  37. #interrupt-cells = <3>;
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. interrupt-controller;
  41. reg = <0x00a01000 0x1000>,
  42. <0x00a00100 0x100>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. ckil {
  48. compatible = "fsl,imx-ckil", "fixed-clock";
  49. clock-frequency = <32768>;
  50. };
  51. ckih1 {
  52. compatible = "fsl,imx-ckih1", "fixed-clock";
  53. clock-frequency = <0>;
  54. };
  55. osc {
  56. compatible = "fsl,imx-osc", "fixed-clock";
  57. clock-frequency = <24000000>;
  58. };
  59. };
  60. soc {
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. compatible = "simple-bus";
  64. interrupt-parent = <&intc>;
  65. ranges;
  66. dma_apbh: dma-apbh@00110000 {
  67. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  68. reg = <0x00110000 0x2000>;
  69. interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
  70. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  71. #dma-cells = <1>;
  72. dma-channels = <4>;
  73. clocks = <&clks 106>;
  74. };
  75. gpmi: gpmi-nand@00112000 {
  76. compatible = "fsl,imx6q-gpmi-nand";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  80. reg-names = "gpmi-nand", "bch";
  81. interrupts = <0 15 0x04>;
  82. interrupt-names = "bch";
  83. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  84. <&clks 150>, <&clks 149>;
  85. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  86. "gpmi_bch_apb", "per1_bch";
  87. dmas = <&dma_apbh 0>;
  88. dma-names = "rx-tx";
  89. status = "disabled";
  90. };
  91. ocram: sram@00900000 {
  92. compatible = "mmio-sram";
  93. reg = <0x00900000 0x3f000>;
  94. clocks = <&clks 142>;
  95. };
  96. timer@00a00600 {
  97. compatible = "arm,cortex-a9-twd-timer";
  98. reg = <0x00a00600 0x20>;
  99. interrupts = <1 13 0xf01>;
  100. clocks = <&clks 15>;
  101. };
  102. L2: l2-cache@00a02000 {
  103. compatible = "arm,pl310-cache";
  104. reg = <0x00a02000 0x1000>;
  105. interrupts = <0 92 0x04>;
  106. cache-unified;
  107. cache-level = <2>;
  108. arm,tag-latency = <4 2 3>;
  109. arm,data-latency = <4 2 3>;
  110. };
  111. pmu {
  112. compatible = "arm,cortex-a9-pmu";
  113. interrupts = <0 94 0x04>;
  114. };
  115. aips-bus@02000000 { /* AIPS1 */
  116. compatible = "fsl,aips-bus", "simple-bus";
  117. #address-cells = <1>;
  118. #size-cells = <1>;
  119. reg = <0x02000000 0x100000>;
  120. ranges;
  121. spba-bus@02000000 {
  122. compatible = "fsl,spba-bus", "simple-bus";
  123. #address-cells = <1>;
  124. #size-cells = <1>;
  125. reg = <0x02000000 0x40000>;
  126. ranges;
  127. spdif: spdif@02004000 {
  128. reg = <0x02004000 0x4000>;
  129. interrupts = <0 52 0x04>;
  130. };
  131. ecspi1: ecspi@02008000 {
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  135. reg = <0x02008000 0x4000>;
  136. interrupts = <0 31 0x04>;
  137. clocks = <&clks 112>, <&clks 112>;
  138. clock-names = "ipg", "per";
  139. status = "disabled";
  140. };
  141. ecspi2: ecspi@0200c000 {
  142. #address-cells = <1>;
  143. #size-cells = <0>;
  144. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  145. reg = <0x0200c000 0x4000>;
  146. interrupts = <0 32 0x04>;
  147. clocks = <&clks 113>, <&clks 113>;
  148. clock-names = "ipg", "per";
  149. status = "disabled";
  150. };
  151. ecspi3: ecspi@02010000 {
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  155. reg = <0x02010000 0x4000>;
  156. interrupts = <0 33 0x04>;
  157. clocks = <&clks 114>, <&clks 114>;
  158. clock-names = "ipg", "per";
  159. status = "disabled";
  160. };
  161. ecspi4: ecspi@02014000 {
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  165. reg = <0x02014000 0x4000>;
  166. interrupts = <0 34 0x04>;
  167. clocks = <&clks 115>, <&clks 115>;
  168. clock-names = "ipg", "per";
  169. status = "disabled";
  170. };
  171. uart1: serial@02020000 {
  172. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  173. reg = <0x02020000 0x4000>;
  174. interrupts = <0 26 0x04>;
  175. clocks = <&clks 160>, <&clks 161>;
  176. clock-names = "ipg", "per";
  177. dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
  178. dma-names = "rx", "tx";
  179. status = "disabled";
  180. };
  181. esai: esai@02024000 {
  182. reg = <0x02024000 0x4000>;
  183. interrupts = <0 51 0x04>;
  184. };
  185. ssi1: ssi@02028000 {
  186. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  187. reg = <0x02028000 0x4000>;
  188. interrupts = <0 46 0x04>;
  189. clocks = <&clks 178>;
  190. fsl,fifo-depth = <15>;
  191. fsl,ssi-dma-events = <38 37>;
  192. status = "disabled";
  193. };
  194. ssi2: ssi@0202c000 {
  195. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  196. reg = <0x0202c000 0x4000>;
  197. interrupts = <0 47 0x04>;
  198. clocks = <&clks 179>;
  199. fsl,fifo-depth = <15>;
  200. fsl,ssi-dma-events = <42 41>;
  201. status = "disabled";
  202. };
  203. ssi3: ssi@02030000 {
  204. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  205. reg = <0x02030000 0x4000>;
  206. interrupts = <0 48 0x04>;
  207. clocks = <&clks 180>;
  208. fsl,fifo-depth = <15>;
  209. fsl,ssi-dma-events = <46 45>;
  210. status = "disabled";
  211. };
  212. asrc: asrc@02034000 {
  213. reg = <0x02034000 0x4000>;
  214. interrupts = <0 50 0x04>;
  215. };
  216. spba@0203c000 {
  217. reg = <0x0203c000 0x4000>;
  218. };
  219. };
  220. vpu: vpu@02040000 {
  221. reg = <0x02040000 0x3c000>;
  222. interrupts = <0 3 0x04 0 12 0x04>;
  223. };
  224. aipstz@0207c000 { /* AIPSTZ1 */
  225. reg = <0x0207c000 0x4000>;
  226. };
  227. pwm1: pwm@02080000 {
  228. #pwm-cells = <2>;
  229. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  230. reg = <0x02080000 0x4000>;
  231. interrupts = <0 83 0x04>;
  232. clocks = <&clks 62>, <&clks 145>;
  233. clock-names = "ipg", "per";
  234. };
  235. pwm2: pwm@02084000 {
  236. #pwm-cells = <2>;
  237. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  238. reg = <0x02084000 0x4000>;
  239. interrupts = <0 84 0x04>;
  240. clocks = <&clks 62>, <&clks 146>;
  241. clock-names = "ipg", "per";
  242. };
  243. pwm3: pwm@02088000 {
  244. #pwm-cells = <2>;
  245. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  246. reg = <0x02088000 0x4000>;
  247. interrupts = <0 85 0x04>;
  248. clocks = <&clks 62>, <&clks 147>;
  249. clock-names = "ipg", "per";
  250. };
  251. pwm4: pwm@0208c000 {
  252. #pwm-cells = <2>;
  253. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  254. reg = <0x0208c000 0x4000>;
  255. interrupts = <0 86 0x04>;
  256. clocks = <&clks 62>, <&clks 148>;
  257. clock-names = "ipg", "per";
  258. };
  259. can1: flexcan@02090000 {
  260. compatible = "fsl,imx6q-flexcan";
  261. reg = <0x02090000 0x4000>;
  262. interrupts = <0 110 0x04>;
  263. clocks = <&clks 108>, <&clks 109>;
  264. clock-names = "ipg", "per";
  265. };
  266. can2: flexcan@02094000 {
  267. compatible = "fsl,imx6q-flexcan";
  268. reg = <0x02094000 0x4000>;
  269. interrupts = <0 111 0x04>;
  270. clocks = <&clks 110>, <&clks 111>;
  271. clock-names = "ipg", "per";
  272. };
  273. gpt: gpt@02098000 {
  274. compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
  275. reg = <0x02098000 0x4000>;
  276. interrupts = <0 55 0x04>;
  277. clocks = <&clks 119>, <&clks 120>;
  278. clock-names = "ipg", "per";
  279. };
  280. gpio1: gpio@0209c000 {
  281. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  282. reg = <0x0209c000 0x4000>;
  283. interrupts = <0 66 0x04 0 67 0x04>;
  284. gpio-controller;
  285. #gpio-cells = <2>;
  286. interrupt-controller;
  287. #interrupt-cells = <2>;
  288. };
  289. gpio2: gpio@020a0000 {
  290. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  291. reg = <0x020a0000 0x4000>;
  292. interrupts = <0 68 0x04 0 69 0x04>;
  293. gpio-controller;
  294. #gpio-cells = <2>;
  295. interrupt-controller;
  296. #interrupt-cells = <2>;
  297. };
  298. gpio3: gpio@020a4000 {
  299. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  300. reg = <0x020a4000 0x4000>;
  301. interrupts = <0 70 0x04 0 71 0x04>;
  302. gpio-controller;
  303. #gpio-cells = <2>;
  304. interrupt-controller;
  305. #interrupt-cells = <2>;
  306. };
  307. gpio4: gpio@020a8000 {
  308. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  309. reg = <0x020a8000 0x4000>;
  310. interrupts = <0 72 0x04 0 73 0x04>;
  311. gpio-controller;
  312. #gpio-cells = <2>;
  313. interrupt-controller;
  314. #interrupt-cells = <2>;
  315. };
  316. gpio5: gpio@020ac000 {
  317. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  318. reg = <0x020ac000 0x4000>;
  319. interrupts = <0 74 0x04 0 75 0x04>;
  320. gpio-controller;
  321. #gpio-cells = <2>;
  322. interrupt-controller;
  323. #interrupt-cells = <2>;
  324. };
  325. gpio6: gpio@020b0000 {
  326. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  327. reg = <0x020b0000 0x4000>;
  328. interrupts = <0 76 0x04 0 77 0x04>;
  329. gpio-controller;
  330. #gpio-cells = <2>;
  331. interrupt-controller;
  332. #interrupt-cells = <2>;
  333. };
  334. gpio7: gpio@020b4000 {
  335. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  336. reg = <0x020b4000 0x4000>;
  337. interrupts = <0 78 0x04 0 79 0x04>;
  338. gpio-controller;
  339. #gpio-cells = <2>;
  340. interrupt-controller;
  341. #interrupt-cells = <2>;
  342. };
  343. kpp: kpp@020b8000 {
  344. reg = <0x020b8000 0x4000>;
  345. interrupts = <0 82 0x04>;
  346. };
  347. wdog1: wdog@020bc000 {
  348. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  349. reg = <0x020bc000 0x4000>;
  350. interrupts = <0 80 0x04>;
  351. clocks = <&clks 0>;
  352. };
  353. wdog2: wdog@020c0000 {
  354. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  355. reg = <0x020c0000 0x4000>;
  356. interrupts = <0 81 0x04>;
  357. clocks = <&clks 0>;
  358. status = "disabled";
  359. };
  360. clks: ccm@020c4000 {
  361. compatible = "fsl,imx6q-ccm";
  362. reg = <0x020c4000 0x4000>;
  363. interrupts = <0 87 0x04 0 88 0x04>;
  364. #clock-cells = <1>;
  365. };
  366. anatop: anatop@020c8000 {
  367. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  368. reg = <0x020c8000 0x1000>;
  369. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  370. regulator-1p1@110 {
  371. compatible = "fsl,anatop-regulator";
  372. regulator-name = "vdd1p1";
  373. regulator-min-microvolt = <800000>;
  374. regulator-max-microvolt = <1375000>;
  375. regulator-always-on;
  376. anatop-reg-offset = <0x110>;
  377. anatop-vol-bit-shift = <8>;
  378. anatop-vol-bit-width = <5>;
  379. anatop-min-bit-val = <4>;
  380. anatop-min-voltage = <800000>;
  381. anatop-max-voltage = <1375000>;
  382. };
  383. regulator-3p0@120 {
  384. compatible = "fsl,anatop-regulator";
  385. regulator-name = "vdd3p0";
  386. regulator-min-microvolt = <2800000>;
  387. regulator-max-microvolt = <3150000>;
  388. regulator-always-on;
  389. anatop-reg-offset = <0x120>;
  390. anatop-vol-bit-shift = <8>;
  391. anatop-vol-bit-width = <5>;
  392. anatop-min-bit-val = <0>;
  393. anatop-min-voltage = <2625000>;
  394. anatop-max-voltage = <3400000>;
  395. };
  396. regulator-2p5@130 {
  397. compatible = "fsl,anatop-regulator";
  398. regulator-name = "vdd2p5";
  399. regulator-min-microvolt = <2000000>;
  400. regulator-max-microvolt = <2750000>;
  401. regulator-always-on;
  402. anatop-reg-offset = <0x130>;
  403. anatop-vol-bit-shift = <8>;
  404. anatop-vol-bit-width = <5>;
  405. anatop-min-bit-val = <0>;
  406. anatop-min-voltage = <2000000>;
  407. anatop-max-voltage = <2750000>;
  408. };
  409. reg_arm: regulator-vddcore@140 {
  410. compatible = "fsl,anatop-regulator";
  411. regulator-name = "cpu";
  412. regulator-min-microvolt = <725000>;
  413. regulator-max-microvolt = <1450000>;
  414. regulator-always-on;
  415. anatop-reg-offset = <0x140>;
  416. anatop-vol-bit-shift = <0>;
  417. anatop-vol-bit-width = <5>;
  418. anatop-delay-reg-offset = <0x170>;
  419. anatop-delay-bit-shift = <24>;
  420. anatop-delay-bit-width = <2>;
  421. anatop-min-bit-val = <1>;
  422. anatop-min-voltage = <725000>;
  423. anatop-max-voltage = <1450000>;
  424. };
  425. reg_pu: regulator-vddpu@140 {
  426. compatible = "fsl,anatop-regulator";
  427. regulator-name = "vddpu";
  428. regulator-min-microvolt = <725000>;
  429. regulator-max-microvolt = <1450000>;
  430. regulator-always-on;
  431. anatop-reg-offset = <0x140>;
  432. anatop-vol-bit-shift = <9>;
  433. anatop-vol-bit-width = <5>;
  434. anatop-delay-reg-offset = <0x170>;
  435. anatop-delay-bit-shift = <26>;
  436. anatop-delay-bit-width = <2>;
  437. anatop-min-bit-val = <1>;
  438. anatop-min-voltage = <725000>;
  439. anatop-max-voltage = <1450000>;
  440. };
  441. reg_soc: regulator-vddsoc@140 {
  442. compatible = "fsl,anatop-regulator";
  443. regulator-name = "vddsoc";
  444. regulator-min-microvolt = <725000>;
  445. regulator-max-microvolt = <1450000>;
  446. regulator-always-on;
  447. anatop-reg-offset = <0x140>;
  448. anatop-vol-bit-shift = <18>;
  449. anatop-vol-bit-width = <5>;
  450. anatop-delay-reg-offset = <0x170>;
  451. anatop-delay-bit-shift = <28>;
  452. anatop-delay-bit-width = <2>;
  453. anatop-min-bit-val = <1>;
  454. anatop-min-voltage = <725000>;
  455. anatop-max-voltage = <1450000>;
  456. };
  457. };
  458. tempmon: tempmon {
  459. compatible = "fsl,imx6q-tempmon";
  460. interrupts = <0 49 0x04>;
  461. fsl,tempmon = <&anatop>;
  462. fsl,tempmon-data = <&ocotp>;
  463. };
  464. usbphy1: usbphy@020c9000 {
  465. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  466. reg = <0x020c9000 0x1000>;
  467. interrupts = <0 44 0x04>;
  468. clocks = <&clks 182>;
  469. };
  470. usbphy2: usbphy@020ca000 {
  471. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  472. reg = <0x020ca000 0x1000>;
  473. interrupts = <0 45 0x04>;
  474. clocks = <&clks 183>;
  475. };
  476. snvs@020cc000 {
  477. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  478. #address-cells = <1>;
  479. #size-cells = <1>;
  480. ranges = <0 0x020cc000 0x4000>;
  481. snvs-rtc-lp@34 {
  482. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  483. reg = <0x34 0x58>;
  484. interrupts = <0 19 0x04 0 20 0x04>;
  485. };
  486. };
  487. epit1: epit@020d0000 { /* EPIT1 */
  488. reg = <0x020d0000 0x4000>;
  489. interrupts = <0 56 0x04>;
  490. };
  491. epit2: epit@020d4000 { /* EPIT2 */
  492. reg = <0x020d4000 0x4000>;
  493. interrupts = <0 57 0x04>;
  494. };
  495. src: src@020d8000 {
  496. compatible = "fsl,imx6q-src", "fsl,imx51-src";
  497. reg = <0x020d8000 0x4000>;
  498. interrupts = <0 91 0x04 0 96 0x04>;
  499. #reset-cells = <1>;
  500. };
  501. gpc: gpc@020dc000 {
  502. compatible = "fsl,imx6q-gpc";
  503. reg = <0x020dc000 0x4000>;
  504. interrupts = <0 89 0x04 0 90 0x04>;
  505. };
  506. gpr: iomuxc-gpr@020e0000 {
  507. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  508. reg = <0x020e0000 0x38>;
  509. };
  510. iomuxc: iomuxc@020e0000 {
  511. compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
  512. reg = <0x020e0000 0x4000>;
  513. audmux {
  514. pinctrl_audmux_1: audmux-1 {
  515. fsl,pins = <
  516. MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x80000000
  517. MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x80000000
  518. MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x80000000
  519. MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
  520. >;
  521. };
  522. pinctrl_audmux_2: audmux-2 {
  523. fsl,pins = <
  524. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
  525. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x80000000
  526. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x80000000
  527. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
  528. >;
  529. };
  530. pinctrl_audmux_3: audmux-3 {
  531. fsl,pins = <
  532. MX6QDL_PAD_DISP0_DAT16__AUD5_TXC 0x80000000
  533. MX6QDL_PAD_DISP0_DAT18__AUD5_TXFS 0x80000000
  534. MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x80000000
  535. >;
  536. };
  537. };
  538. ecspi1 {
  539. pinctrl_ecspi1_1: ecspi1grp-1 {
  540. fsl,pins = <
  541. MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  542. MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  543. MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  544. >;
  545. };
  546. pinctrl_ecspi1_2: ecspi1grp-2 {
  547. fsl,pins = <
  548. MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1
  549. MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1
  550. MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1
  551. >;
  552. };
  553. };
  554. ecspi3 {
  555. pinctrl_ecspi3_1: ecspi3grp-1 {
  556. fsl,pins = <
  557. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  558. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  559. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  560. >;
  561. };
  562. };
  563. enet {
  564. pinctrl_enet_1: enetgrp-1 {
  565. fsl,pins = <
  566. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  567. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  568. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  569. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  570. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  571. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  572. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  573. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  574. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  575. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  576. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  577. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  578. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  579. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  580. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  581. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  582. >;
  583. };
  584. pinctrl_enet_2: enetgrp-2 {
  585. fsl,pins = <
  586. MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  587. MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  588. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  589. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  590. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  591. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  592. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  593. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  594. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  595. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  596. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  597. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  598. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  599. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  600. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  601. >;
  602. };
  603. pinctrl_enet_3: enetgrp-3 {
  604. fsl,pins = <
  605. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  606. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  607. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  608. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  609. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  610. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  611. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  612. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  613. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  614. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  615. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  616. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  617. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  618. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  619. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  620. MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
  621. >;
  622. };
  623. };
  624. esai {
  625. pinctrl_esai_1: esaigrp-1 {
  626. fsl,pins = <
  627. MX6QDL_PAD_ENET_RXD0__ESAI_TX_HF_CLK 0x1b030
  628. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  629. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  630. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  631. MX6QDL_PAD_ENET_TXD1__ESAI_TX2_RX3 0x1b030
  632. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  633. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  634. MX6QDL_PAD_NANDF_CS2__ESAI_TX0 0x1b030
  635. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  636. >;
  637. };
  638. pinctrl_esai_2: esaigrp-2 {
  639. fsl,pins = <
  640. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  641. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  642. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  643. MX6QDL_PAD_GPIO_5__ESAI_TX2_RX3 0x1b030
  644. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  645. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  646. MX6QDL_PAD_GPIO_17__ESAI_TX0 0x1b030
  647. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  648. MX6QDL_PAD_ENET_MDIO__ESAI_RX_CLK 0x1b030
  649. MX6QDL_PAD_GPIO_9__ESAI_RX_FS 0x1b030
  650. >;
  651. };
  652. };
  653. flexcan1 {
  654. pinctrl_flexcan1_1: flexcan1grp-1 {
  655. fsl,pins = <
  656. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
  657. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x80000000
  658. >;
  659. };
  660. pinctrl_flexcan1_2: flexcan1grp-2 {
  661. fsl,pins = <
  662. MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x80000000
  663. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
  664. >;
  665. };
  666. };
  667. flexcan2 {
  668. pinctrl_flexcan2_1: flexcan2grp-1 {
  669. fsl,pins = <
  670. MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x80000000
  671. MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x80000000
  672. >;
  673. };
  674. };
  675. gpmi-nand {
  676. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  677. fsl,pins = <
  678. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  679. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  680. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  681. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  682. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  683. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  684. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  685. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  686. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  687. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  688. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  689. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  690. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  691. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  692. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  693. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  694. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  695. >;
  696. };
  697. };
  698. hdmi_hdcp {
  699. pinctrl_hdmi_hdcp_1: hdmihdcpgrp-1 {
  700. fsl,pins = <
  701. MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1
  702. MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
  703. >;
  704. };
  705. pinctrl_hdmi_hdcp_2: hdmihdcpgrp-2 {
  706. fsl,pins = <
  707. MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
  708. MX6QDL_PAD_EIM_D16__HDMI_TX_DDC_SDA 0x4001b8b1
  709. >;
  710. };
  711. pinctrl_hdmi_hdcp_3: hdmihdcpgrp-3 {
  712. fsl,pins = <
  713. MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
  714. MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
  715. >;
  716. };
  717. };
  718. hdmi_cec {
  719. pinctrl_hdmi_cec_1: hdmicecgrp-1 {
  720. fsl,pins = <
  721. MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x1f8b0
  722. >;
  723. };
  724. pinctrl_hdmi_cec_2: hdmicecgrp-2 {
  725. fsl,pins = <
  726. MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x1f8b0
  727. >;
  728. };
  729. };
  730. i2c1 {
  731. pinctrl_i2c1_1: i2c1grp-1 {
  732. fsl,pins = <
  733. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  734. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  735. >;
  736. };
  737. pinctrl_i2c1_2: i2c1grp-2 {
  738. fsl,pins = <
  739. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  740. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  741. >;
  742. };
  743. };
  744. i2c2 {
  745. pinctrl_i2c2_1: i2c2grp-1 {
  746. fsl,pins = <
  747. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  748. MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
  749. >;
  750. };
  751. pinctrl_i2c2_2: i2c2grp-2 {
  752. fsl,pins = <
  753. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  754. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  755. >;
  756. };
  757. pinctrl_i2c2_3: i2c2grp-3 {
  758. fsl,pins = <
  759. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  760. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  761. >;
  762. };
  763. };
  764. i2c3 {
  765. pinctrl_i2c3_1: i2c3grp-1 {
  766. fsl,pins = <
  767. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  768. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  769. >;
  770. };
  771. pinctrl_i2c3_2: i2c3grp-2 {
  772. fsl,pins = <
  773. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  774. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  775. >;
  776. };
  777. pinctrl_i2c3_3: i2c3grp-3 {
  778. fsl,pins = <
  779. MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1
  780. MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1
  781. >;
  782. };
  783. pinctrl_i2c3_4: i2c3grp-4 {
  784. fsl,pins = <
  785. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  786. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  787. >;
  788. };
  789. };
  790. ipu1 {
  791. pinctrl_ipu1_1: ipu1grp-1 {
  792. fsl,pins = <
  793. MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
  794. MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
  795. MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
  796. MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
  797. MX6QDL_PAD_DI0_PIN4__IPU1_DI0_PIN04 0x80000000
  798. MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
  799. MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
  800. MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
  801. MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
  802. MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
  803. MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
  804. MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
  805. MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
  806. MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
  807. MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
  808. MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
  809. MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
  810. MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
  811. MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
  812. MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
  813. MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
  814. MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
  815. MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
  816. MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
  817. MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
  818. MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
  819. MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
  820. MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
  821. MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
  822. >;
  823. };
  824. pinctrl_ipu1_2: ipu1grp-2 { /* parallel camera */
  825. fsl,pins = <
  826. MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000
  827. MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000
  828. MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000
  829. MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000
  830. MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000
  831. MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000
  832. MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000
  833. MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000
  834. MX6QDL_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x80000000
  835. MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
  836. MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000
  837. MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000
  838. >;
  839. };
  840. pinctrl_ipu1_3: ipu1grp-3 { /* parallel port 16-bit */
  841. fsl,pins = <
  842. MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x80000000
  843. MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x80000000
  844. MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x80000000
  845. MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x80000000
  846. MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x80000000
  847. MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x80000000
  848. MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x80000000
  849. MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x80000000
  850. MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000
  851. MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000
  852. MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000
  853. MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000
  854. MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000
  855. MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000
  856. MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000
  857. MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000
  858. MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
  859. MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000
  860. MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000
  861. >;
  862. };
  863. };
  864. mlb {
  865. pinctrl_mlb_1: mlbgrp-1 {
  866. fsl,pins = <
  867. MX6QDL_PAD_GPIO_3__MLB_CLK 0x71
  868. MX6QDL_PAD_GPIO_6__MLB_SIG 0x71
  869. MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
  870. >;
  871. };
  872. pinctrl_mlb_2: mlbgrp-2 {
  873. fsl,pins = <
  874. MX6QDL_PAD_ENET_TXD1__MLB_CLK 0x71
  875. MX6QDL_PAD_GPIO_6__MLB_SIG 0x71
  876. MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
  877. >;
  878. };
  879. };
  880. pwm0 {
  881. pinctrl_pwm0_1: pwm0grp-1 {
  882. fsl,pins = <
  883. MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
  884. >;
  885. };
  886. };
  887. pwm3 {
  888. pinctrl_pwm3_1: pwm3grp-1 {
  889. fsl,pins = <
  890. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
  891. >;
  892. };
  893. };
  894. spdif {
  895. pinctrl_spdif_1: spdifgrp-1 {
  896. fsl,pins = <
  897. MX6QDL_PAD_KEY_COL3__SPDIF_IN 0x1b0b0
  898. >;
  899. };
  900. pinctrl_spdif_2: spdifgrp-2 {
  901. fsl,pins = <
  902. MX6QDL_PAD_GPIO_16__SPDIF_IN 0x1b0b0
  903. MX6QDL_PAD_GPIO_17__SPDIF_OUT 0x1b0b0
  904. >;
  905. };
  906. };
  907. uart1 {
  908. pinctrl_uart1_1: uart1grp-1 {
  909. fsl,pins = <
  910. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  911. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  912. >;
  913. };
  914. };
  915. uart2 {
  916. pinctrl_uart2_1: uart2grp-1 {
  917. fsl,pins = <
  918. MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  919. MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  920. >;
  921. };
  922. pinctrl_uart2_2: uart2grp-2 { /* DTE mode */
  923. fsl,pins = <
  924. MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x1b0b1
  925. MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x1b0b1
  926. MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B 0x1b0b1
  927. MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B 0x1b0b1
  928. >;
  929. };
  930. };
  931. uart3 {
  932. pinctrl_uart3_1: uart3grp-1 {
  933. fsl,pins = <
  934. MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x1b0b1
  935. MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x1b0b1
  936. MX6QDL_PAD_EIM_D30__UART3_CTS_B 0x1b0b1
  937. MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1
  938. >;
  939. };
  940. pinctrl_uart3_2: uart3grp-2 {
  941. fsl,pins = <
  942. MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
  943. MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
  944. MX6QDL_PAD_EIM_D23__UART3_CTS_B 0x1b0b1
  945. MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1
  946. >;
  947. };
  948. };
  949. uart4 {
  950. pinctrl_uart4_1: uart4grp-1 {
  951. fsl,pins = <
  952. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  953. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  954. >;
  955. };
  956. };
  957. usbotg {
  958. pinctrl_usbotg_1: usbotggrp-1 {
  959. fsl,pins = <
  960. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  961. >;
  962. };
  963. pinctrl_usbotg_2: usbotggrp-2 {
  964. fsl,pins = <
  965. MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  966. >;
  967. };
  968. };
  969. usbh2 {
  970. pinctrl_usbh2_1: usbh2grp-1 {
  971. fsl,pins = <
  972. MX6QDL_PAD_RGMII_TXC__USB_H2_DATA 0x40013030
  973. MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40013030
  974. >;
  975. };
  976. pinctrl_usbh2_2: usbh2grp-2 {
  977. fsl,pins = <
  978. MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40017030
  979. >;
  980. };
  981. };
  982. usbh3 {
  983. pinctrl_usbh3_1: usbh3grp-1 {
  984. fsl,pins = <
  985. MX6QDL_PAD_RGMII_RX_CTL__USB_H3_DATA 0x40013030
  986. MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40013030
  987. >;
  988. };
  989. pinctrl_usbh3_2: usbh3grp-2 {
  990. fsl,pins = <
  991. MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40017030
  992. >;
  993. };
  994. };
  995. usdhc1 {
  996. pinctrl_usdhc1_1: usdhc1grp-1 {
  997. fsl,pins = <
  998. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  999. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  1000. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  1001. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  1002. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  1003. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  1004. MX6QDL_PAD_NANDF_D0__SD1_DATA4 0x17059
  1005. MX6QDL_PAD_NANDF_D1__SD1_DATA5 0x17059
  1006. MX6QDL_PAD_NANDF_D2__SD1_DATA6 0x17059
  1007. MX6QDL_PAD_NANDF_D3__SD1_DATA7 0x17059
  1008. >;
  1009. };
  1010. pinctrl_usdhc1_2: usdhc1grp-2 {
  1011. fsl,pins = <
  1012. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  1013. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  1014. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  1015. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  1016. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  1017. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  1018. >;
  1019. };
  1020. };
  1021. usdhc2 {
  1022. pinctrl_usdhc2_1: usdhc2grp-1 {
  1023. fsl,pins = <
  1024. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  1025. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  1026. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  1027. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  1028. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  1029. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  1030. MX6QDL_PAD_NANDF_D4__SD2_DATA4 0x17059
  1031. MX6QDL_PAD_NANDF_D5__SD2_DATA5 0x17059
  1032. MX6QDL_PAD_NANDF_D6__SD2_DATA6 0x17059
  1033. MX6QDL_PAD_NANDF_D7__SD2_DATA7 0x17059
  1034. >;
  1035. };
  1036. pinctrl_usdhc2_2: usdhc2grp-2 {
  1037. fsl,pins = <
  1038. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  1039. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  1040. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  1041. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  1042. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  1043. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  1044. >;
  1045. };
  1046. };
  1047. usdhc3 {
  1048. pinctrl_usdhc3_1: usdhc3grp-1 {
  1049. fsl,pins = <
  1050. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  1051. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  1052. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  1053. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  1054. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  1055. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  1056. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  1057. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  1058. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  1059. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  1060. >;
  1061. };
  1062. pinctrl_usdhc3_2: usdhc3grp-2 {
  1063. fsl,pins = <
  1064. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  1065. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  1066. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  1067. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  1068. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  1069. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  1070. >;
  1071. };
  1072. };
  1073. usdhc4 {
  1074. pinctrl_usdhc4_1: usdhc4grp-1 {
  1075. fsl,pins = <
  1076. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  1077. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  1078. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  1079. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  1080. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  1081. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  1082. MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
  1083. MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
  1084. MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
  1085. MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
  1086. >;
  1087. };
  1088. pinctrl_usdhc4_2: usdhc4grp-2 {
  1089. fsl,pins = <
  1090. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  1091. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  1092. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  1093. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  1094. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  1095. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  1096. >;
  1097. };
  1098. };
  1099. weim {
  1100. pinctrl_weim_cs0_1: weim_cs0grp-1 {
  1101. fsl,pins = <
  1102. MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  1103. >;
  1104. };
  1105. pinctrl_weim_nor_1: weim_norgrp-1 {
  1106. fsl,pins = <
  1107. MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  1108. MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
  1109. MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  1110. /* data */
  1111. MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  1112. MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  1113. MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  1114. MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  1115. MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  1116. MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  1117. MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  1118. MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  1119. MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  1120. MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  1121. MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  1122. MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  1123. MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  1124. MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  1125. MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  1126. MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  1127. /* address */
  1128. MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  1129. MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  1130. MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  1131. MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  1132. MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  1133. MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  1134. MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  1135. MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  1136. MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  1137. MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  1138. MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  1139. MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  1140. MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  1141. MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  1142. MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  1143. MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  1144. MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  1145. MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  1146. MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  1147. MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  1148. MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  1149. MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  1150. MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  1151. MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  1152. >;
  1153. };
  1154. };
  1155. };
  1156. ldb: ldb@020e0008 {
  1157. #address-cells = <1>;
  1158. #size-cells = <0>;
  1159. compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
  1160. gpr = <&gpr>;
  1161. status = "disabled";
  1162. lvds-channel@0 {
  1163. reg = <0>;
  1164. status = "disabled";
  1165. };
  1166. lvds-channel@1 {
  1167. reg = <1>;
  1168. status = "disabled";
  1169. };
  1170. };
  1171. dcic1: dcic@020e4000 {
  1172. reg = <0x020e4000 0x4000>;
  1173. interrupts = <0 124 0x04>;
  1174. };
  1175. dcic2: dcic@020e8000 {
  1176. reg = <0x020e8000 0x4000>;
  1177. interrupts = <0 125 0x04>;
  1178. };
  1179. sdma: sdma@020ec000 {
  1180. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  1181. reg = <0x020ec000 0x4000>;
  1182. interrupts = <0 2 0x04>;
  1183. clocks = <&clks 155>, <&clks 155>;
  1184. clock-names = "ipg", "ahb";
  1185. #dma-cells = <3>;
  1186. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  1187. };
  1188. };
  1189. aips-bus@02100000 { /* AIPS2 */
  1190. compatible = "fsl,aips-bus", "simple-bus";
  1191. #address-cells = <1>;
  1192. #size-cells = <1>;
  1193. reg = <0x02100000 0x100000>;
  1194. ranges;
  1195. caam@02100000 {
  1196. reg = <0x02100000 0x40000>;
  1197. interrupts = <0 105 0x04 0 106 0x04>;
  1198. };
  1199. aipstz@0217c000 { /* AIPSTZ2 */
  1200. reg = <0x0217c000 0x4000>;
  1201. };
  1202. usbotg: usb@02184000 {
  1203. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1204. reg = <0x02184000 0x200>;
  1205. interrupts = <0 43 0x04>;
  1206. clocks = <&clks 162>;
  1207. fsl,usbphy = <&usbphy1>;
  1208. fsl,usbmisc = <&usbmisc 0>;
  1209. status = "disabled";
  1210. };
  1211. usbh1: usb@02184200 {
  1212. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1213. reg = <0x02184200 0x200>;
  1214. interrupts = <0 40 0x04>;
  1215. clocks = <&clks 162>;
  1216. fsl,usbphy = <&usbphy2>;
  1217. fsl,usbmisc = <&usbmisc 1>;
  1218. status = "disabled";
  1219. };
  1220. usbh2: usb@02184400 {
  1221. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1222. reg = <0x02184400 0x200>;
  1223. interrupts = <0 41 0x04>;
  1224. clocks = <&clks 162>;
  1225. fsl,usbmisc = <&usbmisc 2>;
  1226. status = "disabled";
  1227. };
  1228. usbh3: usb@02184600 {
  1229. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1230. reg = <0x02184600 0x200>;
  1231. interrupts = <0 42 0x04>;
  1232. clocks = <&clks 162>;
  1233. fsl,usbmisc = <&usbmisc 3>;
  1234. status = "disabled";
  1235. };
  1236. usbmisc: usbmisc@02184800 {
  1237. #index-cells = <1>;
  1238. compatible = "fsl,imx6q-usbmisc";
  1239. reg = <0x02184800 0x200>;
  1240. clocks = <&clks 162>;
  1241. };
  1242. fec: ethernet@02188000 {
  1243. compatible = "fsl,imx6q-fec";
  1244. reg = <0x02188000 0x4000>;
  1245. interrupts = <0 118 0x04 0 119 0x04>;
  1246. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  1247. clock-names = "ipg", "ahb", "ptp";
  1248. status = "disabled";
  1249. };
  1250. mlb@0218c000 {
  1251. reg = <0x0218c000 0x4000>;
  1252. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  1253. };
  1254. usdhc1: usdhc@02190000 {
  1255. compatible = "fsl,imx6q-usdhc";
  1256. reg = <0x02190000 0x4000>;
  1257. interrupts = <0 22 0x04>;
  1258. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  1259. clock-names = "ipg", "ahb", "per";
  1260. bus-width = <4>;
  1261. status = "disabled";
  1262. };
  1263. usdhc2: usdhc@02194000 {
  1264. compatible = "fsl,imx6q-usdhc";
  1265. reg = <0x02194000 0x4000>;
  1266. interrupts = <0 23 0x04>;
  1267. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  1268. clock-names = "ipg", "ahb", "per";
  1269. bus-width = <4>;
  1270. status = "disabled";
  1271. };
  1272. usdhc3: usdhc@02198000 {
  1273. compatible = "fsl,imx6q-usdhc";
  1274. reg = <0x02198000 0x4000>;
  1275. interrupts = <0 24 0x04>;
  1276. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  1277. clock-names = "ipg", "ahb", "per";
  1278. bus-width = <4>;
  1279. status = "disabled";
  1280. };
  1281. usdhc4: usdhc@0219c000 {
  1282. compatible = "fsl,imx6q-usdhc";
  1283. reg = <0x0219c000 0x4000>;
  1284. interrupts = <0 25 0x04>;
  1285. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  1286. clock-names = "ipg", "ahb", "per";
  1287. bus-width = <4>;
  1288. status = "disabled";
  1289. };
  1290. i2c1: i2c@021a0000 {
  1291. #address-cells = <1>;
  1292. #size-cells = <0>;
  1293. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1294. reg = <0x021a0000 0x4000>;
  1295. interrupts = <0 36 0x04>;
  1296. clocks = <&clks 125>;
  1297. status = "disabled";
  1298. };
  1299. i2c2: i2c@021a4000 {
  1300. #address-cells = <1>;
  1301. #size-cells = <0>;
  1302. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1303. reg = <0x021a4000 0x4000>;
  1304. interrupts = <0 37 0x04>;
  1305. clocks = <&clks 126>;
  1306. status = "disabled";
  1307. };
  1308. i2c3: i2c@021a8000 {
  1309. #address-cells = <1>;
  1310. #size-cells = <0>;
  1311. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1312. reg = <0x021a8000 0x4000>;
  1313. interrupts = <0 38 0x04>;
  1314. clocks = <&clks 127>;
  1315. status = "disabled";
  1316. };
  1317. romcp@021ac000 {
  1318. reg = <0x021ac000 0x4000>;
  1319. };
  1320. mmdc0: mmdc@021b0000 { /* MMDC0 */
  1321. compatible = "fsl,imx6q-mmdc";
  1322. reg = <0x021b0000 0x4000>;
  1323. };
  1324. mmdc1: mmdc@021b4000 { /* MMDC1 */
  1325. reg = <0x021b4000 0x4000>;
  1326. };
  1327. weim: weim@021b8000 {
  1328. compatible = "fsl,imx6q-weim";
  1329. reg = <0x021b8000 0x4000>;
  1330. interrupts = <0 14 0x04>;
  1331. clocks = <&clks 196>;
  1332. };
  1333. ocotp: ocotp@021bc000 {
  1334. compatible = "fsl,imx6q-ocotp", "syscon";
  1335. reg = <0x021bc000 0x4000>;
  1336. };
  1337. tzasc@021d0000 { /* TZASC1 */
  1338. reg = <0x021d0000 0x4000>;
  1339. interrupts = <0 108 0x04>;
  1340. };
  1341. tzasc@021d4000 { /* TZASC2 */
  1342. reg = <0x021d4000 0x4000>;
  1343. interrupts = <0 109 0x04>;
  1344. };
  1345. audmux: audmux@021d8000 {
  1346. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  1347. reg = <0x021d8000 0x4000>;
  1348. status = "disabled";
  1349. };
  1350. mipi@021dc000 { /* MIPI-CSI */
  1351. reg = <0x021dc000 0x4000>;
  1352. };
  1353. mipi@021e0000 { /* MIPI-DSI */
  1354. reg = <0x021e0000 0x4000>;
  1355. };
  1356. vdoa@021e4000 {
  1357. reg = <0x021e4000 0x4000>;
  1358. interrupts = <0 18 0x04>;
  1359. };
  1360. uart2: serial@021e8000 {
  1361. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1362. reg = <0x021e8000 0x4000>;
  1363. interrupts = <0 27 0x04>;
  1364. clocks = <&clks 160>, <&clks 161>;
  1365. clock-names = "ipg", "per";
  1366. dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
  1367. dma-names = "rx", "tx";
  1368. status = "disabled";
  1369. };
  1370. uart3: serial@021ec000 {
  1371. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1372. reg = <0x021ec000 0x4000>;
  1373. interrupts = <0 28 0x04>;
  1374. clocks = <&clks 160>, <&clks 161>;
  1375. clock-names = "ipg", "per";
  1376. dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
  1377. dma-names = "rx", "tx";
  1378. status = "disabled";
  1379. };
  1380. uart4: serial@021f0000 {
  1381. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1382. reg = <0x021f0000 0x4000>;
  1383. interrupts = <0 29 0x04>;
  1384. clocks = <&clks 160>, <&clks 161>;
  1385. clock-names = "ipg", "per";
  1386. dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
  1387. dma-names = "rx", "tx";
  1388. status = "disabled";
  1389. };
  1390. uart5: serial@021f4000 {
  1391. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1392. reg = <0x021f4000 0x4000>;
  1393. interrupts = <0 30 0x04>;
  1394. clocks = <&clks 160>, <&clks 161>;
  1395. clock-names = "ipg", "per";
  1396. dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
  1397. dma-names = "rx", "tx";
  1398. status = "disabled";
  1399. };
  1400. };
  1401. ipu1: ipu@02400000 {
  1402. #crtc-cells = <1>;
  1403. compatible = "fsl,imx6q-ipu";
  1404. reg = <0x02400000 0x400000>;
  1405. interrupts = <0 6 0x4 0 5 0x4>;
  1406. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  1407. clock-names = "bus", "di0", "di1";
  1408. resets = <&src 2>;
  1409. };
  1410. };
  1411. };