timer.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <asm/mach/time.h>
  41. #include <asm/smp_twd.h>
  42. #include <asm/sched_clock.h>
  43. #include <plat/omap_hwmod.h>
  44. #include <plat/omap_device.h>
  45. #include <plat/dmtimer.h>
  46. #include <plat/omap-pm.h>
  47. #include "soc.h"
  48. #include "common.h"
  49. #include "powerdomain.h"
  50. /* Parent clocks, eventually these will come from the clock framework */
  51. #define OMAP2_MPU_SOURCE "sys_ck"
  52. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  53. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  54. #define OMAP2_32K_SOURCE "func_32k_ck"
  55. #define OMAP3_32K_SOURCE "omap_32k_fck"
  56. #define OMAP4_32K_SOURCE "sys_32k_ck"
  57. #ifdef CONFIG_OMAP_32K_TIMER
  58. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  59. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  60. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  61. #define OMAP3_SECURE_TIMER 12
  62. #else
  63. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  64. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  65. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  66. #define OMAP3_SECURE_TIMER 1
  67. #endif
  68. /* Clockevent code */
  69. static struct omap_dm_timer clkev;
  70. static struct clock_event_device clockevent_gpt;
  71. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  72. {
  73. struct clock_event_device *evt = &clockevent_gpt;
  74. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  75. evt->event_handler(evt);
  76. return IRQ_HANDLED;
  77. }
  78. static struct irqaction omap2_gp_timer_irq = {
  79. .name = "gp_timer",
  80. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  81. .handler = omap2_gp_timer_interrupt,
  82. };
  83. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  84. struct clock_event_device *evt)
  85. {
  86. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  87. 0xffffffff - cycles, 1);
  88. return 0;
  89. }
  90. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  91. struct clock_event_device *evt)
  92. {
  93. u32 period;
  94. __omap_dm_timer_stop(&clkev, 1, clkev.rate);
  95. switch (mode) {
  96. case CLOCK_EVT_MODE_PERIODIC:
  97. period = clkev.rate / HZ;
  98. period -= 1;
  99. /* Looks like we need to first set the load value separately */
  100. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  101. 0xffffffff - period, 1);
  102. __omap_dm_timer_load_start(&clkev,
  103. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  104. 0xffffffff - period, 1);
  105. break;
  106. case CLOCK_EVT_MODE_ONESHOT:
  107. break;
  108. case CLOCK_EVT_MODE_UNUSED:
  109. case CLOCK_EVT_MODE_SHUTDOWN:
  110. case CLOCK_EVT_MODE_RESUME:
  111. break;
  112. }
  113. }
  114. static struct clock_event_device clockevent_gpt = {
  115. .name = "gp_timer",
  116. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  117. .shift = 32,
  118. .rating = 300,
  119. .set_next_event = omap2_gp_timer_set_next_event,
  120. .set_mode = omap2_gp_timer_set_mode,
  121. };
  122. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  123. int gptimer_id,
  124. const char *fck_source)
  125. {
  126. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  127. struct omap_hwmod *oh;
  128. struct resource irq_rsrc, mem_rsrc;
  129. size_t size;
  130. int res = 0;
  131. int r;
  132. sprintf(name, "timer%d", gptimer_id);
  133. omap_hwmod_setup_one(name);
  134. oh = omap_hwmod_lookup(name);
  135. if (!oh)
  136. return -ENODEV;
  137. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
  138. if (r)
  139. return -ENXIO;
  140. timer->irq = irq_rsrc.start;
  141. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
  142. if (r)
  143. return -ENXIO;
  144. timer->phys_base = mem_rsrc.start;
  145. size = mem_rsrc.end - mem_rsrc.start;
  146. /* Static mapping, never released */
  147. timer->io_base = ioremap(timer->phys_base, size);
  148. if (!timer->io_base)
  149. return -ENXIO;
  150. /* After the dmtimer is using hwmod these clocks won't be needed */
  151. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  152. if (IS_ERR(timer->fclk))
  153. return -ENODEV;
  154. omap_hwmod_enable(oh);
  155. if (omap_dm_timer_reserve_systimer(gptimer_id))
  156. return -ENODEV;
  157. if (gptimer_id != 12) {
  158. struct clk *src;
  159. src = clk_get(NULL, fck_source);
  160. if (IS_ERR(src)) {
  161. res = -EINVAL;
  162. } else {
  163. res = __omap_dm_timer_set_source(timer->fclk, src);
  164. if (IS_ERR_VALUE(res))
  165. pr_warning("%s: timer%i cannot set source\n",
  166. __func__, gptimer_id);
  167. clk_put(src);
  168. }
  169. }
  170. __omap_dm_timer_init_regs(timer);
  171. __omap_dm_timer_reset(timer, 1, 1);
  172. timer->posted = 1;
  173. timer->rate = clk_get_rate(timer->fclk);
  174. timer->reserved = 1;
  175. return res;
  176. }
  177. static void __init omap2_gp_clockevent_init(int gptimer_id,
  178. const char *fck_source)
  179. {
  180. int res;
  181. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
  182. BUG_ON(res);
  183. omap2_gp_timer_irq.dev_id = (void *)&clkev;
  184. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  185. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  186. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  187. clockevent_gpt.shift);
  188. clockevent_gpt.max_delta_ns =
  189. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  190. clockevent_gpt.min_delta_ns =
  191. clockevent_delta2ns(3, &clockevent_gpt);
  192. /* Timer internal resynch latency. */
  193. clockevent_gpt.cpumask = cpu_possible_mask;
  194. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  195. clockevents_register_device(&clockevent_gpt);
  196. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  197. gptimer_id, clkev.rate);
  198. }
  199. /* Clocksource code */
  200. static struct omap_dm_timer clksrc;
  201. static bool use_gptimer_clksrc;
  202. /*
  203. * clocksource
  204. */
  205. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  206. {
  207. return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
  208. }
  209. static struct clocksource clocksource_gpt = {
  210. .name = "gp_timer",
  211. .rating = 300,
  212. .read = clocksource_read_cycles,
  213. .mask = CLOCKSOURCE_MASK(32),
  214. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  215. };
  216. static u32 notrace dmtimer_read_sched_clock(void)
  217. {
  218. if (clksrc.reserved)
  219. return __omap_dm_timer_read_counter(&clksrc, 1);
  220. return 0;
  221. }
  222. #ifdef CONFIG_OMAP_32K_TIMER
  223. /* Setup free-running counter for clocksource */
  224. static int __init omap2_sync32k_clocksource_init(void)
  225. {
  226. int ret;
  227. struct omap_hwmod *oh;
  228. void __iomem *vbase;
  229. const char *oh_name = "counter_32k";
  230. /*
  231. * First check hwmod data is available for sync32k counter
  232. */
  233. oh = omap_hwmod_lookup(oh_name);
  234. if (!oh || oh->slaves_cnt == 0)
  235. return -ENODEV;
  236. omap_hwmod_setup_one(oh_name);
  237. vbase = omap_hwmod_get_mpu_rt_va(oh);
  238. if (!vbase) {
  239. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  240. return -ENXIO;
  241. }
  242. ret = omap_hwmod_enable(oh);
  243. if (ret) {
  244. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  245. __func__, ret);
  246. return ret;
  247. }
  248. ret = omap_init_clocksource_32k(vbase);
  249. if (ret) {
  250. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  251. __func__, ret);
  252. omap_hwmod_idle(oh);
  253. }
  254. return ret;
  255. }
  256. #else
  257. static inline int omap2_sync32k_clocksource_init(void)
  258. {
  259. return -ENODEV;
  260. }
  261. #endif
  262. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  263. const char *fck_source)
  264. {
  265. int res;
  266. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
  267. BUG_ON(res);
  268. __omap_dm_timer_load_start(&clksrc,
  269. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
  270. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  271. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  272. pr_err("Could not register clocksource %s\n",
  273. clocksource_gpt.name);
  274. else
  275. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  276. gptimer_id, clksrc.rate);
  277. }
  278. static void __init omap2_clocksource_init(int gptimer_id,
  279. const char *fck_source)
  280. {
  281. /*
  282. * First give preference to kernel parameter configuration
  283. * by user (clocksource="gp_timer").
  284. *
  285. * In case of missing kernel parameter for clocksource,
  286. * first check for availability for 32k-sync timer, in case
  287. * of failure in finding 32k_counter module or registering
  288. * it as clocksource, execution will fallback to gp-timer.
  289. */
  290. if (use_gptimer_clksrc == true)
  291. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  292. else if (omap2_sync32k_clocksource_init())
  293. /* Fall back to gp-timer code */
  294. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  295. }
  296. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
  297. clksrc_nr, clksrc_src) \
  298. static void __init omap##name##_timer_init(void) \
  299. { \
  300. omap2_gp_clockevent_init((clkev_nr), clkev_src); \
  301. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  302. }
  303. #define OMAP_SYS_TIMER(name) \
  304. struct sys_timer omap##name##_timer = { \
  305. .init = omap##name##_timer_init, \
  306. };
  307. #ifdef CONFIG_ARCH_OMAP2
  308. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
  309. OMAP_SYS_TIMER(2)
  310. #endif
  311. #ifdef CONFIG_ARCH_OMAP3
  312. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
  313. OMAP_SYS_TIMER(3)
  314. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  315. 2, OMAP3_MPU_SOURCE)
  316. OMAP_SYS_TIMER(3_secure)
  317. #endif
  318. #ifdef CONFIG_SOC_AM33XX
  319. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
  320. OMAP_SYS_TIMER(3_am33xx)
  321. #endif
  322. #ifdef CONFIG_ARCH_OMAP4
  323. #ifdef CONFIG_LOCAL_TIMERS
  324. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  325. OMAP44XX_LOCAL_TWD_BASE, 29 + OMAP_INTC_START);
  326. #endif
  327. static void __init omap4_timer_init(void)
  328. {
  329. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  330. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  331. #ifdef CONFIG_LOCAL_TIMERS
  332. /* Local timers are not supprted on OMAP4430 ES1.0 */
  333. if (omap_rev() != OMAP4430_REV_ES1_0) {
  334. int err;
  335. if (of_have_populated_dt()) {
  336. twd_local_timer_of_register();
  337. return;
  338. }
  339. err = twd_local_timer_register(&twd_local_timer);
  340. if (err)
  341. pr_err("twd_local_timer_register failed %d\n", err);
  342. }
  343. #endif
  344. }
  345. OMAP_SYS_TIMER(4)
  346. #endif
  347. #ifdef CONFIG_SOC_OMAP5
  348. OMAP_SYS_TIMER_INIT(5, 1, OMAP4_CLKEV_SOURCE, 2, OMAP4_MPU_SOURCE)
  349. OMAP_SYS_TIMER(5)
  350. #endif
  351. /**
  352. * omap_timer_init - build and register timer device with an
  353. * associated timer hwmod
  354. * @oh: timer hwmod pointer to be used to build timer device
  355. * @user: parameter that can be passed from calling hwmod API
  356. *
  357. * Called by omap_hwmod_for_each_by_class to register each of the timer
  358. * devices present in the system. The number of timer devices is known
  359. * by parsing through the hwmod database for a given class name. At the
  360. * end of function call memory is allocated for timer device and it is
  361. * registered to the framework ready to be proved by the driver.
  362. */
  363. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  364. {
  365. int id;
  366. int ret = 0;
  367. char *name = "omap_timer";
  368. struct dmtimer_platform_data *pdata;
  369. struct platform_device *pdev;
  370. struct omap_timer_capability_dev_attr *timer_dev_attr;
  371. pr_debug("%s: %s\n", __func__, oh->name);
  372. /* on secure device, do not register secure timer */
  373. timer_dev_attr = oh->dev_attr;
  374. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  375. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  376. return ret;
  377. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  378. if (!pdata) {
  379. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  380. return -ENOMEM;
  381. }
  382. /*
  383. * Extract the IDs from name field in hwmod database
  384. * and use the same for constructing ids' for the
  385. * timer devices. In a way, we are avoiding usage of
  386. * static variable witin the function to do the same.
  387. * CAUTION: We have to be careful and make sure the
  388. * name in hwmod database does not change in which case
  389. * we might either make corresponding change here or
  390. * switch back static variable mechanism.
  391. */
  392. sscanf(oh->name, "timer%2d", &id);
  393. if (timer_dev_attr)
  394. pdata->timer_capability = timer_dev_attr->timer_capability;
  395. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  396. NULL, 0, 0);
  397. if (IS_ERR(pdev)) {
  398. pr_err("%s: Can't build omap_device for %s: %s.\n",
  399. __func__, name, oh->name);
  400. ret = -EINVAL;
  401. }
  402. kfree(pdata);
  403. return ret;
  404. }
  405. /**
  406. * omap2_dm_timer_init - top level regular device initialization
  407. *
  408. * Uses dedicated hwmod api to parse through hwmod database for
  409. * given class name and then build and register the timer device.
  410. */
  411. static int __init omap2_dm_timer_init(void)
  412. {
  413. int ret;
  414. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  415. if (unlikely(ret)) {
  416. pr_err("%s: device registration failed.\n", __func__);
  417. return -EINVAL;
  418. }
  419. return 0;
  420. }
  421. arch_initcall(omap2_dm_timer_init);
  422. /**
  423. * omap2_override_clocksource - clocksource override with user configuration
  424. *
  425. * Allows user to override default clocksource, using kernel parameter
  426. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  427. *
  428. * Note that, here we are using same standard kernel parameter "clocksource=",
  429. * and not introducing any OMAP specific interface.
  430. */
  431. static int __init omap2_override_clocksource(char *str)
  432. {
  433. if (!str)
  434. return 0;
  435. /*
  436. * For OMAP architecture, we only have two options
  437. * - sync_32k (default)
  438. * - gp_timer (sys_clk based)
  439. */
  440. if (!strcmp(str, "gp_timer"))
  441. use_gptimer_clksrc = true;
  442. return 0;
  443. }
  444. early_param("clocksource", omap2_override_clocksource);