omap_hwmod_44xx_data.c 154 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <plat/omap_hwmod.h>
  24. #include <plat/i2c.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "wd_timer.h"
  37. /* Base offset for all OMAP4 interrupts external to MPUSS */
  38. #define OMAP44XX_IRQ_GIC_START 32
  39. /* Base offset for all OMAP4 dma requests */
  40. #define OMAP44XX_DMA_REQ_START 1
  41. /*
  42. * IP blocks
  43. */
  44. /*
  45. * 'c2c_target_fw' class
  46. * instance(s): c2c_target_fw
  47. */
  48. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  49. .name = "c2c_target_fw",
  50. };
  51. /* c2c_target_fw */
  52. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  53. .name = "c2c_target_fw",
  54. .class = &omap44xx_c2c_target_fw_hwmod_class,
  55. .clkdm_name = "d2d_clkdm",
  56. .prcm = {
  57. .omap4 = {
  58. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  59. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  60. },
  61. },
  62. };
  63. /*
  64. * 'dmm' class
  65. * instance(s): dmm
  66. */
  67. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  68. .name = "dmm",
  69. };
  70. /* dmm */
  71. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  72. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  73. { .irq = -1 }
  74. };
  75. static struct omap_hwmod omap44xx_dmm_hwmod = {
  76. .name = "dmm",
  77. .class = &omap44xx_dmm_hwmod_class,
  78. .clkdm_name = "l3_emif_clkdm",
  79. .mpu_irqs = omap44xx_dmm_irqs,
  80. .prcm = {
  81. .omap4 = {
  82. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  83. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  84. },
  85. },
  86. };
  87. /*
  88. * 'emif_fw' class
  89. * instance(s): emif_fw
  90. */
  91. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  92. .name = "emif_fw",
  93. };
  94. /* emif_fw */
  95. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  96. .name = "emif_fw",
  97. .class = &omap44xx_emif_fw_hwmod_class,
  98. .clkdm_name = "l3_emif_clkdm",
  99. .prcm = {
  100. .omap4 = {
  101. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  102. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  103. },
  104. },
  105. };
  106. /*
  107. * 'l3' class
  108. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  109. */
  110. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  111. .name = "l3",
  112. };
  113. /* l3_instr */
  114. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  115. .name = "l3_instr",
  116. .class = &omap44xx_l3_hwmod_class,
  117. .clkdm_name = "l3_instr_clkdm",
  118. .prcm = {
  119. .omap4 = {
  120. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  121. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  122. .modulemode = MODULEMODE_HWCTRL,
  123. },
  124. },
  125. };
  126. /* l3_main_1 */
  127. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  128. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  129. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  130. { .irq = -1 }
  131. };
  132. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  133. .name = "l3_main_1",
  134. .class = &omap44xx_l3_hwmod_class,
  135. .clkdm_name = "l3_1_clkdm",
  136. .mpu_irqs = omap44xx_l3_main_1_irqs,
  137. .prcm = {
  138. .omap4 = {
  139. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  140. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  141. },
  142. },
  143. };
  144. /* l3_main_2 */
  145. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  146. .name = "l3_main_2",
  147. .class = &omap44xx_l3_hwmod_class,
  148. .clkdm_name = "l3_2_clkdm",
  149. .prcm = {
  150. .omap4 = {
  151. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  152. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  153. },
  154. },
  155. };
  156. /* l3_main_3 */
  157. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  158. .name = "l3_main_3",
  159. .class = &omap44xx_l3_hwmod_class,
  160. .clkdm_name = "l3_instr_clkdm",
  161. .prcm = {
  162. .omap4 = {
  163. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  164. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  165. .modulemode = MODULEMODE_HWCTRL,
  166. },
  167. },
  168. };
  169. /*
  170. * 'l4' class
  171. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  172. */
  173. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  174. .name = "l4",
  175. };
  176. /* l4_abe */
  177. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  178. .name = "l4_abe",
  179. .class = &omap44xx_l4_hwmod_class,
  180. .clkdm_name = "abe_clkdm",
  181. .prcm = {
  182. .omap4 = {
  183. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  184. },
  185. },
  186. };
  187. /* l4_cfg */
  188. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  189. .name = "l4_cfg",
  190. .class = &omap44xx_l4_hwmod_class,
  191. .clkdm_name = "l4_cfg_clkdm",
  192. .prcm = {
  193. .omap4 = {
  194. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  195. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  196. },
  197. },
  198. };
  199. /* l4_per */
  200. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  201. .name = "l4_per",
  202. .class = &omap44xx_l4_hwmod_class,
  203. .clkdm_name = "l4_per_clkdm",
  204. .prcm = {
  205. .omap4 = {
  206. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  207. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  208. },
  209. },
  210. };
  211. /* l4_wkup */
  212. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  213. .name = "l4_wkup",
  214. .class = &omap44xx_l4_hwmod_class,
  215. .clkdm_name = "l4_wkup_clkdm",
  216. .prcm = {
  217. .omap4 = {
  218. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  219. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  220. },
  221. },
  222. };
  223. /*
  224. * 'mpu_bus' class
  225. * instance(s): mpu_private
  226. */
  227. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  228. .name = "mpu_bus",
  229. };
  230. /* mpu_private */
  231. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  232. .name = "mpu_private",
  233. .class = &omap44xx_mpu_bus_hwmod_class,
  234. .clkdm_name = "mpuss_clkdm",
  235. };
  236. /*
  237. * 'ocp_wp_noc' class
  238. * instance(s): ocp_wp_noc
  239. */
  240. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  241. .name = "ocp_wp_noc",
  242. };
  243. /* ocp_wp_noc */
  244. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  245. .name = "ocp_wp_noc",
  246. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  247. .clkdm_name = "l3_instr_clkdm",
  248. .prcm = {
  249. .omap4 = {
  250. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  251. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  252. .modulemode = MODULEMODE_HWCTRL,
  253. },
  254. },
  255. };
  256. /*
  257. * Modules omap_hwmod structures
  258. *
  259. * The following IPs are excluded for the moment because:
  260. * - They do not need an explicit SW control using omap_hwmod API.
  261. * - They still need to be validated with the driver
  262. * properly adapted to omap_hwmod / omap_device
  263. *
  264. * usim
  265. */
  266. /*
  267. * 'aess' class
  268. * audio engine sub system
  269. */
  270. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  271. .rev_offs = 0x0000,
  272. .sysc_offs = 0x0010,
  273. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  274. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  275. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  276. MSTANDBY_SMART_WKUP),
  277. .sysc_fields = &omap_hwmod_sysc_type2,
  278. };
  279. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  280. .name = "aess",
  281. .sysc = &omap44xx_aess_sysc,
  282. };
  283. /* aess */
  284. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  285. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  286. { .irq = -1 }
  287. };
  288. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  289. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  290. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  291. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  292. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  293. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  294. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  295. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  296. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  297. { .dma_req = -1 }
  298. };
  299. static struct omap_hwmod omap44xx_aess_hwmod = {
  300. .name = "aess",
  301. .class = &omap44xx_aess_hwmod_class,
  302. .clkdm_name = "abe_clkdm",
  303. .mpu_irqs = omap44xx_aess_irqs,
  304. .sdma_reqs = omap44xx_aess_sdma_reqs,
  305. .main_clk = "aess_fck",
  306. .prcm = {
  307. .omap4 = {
  308. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  309. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  310. .modulemode = MODULEMODE_SWCTRL,
  311. },
  312. },
  313. };
  314. /*
  315. * 'c2c' class
  316. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  317. * soc
  318. */
  319. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  320. .name = "c2c",
  321. };
  322. /* c2c */
  323. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  324. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  325. { .irq = -1 }
  326. };
  327. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  328. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  329. { .dma_req = -1 }
  330. };
  331. static struct omap_hwmod omap44xx_c2c_hwmod = {
  332. .name = "c2c",
  333. .class = &omap44xx_c2c_hwmod_class,
  334. .clkdm_name = "d2d_clkdm",
  335. .mpu_irqs = omap44xx_c2c_irqs,
  336. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  337. .prcm = {
  338. .omap4 = {
  339. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  340. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  341. },
  342. },
  343. };
  344. /*
  345. * 'counter' class
  346. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  347. */
  348. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  349. .rev_offs = 0x0000,
  350. .sysc_offs = 0x0004,
  351. .sysc_flags = SYSC_HAS_SIDLEMODE,
  352. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  353. .sysc_fields = &omap_hwmod_sysc_type1,
  354. };
  355. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  356. .name = "counter",
  357. .sysc = &omap44xx_counter_sysc,
  358. };
  359. /* counter_32k */
  360. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  361. .name = "counter_32k",
  362. .class = &omap44xx_counter_hwmod_class,
  363. .clkdm_name = "l4_wkup_clkdm",
  364. .flags = HWMOD_SWSUP_SIDLE,
  365. .main_clk = "sys_32k_ck",
  366. .prcm = {
  367. .omap4 = {
  368. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  369. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  370. },
  371. },
  372. };
  373. /*
  374. * 'ctrl_module' class
  375. * attila core control module + core pad control module + wkup pad control
  376. * module + attila wkup control module
  377. */
  378. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  379. .rev_offs = 0x0000,
  380. .sysc_offs = 0x0010,
  381. .sysc_flags = SYSC_HAS_SIDLEMODE,
  382. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  383. SIDLE_SMART_WKUP),
  384. .sysc_fields = &omap_hwmod_sysc_type2,
  385. };
  386. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  387. .name = "ctrl_module",
  388. .sysc = &omap44xx_ctrl_module_sysc,
  389. };
  390. /* ctrl_module_core */
  391. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  392. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  393. { .irq = -1 }
  394. };
  395. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  396. .name = "ctrl_module_core",
  397. .class = &omap44xx_ctrl_module_hwmod_class,
  398. .clkdm_name = "l4_cfg_clkdm",
  399. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  400. };
  401. /* ctrl_module_pad_core */
  402. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  403. .name = "ctrl_module_pad_core",
  404. .class = &omap44xx_ctrl_module_hwmod_class,
  405. .clkdm_name = "l4_cfg_clkdm",
  406. };
  407. /* ctrl_module_wkup */
  408. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  409. .name = "ctrl_module_wkup",
  410. .class = &omap44xx_ctrl_module_hwmod_class,
  411. .clkdm_name = "l4_wkup_clkdm",
  412. };
  413. /* ctrl_module_pad_wkup */
  414. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  415. .name = "ctrl_module_pad_wkup",
  416. .class = &omap44xx_ctrl_module_hwmod_class,
  417. .clkdm_name = "l4_wkup_clkdm",
  418. };
  419. /*
  420. * 'debugss' class
  421. * debug and emulation sub system
  422. */
  423. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  424. .name = "debugss",
  425. };
  426. /* debugss */
  427. static struct omap_hwmod omap44xx_debugss_hwmod = {
  428. .name = "debugss",
  429. .class = &omap44xx_debugss_hwmod_class,
  430. .clkdm_name = "emu_sys_clkdm",
  431. .main_clk = "trace_clk_div_ck",
  432. .prcm = {
  433. .omap4 = {
  434. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  435. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  436. },
  437. },
  438. };
  439. /*
  440. * 'dma' class
  441. * dma controller for data exchange between memory to memory (i.e. internal or
  442. * external memory) and gp peripherals to memory or memory to gp peripherals
  443. */
  444. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  445. .rev_offs = 0x0000,
  446. .sysc_offs = 0x002c,
  447. .syss_offs = 0x0028,
  448. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  449. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  450. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  451. SYSS_HAS_RESET_STATUS),
  452. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  453. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  454. .sysc_fields = &omap_hwmod_sysc_type1,
  455. };
  456. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  457. .name = "dma",
  458. .sysc = &omap44xx_dma_sysc,
  459. };
  460. /* dma dev_attr */
  461. static struct omap_dma_dev_attr dma_dev_attr = {
  462. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  463. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  464. .lch_count = 32,
  465. };
  466. /* dma_system */
  467. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  468. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  469. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  470. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  471. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  472. { .irq = -1 }
  473. };
  474. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  475. .name = "dma_system",
  476. .class = &omap44xx_dma_hwmod_class,
  477. .clkdm_name = "l3_dma_clkdm",
  478. .mpu_irqs = omap44xx_dma_system_irqs,
  479. .main_clk = "l3_div_ck",
  480. .prcm = {
  481. .omap4 = {
  482. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  483. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  484. },
  485. },
  486. .dev_attr = &dma_dev_attr,
  487. };
  488. /*
  489. * 'dmic' class
  490. * digital microphone controller
  491. */
  492. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  493. .rev_offs = 0x0000,
  494. .sysc_offs = 0x0010,
  495. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  496. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  497. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  498. SIDLE_SMART_WKUP),
  499. .sysc_fields = &omap_hwmod_sysc_type2,
  500. };
  501. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  502. .name = "dmic",
  503. .sysc = &omap44xx_dmic_sysc,
  504. };
  505. /* dmic */
  506. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  507. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  508. { .irq = -1 }
  509. };
  510. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  511. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  512. { .dma_req = -1 }
  513. };
  514. static struct omap_hwmod omap44xx_dmic_hwmod = {
  515. .name = "dmic",
  516. .class = &omap44xx_dmic_hwmod_class,
  517. .clkdm_name = "abe_clkdm",
  518. .mpu_irqs = omap44xx_dmic_irqs,
  519. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  520. .main_clk = "dmic_fck",
  521. .prcm = {
  522. .omap4 = {
  523. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  524. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  525. .modulemode = MODULEMODE_SWCTRL,
  526. },
  527. },
  528. };
  529. /*
  530. * 'dsp' class
  531. * dsp sub-system
  532. */
  533. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  534. .name = "dsp",
  535. };
  536. /* dsp */
  537. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  538. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  539. { .irq = -1 }
  540. };
  541. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  542. { .name = "dsp", .rst_shift = 0 },
  543. { .name = "mmu_cache", .rst_shift = 1 },
  544. };
  545. static struct omap_hwmod omap44xx_dsp_hwmod = {
  546. .name = "dsp",
  547. .class = &omap44xx_dsp_hwmod_class,
  548. .clkdm_name = "tesla_clkdm",
  549. .mpu_irqs = omap44xx_dsp_irqs,
  550. .rst_lines = omap44xx_dsp_resets,
  551. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  552. .main_clk = "dsp_fck",
  553. .prcm = {
  554. .omap4 = {
  555. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  556. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  557. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  558. .modulemode = MODULEMODE_HWCTRL,
  559. },
  560. },
  561. };
  562. /*
  563. * 'dss' class
  564. * display sub-system
  565. */
  566. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  567. .rev_offs = 0x0000,
  568. .syss_offs = 0x0014,
  569. .sysc_flags = SYSS_HAS_RESET_STATUS,
  570. };
  571. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  572. .name = "dss",
  573. .sysc = &omap44xx_dss_sysc,
  574. .reset = omap_dss_reset,
  575. };
  576. /* dss */
  577. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  578. { .role = "sys_clk", .clk = "dss_sys_clk" },
  579. { .role = "tv_clk", .clk = "dss_tv_clk" },
  580. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  581. };
  582. static struct omap_hwmod omap44xx_dss_hwmod = {
  583. .name = "dss_core",
  584. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  585. .class = &omap44xx_dss_hwmod_class,
  586. .clkdm_name = "l3_dss_clkdm",
  587. .main_clk = "dss_dss_clk",
  588. .prcm = {
  589. .omap4 = {
  590. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  591. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  592. },
  593. },
  594. .opt_clks = dss_opt_clks,
  595. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  596. };
  597. /*
  598. * 'dispc' class
  599. * display controller
  600. */
  601. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  602. .rev_offs = 0x0000,
  603. .sysc_offs = 0x0010,
  604. .syss_offs = 0x0014,
  605. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  606. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  607. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  608. SYSS_HAS_RESET_STATUS),
  609. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  610. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  611. .sysc_fields = &omap_hwmod_sysc_type1,
  612. };
  613. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  614. .name = "dispc",
  615. .sysc = &omap44xx_dispc_sysc,
  616. };
  617. /* dss_dispc */
  618. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  619. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  620. { .irq = -1 }
  621. };
  622. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  623. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  624. { .dma_req = -1 }
  625. };
  626. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  627. .manager_count = 3,
  628. .has_framedonetv_irq = 1
  629. };
  630. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  631. .name = "dss_dispc",
  632. .class = &omap44xx_dispc_hwmod_class,
  633. .clkdm_name = "l3_dss_clkdm",
  634. .mpu_irqs = omap44xx_dss_dispc_irqs,
  635. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  636. .main_clk = "dss_dss_clk",
  637. .prcm = {
  638. .omap4 = {
  639. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  640. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  641. },
  642. },
  643. .dev_attr = &omap44xx_dss_dispc_dev_attr
  644. };
  645. /*
  646. * 'dsi' class
  647. * display serial interface controller
  648. */
  649. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  650. .rev_offs = 0x0000,
  651. .sysc_offs = 0x0010,
  652. .syss_offs = 0x0014,
  653. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  654. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  655. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  656. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  657. .sysc_fields = &omap_hwmod_sysc_type1,
  658. };
  659. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  660. .name = "dsi",
  661. .sysc = &omap44xx_dsi_sysc,
  662. };
  663. /* dss_dsi1 */
  664. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  665. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  666. { .irq = -1 }
  667. };
  668. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  669. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  670. { .dma_req = -1 }
  671. };
  672. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  673. { .role = "sys_clk", .clk = "dss_sys_clk" },
  674. };
  675. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  676. .name = "dss_dsi1",
  677. .class = &omap44xx_dsi_hwmod_class,
  678. .clkdm_name = "l3_dss_clkdm",
  679. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  680. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  681. .main_clk = "dss_dss_clk",
  682. .prcm = {
  683. .omap4 = {
  684. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  685. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  686. },
  687. },
  688. .opt_clks = dss_dsi1_opt_clks,
  689. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  690. };
  691. /* dss_dsi2 */
  692. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  693. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  694. { .irq = -1 }
  695. };
  696. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  697. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  698. { .dma_req = -1 }
  699. };
  700. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  701. { .role = "sys_clk", .clk = "dss_sys_clk" },
  702. };
  703. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  704. .name = "dss_dsi2",
  705. .class = &omap44xx_dsi_hwmod_class,
  706. .clkdm_name = "l3_dss_clkdm",
  707. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  708. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  709. .main_clk = "dss_dss_clk",
  710. .prcm = {
  711. .omap4 = {
  712. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  713. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  714. },
  715. },
  716. .opt_clks = dss_dsi2_opt_clks,
  717. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  718. };
  719. /*
  720. * 'hdmi' class
  721. * hdmi controller
  722. */
  723. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  724. .rev_offs = 0x0000,
  725. .sysc_offs = 0x0010,
  726. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  727. SYSC_HAS_SOFTRESET),
  728. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  729. SIDLE_SMART_WKUP),
  730. .sysc_fields = &omap_hwmod_sysc_type2,
  731. };
  732. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  733. .name = "hdmi",
  734. .sysc = &omap44xx_hdmi_sysc,
  735. };
  736. /* dss_hdmi */
  737. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  738. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  739. { .irq = -1 }
  740. };
  741. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  742. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  743. { .dma_req = -1 }
  744. };
  745. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  746. { .role = "sys_clk", .clk = "dss_sys_clk" },
  747. };
  748. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  749. .name = "dss_hdmi",
  750. .class = &omap44xx_hdmi_hwmod_class,
  751. .clkdm_name = "l3_dss_clkdm",
  752. /*
  753. * HDMI audio requires to use no-idle mode. Hence,
  754. * set idle mode by software.
  755. */
  756. .flags = HWMOD_SWSUP_SIDLE,
  757. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  758. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  759. .main_clk = "dss_48mhz_clk",
  760. .prcm = {
  761. .omap4 = {
  762. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  763. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  764. },
  765. },
  766. .opt_clks = dss_hdmi_opt_clks,
  767. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  768. };
  769. /*
  770. * 'rfbi' class
  771. * remote frame buffer interface
  772. */
  773. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  774. .rev_offs = 0x0000,
  775. .sysc_offs = 0x0010,
  776. .syss_offs = 0x0014,
  777. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  778. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  779. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  780. .sysc_fields = &omap_hwmod_sysc_type1,
  781. };
  782. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  783. .name = "rfbi",
  784. .sysc = &omap44xx_rfbi_sysc,
  785. };
  786. /* dss_rfbi */
  787. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  788. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  789. { .dma_req = -1 }
  790. };
  791. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  792. { .role = "ick", .clk = "dss_fck" },
  793. };
  794. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  795. .name = "dss_rfbi",
  796. .class = &omap44xx_rfbi_hwmod_class,
  797. .clkdm_name = "l3_dss_clkdm",
  798. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  799. .main_clk = "dss_dss_clk",
  800. .prcm = {
  801. .omap4 = {
  802. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  803. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  804. },
  805. },
  806. .opt_clks = dss_rfbi_opt_clks,
  807. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  808. };
  809. /*
  810. * 'venc' class
  811. * video encoder
  812. */
  813. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  814. .name = "venc",
  815. };
  816. /* dss_venc */
  817. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  818. .name = "dss_venc",
  819. .class = &omap44xx_venc_hwmod_class,
  820. .clkdm_name = "l3_dss_clkdm",
  821. .main_clk = "dss_tv_clk",
  822. .prcm = {
  823. .omap4 = {
  824. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  825. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  826. },
  827. },
  828. };
  829. /*
  830. * 'elm' class
  831. * bch error location module
  832. */
  833. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  834. .rev_offs = 0x0000,
  835. .sysc_offs = 0x0010,
  836. .syss_offs = 0x0014,
  837. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  838. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  839. SYSS_HAS_RESET_STATUS),
  840. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  841. .sysc_fields = &omap_hwmod_sysc_type1,
  842. };
  843. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  844. .name = "elm",
  845. .sysc = &omap44xx_elm_sysc,
  846. };
  847. /* elm */
  848. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  849. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  850. { .irq = -1 }
  851. };
  852. static struct omap_hwmod omap44xx_elm_hwmod = {
  853. .name = "elm",
  854. .class = &omap44xx_elm_hwmod_class,
  855. .clkdm_name = "l4_per_clkdm",
  856. .mpu_irqs = omap44xx_elm_irqs,
  857. .prcm = {
  858. .omap4 = {
  859. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  860. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  861. },
  862. },
  863. };
  864. /*
  865. * 'emif' class
  866. * external memory interface no1
  867. */
  868. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  869. .rev_offs = 0x0000,
  870. };
  871. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  872. .name = "emif",
  873. .sysc = &omap44xx_emif_sysc,
  874. };
  875. /* emif1 */
  876. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  877. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  878. { .irq = -1 }
  879. };
  880. static struct omap_hwmod omap44xx_emif1_hwmod = {
  881. .name = "emif1",
  882. .class = &omap44xx_emif_hwmod_class,
  883. .clkdm_name = "l3_emif_clkdm",
  884. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  885. .mpu_irqs = omap44xx_emif1_irqs,
  886. .main_clk = "ddrphy_ck",
  887. .prcm = {
  888. .omap4 = {
  889. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  890. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  891. .modulemode = MODULEMODE_HWCTRL,
  892. },
  893. },
  894. };
  895. /* emif2 */
  896. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  897. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  898. { .irq = -1 }
  899. };
  900. static struct omap_hwmod omap44xx_emif2_hwmod = {
  901. .name = "emif2",
  902. .class = &omap44xx_emif_hwmod_class,
  903. .clkdm_name = "l3_emif_clkdm",
  904. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  905. .mpu_irqs = omap44xx_emif2_irqs,
  906. .main_clk = "ddrphy_ck",
  907. .prcm = {
  908. .omap4 = {
  909. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  910. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  911. .modulemode = MODULEMODE_HWCTRL,
  912. },
  913. },
  914. };
  915. /*
  916. * 'fdif' class
  917. * face detection hw accelerator module
  918. */
  919. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  920. .rev_offs = 0x0000,
  921. .sysc_offs = 0x0010,
  922. /*
  923. * FDIF needs 100 OCP clk cycles delay after a softreset before
  924. * accessing sysconfig again.
  925. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  926. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  927. *
  928. * TODO: Indicate errata when available.
  929. */
  930. .srst_udelay = 2,
  931. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  932. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  933. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  934. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  935. .sysc_fields = &omap_hwmod_sysc_type2,
  936. };
  937. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  938. .name = "fdif",
  939. .sysc = &omap44xx_fdif_sysc,
  940. };
  941. /* fdif */
  942. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  943. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  944. { .irq = -1 }
  945. };
  946. static struct omap_hwmod omap44xx_fdif_hwmod = {
  947. .name = "fdif",
  948. .class = &omap44xx_fdif_hwmod_class,
  949. .clkdm_name = "iss_clkdm",
  950. .mpu_irqs = omap44xx_fdif_irqs,
  951. .main_clk = "fdif_fck",
  952. .prcm = {
  953. .omap4 = {
  954. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  955. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  956. .modulemode = MODULEMODE_SWCTRL,
  957. },
  958. },
  959. };
  960. /*
  961. * 'gpio' class
  962. * general purpose io module
  963. */
  964. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  965. .rev_offs = 0x0000,
  966. .sysc_offs = 0x0010,
  967. .syss_offs = 0x0114,
  968. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  969. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  970. SYSS_HAS_RESET_STATUS),
  971. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  972. SIDLE_SMART_WKUP),
  973. .sysc_fields = &omap_hwmod_sysc_type1,
  974. };
  975. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  976. .name = "gpio",
  977. .sysc = &omap44xx_gpio_sysc,
  978. .rev = 2,
  979. };
  980. /* gpio dev_attr */
  981. static struct omap_gpio_dev_attr gpio_dev_attr = {
  982. .bank_width = 32,
  983. .dbck_flag = true,
  984. };
  985. /* gpio1 */
  986. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  987. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  988. { .irq = -1 }
  989. };
  990. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  991. { .role = "dbclk", .clk = "gpio1_dbclk" },
  992. };
  993. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  994. .name = "gpio1",
  995. .class = &omap44xx_gpio_hwmod_class,
  996. .clkdm_name = "l4_wkup_clkdm",
  997. .mpu_irqs = omap44xx_gpio1_irqs,
  998. .main_clk = "gpio1_ick",
  999. .prcm = {
  1000. .omap4 = {
  1001. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1002. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1003. .modulemode = MODULEMODE_HWCTRL,
  1004. },
  1005. },
  1006. .opt_clks = gpio1_opt_clks,
  1007. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1008. .dev_attr = &gpio_dev_attr,
  1009. };
  1010. /* gpio2 */
  1011. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1012. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1013. { .irq = -1 }
  1014. };
  1015. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1016. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1017. };
  1018. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1019. .name = "gpio2",
  1020. .class = &omap44xx_gpio_hwmod_class,
  1021. .clkdm_name = "l4_per_clkdm",
  1022. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1023. .mpu_irqs = omap44xx_gpio2_irqs,
  1024. .main_clk = "gpio2_ick",
  1025. .prcm = {
  1026. .omap4 = {
  1027. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1028. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1029. .modulemode = MODULEMODE_HWCTRL,
  1030. },
  1031. },
  1032. .opt_clks = gpio2_opt_clks,
  1033. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1034. .dev_attr = &gpio_dev_attr,
  1035. };
  1036. /* gpio3 */
  1037. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1038. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1039. { .irq = -1 }
  1040. };
  1041. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1042. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1043. };
  1044. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1045. .name = "gpio3",
  1046. .class = &omap44xx_gpio_hwmod_class,
  1047. .clkdm_name = "l4_per_clkdm",
  1048. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1049. .mpu_irqs = omap44xx_gpio3_irqs,
  1050. .main_clk = "gpio3_ick",
  1051. .prcm = {
  1052. .omap4 = {
  1053. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1054. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1055. .modulemode = MODULEMODE_HWCTRL,
  1056. },
  1057. },
  1058. .opt_clks = gpio3_opt_clks,
  1059. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1060. .dev_attr = &gpio_dev_attr,
  1061. };
  1062. /* gpio4 */
  1063. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1064. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1065. { .irq = -1 }
  1066. };
  1067. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1068. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1069. };
  1070. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1071. .name = "gpio4",
  1072. .class = &omap44xx_gpio_hwmod_class,
  1073. .clkdm_name = "l4_per_clkdm",
  1074. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1075. .mpu_irqs = omap44xx_gpio4_irqs,
  1076. .main_clk = "gpio4_ick",
  1077. .prcm = {
  1078. .omap4 = {
  1079. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1080. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1081. .modulemode = MODULEMODE_HWCTRL,
  1082. },
  1083. },
  1084. .opt_clks = gpio4_opt_clks,
  1085. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1086. .dev_attr = &gpio_dev_attr,
  1087. };
  1088. /* gpio5 */
  1089. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1090. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1091. { .irq = -1 }
  1092. };
  1093. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1094. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1095. };
  1096. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1097. .name = "gpio5",
  1098. .class = &omap44xx_gpio_hwmod_class,
  1099. .clkdm_name = "l4_per_clkdm",
  1100. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1101. .mpu_irqs = omap44xx_gpio5_irqs,
  1102. .main_clk = "gpio5_ick",
  1103. .prcm = {
  1104. .omap4 = {
  1105. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1106. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1107. .modulemode = MODULEMODE_HWCTRL,
  1108. },
  1109. },
  1110. .opt_clks = gpio5_opt_clks,
  1111. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1112. .dev_attr = &gpio_dev_attr,
  1113. };
  1114. /* gpio6 */
  1115. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1116. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1117. { .irq = -1 }
  1118. };
  1119. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1120. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1121. };
  1122. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1123. .name = "gpio6",
  1124. .class = &omap44xx_gpio_hwmod_class,
  1125. .clkdm_name = "l4_per_clkdm",
  1126. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1127. .mpu_irqs = omap44xx_gpio6_irqs,
  1128. .main_clk = "gpio6_ick",
  1129. .prcm = {
  1130. .omap4 = {
  1131. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1132. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1133. .modulemode = MODULEMODE_HWCTRL,
  1134. },
  1135. },
  1136. .opt_clks = gpio6_opt_clks,
  1137. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1138. .dev_attr = &gpio_dev_attr,
  1139. };
  1140. /*
  1141. * 'gpmc' class
  1142. * general purpose memory controller
  1143. */
  1144. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1145. .rev_offs = 0x0000,
  1146. .sysc_offs = 0x0010,
  1147. .syss_offs = 0x0014,
  1148. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1149. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1150. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1151. .sysc_fields = &omap_hwmod_sysc_type1,
  1152. };
  1153. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1154. .name = "gpmc",
  1155. .sysc = &omap44xx_gpmc_sysc,
  1156. };
  1157. /* gpmc */
  1158. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1159. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1160. { .irq = -1 }
  1161. };
  1162. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1163. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1164. { .dma_req = -1 }
  1165. };
  1166. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1167. .name = "gpmc",
  1168. .class = &omap44xx_gpmc_hwmod_class,
  1169. .clkdm_name = "l3_2_clkdm",
  1170. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1171. .mpu_irqs = omap44xx_gpmc_irqs,
  1172. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1173. .prcm = {
  1174. .omap4 = {
  1175. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1176. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1177. .modulemode = MODULEMODE_HWCTRL,
  1178. },
  1179. },
  1180. };
  1181. /*
  1182. * 'gpu' class
  1183. * 2d/3d graphics accelerator
  1184. */
  1185. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1186. .rev_offs = 0x1fc00,
  1187. .sysc_offs = 0x1fc10,
  1188. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1189. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1190. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1191. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1192. .sysc_fields = &omap_hwmod_sysc_type2,
  1193. };
  1194. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1195. .name = "gpu",
  1196. .sysc = &omap44xx_gpu_sysc,
  1197. };
  1198. /* gpu */
  1199. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1200. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1201. { .irq = -1 }
  1202. };
  1203. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1204. .name = "gpu",
  1205. .class = &omap44xx_gpu_hwmod_class,
  1206. .clkdm_name = "l3_gfx_clkdm",
  1207. .mpu_irqs = omap44xx_gpu_irqs,
  1208. .main_clk = "gpu_fck",
  1209. .prcm = {
  1210. .omap4 = {
  1211. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1212. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1213. .modulemode = MODULEMODE_SWCTRL,
  1214. },
  1215. },
  1216. };
  1217. /*
  1218. * 'hdq1w' class
  1219. * hdq / 1-wire serial interface controller
  1220. */
  1221. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1222. .rev_offs = 0x0000,
  1223. .sysc_offs = 0x0014,
  1224. .syss_offs = 0x0018,
  1225. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1226. SYSS_HAS_RESET_STATUS),
  1227. .sysc_fields = &omap_hwmod_sysc_type1,
  1228. };
  1229. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1230. .name = "hdq1w",
  1231. .sysc = &omap44xx_hdq1w_sysc,
  1232. };
  1233. /* hdq1w */
  1234. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1235. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1236. { .irq = -1 }
  1237. };
  1238. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1239. .name = "hdq1w",
  1240. .class = &omap44xx_hdq1w_hwmod_class,
  1241. .clkdm_name = "l4_per_clkdm",
  1242. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1243. .mpu_irqs = omap44xx_hdq1w_irqs,
  1244. .main_clk = "hdq1w_fck",
  1245. .prcm = {
  1246. .omap4 = {
  1247. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1248. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1249. .modulemode = MODULEMODE_SWCTRL,
  1250. },
  1251. },
  1252. };
  1253. /*
  1254. * 'hsi' class
  1255. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1256. * serial if)
  1257. */
  1258. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1259. .rev_offs = 0x0000,
  1260. .sysc_offs = 0x0010,
  1261. .syss_offs = 0x0014,
  1262. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1263. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1264. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1265. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1266. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1267. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1268. .sysc_fields = &omap_hwmod_sysc_type1,
  1269. };
  1270. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1271. .name = "hsi",
  1272. .sysc = &omap44xx_hsi_sysc,
  1273. };
  1274. /* hsi */
  1275. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1276. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1277. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1278. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1279. { .irq = -1 }
  1280. };
  1281. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1282. .name = "hsi",
  1283. .class = &omap44xx_hsi_hwmod_class,
  1284. .clkdm_name = "l3_init_clkdm",
  1285. .mpu_irqs = omap44xx_hsi_irqs,
  1286. .main_clk = "hsi_fck",
  1287. .prcm = {
  1288. .omap4 = {
  1289. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1290. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1291. .modulemode = MODULEMODE_HWCTRL,
  1292. },
  1293. },
  1294. };
  1295. /*
  1296. * 'i2c' class
  1297. * multimaster high-speed i2c controller
  1298. */
  1299. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1300. .sysc_offs = 0x0010,
  1301. .syss_offs = 0x0090,
  1302. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1303. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1304. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1305. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1306. SIDLE_SMART_WKUP),
  1307. .clockact = CLOCKACT_TEST_ICLK,
  1308. .sysc_fields = &omap_hwmod_sysc_type1,
  1309. };
  1310. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1311. .name = "i2c",
  1312. .sysc = &omap44xx_i2c_sysc,
  1313. .rev = OMAP_I2C_IP_VERSION_2,
  1314. .reset = &omap_i2c_reset,
  1315. };
  1316. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1317. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1318. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1319. };
  1320. /* i2c1 */
  1321. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1322. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1323. { .irq = -1 }
  1324. };
  1325. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1326. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1327. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1328. { .dma_req = -1 }
  1329. };
  1330. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1331. .name = "i2c1",
  1332. .class = &omap44xx_i2c_hwmod_class,
  1333. .clkdm_name = "l4_per_clkdm",
  1334. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1335. .mpu_irqs = omap44xx_i2c1_irqs,
  1336. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1337. .main_clk = "i2c1_fck",
  1338. .prcm = {
  1339. .omap4 = {
  1340. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1341. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1342. .modulemode = MODULEMODE_SWCTRL,
  1343. },
  1344. },
  1345. .dev_attr = &i2c_dev_attr,
  1346. };
  1347. /* i2c2 */
  1348. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1349. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1350. { .irq = -1 }
  1351. };
  1352. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1353. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1354. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1355. { .dma_req = -1 }
  1356. };
  1357. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1358. .name = "i2c2",
  1359. .class = &omap44xx_i2c_hwmod_class,
  1360. .clkdm_name = "l4_per_clkdm",
  1361. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1362. .mpu_irqs = omap44xx_i2c2_irqs,
  1363. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1364. .main_clk = "i2c2_fck",
  1365. .prcm = {
  1366. .omap4 = {
  1367. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1368. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1369. .modulemode = MODULEMODE_SWCTRL,
  1370. },
  1371. },
  1372. .dev_attr = &i2c_dev_attr,
  1373. };
  1374. /* i2c3 */
  1375. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1376. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1377. { .irq = -1 }
  1378. };
  1379. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1380. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1381. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1382. { .dma_req = -1 }
  1383. };
  1384. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1385. .name = "i2c3",
  1386. .class = &omap44xx_i2c_hwmod_class,
  1387. .clkdm_name = "l4_per_clkdm",
  1388. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1389. .mpu_irqs = omap44xx_i2c3_irqs,
  1390. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1391. .main_clk = "i2c3_fck",
  1392. .prcm = {
  1393. .omap4 = {
  1394. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1395. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1396. .modulemode = MODULEMODE_SWCTRL,
  1397. },
  1398. },
  1399. .dev_attr = &i2c_dev_attr,
  1400. };
  1401. /* i2c4 */
  1402. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1403. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1404. { .irq = -1 }
  1405. };
  1406. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1407. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1408. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1409. { .dma_req = -1 }
  1410. };
  1411. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1412. .name = "i2c4",
  1413. .class = &omap44xx_i2c_hwmod_class,
  1414. .clkdm_name = "l4_per_clkdm",
  1415. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1416. .mpu_irqs = omap44xx_i2c4_irqs,
  1417. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1418. .main_clk = "i2c4_fck",
  1419. .prcm = {
  1420. .omap4 = {
  1421. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1422. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1423. .modulemode = MODULEMODE_SWCTRL,
  1424. },
  1425. },
  1426. .dev_attr = &i2c_dev_attr,
  1427. };
  1428. /*
  1429. * 'ipu' class
  1430. * imaging processor unit
  1431. */
  1432. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1433. .name = "ipu",
  1434. };
  1435. /* ipu */
  1436. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1437. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1438. { .irq = -1 }
  1439. };
  1440. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1441. { .name = "cpu0", .rst_shift = 0 },
  1442. { .name = "cpu1", .rst_shift = 1 },
  1443. { .name = "mmu_cache", .rst_shift = 2 },
  1444. };
  1445. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1446. .name = "ipu",
  1447. .class = &omap44xx_ipu_hwmod_class,
  1448. .clkdm_name = "ducati_clkdm",
  1449. .mpu_irqs = omap44xx_ipu_irqs,
  1450. .rst_lines = omap44xx_ipu_resets,
  1451. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1452. .main_clk = "ipu_fck",
  1453. .prcm = {
  1454. .omap4 = {
  1455. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1456. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1457. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1458. .modulemode = MODULEMODE_HWCTRL,
  1459. },
  1460. },
  1461. };
  1462. /*
  1463. * 'iss' class
  1464. * external images sensor pixel data processor
  1465. */
  1466. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1467. .rev_offs = 0x0000,
  1468. .sysc_offs = 0x0010,
  1469. /*
  1470. * ISS needs 100 OCP clk cycles delay after a softreset before
  1471. * accessing sysconfig again.
  1472. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1473. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1474. *
  1475. * TODO: Indicate errata when available.
  1476. */
  1477. .srst_udelay = 2,
  1478. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1479. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1480. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1481. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1482. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1483. .sysc_fields = &omap_hwmod_sysc_type2,
  1484. };
  1485. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1486. .name = "iss",
  1487. .sysc = &omap44xx_iss_sysc,
  1488. };
  1489. /* iss */
  1490. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1491. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1492. { .irq = -1 }
  1493. };
  1494. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1495. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1496. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1497. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1498. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1499. { .dma_req = -1 }
  1500. };
  1501. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1502. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1503. };
  1504. static struct omap_hwmod omap44xx_iss_hwmod = {
  1505. .name = "iss",
  1506. .class = &omap44xx_iss_hwmod_class,
  1507. .clkdm_name = "iss_clkdm",
  1508. .mpu_irqs = omap44xx_iss_irqs,
  1509. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1510. .main_clk = "iss_fck",
  1511. .prcm = {
  1512. .omap4 = {
  1513. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1514. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1515. .modulemode = MODULEMODE_SWCTRL,
  1516. },
  1517. },
  1518. .opt_clks = iss_opt_clks,
  1519. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1520. };
  1521. /*
  1522. * 'iva' class
  1523. * multi-standard video encoder/decoder hardware accelerator
  1524. */
  1525. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1526. .name = "iva",
  1527. };
  1528. /* iva */
  1529. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1530. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1531. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1532. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1533. { .irq = -1 }
  1534. };
  1535. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1536. { .name = "seq0", .rst_shift = 0 },
  1537. { .name = "seq1", .rst_shift = 1 },
  1538. { .name = "logic", .rst_shift = 2 },
  1539. };
  1540. static struct omap_hwmod omap44xx_iva_hwmod = {
  1541. .name = "iva",
  1542. .class = &omap44xx_iva_hwmod_class,
  1543. .clkdm_name = "ivahd_clkdm",
  1544. .mpu_irqs = omap44xx_iva_irqs,
  1545. .rst_lines = omap44xx_iva_resets,
  1546. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1547. .main_clk = "iva_fck",
  1548. .prcm = {
  1549. .omap4 = {
  1550. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1551. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1552. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1553. .modulemode = MODULEMODE_HWCTRL,
  1554. },
  1555. },
  1556. };
  1557. /*
  1558. * 'kbd' class
  1559. * keyboard controller
  1560. */
  1561. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1562. .rev_offs = 0x0000,
  1563. .sysc_offs = 0x0010,
  1564. .syss_offs = 0x0014,
  1565. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1566. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1567. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1568. SYSS_HAS_RESET_STATUS),
  1569. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1570. .sysc_fields = &omap_hwmod_sysc_type1,
  1571. };
  1572. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1573. .name = "kbd",
  1574. .sysc = &omap44xx_kbd_sysc,
  1575. };
  1576. /* kbd */
  1577. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1578. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1579. { .irq = -1 }
  1580. };
  1581. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1582. .name = "kbd",
  1583. .class = &omap44xx_kbd_hwmod_class,
  1584. .clkdm_name = "l4_wkup_clkdm",
  1585. .mpu_irqs = omap44xx_kbd_irqs,
  1586. .main_clk = "kbd_fck",
  1587. .prcm = {
  1588. .omap4 = {
  1589. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1590. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1591. .modulemode = MODULEMODE_SWCTRL,
  1592. },
  1593. },
  1594. };
  1595. /*
  1596. * 'mailbox' class
  1597. * mailbox module allowing communication between the on-chip processors using a
  1598. * queued mailbox-interrupt mechanism.
  1599. */
  1600. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1601. .rev_offs = 0x0000,
  1602. .sysc_offs = 0x0010,
  1603. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1604. SYSC_HAS_SOFTRESET),
  1605. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1606. .sysc_fields = &omap_hwmod_sysc_type2,
  1607. };
  1608. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1609. .name = "mailbox",
  1610. .sysc = &omap44xx_mailbox_sysc,
  1611. };
  1612. /* mailbox */
  1613. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1614. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1615. { .irq = -1 }
  1616. };
  1617. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1618. .name = "mailbox",
  1619. .class = &omap44xx_mailbox_hwmod_class,
  1620. .clkdm_name = "l4_cfg_clkdm",
  1621. .mpu_irqs = omap44xx_mailbox_irqs,
  1622. .prcm = {
  1623. .omap4 = {
  1624. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1625. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1626. },
  1627. },
  1628. };
  1629. /*
  1630. * 'mcasp' class
  1631. * multi-channel audio serial port controller
  1632. */
  1633. /* The IP is not compliant to type1 / type2 scheme */
  1634. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1635. .sidle_shift = 0,
  1636. };
  1637. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1638. .sysc_offs = 0x0004,
  1639. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1640. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1641. SIDLE_SMART_WKUP),
  1642. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1643. };
  1644. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1645. .name = "mcasp",
  1646. .sysc = &omap44xx_mcasp_sysc,
  1647. };
  1648. /* mcasp */
  1649. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1650. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1651. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1652. { .irq = -1 }
  1653. };
  1654. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1655. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1656. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1657. { .dma_req = -1 }
  1658. };
  1659. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1660. .name = "mcasp",
  1661. .class = &omap44xx_mcasp_hwmod_class,
  1662. .clkdm_name = "abe_clkdm",
  1663. .mpu_irqs = omap44xx_mcasp_irqs,
  1664. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1665. .main_clk = "mcasp_fck",
  1666. .prcm = {
  1667. .omap4 = {
  1668. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1669. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1670. .modulemode = MODULEMODE_SWCTRL,
  1671. },
  1672. },
  1673. };
  1674. /*
  1675. * 'mcbsp' class
  1676. * multi channel buffered serial port controller
  1677. */
  1678. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1679. .sysc_offs = 0x008c,
  1680. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1681. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1682. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1683. .sysc_fields = &omap_hwmod_sysc_type1,
  1684. };
  1685. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1686. .name = "mcbsp",
  1687. .sysc = &omap44xx_mcbsp_sysc,
  1688. .rev = MCBSP_CONFIG_TYPE4,
  1689. };
  1690. /* mcbsp1 */
  1691. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1692. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1693. { .irq = -1 }
  1694. };
  1695. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1696. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1697. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1698. { .dma_req = -1 }
  1699. };
  1700. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1701. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1702. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1703. };
  1704. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1705. .name = "mcbsp1",
  1706. .class = &omap44xx_mcbsp_hwmod_class,
  1707. .clkdm_name = "abe_clkdm",
  1708. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1709. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1710. .main_clk = "mcbsp1_fck",
  1711. .prcm = {
  1712. .omap4 = {
  1713. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1714. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1715. .modulemode = MODULEMODE_SWCTRL,
  1716. },
  1717. },
  1718. .opt_clks = mcbsp1_opt_clks,
  1719. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1720. };
  1721. /* mcbsp2 */
  1722. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1723. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1724. { .irq = -1 }
  1725. };
  1726. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1727. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1728. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1729. { .dma_req = -1 }
  1730. };
  1731. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1732. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1733. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1734. };
  1735. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1736. .name = "mcbsp2",
  1737. .class = &omap44xx_mcbsp_hwmod_class,
  1738. .clkdm_name = "abe_clkdm",
  1739. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1740. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1741. .main_clk = "mcbsp2_fck",
  1742. .prcm = {
  1743. .omap4 = {
  1744. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1745. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1746. .modulemode = MODULEMODE_SWCTRL,
  1747. },
  1748. },
  1749. .opt_clks = mcbsp2_opt_clks,
  1750. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1751. };
  1752. /* mcbsp3 */
  1753. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1754. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1755. { .irq = -1 }
  1756. };
  1757. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1758. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1759. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1760. { .dma_req = -1 }
  1761. };
  1762. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1763. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1764. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1765. };
  1766. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1767. .name = "mcbsp3",
  1768. .class = &omap44xx_mcbsp_hwmod_class,
  1769. .clkdm_name = "abe_clkdm",
  1770. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1771. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1772. .main_clk = "mcbsp3_fck",
  1773. .prcm = {
  1774. .omap4 = {
  1775. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1776. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1777. .modulemode = MODULEMODE_SWCTRL,
  1778. },
  1779. },
  1780. .opt_clks = mcbsp3_opt_clks,
  1781. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1782. };
  1783. /* mcbsp4 */
  1784. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1785. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1786. { .irq = -1 }
  1787. };
  1788. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1789. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1790. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1791. { .dma_req = -1 }
  1792. };
  1793. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1794. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1795. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1796. };
  1797. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1798. .name = "mcbsp4",
  1799. .class = &omap44xx_mcbsp_hwmod_class,
  1800. .clkdm_name = "l4_per_clkdm",
  1801. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1802. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1803. .main_clk = "mcbsp4_fck",
  1804. .prcm = {
  1805. .omap4 = {
  1806. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1807. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1808. .modulemode = MODULEMODE_SWCTRL,
  1809. },
  1810. },
  1811. .opt_clks = mcbsp4_opt_clks,
  1812. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1813. };
  1814. /*
  1815. * 'mcpdm' class
  1816. * multi channel pdm controller (proprietary interface with phoenix power
  1817. * ic)
  1818. */
  1819. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1820. .rev_offs = 0x0000,
  1821. .sysc_offs = 0x0010,
  1822. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1823. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1824. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1825. SIDLE_SMART_WKUP),
  1826. .sysc_fields = &omap_hwmod_sysc_type2,
  1827. };
  1828. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1829. .name = "mcpdm",
  1830. .sysc = &omap44xx_mcpdm_sysc,
  1831. };
  1832. /* mcpdm */
  1833. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1834. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1835. { .irq = -1 }
  1836. };
  1837. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1838. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1839. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1840. { .dma_req = -1 }
  1841. };
  1842. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1843. .name = "mcpdm",
  1844. .class = &omap44xx_mcpdm_hwmod_class,
  1845. .clkdm_name = "abe_clkdm",
  1846. .mpu_irqs = omap44xx_mcpdm_irqs,
  1847. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1848. .main_clk = "mcpdm_fck",
  1849. .prcm = {
  1850. .omap4 = {
  1851. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1852. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1853. .modulemode = MODULEMODE_SWCTRL,
  1854. },
  1855. },
  1856. };
  1857. /*
  1858. * 'mcspi' class
  1859. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1860. * bus
  1861. */
  1862. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1863. .rev_offs = 0x0000,
  1864. .sysc_offs = 0x0010,
  1865. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1866. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1867. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1868. SIDLE_SMART_WKUP),
  1869. .sysc_fields = &omap_hwmod_sysc_type2,
  1870. };
  1871. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1872. .name = "mcspi",
  1873. .sysc = &omap44xx_mcspi_sysc,
  1874. .rev = OMAP4_MCSPI_REV,
  1875. };
  1876. /* mcspi1 */
  1877. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1878. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1879. { .irq = -1 }
  1880. };
  1881. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1882. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1883. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1884. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1885. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1886. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1887. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1888. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1889. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1890. { .dma_req = -1 }
  1891. };
  1892. /* mcspi1 dev_attr */
  1893. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1894. .num_chipselect = 4,
  1895. };
  1896. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1897. .name = "mcspi1",
  1898. .class = &omap44xx_mcspi_hwmod_class,
  1899. .clkdm_name = "l4_per_clkdm",
  1900. .mpu_irqs = omap44xx_mcspi1_irqs,
  1901. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1902. .main_clk = "mcspi1_fck",
  1903. .prcm = {
  1904. .omap4 = {
  1905. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1906. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1907. .modulemode = MODULEMODE_SWCTRL,
  1908. },
  1909. },
  1910. .dev_attr = &mcspi1_dev_attr,
  1911. };
  1912. /* mcspi2 */
  1913. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1914. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1915. { .irq = -1 }
  1916. };
  1917. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1918. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1919. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1920. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1921. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1922. { .dma_req = -1 }
  1923. };
  1924. /* mcspi2 dev_attr */
  1925. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1926. .num_chipselect = 2,
  1927. };
  1928. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1929. .name = "mcspi2",
  1930. .class = &omap44xx_mcspi_hwmod_class,
  1931. .clkdm_name = "l4_per_clkdm",
  1932. .mpu_irqs = omap44xx_mcspi2_irqs,
  1933. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1934. .main_clk = "mcspi2_fck",
  1935. .prcm = {
  1936. .omap4 = {
  1937. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1938. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1939. .modulemode = MODULEMODE_SWCTRL,
  1940. },
  1941. },
  1942. .dev_attr = &mcspi2_dev_attr,
  1943. };
  1944. /* mcspi3 */
  1945. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1946. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1947. { .irq = -1 }
  1948. };
  1949. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1950. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1951. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1952. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1953. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1954. { .dma_req = -1 }
  1955. };
  1956. /* mcspi3 dev_attr */
  1957. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1958. .num_chipselect = 2,
  1959. };
  1960. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1961. .name = "mcspi3",
  1962. .class = &omap44xx_mcspi_hwmod_class,
  1963. .clkdm_name = "l4_per_clkdm",
  1964. .mpu_irqs = omap44xx_mcspi3_irqs,
  1965. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1966. .main_clk = "mcspi3_fck",
  1967. .prcm = {
  1968. .omap4 = {
  1969. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1970. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1971. .modulemode = MODULEMODE_SWCTRL,
  1972. },
  1973. },
  1974. .dev_attr = &mcspi3_dev_attr,
  1975. };
  1976. /* mcspi4 */
  1977. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1978. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1979. { .irq = -1 }
  1980. };
  1981. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1982. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1983. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1984. { .dma_req = -1 }
  1985. };
  1986. /* mcspi4 dev_attr */
  1987. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1988. .num_chipselect = 1,
  1989. };
  1990. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1991. .name = "mcspi4",
  1992. .class = &omap44xx_mcspi_hwmod_class,
  1993. .clkdm_name = "l4_per_clkdm",
  1994. .mpu_irqs = omap44xx_mcspi4_irqs,
  1995. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1996. .main_clk = "mcspi4_fck",
  1997. .prcm = {
  1998. .omap4 = {
  1999. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2000. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2001. .modulemode = MODULEMODE_SWCTRL,
  2002. },
  2003. },
  2004. .dev_attr = &mcspi4_dev_attr,
  2005. };
  2006. /*
  2007. * 'mmc' class
  2008. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2009. */
  2010. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2011. .rev_offs = 0x0000,
  2012. .sysc_offs = 0x0010,
  2013. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2014. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2015. SYSC_HAS_SOFTRESET),
  2016. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2017. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2018. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2019. .sysc_fields = &omap_hwmod_sysc_type2,
  2020. };
  2021. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2022. .name = "mmc",
  2023. .sysc = &omap44xx_mmc_sysc,
  2024. };
  2025. /* mmc1 */
  2026. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2027. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2028. { .irq = -1 }
  2029. };
  2030. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2031. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2032. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2033. { .dma_req = -1 }
  2034. };
  2035. /* mmc1 dev_attr */
  2036. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2037. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2038. };
  2039. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2040. .name = "mmc1",
  2041. .class = &omap44xx_mmc_hwmod_class,
  2042. .clkdm_name = "l3_init_clkdm",
  2043. .mpu_irqs = omap44xx_mmc1_irqs,
  2044. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2045. .main_clk = "mmc1_fck",
  2046. .prcm = {
  2047. .omap4 = {
  2048. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2049. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2050. .modulemode = MODULEMODE_SWCTRL,
  2051. },
  2052. },
  2053. .dev_attr = &mmc1_dev_attr,
  2054. };
  2055. /* mmc2 */
  2056. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2057. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2058. { .irq = -1 }
  2059. };
  2060. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2061. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2062. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2063. { .dma_req = -1 }
  2064. };
  2065. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2066. .name = "mmc2",
  2067. .class = &omap44xx_mmc_hwmod_class,
  2068. .clkdm_name = "l3_init_clkdm",
  2069. .mpu_irqs = omap44xx_mmc2_irqs,
  2070. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2071. .main_clk = "mmc2_fck",
  2072. .prcm = {
  2073. .omap4 = {
  2074. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2075. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2076. .modulemode = MODULEMODE_SWCTRL,
  2077. },
  2078. },
  2079. };
  2080. /* mmc3 */
  2081. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2082. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2083. { .irq = -1 }
  2084. };
  2085. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2086. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2087. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2088. { .dma_req = -1 }
  2089. };
  2090. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2091. .name = "mmc3",
  2092. .class = &omap44xx_mmc_hwmod_class,
  2093. .clkdm_name = "l4_per_clkdm",
  2094. .mpu_irqs = omap44xx_mmc3_irqs,
  2095. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2096. .main_clk = "mmc3_fck",
  2097. .prcm = {
  2098. .omap4 = {
  2099. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2100. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2101. .modulemode = MODULEMODE_SWCTRL,
  2102. },
  2103. },
  2104. };
  2105. /* mmc4 */
  2106. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2107. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2108. { .irq = -1 }
  2109. };
  2110. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2111. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2112. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2113. { .dma_req = -1 }
  2114. };
  2115. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2116. .name = "mmc4",
  2117. .class = &omap44xx_mmc_hwmod_class,
  2118. .clkdm_name = "l4_per_clkdm",
  2119. .mpu_irqs = omap44xx_mmc4_irqs,
  2120. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2121. .main_clk = "mmc4_fck",
  2122. .prcm = {
  2123. .omap4 = {
  2124. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2125. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2126. .modulemode = MODULEMODE_SWCTRL,
  2127. },
  2128. },
  2129. };
  2130. /* mmc5 */
  2131. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2132. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2133. { .irq = -1 }
  2134. };
  2135. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2136. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2137. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2138. { .dma_req = -1 }
  2139. };
  2140. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2141. .name = "mmc5",
  2142. .class = &omap44xx_mmc_hwmod_class,
  2143. .clkdm_name = "l4_per_clkdm",
  2144. .mpu_irqs = omap44xx_mmc5_irqs,
  2145. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2146. .main_clk = "mmc5_fck",
  2147. .prcm = {
  2148. .omap4 = {
  2149. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2150. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2151. .modulemode = MODULEMODE_SWCTRL,
  2152. },
  2153. },
  2154. };
  2155. /*
  2156. * 'mpu' class
  2157. * mpu sub-system
  2158. */
  2159. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2160. .name = "mpu",
  2161. };
  2162. /* mpu */
  2163. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2164. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2165. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2166. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2167. { .irq = -1 }
  2168. };
  2169. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2170. .name = "mpu",
  2171. .class = &omap44xx_mpu_hwmod_class,
  2172. .clkdm_name = "mpuss_clkdm",
  2173. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2174. .mpu_irqs = omap44xx_mpu_irqs,
  2175. .main_clk = "dpll_mpu_m2_ck",
  2176. .prcm = {
  2177. .omap4 = {
  2178. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2179. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2180. },
  2181. },
  2182. };
  2183. /*
  2184. * 'ocmc_ram' class
  2185. * top-level core on-chip ram
  2186. */
  2187. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2188. .name = "ocmc_ram",
  2189. };
  2190. /* ocmc_ram */
  2191. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2192. .name = "ocmc_ram",
  2193. .class = &omap44xx_ocmc_ram_hwmod_class,
  2194. .clkdm_name = "l3_2_clkdm",
  2195. .prcm = {
  2196. .omap4 = {
  2197. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2198. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2199. },
  2200. },
  2201. };
  2202. /*
  2203. * 'ocp2scp' class
  2204. * bridge to transform ocp interface protocol to scp (serial control port)
  2205. * protocol
  2206. */
  2207. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2208. .name = "ocp2scp",
  2209. };
  2210. /* ocp2scp_usb_phy */
  2211. static struct omap_hwmod_opt_clk ocp2scp_usb_phy_opt_clks[] = {
  2212. { .role = "phy_48m", .clk = "ocp2scp_usb_phy_phy_48m" },
  2213. };
  2214. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2215. .name = "ocp2scp_usb_phy",
  2216. .class = &omap44xx_ocp2scp_hwmod_class,
  2217. .clkdm_name = "l3_init_clkdm",
  2218. .prcm = {
  2219. .omap4 = {
  2220. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2221. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2222. .modulemode = MODULEMODE_HWCTRL,
  2223. },
  2224. },
  2225. .opt_clks = ocp2scp_usb_phy_opt_clks,
  2226. .opt_clks_cnt = ARRAY_SIZE(ocp2scp_usb_phy_opt_clks),
  2227. };
  2228. /*
  2229. * 'prcm' class
  2230. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2231. * + clock manager 1 (in always on power domain) + local prm in mpu
  2232. */
  2233. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2234. .name = "prcm",
  2235. };
  2236. /* prcm_mpu */
  2237. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2238. .name = "prcm_mpu",
  2239. .class = &omap44xx_prcm_hwmod_class,
  2240. .clkdm_name = "l4_wkup_clkdm",
  2241. };
  2242. /* cm_core_aon */
  2243. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2244. .name = "cm_core_aon",
  2245. .class = &omap44xx_prcm_hwmod_class,
  2246. };
  2247. /* cm_core */
  2248. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2249. .name = "cm_core",
  2250. .class = &omap44xx_prcm_hwmod_class,
  2251. };
  2252. /* prm */
  2253. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2254. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2255. { .irq = -1 }
  2256. };
  2257. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2258. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2259. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2260. };
  2261. static struct omap_hwmod omap44xx_prm_hwmod = {
  2262. .name = "prm",
  2263. .class = &omap44xx_prcm_hwmod_class,
  2264. .mpu_irqs = omap44xx_prm_irqs,
  2265. .rst_lines = omap44xx_prm_resets,
  2266. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2267. };
  2268. /*
  2269. * 'scrm' class
  2270. * system clock and reset manager
  2271. */
  2272. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2273. .name = "scrm",
  2274. };
  2275. /* scrm */
  2276. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2277. .name = "scrm",
  2278. .class = &omap44xx_scrm_hwmod_class,
  2279. .clkdm_name = "l4_wkup_clkdm",
  2280. };
  2281. /*
  2282. * 'sl2if' class
  2283. * shared level 2 memory interface
  2284. */
  2285. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2286. .name = "sl2if",
  2287. };
  2288. /* sl2if */
  2289. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2290. .name = "sl2if",
  2291. .class = &omap44xx_sl2if_hwmod_class,
  2292. .clkdm_name = "ivahd_clkdm",
  2293. .prcm = {
  2294. .omap4 = {
  2295. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2296. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2297. .modulemode = MODULEMODE_HWCTRL,
  2298. },
  2299. },
  2300. };
  2301. /*
  2302. * 'slimbus' class
  2303. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2304. * the device and external components
  2305. */
  2306. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2307. .rev_offs = 0x0000,
  2308. .sysc_offs = 0x0010,
  2309. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2310. SYSC_HAS_SOFTRESET),
  2311. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2312. SIDLE_SMART_WKUP),
  2313. .sysc_fields = &omap_hwmod_sysc_type2,
  2314. };
  2315. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2316. .name = "slimbus",
  2317. .sysc = &omap44xx_slimbus_sysc,
  2318. };
  2319. /* slimbus1 */
  2320. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2321. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2322. { .irq = -1 }
  2323. };
  2324. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2325. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2326. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2327. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2328. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2329. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2330. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2331. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2332. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2333. { .dma_req = -1 }
  2334. };
  2335. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2336. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2337. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2338. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2339. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2340. };
  2341. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2342. .name = "slimbus1",
  2343. .class = &omap44xx_slimbus_hwmod_class,
  2344. .clkdm_name = "abe_clkdm",
  2345. .mpu_irqs = omap44xx_slimbus1_irqs,
  2346. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2347. .prcm = {
  2348. .omap4 = {
  2349. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2350. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2351. .modulemode = MODULEMODE_SWCTRL,
  2352. },
  2353. },
  2354. .opt_clks = slimbus1_opt_clks,
  2355. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2356. };
  2357. /* slimbus2 */
  2358. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2359. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2360. { .irq = -1 }
  2361. };
  2362. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2363. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2364. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2365. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2366. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2367. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2368. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2369. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2370. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2371. { .dma_req = -1 }
  2372. };
  2373. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2374. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2375. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2376. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2377. };
  2378. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2379. .name = "slimbus2",
  2380. .class = &omap44xx_slimbus_hwmod_class,
  2381. .clkdm_name = "l4_per_clkdm",
  2382. .mpu_irqs = omap44xx_slimbus2_irqs,
  2383. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2384. .prcm = {
  2385. .omap4 = {
  2386. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2387. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2388. .modulemode = MODULEMODE_SWCTRL,
  2389. },
  2390. },
  2391. .opt_clks = slimbus2_opt_clks,
  2392. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2393. };
  2394. /*
  2395. * 'smartreflex' class
  2396. * smartreflex module (monitor silicon performance and outputs a measure of
  2397. * performance error)
  2398. */
  2399. /* The IP is not compliant to type1 / type2 scheme */
  2400. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2401. .sidle_shift = 24,
  2402. .enwkup_shift = 26,
  2403. };
  2404. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2405. .sysc_offs = 0x0038,
  2406. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2407. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2408. SIDLE_SMART_WKUP),
  2409. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2410. };
  2411. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2412. .name = "smartreflex",
  2413. .sysc = &omap44xx_smartreflex_sysc,
  2414. .rev = 2,
  2415. };
  2416. /* smartreflex_core */
  2417. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2418. .sensor_voltdm_name = "core",
  2419. };
  2420. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2421. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2422. { .irq = -1 }
  2423. };
  2424. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2425. .name = "smartreflex_core",
  2426. .class = &omap44xx_smartreflex_hwmod_class,
  2427. .clkdm_name = "l4_ao_clkdm",
  2428. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2429. .main_clk = "smartreflex_core_fck",
  2430. .prcm = {
  2431. .omap4 = {
  2432. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2433. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2434. .modulemode = MODULEMODE_SWCTRL,
  2435. },
  2436. },
  2437. .dev_attr = &smartreflex_core_dev_attr,
  2438. };
  2439. /* smartreflex_iva */
  2440. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2441. .sensor_voltdm_name = "iva",
  2442. };
  2443. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2444. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2445. { .irq = -1 }
  2446. };
  2447. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2448. .name = "smartreflex_iva",
  2449. .class = &omap44xx_smartreflex_hwmod_class,
  2450. .clkdm_name = "l4_ao_clkdm",
  2451. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2452. .main_clk = "smartreflex_iva_fck",
  2453. .prcm = {
  2454. .omap4 = {
  2455. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2456. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2457. .modulemode = MODULEMODE_SWCTRL,
  2458. },
  2459. },
  2460. .dev_attr = &smartreflex_iva_dev_attr,
  2461. };
  2462. /* smartreflex_mpu */
  2463. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2464. .sensor_voltdm_name = "mpu",
  2465. };
  2466. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2467. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2468. { .irq = -1 }
  2469. };
  2470. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2471. .name = "smartreflex_mpu",
  2472. .class = &omap44xx_smartreflex_hwmod_class,
  2473. .clkdm_name = "l4_ao_clkdm",
  2474. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2475. .main_clk = "smartreflex_mpu_fck",
  2476. .prcm = {
  2477. .omap4 = {
  2478. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2479. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2480. .modulemode = MODULEMODE_SWCTRL,
  2481. },
  2482. },
  2483. .dev_attr = &smartreflex_mpu_dev_attr,
  2484. };
  2485. /*
  2486. * 'spinlock' class
  2487. * spinlock provides hardware assistance for synchronizing the processes
  2488. * running on multiple processors
  2489. */
  2490. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2491. .rev_offs = 0x0000,
  2492. .sysc_offs = 0x0010,
  2493. .syss_offs = 0x0014,
  2494. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2495. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2496. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2497. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2498. SIDLE_SMART_WKUP),
  2499. .sysc_fields = &omap_hwmod_sysc_type1,
  2500. };
  2501. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2502. .name = "spinlock",
  2503. .sysc = &omap44xx_spinlock_sysc,
  2504. };
  2505. /* spinlock */
  2506. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2507. .name = "spinlock",
  2508. .class = &omap44xx_spinlock_hwmod_class,
  2509. .clkdm_name = "l4_cfg_clkdm",
  2510. .prcm = {
  2511. .omap4 = {
  2512. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2513. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2514. },
  2515. },
  2516. };
  2517. /*
  2518. * 'timer' class
  2519. * general purpose timer module with accurate 1ms tick
  2520. * This class contains several variants: ['timer_1ms', 'timer']
  2521. */
  2522. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2523. .rev_offs = 0x0000,
  2524. .sysc_offs = 0x0010,
  2525. .syss_offs = 0x0014,
  2526. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2527. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2528. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2529. SYSS_HAS_RESET_STATUS),
  2530. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2531. .sysc_fields = &omap_hwmod_sysc_type1,
  2532. };
  2533. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2534. .name = "timer",
  2535. .sysc = &omap44xx_timer_1ms_sysc,
  2536. };
  2537. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2538. .rev_offs = 0x0000,
  2539. .sysc_offs = 0x0010,
  2540. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2541. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2542. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2543. SIDLE_SMART_WKUP),
  2544. .sysc_fields = &omap_hwmod_sysc_type2,
  2545. };
  2546. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2547. .name = "timer",
  2548. .sysc = &omap44xx_timer_sysc,
  2549. };
  2550. /* always-on timers dev attribute */
  2551. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2552. .timer_capability = OMAP_TIMER_ALWON,
  2553. };
  2554. /* pwm timers dev attribute */
  2555. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2556. .timer_capability = OMAP_TIMER_HAS_PWM,
  2557. };
  2558. /* timer1 */
  2559. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2560. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2561. { .irq = -1 }
  2562. };
  2563. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2564. .name = "timer1",
  2565. .class = &omap44xx_timer_1ms_hwmod_class,
  2566. .clkdm_name = "l4_wkup_clkdm",
  2567. .mpu_irqs = omap44xx_timer1_irqs,
  2568. .main_clk = "timer1_fck",
  2569. .prcm = {
  2570. .omap4 = {
  2571. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2572. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2573. .modulemode = MODULEMODE_SWCTRL,
  2574. },
  2575. },
  2576. .dev_attr = &capability_alwon_dev_attr,
  2577. };
  2578. /* timer2 */
  2579. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2580. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2581. { .irq = -1 }
  2582. };
  2583. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2584. .name = "timer2",
  2585. .class = &omap44xx_timer_1ms_hwmod_class,
  2586. .clkdm_name = "l4_per_clkdm",
  2587. .mpu_irqs = omap44xx_timer2_irqs,
  2588. .main_clk = "timer2_fck",
  2589. .prcm = {
  2590. .omap4 = {
  2591. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2592. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2593. .modulemode = MODULEMODE_SWCTRL,
  2594. },
  2595. },
  2596. };
  2597. /* timer3 */
  2598. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2599. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2600. { .irq = -1 }
  2601. };
  2602. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2603. .name = "timer3",
  2604. .class = &omap44xx_timer_hwmod_class,
  2605. .clkdm_name = "l4_per_clkdm",
  2606. .mpu_irqs = omap44xx_timer3_irqs,
  2607. .main_clk = "timer3_fck",
  2608. .prcm = {
  2609. .omap4 = {
  2610. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2611. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2612. .modulemode = MODULEMODE_SWCTRL,
  2613. },
  2614. },
  2615. };
  2616. /* timer4 */
  2617. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2618. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2619. { .irq = -1 }
  2620. };
  2621. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2622. .name = "timer4",
  2623. .class = &omap44xx_timer_hwmod_class,
  2624. .clkdm_name = "l4_per_clkdm",
  2625. .mpu_irqs = omap44xx_timer4_irqs,
  2626. .main_clk = "timer4_fck",
  2627. .prcm = {
  2628. .omap4 = {
  2629. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2630. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2631. .modulemode = MODULEMODE_SWCTRL,
  2632. },
  2633. },
  2634. };
  2635. /* timer5 */
  2636. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2637. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2638. { .irq = -1 }
  2639. };
  2640. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2641. .name = "timer5",
  2642. .class = &omap44xx_timer_hwmod_class,
  2643. .clkdm_name = "abe_clkdm",
  2644. .mpu_irqs = omap44xx_timer5_irqs,
  2645. .main_clk = "timer5_fck",
  2646. .prcm = {
  2647. .omap4 = {
  2648. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2649. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2650. .modulemode = MODULEMODE_SWCTRL,
  2651. },
  2652. },
  2653. };
  2654. /* timer6 */
  2655. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2656. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2657. { .irq = -1 }
  2658. };
  2659. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2660. .name = "timer6",
  2661. .class = &omap44xx_timer_hwmod_class,
  2662. .clkdm_name = "abe_clkdm",
  2663. .mpu_irqs = omap44xx_timer6_irqs,
  2664. .main_clk = "timer6_fck",
  2665. .prcm = {
  2666. .omap4 = {
  2667. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2668. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2669. .modulemode = MODULEMODE_SWCTRL,
  2670. },
  2671. },
  2672. };
  2673. /* timer7 */
  2674. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2675. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2676. { .irq = -1 }
  2677. };
  2678. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2679. .name = "timer7",
  2680. .class = &omap44xx_timer_hwmod_class,
  2681. .clkdm_name = "abe_clkdm",
  2682. .mpu_irqs = omap44xx_timer7_irqs,
  2683. .main_clk = "timer7_fck",
  2684. .prcm = {
  2685. .omap4 = {
  2686. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2687. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2688. .modulemode = MODULEMODE_SWCTRL,
  2689. },
  2690. },
  2691. };
  2692. /* timer8 */
  2693. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2694. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2695. { .irq = -1 }
  2696. };
  2697. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2698. .name = "timer8",
  2699. .class = &omap44xx_timer_hwmod_class,
  2700. .clkdm_name = "abe_clkdm",
  2701. .mpu_irqs = omap44xx_timer8_irqs,
  2702. .main_clk = "timer8_fck",
  2703. .prcm = {
  2704. .omap4 = {
  2705. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2706. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2707. .modulemode = MODULEMODE_SWCTRL,
  2708. },
  2709. },
  2710. .dev_attr = &capability_pwm_dev_attr,
  2711. };
  2712. /* timer9 */
  2713. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2714. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2715. { .irq = -1 }
  2716. };
  2717. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2718. .name = "timer9",
  2719. .class = &omap44xx_timer_hwmod_class,
  2720. .clkdm_name = "l4_per_clkdm",
  2721. .mpu_irqs = omap44xx_timer9_irqs,
  2722. .main_clk = "timer9_fck",
  2723. .prcm = {
  2724. .omap4 = {
  2725. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2726. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2727. .modulemode = MODULEMODE_SWCTRL,
  2728. },
  2729. },
  2730. .dev_attr = &capability_pwm_dev_attr,
  2731. };
  2732. /* timer10 */
  2733. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2734. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2735. { .irq = -1 }
  2736. };
  2737. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2738. .name = "timer10",
  2739. .class = &omap44xx_timer_1ms_hwmod_class,
  2740. .clkdm_name = "l4_per_clkdm",
  2741. .mpu_irqs = omap44xx_timer10_irqs,
  2742. .main_clk = "timer10_fck",
  2743. .prcm = {
  2744. .omap4 = {
  2745. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2746. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2747. .modulemode = MODULEMODE_SWCTRL,
  2748. },
  2749. },
  2750. .dev_attr = &capability_pwm_dev_attr,
  2751. };
  2752. /* timer11 */
  2753. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2754. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2755. { .irq = -1 }
  2756. };
  2757. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2758. .name = "timer11",
  2759. .class = &omap44xx_timer_hwmod_class,
  2760. .clkdm_name = "l4_per_clkdm",
  2761. .mpu_irqs = omap44xx_timer11_irqs,
  2762. .main_clk = "timer11_fck",
  2763. .prcm = {
  2764. .omap4 = {
  2765. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2766. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2767. .modulemode = MODULEMODE_SWCTRL,
  2768. },
  2769. },
  2770. .dev_attr = &capability_pwm_dev_attr,
  2771. };
  2772. /*
  2773. * 'uart' class
  2774. * universal asynchronous receiver/transmitter (uart)
  2775. */
  2776. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2777. .rev_offs = 0x0050,
  2778. .sysc_offs = 0x0054,
  2779. .syss_offs = 0x0058,
  2780. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2781. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2782. SYSS_HAS_RESET_STATUS),
  2783. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2784. SIDLE_SMART_WKUP),
  2785. .sysc_fields = &omap_hwmod_sysc_type1,
  2786. };
  2787. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2788. .name = "uart",
  2789. .sysc = &omap44xx_uart_sysc,
  2790. };
  2791. /* uart1 */
  2792. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2793. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2794. { .irq = -1 }
  2795. };
  2796. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2797. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2798. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2799. { .dma_req = -1 }
  2800. };
  2801. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2802. .name = "uart1",
  2803. .class = &omap44xx_uart_hwmod_class,
  2804. .clkdm_name = "l4_per_clkdm",
  2805. .mpu_irqs = omap44xx_uart1_irqs,
  2806. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2807. .main_clk = "uart1_fck",
  2808. .prcm = {
  2809. .omap4 = {
  2810. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2811. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2812. .modulemode = MODULEMODE_SWCTRL,
  2813. },
  2814. },
  2815. };
  2816. /* uart2 */
  2817. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2818. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2819. { .irq = -1 }
  2820. };
  2821. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2822. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2823. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2824. { .dma_req = -1 }
  2825. };
  2826. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2827. .name = "uart2",
  2828. .class = &omap44xx_uart_hwmod_class,
  2829. .clkdm_name = "l4_per_clkdm",
  2830. .mpu_irqs = omap44xx_uart2_irqs,
  2831. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2832. .main_clk = "uart2_fck",
  2833. .prcm = {
  2834. .omap4 = {
  2835. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2836. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2837. .modulemode = MODULEMODE_SWCTRL,
  2838. },
  2839. },
  2840. };
  2841. /* uart3 */
  2842. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2843. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2844. { .irq = -1 }
  2845. };
  2846. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2847. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2848. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2849. { .dma_req = -1 }
  2850. };
  2851. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2852. .name = "uart3",
  2853. .class = &omap44xx_uart_hwmod_class,
  2854. .clkdm_name = "l4_per_clkdm",
  2855. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2856. .mpu_irqs = omap44xx_uart3_irqs,
  2857. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2858. .main_clk = "uart3_fck",
  2859. .prcm = {
  2860. .omap4 = {
  2861. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2862. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2863. .modulemode = MODULEMODE_SWCTRL,
  2864. },
  2865. },
  2866. };
  2867. /* uart4 */
  2868. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2869. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2870. { .irq = -1 }
  2871. };
  2872. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2873. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2874. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2875. { .dma_req = -1 }
  2876. };
  2877. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2878. .name = "uart4",
  2879. .class = &omap44xx_uart_hwmod_class,
  2880. .clkdm_name = "l4_per_clkdm",
  2881. .mpu_irqs = omap44xx_uart4_irqs,
  2882. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2883. .main_clk = "uart4_fck",
  2884. .prcm = {
  2885. .omap4 = {
  2886. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2887. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2888. .modulemode = MODULEMODE_SWCTRL,
  2889. },
  2890. },
  2891. };
  2892. /*
  2893. * 'usb_host_fs' class
  2894. * full-speed usb host controller
  2895. */
  2896. /* The IP is not compliant to type1 / type2 scheme */
  2897. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  2898. .midle_shift = 4,
  2899. .sidle_shift = 2,
  2900. .srst_shift = 1,
  2901. };
  2902. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  2903. .rev_offs = 0x0000,
  2904. .sysc_offs = 0x0210,
  2905. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2906. SYSC_HAS_SOFTRESET),
  2907. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2908. SIDLE_SMART_WKUP),
  2909. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  2910. };
  2911. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  2912. .name = "usb_host_fs",
  2913. .sysc = &omap44xx_usb_host_fs_sysc,
  2914. };
  2915. /* usb_host_fs */
  2916. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  2917. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  2918. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  2919. { .irq = -1 }
  2920. };
  2921. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  2922. .name = "usb_host_fs",
  2923. .class = &omap44xx_usb_host_fs_hwmod_class,
  2924. .clkdm_name = "l3_init_clkdm",
  2925. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  2926. .main_clk = "usb_host_fs_fck",
  2927. .prcm = {
  2928. .omap4 = {
  2929. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  2930. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  2931. .modulemode = MODULEMODE_SWCTRL,
  2932. },
  2933. },
  2934. };
  2935. /*
  2936. * 'usb_host_hs' class
  2937. * high-speed multi-port usb host controller
  2938. */
  2939. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2940. .rev_offs = 0x0000,
  2941. .sysc_offs = 0x0010,
  2942. .syss_offs = 0x0014,
  2943. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2944. SYSC_HAS_SOFTRESET),
  2945. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2946. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2947. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2948. .sysc_fields = &omap_hwmod_sysc_type2,
  2949. };
  2950. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2951. .name = "usb_host_hs",
  2952. .sysc = &omap44xx_usb_host_hs_sysc,
  2953. };
  2954. /* usb_host_hs */
  2955. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2956. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2957. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2958. { .irq = -1 }
  2959. };
  2960. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2961. .name = "usb_host_hs",
  2962. .class = &omap44xx_usb_host_hs_hwmod_class,
  2963. .clkdm_name = "l3_init_clkdm",
  2964. .main_clk = "usb_host_hs_fck",
  2965. .prcm = {
  2966. .omap4 = {
  2967. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2968. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2969. .modulemode = MODULEMODE_SWCTRL,
  2970. },
  2971. },
  2972. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2973. /*
  2974. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2975. * id: i660
  2976. *
  2977. * Description:
  2978. * In the following configuration :
  2979. * - USBHOST module is set to smart-idle mode
  2980. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2981. * happens when the system is going to a low power mode : all ports
  2982. * have been suspended, the master part of the USBHOST module has
  2983. * entered the standby state, and SW has cut the functional clocks)
  2984. * - an USBHOST interrupt occurs before the module is able to answer
  2985. * idle_ack, typically a remote wakeup IRQ.
  2986. * Then the USB HOST module will enter a deadlock situation where it
  2987. * is no more accessible nor functional.
  2988. *
  2989. * Workaround:
  2990. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2991. */
  2992. /*
  2993. * Errata: USB host EHCI may stall when entering smart-standby mode
  2994. * Id: i571
  2995. *
  2996. * Description:
  2997. * When the USBHOST module is set to smart-standby mode, and when it is
  2998. * ready to enter the standby state (i.e. all ports are suspended and
  2999. * all attached devices are in suspend mode), then it can wrongly assert
  3000. * the Mstandby signal too early while there are still some residual OCP
  3001. * transactions ongoing. If this condition occurs, the internal state
  3002. * machine may go to an undefined state and the USB link may be stuck
  3003. * upon the next resume.
  3004. *
  3005. * Workaround:
  3006. * Don't use smart standby; use only force standby,
  3007. * hence HWMOD_SWSUP_MSTANDBY
  3008. */
  3009. /*
  3010. * During system boot; If the hwmod framework resets the module
  3011. * the module will have smart idle settings; which can lead to deadlock
  3012. * (above Errata Id:i660); so, dont reset the module during boot;
  3013. * Use HWMOD_INIT_NO_RESET.
  3014. */
  3015. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3016. HWMOD_INIT_NO_RESET,
  3017. };
  3018. /*
  3019. * 'usb_otg_hs' class
  3020. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3021. */
  3022. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3023. .rev_offs = 0x0400,
  3024. .sysc_offs = 0x0404,
  3025. .syss_offs = 0x0408,
  3026. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3027. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3028. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3029. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3030. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3031. MSTANDBY_SMART),
  3032. .sysc_fields = &omap_hwmod_sysc_type1,
  3033. };
  3034. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3035. .name = "usb_otg_hs",
  3036. .sysc = &omap44xx_usb_otg_hs_sysc,
  3037. };
  3038. /* usb_otg_hs */
  3039. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3040. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3041. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3042. { .irq = -1 }
  3043. };
  3044. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3045. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3046. };
  3047. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3048. .name = "usb_otg_hs",
  3049. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3050. .clkdm_name = "l3_init_clkdm",
  3051. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3052. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3053. .main_clk = "usb_otg_hs_ick",
  3054. .prcm = {
  3055. .omap4 = {
  3056. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3057. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3058. .modulemode = MODULEMODE_HWCTRL,
  3059. },
  3060. },
  3061. .opt_clks = usb_otg_hs_opt_clks,
  3062. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3063. };
  3064. /*
  3065. * 'usb_tll_hs' class
  3066. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3067. */
  3068. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3069. .rev_offs = 0x0000,
  3070. .sysc_offs = 0x0010,
  3071. .syss_offs = 0x0014,
  3072. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3073. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3074. SYSC_HAS_AUTOIDLE),
  3075. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3076. .sysc_fields = &omap_hwmod_sysc_type1,
  3077. };
  3078. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3079. .name = "usb_tll_hs",
  3080. .sysc = &omap44xx_usb_tll_hs_sysc,
  3081. };
  3082. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3083. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3084. { .irq = -1 }
  3085. };
  3086. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3087. .name = "usb_tll_hs",
  3088. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3089. .clkdm_name = "l3_init_clkdm",
  3090. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3091. .main_clk = "usb_tll_hs_ick",
  3092. .prcm = {
  3093. .omap4 = {
  3094. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3095. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3096. .modulemode = MODULEMODE_HWCTRL,
  3097. },
  3098. },
  3099. };
  3100. /*
  3101. * 'wd_timer' class
  3102. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3103. * overflow condition
  3104. */
  3105. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3106. .rev_offs = 0x0000,
  3107. .sysc_offs = 0x0010,
  3108. .syss_offs = 0x0014,
  3109. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3110. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3111. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3112. SIDLE_SMART_WKUP),
  3113. .sysc_fields = &omap_hwmod_sysc_type1,
  3114. };
  3115. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3116. .name = "wd_timer",
  3117. .sysc = &omap44xx_wd_timer_sysc,
  3118. .pre_shutdown = &omap2_wd_timer_disable,
  3119. .reset = &omap2_wd_timer_reset,
  3120. };
  3121. /* wd_timer2 */
  3122. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3123. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3124. { .irq = -1 }
  3125. };
  3126. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3127. .name = "wd_timer2",
  3128. .class = &omap44xx_wd_timer_hwmod_class,
  3129. .clkdm_name = "l4_wkup_clkdm",
  3130. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3131. .main_clk = "wd_timer2_fck",
  3132. .prcm = {
  3133. .omap4 = {
  3134. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3135. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3136. .modulemode = MODULEMODE_SWCTRL,
  3137. },
  3138. },
  3139. };
  3140. /* wd_timer3 */
  3141. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3142. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3143. { .irq = -1 }
  3144. };
  3145. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3146. .name = "wd_timer3",
  3147. .class = &omap44xx_wd_timer_hwmod_class,
  3148. .clkdm_name = "abe_clkdm",
  3149. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3150. .main_clk = "wd_timer3_fck",
  3151. .prcm = {
  3152. .omap4 = {
  3153. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3154. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3155. .modulemode = MODULEMODE_SWCTRL,
  3156. },
  3157. },
  3158. };
  3159. /*
  3160. * interfaces
  3161. */
  3162. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3163. {
  3164. .pa_start = 0x4a204000,
  3165. .pa_end = 0x4a2040ff,
  3166. .flags = ADDR_TYPE_RT
  3167. },
  3168. { }
  3169. };
  3170. /* c2c -> c2c_target_fw */
  3171. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3172. .master = &omap44xx_c2c_hwmod,
  3173. .slave = &omap44xx_c2c_target_fw_hwmod,
  3174. .clk = "div_core_ck",
  3175. .addr = omap44xx_c2c_target_fw_addrs,
  3176. .user = OCP_USER_MPU,
  3177. };
  3178. /* l4_cfg -> c2c_target_fw */
  3179. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3180. .master = &omap44xx_l4_cfg_hwmod,
  3181. .slave = &omap44xx_c2c_target_fw_hwmod,
  3182. .clk = "l4_div_ck",
  3183. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3184. };
  3185. /* l3_main_1 -> dmm */
  3186. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3187. .master = &omap44xx_l3_main_1_hwmod,
  3188. .slave = &omap44xx_dmm_hwmod,
  3189. .clk = "l3_div_ck",
  3190. .user = OCP_USER_SDMA,
  3191. };
  3192. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3193. {
  3194. .pa_start = 0x4e000000,
  3195. .pa_end = 0x4e0007ff,
  3196. .flags = ADDR_TYPE_RT
  3197. },
  3198. { }
  3199. };
  3200. /* mpu -> dmm */
  3201. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3202. .master = &omap44xx_mpu_hwmod,
  3203. .slave = &omap44xx_dmm_hwmod,
  3204. .clk = "l3_div_ck",
  3205. .addr = omap44xx_dmm_addrs,
  3206. .user = OCP_USER_MPU,
  3207. };
  3208. /* c2c -> emif_fw */
  3209. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3210. .master = &omap44xx_c2c_hwmod,
  3211. .slave = &omap44xx_emif_fw_hwmod,
  3212. .clk = "div_core_ck",
  3213. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3214. };
  3215. /* dmm -> emif_fw */
  3216. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3217. .master = &omap44xx_dmm_hwmod,
  3218. .slave = &omap44xx_emif_fw_hwmod,
  3219. .clk = "l3_div_ck",
  3220. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3221. };
  3222. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3223. {
  3224. .pa_start = 0x4a20c000,
  3225. .pa_end = 0x4a20c0ff,
  3226. .flags = ADDR_TYPE_RT
  3227. },
  3228. { }
  3229. };
  3230. /* l4_cfg -> emif_fw */
  3231. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3232. .master = &omap44xx_l4_cfg_hwmod,
  3233. .slave = &omap44xx_emif_fw_hwmod,
  3234. .clk = "l4_div_ck",
  3235. .addr = omap44xx_emif_fw_addrs,
  3236. .user = OCP_USER_MPU,
  3237. };
  3238. /* iva -> l3_instr */
  3239. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3240. .master = &omap44xx_iva_hwmod,
  3241. .slave = &omap44xx_l3_instr_hwmod,
  3242. .clk = "l3_div_ck",
  3243. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3244. };
  3245. /* l3_main_3 -> l3_instr */
  3246. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3247. .master = &omap44xx_l3_main_3_hwmod,
  3248. .slave = &omap44xx_l3_instr_hwmod,
  3249. .clk = "l3_div_ck",
  3250. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3251. };
  3252. /* ocp_wp_noc -> l3_instr */
  3253. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3254. .master = &omap44xx_ocp_wp_noc_hwmod,
  3255. .slave = &omap44xx_l3_instr_hwmod,
  3256. .clk = "l3_div_ck",
  3257. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3258. };
  3259. /* dsp -> l3_main_1 */
  3260. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3261. .master = &omap44xx_dsp_hwmod,
  3262. .slave = &omap44xx_l3_main_1_hwmod,
  3263. .clk = "l3_div_ck",
  3264. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3265. };
  3266. /* dss -> l3_main_1 */
  3267. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3268. .master = &omap44xx_dss_hwmod,
  3269. .slave = &omap44xx_l3_main_1_hwmod,
  3270. .clk = "l3_div_ck",
  3271. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3272. };
  3273. /* l3_main_2 -> l3_main_1 */
  3274. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3275. .master = &omap44xx_l3_main_2_hwmod,
  3276. .slave = &omap44xx_l3_main_1_hwmod,
  3277. .clk = "l3_div_ck",
  3278. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3279. };
  3280. /* l4_cfg -> l3_main_1 */
  3281. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3282. .master = &omap44xx_l4_cfg_hwmod,
  3283. .slave = &omap44xx_l3_main_1_hwmod,
  3284. .clk = "l4_div_ck",
  3285. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3286. };
  3287. /* mmc1 -> l3_main_1 */
  3288. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3289. .master = &omap44xx_mmc1_hwmod,
  3290. .slave = &omap44xx_l3_main_1_hwmod,
  3291. .clk = "l3_div_ck",
  3292. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3293. };
  3294. /* mmc2 -> l3_main_1 */
  3295. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3296. .master = &omap44xx_mmc2_hwmod,
  3297. .slave = &omap44xx_l3_main_1_hwmod,
  3298. .clk = "l3_div_ck",
  3299. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3300. };
  3301. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3302. {
  3303. .pa_start = 0x44000000,
  3304. .pa_end = 0x44000fff,
  3305. .flags = ADDR_TYPE_RT
  3306. },
  3307. { }
  3308. };
  3309. /* mpu -> l3_main_1 */
  3310. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3311. .master = &omap44xx_mpu_hwmod,
  3312. .slave = &omap44xx_l3_main_1_hwmod,
  3313. .clk = "l3_div_ck",
  3314. .addr = omap44xx_l3_main_1_addrs,
  3315. .user = OCP_USER_MPU,
  3316. };
  3317. /* c2c_target_fw -> l3_main_2 */
  3318. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3319. .master = &omap44xx_c2c_target_fw_hwmod,
  3320. .slave = &omap44xx_l3_main_2_hwmod,
  3321. .clk = "l3_div_ck",
  3322. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3323. };
  3324. /* debugss -> l3_main_2 */
  3325. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3326. .master = &omap44xx_debugss_hwmod,
  3327. .slave = &omap44xx_l3_main_2_hwmod,
  3328. .clk = "dbgclk_mux_ck",
  3329. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3330. };
  3331. /* dma_system -> l3_main_2 */
  3332. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3333. .master = &omap44xx_dma_system_hwmod,
  3334. .slave = &omap44xx_l3_main_2_hwmod,
  3335. .clk = "l3_div_ck",
  3336. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3337. };
  3338. /* fdif -> l3_main_2 */
  3339. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3340. .master = &omap44xx_fdif_hwmod,
  3341. .slave = &omap44xx_l3_main_2_hwmod,
  3342. .clk = "l3_div_ck",
  3343. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3344. };
  3345. /* gpu -> l3_main_2 */
  3346. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3347. .master = &omap44xx_gpu_hwmod,
  3348. .slave = &omap44xx_l3_main_2_hwmod,
  3349. .clk = "l3_div_ck",
  3350. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3351. };
  3352. /* hsi -> l3_main_2 */
  3353. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3354. .master = &omap44xx_hsi_hwmod,
  3355. .slave = &omap44xx_l3_main_2_hwmod,
  3356. .clk = "l3_div_ck",
  3357. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3358. };
  3359. /* ipu -> l3_main_2 */
  3360. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3361. .master = &omap44xx_ipu_hwmod,
  3362. .slave = &omap44xx_l3_main_2_hwmod,
  3363. .clk = "l3_div_ck",
  3364. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3365. };
  3366. /* iss -> l3_main_2 */
  3367. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3368. .master = &omap44xx_iss_hwmod,
  3369. .slave = &omap44xx_l3_main_2_hwmod,
  3370. .clk = "l3_div_ck",
  3371. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3372. };
  3373. /* iva -> l3_main_2 */
  3374. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3375. .master = &omap44xx_iva_hwmod,
  3376. .slave = &omap44xx_l3_main_2_hwmod,
  3377. .clk = "l3_div_ck",
  3378. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3379. };
  3380. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3381. {
  3382. .pa_start = 0x44800000,
  3383. .pa_end = 0x44801fff,
  3384. .flags = ADDR_TYPE_RT
  3385. },
  3386. { }
  3387. };
  3388. /* l3_main_1 -> l3_main_2 */
  3389. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3390. .master = &omap44xx_l3_main_1_hwmod,
  3391. .slave = &omap44xx_l3_main_2_hwmod,
  3392. .clk = "l3_div_ck",
  3393. .addr = omap44xx_l3_main_2_addrs,
  3394. .user = OCP_USER_MPU,
  3395. };
  3396. /* l4_cfg -> l3_main_2 */
  3397. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3398. .master = &omap44xx_l4_cfg_hwmod,
  3399. .slave = &omap44xx_l3_main_2_hwmod,
  3400. .clk = "l4_div_ck",
  3401. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3402. };
  3403. /* usb_host_fs -> l3_main_2 */
  3404. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3405. .master = &omap44xx_usb_host_fs_hwmod,
  3406. .slave = &omap44xx_l3_main_2_hwmod,
  3407. .clk = "l3_div_ck",
  3408. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3409. };
  3410. /* usb_host_hs -> l3_main_2 */
  3411. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3412. .master = &omap44xx_usb_host_hs_hwmod,
  3413. .slave = &omap44xx_l3_main_2_hwmod,
  3414. .clk = "l3_div_ck",
  3415. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3416. };
  3417. /* usb_otg_hs -> l3_main_2 */
  3418. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3419. .master = &omap44xx_usb_otg_hs_hwmod,
  3420. .slave = &omap44xx_l3_main_2_hwmod,
  3421. .clk = "l3_div_ck",
  3422. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3423. };
  3424. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3425. {
  3426. .pa_start = 0x45000000,
  3427. .pa_end = 0x45000fff,
  3428. .flags = ADDR_TYPE_RT
  3429. },
  3430. { }
  3431. };
  3432. /* l3_main_1 -> l3_main_3 */
  3433. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3434. .master = &omap44xx_l3_main_1_hwmod,
  3435. .slave = &omap44xx_l3_main_3_hwmod,
  3436. .clk = "l3_div_ck",
  3437. .addr = omap44xx_l3_main_3_addrs,
  3438. .user = OCP_USER_MPU,
  3439. };
  3440. /* l3_main_2 -> l3_main_3 */
  3441. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3442. .master = &omap44xx_l3_main_2_hwmod,
  3443. .slave = &omap44xx_l3_main_3_hwmod,
  3444. .clk = "l3_div_ck",
  3445. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3446. };
  3447. /* l4_cfg -> l3_main_3 */
  3448. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3449. .master = &omap44xx_l4_cfg_hwmod,
  3450. .slave = &omap44xx_l3_main_3_hwmod,
  3451. .clk = "l4_div_ck",
  3452. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3453. };
  3454. /* aess -> l4_abe */
  3455. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3456. .master = &omap44xx_aess_hwmod,
  3457. .slave = &omap44xx_l4_abe_hwmod,
  3458. .clk = "ocp_abe_iclk",
  3459. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3460. };
  3461. /* dsp -> l4_abe */
  3462. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3463. .master = &omap44xx_dsp_hwmod,
  3464. .slave = &omap44xx_l4_abe_hwmod,
  3465. .clk = "ocp_abe_iclk",
  3466. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3467. };
  3468. /* l3_main_1 -> l4_abe */
  3469. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3470. .master = &omap44xx_l3_main_1_hwmod,
  3471. .slave = &omap44xx_l4_abe_hwmod,
  3472. .clk = "l3_div_ck",
  3473. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3474. };
  3475. /* mpu -> l4_abe */
  3476. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3477. .master = &omap44xx_mpu_hwmod,
  3478. .slave = &omap44xx_l4_abe_hwmod,
  3479. .clk = "ocp_abe_iclk",
  3480. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3481. };
  3482. /* l3_main_1 -> l4_cfg */
  3483. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3484. .master = &omap44xx_l3_main_1_hwmod,
  3485. .slave = &omap44xx_l4_cfg_hwmod,
  3486. .clk = "l3_div_ck",
  3487. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3488. };
  3489. /* l3_main_2 -> l4_per */
  3490. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3491. .master = &omap44xx_l3_main_2_hwmod,
  3492. .slave = &omap44xx_l4_per_hwmod,
  3493. .clk = "l3_div_ck",
  3494. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3495. };
  3496. /* l4_cfg -> l4_wkup */
  3497. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3498. .master = &omap44xx_l4_cfg_hwmod,
  3499. .slave = &omap44xx_l4_wkup_hwmod,
  3500. .clk = "l4_div_ck",
  3501. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3502. };
  3503. /* mpu -> mpu_private */
  3504. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3505. .master = &omap44xx_mpu_hwmod,
  3506. .slave = &omap44xx_mpu_private_hwmod,
  3507. .clk = "l3_div_ck",
  3508. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3509. };
  3510. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3511. {
  3512. .pa_start = 0x4a102000,
  3513. .pa_end = 0x4a10207f,
  3514. .flags = ADDR_TYPE_RT
  3515. },
  3516. { }
  3517. };
  3518. /* l4_cfg -> ocp_wp_noc */
  3519. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3520. .master = &omap44xx_l4_cfg_hwmod,
  3521. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3522. .clk = "l4_div_ck",
  3523. .addr = omap44xx_ocp_wp_noc_addrs,
  3524. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3525. };
  3526. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3527. {
  3528. .pa_start = 0x401f1000,
  3529. .pa_end = 0x401f13ff,
  3530. .flags = ADDR_TYPE_RT
  3531. },
  3532. { }
  3533. };
  3534. /* l4_abe -> aess */
  3535. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3536. .master = &omap44xx_l4_abe_hwmod,
  3537. .slave = &omap44xx_aess_hwmod,
  3538. .clk = "ocp_abe_iclk",
  3539. .addr = omap44xx_aess_addrs,
  3540. .user = OCP_USER_MPU,
  3541. };
  3542. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3543. {
  3544. .pa_start = 0x490f1000,
  3545. .pa_end = 0x490f13ff,
  3546. .flags = ADDR_TYPE_RT
  3547. },
  3548. { }
  3549. };
  3550. /* l4_abe -> aess (dma) */
  3551. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3552. .master = &omap44xx_l4_abe_hwmod,
  3553. .slave = &omap44xx_aess_hwmod,
  3554. .clk = "ocp_abe_iclk",
  3555. .addr = omap44xx_aess_dma_addrs,
  3556. .user = OCP_USER_SDMA,
  3557. };
  3558. /* l3_main_2 -> c2c */
  3559. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3560. .master = &omap44xx_l3_main_2_hwmod,
  3561. .slave = &omap44xx_c2c_hwmod,
  3562. .clk = "l3_div_ck",
  3563. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3564. };
  3565. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3566. {
  3567. .pa_start = 0x4a304000,
  3568. .pa_end = 0x4a30401f,
  3569. .flags = ADDR_TYPE_RT
  3570. },
  3571. { }
  3572. };
  3573. /* l4_wkup -> counter_32k */
  3574. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3575. .master = &omap44xx_l4_wkup_hwmod,
  3576. .slave = &omap44xx_counter_32k_hwmod,
  3577. .clk = "l4_wkup_clk_mux_ck",
  3578. .addr = omap44xx_counter_32k_addrs,
  3579. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3580. };
  3581. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3582. {
  3583. .pa_start = 0x4a002000,
  3584. .pa_end = 0x4a0027ff,
  3585. .flags = ADDR_TYPE_RT
  3586. },
  3587. { }
  3588. };
  3589. /* l4_cfg -> ctrl_module_core */
  3590. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3591. .master = &omap44xx_l4_cfg_hwmod,
  3592. .slave = &omap44xx_ctrl_module_core_hwmod,
  3593. .clk = "l4_div_ck",
  3594. .addr = omap44xx_ctrl_module_core_addrs,
  3595. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3596. };
  3597. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3598. {
  3599. .pa_start = 0x4a100000,
  3600. .pa_end = 0x4a1007ff,
  3601. .flags = ADDR_TYPE_RT
  3602. },
  3603. { }
  3604. };
  3605. /* l4_cfg -> ctrl_module_pad_core */
  3606. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3607. .master = &omap44xx_l4_cfg_hwmod,
  3608. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3609. .clk = "l4_div_ck",
  3610. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3611. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3612. };
  3613. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3614. {
  3615. .pa_start = 0x4a30c000,
  3616. .pa_end = 0x4a30c7ff,
  3617. .flags = ADDR_TYPE_RT
  3618. },
  3619. { }
  3620. };
  3621. /* l4_wkup -> ctrl_module_wkup */
  3622. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3623. .master = &omap44xx_l4_wkup_hwmod,
  3624. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3625. .clk = "l4_wkup_clk_mux_ck",
  3626. .addr = omap44xx_ctrl_module_wkup_addrs,
  3627. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3628. };
  3629. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3630. {
  3631. .pa_start = 0x4a31e000,
  3632. .pa_end = 0x4a31e7ff,
  3633. .flags = ADDR_TYPE_RT
  3634. },
  3635. { }
  3636. };
  3637. /* l4_wkup -> ctrl_module_pad_wkup */
  3638. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3639. .master = &omap44xx_l4_wkup_hwmod,
  3640. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3641. .clk = "l4_wkup_clk_mux_ck",
  3642. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3643. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3644. };
  3645. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3646. {
  3647. .pa_start = 0x54160000,
  3648. .pa_end = 0x54167fff,
  3649. .flags = ADDR_TYPE_RT
  3650. },
  3651. { }
  3652. };
  3653. /* l3_instr -> debugss */
  3654. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3655. .master = &omap44xx_l3_instr_hwmod,
  3656. .slave = &omap44xx_debugss_hwmod,
  3657. .clk = "l3_div_ck",
  3658. .addr = omap44xx_debugss_addrs,
  3659. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3660. };
  3661. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3662. {
  3663. .pa_start = 0x4a056000,
  3664. .pa_end = 0x4a056fff,
  3665. .flags = ADDR_TYPE_RT
  3666. },
  3667. { }
  3668. };
  3669. /* l4_cfg -> dma_system */
  3670. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3671. .master = &omap44xx_l4_cfg_hwmod,
  3672. .slave = &omap44xx_dma_system_hwmod,
  3673. .clk = "l4_div_ck",
  3674. .addr = omap44xx_dma_system_addrs,
  3675. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3676. };
  3677. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3678. {
  3679. .name = "mpu",
  3680. .pa_start = 0x4012e000,
  3681. .pa_end = 0x4012e07f,
  3682. .flags = ADDR_TYPE_RT
  3683. },
  3684. { }
  3685. };
  3686. /* l4_abe -> dmic */
  3687. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3688. .master = &omap44xx_l4_abe_hwmod,
  3689. .slave = &omap44xx_dmic_hwmod,
  3690. .clk = "ocp_abe_iclk",
  3691. .addr = omap44xx_dmic_addrs,
  3692. .user = OCP_USER_MPU,
  3693. };
  3694. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3695. {
  3696. .name = "dma",
  3697. .pa_start = 0x4902e000,
  3698. .pa_end = 0x4902e07f,
  3699. .flags = ADDR_TYPE_RT
  3700. },
  3701. { }
  3702. };
  3703. /* l4_abe -> dmic (dma) */
  3704. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3705. .master = &omap44xx_l4_abe_hwmod,
  3706. .slave = &omap44xx_dmic_hwmod,
  3707. .clk = "ocp_abe_iclk",
  3708. .addr = omap44xx_dmic_dma_addrs,
  3709. .user = OCP_USER_SDMA,
  3710. };
  3711. /* dsp -> iva */
  3712. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3713. .master = &omap44xx_dsp_hwmod,
  3714. .slave = &omap44xx_iva_hwmod,
  3715. .clk = "dpll_iva_m5x2_ck",
  3716. .user = OCP_USER_DSP,
  3717. };
  3718. /* dsp -> sl2if */
  3719. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3720. .master = &omap44xx_dsp_hwmod,
  3721. .slave = &omap44xx_sl2if_hwmod,
  3722. .clk = "dpll_iva_m5x2_ck",
  3723. .user = OCP_USER_DSP,
  3724. };
  3725. /* l4_cfg -> dsp */
  3726. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3727. .master = &omap44xx_l4_cfg_hwmod,
  3728. .slave = &omap44xx_dsp_hwmod,
  3729. .clk = "l4_div_ck",
  3730. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3731. };
  3732. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3733. {
  3734. .pa_start = 0x58000000,
  3735. .pa_end = 0x5800007f,
  3736. .flags = ADDR_TYPE_RT
  3737. },
  3738. { }
  3739. };
  3740. /* l3_main_2 -> dss */
  3741. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3742. .master = &omap44xx_l3_main_2_hwmod,
  3743. .slave = &omap44xx_dss_hwmod,
  3744. .clk = "dss_fck",
  3745. .addr = omap44xx_dss_dma_addrs,
  3746. .user = OCP_USER_SDMA,
  3747. };
  3748. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3749. {
  3750. .pa_start = 0x48040000,
  3751. .pa_end = 0x4804007f,
  3752. .flags = ADDR_TYPE_RT
  3753. },
  3754. { }
  3755. };
  3756. /* l4_per -> dss */
  3757. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3758. .master = &omap44xx_l4_per_hwmod,
  3759. .slave = &omap44xx_dss_hwmod,
  3760. .clk = "l4_div_ck",
  3761. .addr = omap44xx_dss_addrs,
  3762. .user = OCP_USER_MPU,
  3763. };
  3764. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3765. {
  3766. .pa_start = 0x58001000,
  3767. .pa_end = 0x58001fff,
  3768. .flags = ADDR_TYPE_RT
  3769. },
  3770. { }
  3771. };
  3772. /* l3_main_2 -> dss_dispc */
  3773. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3774. .master = &omap44xx_l3_main_2_hwmod,
  3775. .slave = &omap44xx_dss_dispc_hwmod,
  3776. .clk = "dss_fck",
  3777. .addr = omap44xx_dss_dispc_dma_addrs,
  3778. .user = OCP_USER_SDMA,
  3779. };
  3780. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3781. {
  3782. .pa_start = 0x48041000,
  3783. .pa_end = 0x48041fff,
  3784. .flags = ADDR_TYPE_RT
  3785. },
  3786. { }
  3787. };
  3788. /* l4_per -> dss_dispc */
  3789. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3790. .master = &omap44xx_l4_per_hwmod,
  3791. .slave = &omap44xx_dss_dispc_hwmod,
  3792. .clk = "l4_div_ck",
  3793. .addr = omap44xx_dss_dispc_addrs,
  3794. .user = OCP_USER_MPU,
  3795. };
  3796. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3797. {
  3798. .pa_start = 0x58004000,
  3799. .pa_end = 0x580041ff,
  3800. .flags = ADDR_TYPE_RT
  3801. },
  3802. { }
  3803. };
  3804. /* l3_main_2 -> dss_dsi1 */
  3805. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3806. .master = &omap44xx_l3_main_2_hwmod,
  3807. .slave = &omap44xx_dss_dsi1_hwmod,
  3808. .clk = "dss_fck",
  3809. .addr = omap44xx_dss_dsi1_dma_addrs,
  3810. .user = OCP_USER_SDMA,
  3811. };
  3812. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3813. {
  3814. .pa_start = 0x48044000,
  3815. .pa_end = 0x480441ff,
  3816. .flags = ADDR_TYPE_RT
  3817. },
  3818. { }
  3819. };
  3820. /* l4_per -> dss_dsi1 */
  3821. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3822. .master = &omap44xx_l4_per_hwmod,
  3823. .slave = &omap44xx_dss_dsi1_hwmod,
  3824. .clk = "l4_div_ck",
  3825. .addr = omap44xx_dss_dsi1_addrs,
  3826. .user = OCP_USER_MPU,
  3827. };
  3828. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3829. {
  3830. .pa_start = 0x58005000,
  3831. .pa_end = 0x580051ff,
  3832. .flags = ADDR_TYPE_RT
  3833. },
  3834. { }
  3835. };
  3836. /* l3_main_2 -> dss_dsi2 */
  3837. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3838. .master = &omap44xx_l3_main_2_hwmod,
  3839. .slave = &omap44xx_dss_dsi2_hwmod,
  3840. .clk = "dss_fck",
  3841. .addr = omap44xx_dss_dsi2_dma_addrs,
  3842. .user = OCP_USER_SDMA,
  3843. };
  3844. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3845. {
  3846. .pa_start = 0x48045000,
  3847. .pa_end = 0x480451ff,
  3848. .flags = ADDR_TYPE_RT
  3849. },
  3850. { }
  3851. };
  3852. /* l4_per -> dss_dsi2 */
  3853. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3854. .master = &omap44xx_l4_per_hwmod,
  3855. .slave = &omap44xx_dss_dsi2_hwmod,
  3856. .clk = "l4_div_ck",
  3857. .addr = omap44xx_dss_dsi2_addrs,
  3858. .user = OCP_USER_MPU,
  3859. };
  3860. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3861. {
  3862. .pa_start = 0x58006000,
  3863. .pa_end = 0x58006fff,
  3864. .flags = ADDR_TYPE_RT
  3865. },
  3866. { }
  3867. };
  3868. /* l3_main_2 -> dss_hdmi */
  3869. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3870. .master = &omap44xx_l3_main_2_hwmod,
  3871. .slave = &omap44xx_dss_hdmi_hwmod,
  3872. .clk = "dss_fck",
  3873. .addr = omap44xx_dss_hdmi_dma_addrs,
  3874. .user = OCP_USER_SDMA,
  3875. };
  3876. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3877. {
  3878. .pa_start = 0x48046000,
  3879. .pa_end = 0x48046fff,
  3880. .flags = ADDR_TYPE_RT
  3881. },
  3882. { }
  3883. };
  3884. /* l4_per -> dss_hdmi */
  3885. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3886. .master = &omap44xx_l4_per_hwmod,
  3887. .slave = &omap44xx_dss_hdmi_hwmod,
  3888. .clk = "l4_div_ck",
  3889. .addr = omap44xx_dss_hdmi_addrs,
  3890. .user = OCP_USER_MPU,
  3891. };
  3892. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3893. {
  3894. .pa_start = 0x58002000,
  3895. .pa_end = 0x580020ff,
  3896. .flags = ADDR_TYPE_RT
  3897. },
  3898. { }
  3899. };
  3900. /* l3_main_2 -> dss_rfbi */
  3901. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3902. .master = &omap44xx_l3_main_2_hwmod,
  3903. .slave = &omap44xx_dss_rfbi_hwmod,
  3904. .clk = "dss_fck",
  3905. .addr = omap44xx_dss_rfbi_dma_addrs,
  3906. .user = OCP_USER_SDMA,
  3907. };
  3908. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3909. {
  3910. .pa_start = 0x48042000,
  3911. .pa_end = 0x480420ff,
  3912. .flags = ADDR_TYPE_RT
  3913. },
  3914. { }
  3915. };
  3916. /* l4_per -> dss_rfbi */
  3917. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3918. .master = &omap44xx_l4_per_hwmod,
  3919. .slave = &omap44xx_dss_rfbi_hwmod,
  3920. .clk = "l4_div_ck",
  3921. .addr = omap44xx_dss_rfbi_addrs,
  3922. .user = OCP_USER_MPU,
  3923. };
  3924. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3925. {
  3926. .pa_start = 0x58003000,
  3927. .pa_end = 0x580030ff,
  3928. .flags = ADDR_TYPE_RT
  3929. },
  3930. { }
  3931. };
  3932. /* l3_main_2 -> dss_venc */
  3933. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3934. .master = &omap44xx_l3_main_2_hwmod,
  3935. .slave = &omap44xx_dss_venc_hwmod,
  3936. .clk = "dss_fck",
  3937. .addr = omap44xx_dss_venc_dma_addrs,
  3938. .user = OCP_USER_SDMA,
  3939. };
  3940. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3941. {
  3942. .pa_start = 0x48043000,
  3943. .pa_end = 0x480430ff,
  3944. .flags = ADDR_TYPE_RT
  3945. },
  3946. { }
  3947. };
  3948. /* l4_per -> dss_venc */
  3949. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3950. .master = &omap44xx_l4_per_hwmod,
  3951. .slave = &omap44xx_dss_venc_hwmod,
  3952. .clk = "l4_div_ck",
  3953. .addr = omap44xx_dss_venc_addrs,
  3954. .user = OCP_USER_MPU,
  3955. };
  3956. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  3957. {
  3958. .pa_start = 0x48078000,
  3959. .pa_end = 0x48078fff,
  3960. .flags = ADDR_TYPE_RT
  3961. },
  3962. { }
  3963. };
  3964. /* l4_per -> elm */
  3965. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  3966. .master = &omap44xx_l4_per_hwmod,
  3967. .slave = &omap44xx_elm_hwmod,
  3968. .clk = "l4_div_ck",
  3969. .addr = omap44xx_elm_addrs,
  3970. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3971. };
  3972. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  3973. {
  3974. .pa_start = 0x4c000000,
  3975. .pa_end = 0x4c0000ff,
  3976. .flags = ADDR_TYPE_RT
  3977. },
  3978. { }
  3979. };
  3980. /* emif_fw -> emif1 */
  3981. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  3982. .master = &omap44xx_emif_fw_hwmod,
  3983. .slave = &omap44xx_emif1_hwmod,
  3984. .clk = "l3_div_ck",
  3985. .addr = omap44xx_emif1_addrs,
  3986. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3987. };
  3988. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  3989. {
  3990. .pa_start = 0x4d000000,
  3991. .pa_end = 0x4d0000ff,
  3992. .flags = ADDR_TYPE_RT
  3993. },
  3994. { }
  3995. };
  3996. /* emif_fw -> emif2 */
  3997. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  3998. .master = &omap44xx_emif_fw_hwmod,
  3999. .slave = &omap44xx_emif2_hwmod,
  4000. .clk = "l3_div_ck",
  4001. .addr = omap44xx_emif2_addrs,
  4002. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4003. };
  4004. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4005. {
  4006. .pa_start = 0x4a10a000,
  4007. .pa_end = 0x4a10a1ff,
  4008. .flags = ADDR_TYPE_RT
  4009. },
  4010. { }
  4011. };
  4012. /* l4_cfg -> fdif */
  4013. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4014. .master = &omap44xx_l4_cfg_hwmod,
  4015. .slave = &omap44xx_fdif_hwmod,
  4016. .clk = "l4_div_ck",
  4017. .addr = omap44xx_fdif_addrs,
  4018. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4019. };
  4020. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4021. {
  4022. .pa_start = 0x4a310000,
  4023. .pa_end = 0x4a3101ff,
  4024. .flags = ADDR_TYPE_RT
  4025. },
  4026. { }
  4027. };
  4028. /* l4_wkup -> gpio1 */
  4029. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4030. .master = &omap44xx_l4_wkup_hwmod,
  4031. .slave = &omap44xx_gpio1_hwmod,
  4032. .clk = "l4_wkup_clk_mux_ck",
  4033. .addr = omap44xx_gpio1_addrs,
  4034. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4035. };
  4036. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4037. {
  4038. .pa_start = 0x48055000,
  4039. .pa_end = 0x480551ff,
  4040. .flags = ADDR_TYPE_RT
  4041. },
  4042. { }
  4043. };
  4044. /* l4_per -> gpio2 */
  4045. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4046. .master = &omap44xx_l4_per_hwmod,
  4047. .slave = &omap44xx_gpio2_hwmod,
  4048. .clk = "l4_div_ck",
  4049. .addr = omap44xx_gpio2_addrs,
  4050. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4051. };
  4052. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4053. {
  4054. .pa_start = 0x48057000,
  4055. .pa_end = 0x480571ff,
  4056. .flags = ADDR_TYPE_RT
  4057. },
  4058. { }
  4059. };
  4060. /* l4_per -> gpio3 */
  4061. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4062. .master = &omap44xx_l4_per_hwmod,
  4063. .slave = &omap44xx_gpio3_hwmod,
  4064. .clk = "l4_div_ck",
  4065. .addr = omap44xx_gpio3_addrs,
  4066. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4067. };
  4068. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4069. {
  4070. .pa_start = 0x48059000,
  4071. .pa_end = 0x480591ff,
  4072. .flags = ADDR_TYPE_RT
  4073. },
  4074. { }
  4075. };
  4076. /* l4_per -> gpio4 */
  4077. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4078. .master = &omap44xx_l4_per_hwmod,
  4079. .slave = &omap44xx_gpio4_hwmod,
  4080. .clk = "l4_div_ck",
  4081. .addr = omap44xx_gpio4_addrs,
  4082. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4083. };
  4084. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4085. {
  4086. .pa_start = 0x4805b000,
  4087. .pa_end = 0x4805b1ff,
  4088. .flags = ADDR_TYPE_RT
  4089. },
  4090. { }
  4091. };
  4092. /* l4_per -> gpio5 */
  4093. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4094. .master = &omap44xx_l4_per_hwmod,
  4095. .slave = &omap44xx_gpio5_hwmod,
  4096. .clk = "l4_div_ck",
  4097. .addr = omap44xx_gpio5_addrs,
  4098. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4099. };
  4100. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4101. {
  4102. .pa_start = 0x4805d000,
  4103. .pa_end = 0x4805d1ff,
  4104. .flags = ADDR_TYPE_RT
  4105. },
  4106. { }
  4107. };
  4108. /* l4_per -> gpio6 */
  4109. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4110. .master = &omap44xx_l4_per_hwmod,
  4111. .slave = &omap44xx_gpio6_hwmod,
  4112. .clk = "l4_div_ck",
  4113. .addr = omap44xx_gpio6_addrs,
  4114. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4115. };
  4116. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4117. {
  4118. .pa_start = 0x50000000,
  4119. .pa_end = 0x500003ff,
  4120. .flags = ADDR_TYPE_RT
  4121. },
  4122. { }
  4123. };
  4124. /* l3_main_2 -> gpmc */
  4125. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4126. .master = &omap44xx_l3_main_2_hwmod,
  4127. .slave = &omap44xx_gpmc_hwmod,
  4128. .clk = "l3_div_ck",
  4129. .addr = omap44xx_gpmc_addrs,
  4130. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4131. };
  4132. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4133. {
  4134. .pa_start = 0x56000000,
  4135. .pa_end = 0x5600ffff,
  4136. .flags = ADDR_TYPE_RT
  4137. },
  4138. { }
  4139. };
  4140. /* l3_main_2 -> gpu */
  4141. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4142. .master = &omap44xx_l3_main_2_hwmod,
  4143. .slave = &omap44xx_gpu_hwmod,
  4144. .clk = "l3_div_ck",
  4145. .addr = omap44xx_gpu_addrs,
  4146. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4147. };
  4148. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4149. {
  4150. .pa_start = 0x480b2000,
  4151. .pa_end = 0x480b201f,
  4152. .flags = ADDR_TYPE_RT
  4153. },
  4154. { }
  4155. };
  4156. /* l4_per -> hdq1w */
  4157. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4158. .master = &omap44xx_l4_per_hwmod,
  4159. .slave = &omap44xx_hdq1w_hwmod,
  4160. .clk = "l4_div_ck",
  4161. .addr = omap44xx_hdq1w_addrs,
  4162. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4163. };
  4164. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4165. {
  4166. .pa_start = 0x4a058000,
  4167. .pa_end = 0x4a05bfff,
  4168. .flags = ADDR_TYPE_RT
  4169. },
  4170. { }
  4171. };
  4172. /* l4_cfg -> hsi */
  4173. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4174. .master = &omap44xx_l4_cfg_hwmod,
  4175. .slave = &omap44xx_hsi_hwmod,
  4176. .clk = "l4_div_ck",
  4177. .addr = omap44xx_hsi_addrs,
  4178. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4179. };
  4180. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4181. {
  4182. .pa_start = 0x48070000,
  4183. .pa_end = 0x480700ff,
  4184. .flags = ADDR_TYPE_RT
  4185. },
  4186. { }
  4187. };
  4188. /* l4_per -> i2c1 */
  4189. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4190. .master = &omap44xx_l4_per_hwmod,
  4191. .slave = &omap44xx_i2c1_hwmod,
  4192. .clk = "l4_div_ck",
  4193. .addr = omap44xx_i2c1_addrs,
  4194. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4195. };
  4196. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4197. {
  4198. .pa_start = 0x48072000,
  4199. .pa_end = 0x480720ff,
  4200. .flags = ADDR_TYPE_RT
  4201. },
  4202. { }
  4203. };
  4204. /* l4_per -> i2c2 */
  4205. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4206. .master = &omap44xx_l4_per_hwmod,
  4207. .slave = &omap44xx_i2c2_hwmod,
  4208. .clk = "l4_div_ck",
  4209. .addr = omap44xx_i2c2_addrs,
  4210. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4211. };
  4212. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4213. {
  4214. .pa_start = 0x48060000,
  4215. .pa_end = 0x480600ff,
  4216. .flags = ADDR_TYPE_RT
  4217. },
  4218. { }
  4219. };
  4220. /* l4_per -> i2c3 */
  4221. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4222. .master = &omap44xx_l4_per_hwmod,
  4223. .slave = &omap44xx_i2c3_hwmod,
  4224. .clk = "l4_div_ck",
  4225. .addr = omap44xx_i2c3_addrs,
  4226. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4227. };
  4228. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4229. {
  4230. .pa_start = 0x48350000,
  4231. .pa_end = 0x483500ff,
  4232. .flags = ADDR_TYPE_RT
  4233. },
  4234. { }
  4235. };
  4236. /* l4_per -> i2c4 */
  4237. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4238. .master = &omap44xx_l4_per_hwmod,
  4239. .slave = &omap44xx_i2c4_hwmod,
  4240. .clk = "l4_div_ck",
  4241. .addr = omap44xx_i2c4_addrs,
  4242. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4243. };
  4244. /* l3_main_2 -> ipu */
  4245. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4246. .master = &omap44xx_l3_main_2_hwmod,
  4247. .slave = &omap44xx_ipu_hwmod,
  4248. .clk = "l3_div_ck",
  4249. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4250. };
  4251. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4252. {
  4253. .pa_start = 0x52000000,
  4254. .pa_end = 0x520000ff,
  4255. .flags = ADDR_TYPE_RT
  4256. },
  4257. { }
  4258. };
  4259. /* l3_main_2 -> iss */
  4260. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4261. .master = &omap44xx_l3_main_2_hwmod,
  4262. .slave = &omap44xx_iss_hwmod,
  4263. .clk = "l3_div_ck",
  4264. .addr = omap44xx_iss_addrs,
  4265. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4266. };
  4267. /* iva -> sl2if */
  4268. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4269. .master = &omap44xx_iva_hwmod,
  4270. .slave = &omap44xx_sl2if_hwmod,
  4271. .clk = "dpll_iva_m5x2_ck",
  4272. .user = OCP_USER_IVA,
  4273. };
  4274. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4275. {
  4276. .pa_start = 0x5a000000,
  4277. .pa_end = 0x5a07ffff,
  4278. .flags = ADDR_TYPE_RT
  4279. },
  4280. { }
  4281. };
  4282. /* l3_main_2 -> iva */
  4283. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4284. .master = &omap44xx_l3_main_2_hwmod,
  4285. .slave = &omap44xx_iva_hwmod,
  4286. .clk = "l3_div_ck",
  4287. .addr = omap44xx_iva_addrs,
  4288. .user = OCP_USER_MPU,
  4289. };
  4290. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4291. {
  4292. .pa_start = 0x4a31c000,
  4293. .pa_end = 0x4a31c07f,
  4294. .flags = ADDR_TYPE_RT
  4295. },
  4296. { }
  4297. };
  4298. /* l4_wkup -> kbd */
  4299. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4300. .master = &omap44xx_l4_wkup_hwmod,
  4301. .slave = &omap44xx_kbd_hwmod,
  4302. .clk = "l4_wkup_clk_mux_ck",
  4303. .addr = omap44xx_kbd_addrs,
  4304. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4305. };
  4306. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4307. {
  4308. .pa_start = 0x4a0f4000,
  4309. .pa_end = 0x4a0f41ff,
  4310. .flags = ADDR_TYPE_RT
  4311. },
  4312. { }
  4313. };
  4314. /* l4_cfg -> mailbox */
  4315. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4316. .master = &omap44xx_l4_cfg_hwmod,
  4317. .slave = &omap44xx_mailbox_hwmod,
  4318. .clk = "l4_div_ck",
  4319. .addr = omap44xx_mailbox_addrs,
  4320. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4321. };
  4322. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4323. {
  4324. .pa_start = 0x40128000,
  4325. .pa_end = 0x401283ff,
  4326. .flags = ADDR_TYPE_RT
  4327. },
  4328. { }
  4329. };
  4330. /* l4_abe -> mcasp */
  4331. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4332. .master = &omap44xx_l4_abe_hwmod,
  4333. .slave = &omap44xx_mcasp_hwmod,
  4334. .clk = "ocp_abe_iclk",
  4335. .addr = omap44xx_mcasp_addrs,
  4336. .user = OCP_USER_MPU,
  4337. };
  4338. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4339. {
  4340. .pa_start = 0x49028000,
  4341. .pa_end = 0x490283ff,
  4342. .flags = ADDR_TYPE_RT
  4343. },
  4344. { }
  4345. };
  4346. /* l4_abe -> mcasp (dma) */
  4347. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4348. .master = &omap44xx_l4_abe_hwmod,
  4349. .slave = &omap44xx_mcasp_hwmod,
  4350. .clk = "ocp_abe_iclk",
  4351. .addr = omap44xx_mcasp_dma_addrs,
  4352. .user = OCP_USER_SDMA,
  4353. };
  4354. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4355. {
  4356. .name = "mpu",
  4357. .pa_start = 0x40122000,
  4358. .pa_end = 0x401220ff,
  4359. .flags = ADDR_TYPE_RT
  4360. },
  4361. { }
  4362. };
  4363. /* l4_abe -> mcbsp1 */
  4364. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4365. .master = &omap44xx_l4_abe_hwmod,
  4366. .slave = &omap44xx_mcbsp1_hwmod,
  4367. .clk = "ocp_abe_iclk",
  4368. .addr = omap44xx_mcbsp1_addrs,
  4369. .user = OCP_USER_MPU,
  4370. };
  4371. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4372. {
  4373. .name = "dma",
  4374. .pa_start = 0x49022000,
  4375. .pa_end = 0x490220ff,
  4376. .flags = ADDR_TYPE_RT
  4377. },
  4378. { }
  4379. };
  4380. /* l4_abe -> mcbsp1 (dma) */
  4381. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4382. .master = &omap44xx_l4_abe_hwmod,
  4383. .slave = &omap44xx_mcbsp1_hwmod,
  4384. .clk = "ocp_abe_iclk",
  4385. .addr = omap44xx_mcbsp1_dma_addrs,
  4386. .user = OCP_USER_SDMA,
  4387. };
  4388. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4389. {
  4390. .name = "mpu",
  4391. .pa_start = 0x40124000,
  4392. .pa_end = 0x401240ff,
  4393. .flags = ADDR_TYPE_RT
  4394. },
  4395. { }
  4396. };
  4397. /* l4_abe -> mcbsp2 */
  4398. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4399. .master = &omap44xx_l4_abe_hwmod,
  4400. .slave = &omap44xx_mcbsp2_hwmod,
  4401. .clk = "ocp_abe_iclk",
  4402. .addr = omap44xx_mcbsp2_addrs,
  4403. .user = OCP_USER_MPU,
  4404. };
  4405. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4406. {
  4407. .name = "dma",
  4408. .pa_start = 0x49024000,
  4409. .pa_end = 0x490240ff,
  4410. .flags = ADDR_TYPE_RT
  4411. },
  4412. { }
  4413. };
  4414. /* l4_abe -> mcbsp2 (dma) */
  4415. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4416. .master = &omap44xx_l4_abe_hwmod,
  4417. .slave = &omap44xx_mcbsp2_hwmod,
  4418. .clk = "ocp_abe_iclk",
  4419. .addr = omap44xx_mcbsp2_dma_addrs,
  4420. .user = OCP_USER_SDMA,
  4421. };
  4422. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4423. {
  4424. .name = "mpu",
  4425. .pa_start = 0x40126000,
  4426. .pa_end = 0x401260ff,
  4427. .flags = ADDR_TYPE_RT
  4428. },
  4429. { }
  4430. };
  4431. /* l4_abe -> mcbsp3 */
  4432. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4433. .master = &omap44xx_l4_abe_hwmod,
  4434. .slave = &omap44xx_mcbsp3_hwmod,
  4435. .clk = "ocp_abe_iclk",
  4436. .addr = omap44xx_mcbsp3_addrs,
  4437. .user = OCP_USER_MPU,
  4438. };
  4439. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4440. {
  4441. .name = "dma",
  4442. .pa_start = 0x49026000,
  4443. .pa_end = 0x490260ff,
  4444. .flags = ADDR_TYPE_RT
  4445. },
  4446. { }
  4447. };
  4448. /* l4_abe -> mcbsp3 (dma) */
  4449. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4450. .master = &omap44xx_l4_abe_hwmod,
  4451. .slave = &omap44xx_mcbsp3_hwmod,
  4452. .clk = "ocp_abe_iclk",
  4453. .addr = omap44xx_mcbsp3_dma_addrs,
  4454. .user = OCP_USER_SDMA,
  4455. };
  4456. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4457. {
  4458. .pa_start = 0x48096000,
  4459. .pa_end = 0x480960ff,
  4460. .flags = ADDR_TYPE_RT
  4461. },
  4462. { }
  4463. };
  4464. /* l4_per -> mcbsp4 */
  4465. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4466. .master = &omap44xx_l4_per_hwmod,
  4467. .slave = &omap44xx_mcbsp4_hwmod,
  4468. .clk = "l4_div_ck",
  4469. .addr = omap44xx_mcbsp4_addrs,
  4470. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4471. };
  4472. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4473. {
  4474. .pa_start = 0x40132000,
  4475. .pa_end = 0x4013207f,
  4476. .flags = ADDR_TYPE_RT
  4477. },
  4478. { }
  4479. };
  4480. /* l4_abe -> mcpdm */
  4481. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4482. .master = &omap44xx_l4_abe_hwmod,
  4483. .slave = &omap44xx_mcpdm_hwmod,
  4484. .clk = "ocp_abe_iclk",
  4485. .addr = omap44xx_mcpdm_addrs,
  4486. .user = OCP_USER_MPU,
  4487. };
  4488. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4489. {
  4490. .pa_start = 0x49032000,
  4491. .pa_end = 0x4903207f,
  4492. .flags = ADDR_TYPE_RT
  4493. },
  4494. { }
  4495. };
  4496. /* l4_abe -> mcpdm (dma) */
  4497. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4498. .master = &omap44xx_l4_abe_hwmod,
  4499. .slave = &omap44xx_mcpdm_hwmod,
  4500. .clk = "ocp_abe_iclk",
  4501. .addr = omap44xx_mcpdm_dma_addrs,
  4502. .user = OCP_USER_SDMA,
  4503. };
  4504. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4505. {
  4506. .pa_start = 0x48098000,
  4507. .pa_end = 0x480981ff,
  4508. .flags = ADDR_TYPE_RT
  4509. },
  4510. { }
  4511. };
  4512. /* l4_per -> mcspi1 */
  4513. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4514. .master = &omap44xx_l4_per_hwmod,
  4515. .slave = &omap44xx_mcspi1_hwmod,
  4516. .clk = "l4_div_ck",
  4517. .addr = omap44xx_mcspi1_addrs,
  4518. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4519. };
  4520. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4521. {
  4522. .pa_start = 0x4809a000,
  4523. .pa_end = 0x4809a1ff,
  4524. .flags = ADDR_TYPE_RT
  4525. },
  4526. { }
  4527. };
  4528. /* l4_per -> mcspi2 */
  4529. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4530. .master = &omap44xx_l4_per_hwmod,
  4531. .slave = &omap44xx_mcspi2_hwmod,
  4532. .clk = "l4_div_ck",
  4533. .addr = omap44xx_mcspi2_addrs,
  4534. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4535. };
  4536. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4537. {
  4538. .pa_start = 0x480b8000,
  4539. .pa_end = 0x480b81ff,
  4540. .flags = ADDR_TYPE_RT
  4541. },
  4542. { }
  4543. };
  4544. /* l4_per -> mcspi3 */
  4545. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4546. .master = &omap44xx_l4_per_hwmod,
  4547. .slave = &omap44xx_mcspi3_hwmod,
  4548. .clk = "l4_div_ck",
  4549. .addr = omap44xx_mcspi3_addrs,
  4550. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4551. };
  4552. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4553. {
  4554. .pa_start = 0x480ba000,
  4555. .pa_end = 0x480ba1ff,
  4556. .flags = ADDR_TYPE_RT
  4557. },
  4558. { }
  4559. };
  4560. /* l4_per -> mcspi4 */
  4561. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4562. .master = &omap44xx_l4_per_hwmod,
  4563. .slave = &omap44xx_mcspi4_hwmod,
  4564. .clk = "l4_div_ck",
  4565. .addr = omap44xx_mcspi4_addrs,
  4566. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4567. };
  4568. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4569. {
  4570. .pa_start = 0x4809c000,
  4571. .pa_end = 0x4809c3ff,
  4572. .flags = ADDR_TYPE_RT
  4573. },
  4574. { }
  4575. };
  4576. /* l4_per -> mmc1 */
  4577. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4578. .master = &omap44xx_l4_per_hwmod,
  4579. .slave = &omap44xx_mmc1_hwmod,
  4580. .clk = "l4_div_ck",
  4581. .addr = omap44xx_mmc1_addrs,
  4582. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4583. };
  4584. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4585. {
  4586. .pa_start = 0x480b4000,
  4587. .pa_end = 0x480b43ff,
  4588. .flags = ADDR_TYPE_RT
  4589. },
  4590. { }
  4591. };
  4592. /* l4_per -> mmc2 */
  4593. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4594. .master = &omap44xx_l4_per_hwmod,
  4595. .slave = &omap44xx_mmc2_hwmod,
  4596. .clk = "l4_div_ck",
  4597. .addr = omap44xx_mmc2_addrs,
  4598. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4599. };
  4600. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4601. {
  4602. .pa_start = 0x480ad000,
  4603. .pa_end = 0x480ad3ff,
  4604. .flags = ADDR_TYPE_RT
  4605. },
  4606. { }
  4607. };
  4608. /* l4_per -> mmc3 */
  4609. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4610. .master = &omap44xx_l4_per_hwmod,
  4611. .slave = &omap44xx_mmc3_hwmod,
  4612. .clk = "l4_div_ck",
  4613. .addr = omap44xx_mmc3_addrs,
  4614. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4615. };
  4616. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4617. {
  4618. .pa_start = 0x480d1000,
  4619. .pa_end = 0x480d13ff,
  4620. .flags = ADDR_TYPE_RT
  4621. },
  4622. { }
  4623. };
  4624. /* l4_per -> mmc4 */
  4625. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4626. .master = &omap44xx_l4_per_hwmod,
  4627. .slave = &omap44xx_mmc4_hwmod,
  4628. .clk = "l4_div_ck",
  4629. .addr = omap44xx_mmc4_addrs,
  4630. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4631. };
  4632. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4633. {
  4634. .pa_start = 0x480d5000,
  4635. .pa_end = 0x480d53ff,
  4636. .flags = ADDR_TYPE_RT
  4637. },
  4638. { }
  4639. };
  4640. /* l4_per -> mmc5 */
  4641. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4642. .master = &omap44xx_l4_per_hwmod,
  4643. .slave = &omap44xx_mmc5_hwmod,
  4644. .clk = "l4_div_ck",
  4645. .addr = omap44xx_mmc5_addrs,
  4646. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4647. };
  4648. /* l3_main_2 -> ocmc_ram */
  4649. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4650. .master = &omap44xx_l3_main_2_hwmod,
  4651. .slave = &omap44xx_ocmc_ram_hwmod,
  4652. .clk = "l3_div_ck",
  4653. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4654. };
  4655. /* l4_cfg -> ocp2scp_usb_phy */
  4656. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4657. .master = &omap44xx_l4_cfg_hwmod,
  4658. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4659. .clk = "l4_div_ck",
  4660. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4661. };
  4662. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4663. {
  4664. .pa_start = 0x48243000,
  4665. .pa_end = 0x48243fff,
  4666. .flags = ADDR_TYPE_RT
  4667. },
  4668. { }
  4669. };
  4670. /* mpu_private -> prcm_mpu */
  4671. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4672. .master = &omap44xx_mpu_private_hwmod,
  4673. .slave = &omap44xx_prcm_mpu_hwmod,
  4674. .clk = "l3_div_ck",
  4675. .addr = omap44xx_prcm_mpu_addrs,
  4676. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4677. };
  4678. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4679. {
  4680. .pa_start = 0x4a004000,
  4681. .pa_end = 0x4a004fff,
  4682. .flags = ADDR_TYPE_RT
  4683. },
  4684. { }
  4685. };
  4686. /* l4_wkup -> cm_core_aon */
  4687. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4688. .master = &omap44xx_l4_wkup_hwmod,
  4689. .slave = &omap44xx_cm_core_aon_hwmod,
  4690. .clk = "l4_wkup_clk_mux_ck",
  4691. .addr = omap44xx_cm_core_aon_addrs,
  4692. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4693. };
  4694. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4695. {
  4696. .pa_start = 0x4a008000,
  4697. .pa_end = 0x4a009fff,
  4698. .flags = ADDR_TYPE_RT
  4699. },
  4700. { }
  4701. };
  4702. /* l4_cfg -> cm_core */
  4703. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4704. .master = &omap44xx_l4_cfg_hwmod,
  4705. .slave = &omap44xx_cm_core_hwmod,
  4706. .clk = "l4_div_ck",
  4707. .addr = omap44xx_cm_core_addrs,
  4708. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4709. };
  4710. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4711. {
  4712. .pa_start = 0x4a306000,
  4713. .pa_end = 0x4a307fff,
  4714. .flags = ADDR_TYPE_RT
  4715. },
  4716. { }
  4717. };
  4718. /* l4_wkup -> prm */
  4719. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4720. .master = &omap44xx_l4_wkup_hwmod,
  4721. .slave = &omap44xx_prm_hwmod,
  4722. .clk = "l4_wkup_clk_mux_ck",
  4723. .addr = omap44xx_prm_addrs,
  4724. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4725. };
  4726. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4727. {
  4728. .pa_start = 0x4a30a000,
  4729. .pa_end = 0x4a30a7ff,
  4730. .flags = ADDR_TYPE_RT
  4731. },
  4732. { }
  4733. };
  4734. /* l4_wkup -> scrm */
  4735. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4736. .master = &omap44xx_l4_wkup_hwmod,
  4737. .slave = &omap44xx_scrm_hwmod,
  4738. .clk = "l4_wkup_clk_mux_ck",
  4739. .addr = omap44xx_scrm_addrs,
  4740. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4741. };
  4742. /* l3_main_2 -> sl2if */
  4743. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4744. .master = &omap44xx_l3_main_2_hwmod,
  4745. .slave = &omap44xx_sl2if_hwmod,
  4746. .clk = "l3_div_ck",
  4747. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4748. };
  4749. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4750. {
  4751. .pa_start = 0x4012c000,
  4752. .pa_end = 0x4012c3ff,
  4753. .flags = ADDR_TYPE_RT
  4754. },
  4755. { }
  4756. };
  4757. /* l4_abe -> slimbus1 */
  4758. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4759. .master = &omap44xx_l4_abe_hwmod,
  4760. .slave = &omap44xx_slimbus1_hwmod,
  4761. .clk = "ocp_abe_iclk",
  4762. .addr = omap44xx_slimbus1_addrs,
  4763. .user = OCP_USER_MPU,
  4764. };
  4765. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4766. {
  4767. .pa_start = 0x4902c000,
  4768. .pa_end = 0x4902c3ff,
  4769. .flags = ADDR_TYPE_RT
  4770. },
  4771. { }
  4772. };
  4773. /* l4_abe -> slimbus1 (dma) */
  4774. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4775. .master = &omap44xx_l4_abe_hwmod,
  4776. .slave = &omap44xx_slimbus1_hwmod,
  4777. .clk = "ocp_abe_iclk",
  4778. .addr = omap44xx_slimbus1_dma_addrs,
  4779. .user = OCP_USER_SDMA,
  4780. };
  4781. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4782. {
  4783. .pa_start = 0x48076000,
  4784. .pa_end = 0x480763ff,
  4785. .flags = ADDR_TYPE_RT
  4786. },
  4787. { }
  4788. };
  4789. /* l4_per -> slimbus2 */
  4790. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  4791. .master = &omap44xx_l4_per_hwmod,
  4792. .slave = &omap44xx_slimbus2_hwmod,
  4793. .clk = "l4_div_ck",
  4794. .addr = omap44xx_slimbus2_addrs,
  4795. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4796. };
  4797. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  4798. {
  4799. .pa_start = 0x4a0dd000,
  4800. .pa_end = 0x4a0dd03f,
  4801. .flags = ADDR_TYPE_RT
  4802. },
  4803. { }
  4804. };
  4805. /* l4_cfg -> smartreflex_core */
  4806. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  4807. .master = &omap44xx_l4_cfg_hwmod,
  4808. .slave = &omap44xx_smartreflex_core_hwmod,
  4809. .clk = "l4_div_ck",
  4810. .addr = omap44xx_smartreflex_core_addrs,
  4811. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4812. };
  4813. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  4814. {
  4815. .pa_start = 0x4a0db000,
  4816. .pa_end = 0x4a0db03f,
  4817. .flags = ADDR_TYPE_RT
  4818. },
  4819. { }
  4820. };
  4821. /* l4_cfg -> smartreflex_iva */
  4822. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  4823. .master = &omap44xx_l4_cfg_hwmod,
  4824. .slave = &omap44xx_smartreflex_iva_hwmod,
  4825. .clk = "l4_div_ck",
  4826. .addr = omap44xx_smartreflex_iva_addrs,
  4827. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4828. };
  4829. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  4830. {
  4831. .pa_start = 0x4a0d9000,
  4832. .pa_end = 0x4a0d903f,
  4833. .flags = ADDR_TYPE_RT
  4834. },
  4835. { }
  4836. };
  4837. /* l4_cfg -> smartreflex_mpu */
  4838. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  4839. .master = &omap44xx_l4_cfg_hwmod,
  4840. .slave = &omap44xx_smartreflex_mpu_hwmod,
  4841. .clk = "l4_div_ck",
  4842. .addr = omap44xx_smartreflex_mpu_addrs,
  4843. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4844. };
  4845. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  4846. {
  4847. .pa_start = 0x4a0f6000,
  4848. .pa_end = 0x4a0f6fff,
  4849. .flags = ADDR_TYPE_RT
  4850. },
  4851. { }
  4852. };
  4853. /* l4_cfg -> spinlock */
  4854. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  4855. .master = &omap44xx_l4_cfg_hwmod,
  4856. .slave = &omap44xx_spinlock_hwmod,
  4857. .clk = "l4_div_ck",
  4858. .addr = omap44xx_spinlock_addrs,
  4859. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4860. };
  4861. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  4862. {
  4863. .pa_start = 0x4a318000,
  4864. .pa_end = 0x4a31807f,
  4865. .flags = ADDR_TYPE_RT
  4866. },
  4867. { }
  4868. };
  4869. /* l4_wkup -> timer1 */
  4870. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  4871. .master = &omap44xx_l4_wkup_hwmod,
  4872. .slave = &omap44xx_timer1_hwmod,
  4873. .clk = "l4_wkup_clk_mux_ck",
  4874. .addr = omap44xx_timer1_addrs,
  4875. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4876. };
  4877. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  4878. {
  4879. .pa_start = 0x48032000,
  4880. .pa_end = 0x4803207f,
  4881. .flags = ADDR_TYPE_RT
  4882. },
  4883. { }
  4884. };
  4885. /* l4_per -> timer2 */
  4886. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  4887. .master = &omap44xx_l4_per_hwmod,
  4888. .slave = &omap44xx_timer2_hwmod,
  4889. .clk = "l4_div_ck",
  4890. .addr = omap44xx_timer2_addrs,
  4891. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4892. };
  4893. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  4894. {
  4895. .pa_start = 0x48034000,
  4896. .pa_end = 0x4803407f,
  4897. .flags = ADDR_TYPE_RT
  4898. },
  4899. { }
  4900. };
  4901. /* l4_per -> timer3 */
  4902. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  4903. .master = &omap44xx_l4_per_hwmod,
  4904. .slave = &omap44xx_timer3_hwmod,
  4905. .clk = "l4_div_ck",
  4906. .addr = omap44xx_timer3_addrs,
  4907. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4908. };
  4909. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  4910. {
  4911. .pa_start = 0x48036000,
  4912. .pa_end = 0x4803607f,
  4913. .flags = ADDR_TYPE_RT
  4914. },
  4915. { }
  4916. };
  4917. /* l4_per -> timer4 */
  4918. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  4919. .master = &omap44xx_l4_per_hwmod,
  4920. .slave = &omap44xx_timer4_hwmod,
  4921. .clk = "l4_div_ck",
  4922. .addr = omap44xx_timer4_addrs,
  4923. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4924. };
  4925. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  4926. {
  4927. .pa_start = 0x40138000,
  4928. .pa_end = 0x4013807f,
  4929. .flags = ADDR_TYPE_RT
  4930. },
  4931. { }
  4932. };
  4933. /* l4_abe -> timer5 */
  4934. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  4935. .master = &omap44xx_l4_abe_hwmod,
  4936. .slave = &omap44xx_timer5_hwmod,
  4937. .clk = "ocp_abe_iclk",
  4938. .addr = omap44xx_timer5_addrs,
  4939. .user = OCP_USER_MPU,
  4940. };
  4941. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  4942. {
  4943. .pa_start = 0x49038000,
  4944. .pa_end = 0x4903807f,
  4945. .flags = ADDR_TYPE_RT
  4946. },
  4947. { }
  4948. };
  4949. /* l4_abe -> timer5 (dma) */
  4950. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  4951. .master = &omap44xx_l4_abe_hwmod,
  4952. .slave = &omap44xx_timer5_hwmod,
  4953. .clk = "ocp_abe_iclk",
  4954. .addr = omap44xx_timer5_dma_addrs,
  4955. .user = OCP_USER_SDMA,
  4956. };
  4957. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4958. {
  4959. .pa_start = 0x4013a000,
  4960. .pa_end = 0x4013a07f,
  4961. .flags = ADDR_TYPE_RT
  4962. },
  4963. { }
  4964. };
  4965. /* l4_abe -> timer6 */
  4966. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4967. .master = &omap44xx_l4_abe_hwmod,
  4968. .slave = &omap44xx_timer6_hwmod,
  4969. .clk = "ocp_abe_iclk",
  4970. .addr = omap44xx_timer6_addrs,
  4971. .user = OCP_USER_MPU,
  4972. };
  4973. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4974. {
  4975. .pa_start = 0x4903a000,
  4976. .pa_end = 0x4903a07f,
  4977. .flags = ADDR_TYPE_RT
  4978. },
  4979. { }
  4980. };
  4981. /* l4_abe -> timer6 (dma) */
  4982. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4983. .master = &omap44xx_l4_abe_hwmod,
  4984. .slave = &omap44xx_timer6_hwmod,
  4985. .clk = "ocp_abe_iclk",
  4986. .addr = omap44xx_timer6_dma_addrs,
  4987. .user = OCP_USER_SDMA,
  4988. };
  4989. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4990. {
  4991. .pa_start = 0x4013c000,
  4992. .pa_end = 0x4013c07f,
  4993. .flags = ADDR_TYPE_RT
  4994. },
  4995. { }
  4996. };
  4997. /* l4_abe -> timer7 */
  4998. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4999. .master = &omap44xx_l4_abe_hwmod,
  5000. .slave = &omap44xx_timer7_hwmod,
  5001. .clk = "ocp_abe_iclk",
  5002. .addr = omap44xx_timer7_addrs,
  5003. .user = OCP_USER_MPU,
  5004. };
  5005. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5006. {
  5007. .pa_start = 0x4903c000,
  5008. .pa_end = 0x4903c07f,
  5009. .flags = ADDR_TYPE_RT
  5010. },
  5011. { }
  5012. };
  5013. /* l4_abe -> timer7 (dma) */
  5014. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5015. .master = &omap44xx_l4_abe_hwmod,
  5016. .slave = &omap44xx_timer7_hwmod,
  5017. .clk = "ocp_abe_iclk",
  5018. .addr = omap44xx_timer7_dma_addrs,
  5019. .user = OCP_USER_SDMA,
  5020. };
  5021. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5022. {
  5023. .pa_start = 0x4013e000,
  5024. .pa_end = 0x4013e07f,
  5025. .flags = ADDR_TYPE_RT
  5026. },
  5027. { }
  5028. };
  5029. /* l4_abe -> timer8 */
  5030. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5031. .master = &omap44xx_l4_abe_hwmod,
  5032. .slave = &omap44xx_timer8_hwmod,
  5033. .clk = "ocp_abe_iclk",
  5034. .addr = omap44xx_timer8_addrs,
  5035. .user = OCP_USER_MPU,
  5036. };
  5037. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5038. {
  5039. .pa_start = 0x4903e000,
  5040. .pa_end = 0x4903e07f,
  5041. .flags = ADDR_TYPE_RT
  5042. },
  5043. { }
  5044. };
  5045. /* l4_abe -> timer8 (dma) */
  5046. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5047. .master = &omap44xx_l4_abe_hwmod,
  5048. .slave = &omap44xx_timer8_hwmod,
  5049. .clk = "ocp_abe_iclk",
  5050. .addr = omap44xx_timer8_dma_addrs,
  5051. .user = OCP_USER_SDMA,
  5052. };
  5053. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5054. {
  5055. .pa_start = 0x4803e000,
  5056. .pa_end = 0x4803e07f,
  5057. .flags = ADDR_TYPE_RT
  5058. },
  5059. { }
  5060. };
  5061. /* l4_per -> timer9 */
  5062. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5063. .master = &omap44xx_l4_per_hwmod,
  5064. .slave = &omap44xx_timer9_hwmod,
  5065. .clk = "l4_div_ck",
  5066. .addr = omap44xx_timer9_addrs,
  5067. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5068. };
  5069. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5070. {
  5071. .pa_start = 0x48086000,
  5072. .pa_end = 0x4808607f,
  5073. .flags = ADDR_TYPE_RT
  5074. },
  5075. { }
  5076. };
  5077. /* l4_per -> timer10 */
  5078. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5079. .master = &omap44xx_l4_per_hwmod,
  5080. .slave = &omap44xx_timer10_hwmod,
  5081. .clk = "l4_div_ck",
  5082. .addr = omap44xx_timer10_addrs,
  5083. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5084. };
  5085. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5086. {
  5087. .pa_start = 0x48088000,
  5088. .pa_end = 0x4808807f,
  5089. .flags = ADDR_TYPE_RT
  5090. },
  5091. { }
  5092. };
  5093. /* l4_per -> timer11 */
  5094. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5095. .master = &omap44xx_l4_per_hwmod,
  5096. .slave = &omap44xx_timer11_hwmod,
  5097. .clk = "l4_div_ck",
  5098. .addr = omap44xx_timer11_addrs,
  5099. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5100. };
  5101. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5102. {
  5103. .pa_start = 0x4806a000,
  5104. .pa_end = 0x4806a0ff,
  5105. .flags = ADDR_TYPE_RT
  5106. },
  5107. { }
  5108. };
  5109. /* l4_per -> uart1 */
  5110. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5111. .master = &omap44xx_l4_per_hwmod,
  5112. .slave = &omap44xx_uart1_hwmod,
  5113. .clk = "l4_div_ck",
  5114. .addr = omap44xx_uart1_addrs,
  5115. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5116. };
  5117. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5118. {
  5119. .pa_start = 0x4806c000,
  5120. .pa_end = 0x4806c0ff,
  5121. .flags = ADDR_TYPE_RT
  5122. },
  5123. { }
  5124. };
  5125. /* l4_per -> uart2 */
  5126. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5127. .master = &omap44xx_l4_per_hwmod,
  5128. .slave = &omap44xx_uart2_hwmod,
  5129. .clk = "l4_div_ck",
  5130. .addr = omap44xx_uart2_addrs,
  5131. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5132. };
  5133. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5134. {
  5135. .pa_start = 0x48020000,
  5136. .pa_end = 0x480200ff,
  5137. .flags = ADDR_TYPE_RT
  5138. },
  5139. { }
  5140. };
  5141. /* l4_per -> uart3 */
  5142. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5143. .master = &omap44xx_l4_per_hwmod,
  5144. .slave = &omap44xx_uart3_hwmod,
  5145. .clk = "l4_div_ck",
  5146. .addr = omap44xx_uart3_addrs,
  5147. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5148. };
  5149. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5150. {
  5151. .pa_start = 0x4806e000,
  5152. .pa_end = 0x4806e0ff,
  5153. .flags = ADDR_TYPE_RT
  5154. },
  5155. { }
  5156. };
  5157. /* l4_per -> uart4 */
  5158. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5159. .master = &omap44xx_l4_per_hwmod,
  5160. .slave = &omap44xx_uart4_hwmod,
  5161. .clk = "l4_div_ck",
  5162. .addr = omap44xx_uart4_addrs,
  5163. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5164. };
  5165. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5166. {
  5167. .pa_start = 0x4a0a9000,
  5168. .pa_end = 0x4a0a93ff,
  5169. .flags = ADDR_TYPE_RT
  5170. },
  5171. { }
  5172. };
  5173. /* l4_cfg -> usb_host_fs */
  5174. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5175. .master = &omap44xx_l4_cfg_hwmod,
  5176. .slave = &omap44xx_usb_host_fs_hwmod,
  5177. .clk = "l4_div_ck",
  5178. .addr = omap44xx_usb_host_fs_addrs,
  5179. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5180. };
  5181. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5182. {
  5183. .name = "uhh",
  5184. .pa_start = 0x4a064000,
  5185. .pa_end = 0x4a0647ff,
  5186. .flags = ADDR_TYPE_RT
  5187. },
  5188. {
  5189. .name = "ohci",
  5190. .pa_start = 0x4a064800,
  5191. .pa_end = 0x4a064bff,
  5192. },
  5193. {
  5194. .name = "ehci",
  5195. .pa_start = 0x4a064c00,
  5196. .pa_end = 0x4a064fff,
  5197. },
  5198. {}
  5199. };
  5200. /* l4_cfg -> usb_host_hs */
  5201. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5202. .master = &omap44xx_l4_cfg_hwmod,
  5203. .slave = &omap44xx_usb_host_hs_hwmod,
  5204. .clk = "l4_div_ck",
  5205. .addr = omap44xx_usb_host_hs_addrs,
  5206. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5207. };
  5208. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5209. {
  5210. .pa_start = 0x4a0ab000,
  5211. .pa_end = 0x4a0ab003,
  5212. .flags = ADDR_TYPE_RT
  5213. },
  5214. { }
  5215. };
  5216. /* l4_cfg -> usb_otg_hs */
  5217. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5218. .master = &omap44xx_l4_cfg_hwmod,
  5219. .slave = &omap44xx_usb_otg_hs_hwmod,
  5220. .clk = "l4_div_ck",
  5221. .addr = omap44xx_usb_otg_hs_addrs,
  5222. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5223. };
  5224. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5225. {
  5226. .name = "tll",
  5227. .pa_start = 0x4a062000,
  5228. .pa_end = 0x4a063fff,
  5229. .flags = ADDR_TYPE_RT
  5230. },
  5231. {}
  5232. };
  5233. /* l4_cfg -> usb_tll_hs */
  5234. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5235. .master = &omap44xx_l4_cfg_hwmod,
  5236. .slave = &omap44xx_usb_tll_hs_hwmod,
  5237. .clk = "l4_div_ck",
  5238. .addr = omap44xx_usb_tll_hs_addrs,
  5239. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5240. };
  5241. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5242. {
  5243. .pa_start = 0x4a314000,
  5244. .pa_end = 0x4a31407f,
  5245. .flags = ADDR_TYPE_RT
  5246. },
  5247. { }
  5248. };
  5249. /* l4_wkup -> wd_timer2 */
  5250. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5251. .master = &omap44xx_l4_wkup_hwmod,
  5252. .slave = &omap44xx_wd_timer2_hwmod,
  5253. .clk = "l4_wkup_clk_mux_ck",
  5254. .addr = omap44xx_wd_timer2_addrs,
  5255. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5256. };
  5257. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5258. {
  5259. .pa_start = 0x40130000,
  5260. .pa_end = 0x4013007f,
  5261. .flags = ADDR_TYPE_RT
  5262. },
  5263. { }
  5264. };
  5265. /* l4_abe -> wd_timer3 */
  5266. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5267. .master = &omap44xx_l4_abe_hwmod,
  5268. .slave = &omap44xx_wd_timer3_hwmod,
  5269. .clk = "ocp_abe_iclk",
  5270. .addr = omap44xx_wd_timer3_addrs,
  5271. .user = OCP_USER_MPU,
  5272. };
  5273. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5274. {
  5275. .pa_start = 0x49030000,
  5276. .pa_end = 0x4903007f,
  5277. .flags = ADDR_TYPE_RT
  5278. },
  5279. { }
  5280. };
  5281. /* l4_abe -> wd_timer3 (dma) */
  5282. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5283. .master = &omap44xx_l4_abe_hwmod,
  5284. .slave = &omap44xx_wd_timer3_hwmod,
  5285. .clk = "ocp_abe_iclk",
  5286. .addr = omap44xx_wd_timer3_dma_addrs,
  5287. .user = OCP_USER_SDMA,
  5288. };
  5289. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5290. &omap44xx_c2c__c2c_target_fw,
  5291. &omap44xx_l4_cfg__c2c_target_fw,
  5292. &omap44xx_l3_main_1__dmm,
  5293. &omap44xx_mpu__dmm,
  5294. &omap44xx_c2c__emif_fw,
  5295. &omap44xx_dmm__emif_fw,
  5296. &omap44xx_l4_cfg__emif_fw,
  5297. &omap44xx_iva__l3_instr,
  5298. &omap44xx_l3_main_3__l3_instr,
  5299. &omap44xx_ocp_wp_noc__l3_instr,
  5300. &omap44xx_dsp__l3_main_1,
  5301. &omap44xx_dss__l3_main_1,
  5302. &omap44xx_l3_main_2__l3_main_1,
  5303. &omap44xx_l4_cfg__l3_main_1,
  5304. &omap44xx_mmc1__l3_main_1,
  5305. &omap44xx_mmc2__l3_main_1,
  5306. &omap44xx_mpu__l3_main_1,
  5307. &omap44xx_c2c_target_fw__l3_main_2,
  5308. &omap44xx_debugss__l3_main_2,
  5309. &omap44xx_dma_system__l3_main_2,
  5310. &omap44xx_fdif__l3_main_2,
  5311. &omap44xx_gpu__l3_main_2,
  5312. &omap44xx_hsi__l3_main_2,
  5313. &omap44xx_ipu__l3_main_2,
  5314. &omap44xx_iss__l3_main_2,
  5315. &omap44xx_iva__l3_main_2,
  5316. &omap44xx_l3_main_1__l3_main_2,
  5317. &omap44xx_l4_cfg__l3_main_2,
  5318. /* &omap44xx_usb_host_fs__l3_main_2, */
  5319. &omap44xx_usb_host_hs__l3_main_2,
  5320. &omap44xx_usb_otg_hs__l3_main_2,
  5321. &omap44xx_l3_main_1__l3_main_3,
  5322. &omap44xx_l3_main_2__l3_main_3,
  5323. &omap44xx_l4_cfg__l3_main_3,
  5324. /* &omap44xx_aess__l4_abe, */
  5325. &omap44xx_dsp__l4_abe,
  5326. &omap44xx_l3_main_1__l4_abe,
  5327. &omap44xx_mpu__l4_abe,
  5328. &omap44xx_l3_main_1__l4_cfg,
  5329. &omap44xx_l3_main_2__l4_per,
  5330. &omap44xx_l4_cfg__l4_wkup,
  5331. &omap44xx_mpu__mpu_private,
  5332. &omap44xx_l4_cfg__ocp_wp_noc,
  5333. /* &omap44xx_l4_abe__aess, */
  5334. /* &omap44xx_l4_abe__aess_dma, */
  5335. &omap44xx_l3_main_2__c2c,
  5336. &omap44xx_l4_wkup__counter_32k,
  5337. &omap44xx_l4_cfg__ctrl_module_core,
  5338. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5339. &omap44xx_l4_wkup__ctrl_module_wkup,
  5340. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5341. &omap44xx_l3_instr__debugss,
  5342. &omap44xx_l4_cfg__dma_system,
  5343. &omap44xx_l4_abe__dmic,
  5344. &omap44xx_l4_abe__dmic_dma,
  5345. &omap44xx_dsp__iva,
  5346. /* &omap44xx_dsp__sl2if, */
  5347. &omap44xx_l4_cfg__dsp,
  5348. &omap44xx_l3_main_2__dss,
  5349. &omap44xx_l4_per__dss,
  5350. &omap44xx_l3_main_2__dss_dispc,
  5351. &omap44xx_l4_per__dss_dispc,
  5352. &omap44xx_l3_main_2__dss_dsi1,
  5353. &omap44xx_l4_per__dss_dsi1,
  5354. &omap44xx_l3_main_2__dss_dsi2,
  5355. &omap44xx_l4_per__dss_dsi2,
  5356. &omap44xx_l3_main_2__dss_hdmi,
  5357. &omap44xx_l4_per__dss_hdmi,
  5358. &omap44xx_l3_main_2__dss_rfbi,
  5359. &omap44xx_l4_per__dss_rfbi,
  5360. &omap44xx_l3_main_2__dss_venc,
  5361. &omap44xx_l4_per__dss_venc,
  5362. &omap44xx_l4_per__elm,
  5363. &omap44xx_emif_fw__emif1,
  5364. &omap44xx_emif_fw__emif2,
  5365. &omap44xx_l4_cfg__fdif,
  5366. &omap44xx_l4_wkup__gpio1,
  5367. &omap44xx_l4_per__gpio2,
  5368. &omap44xx_l4_per__gpio3,
  5369. &omap44xx_l4_per__gpio4,
  5370. &omap44xx_l4_per__gpio5,
  5371. &omap44xx_l4_per__gpio6,
  5372. &omap44xx_l3_main_2__gpmc,
  5373. &omap44xx_l3_main_2__gpu,
  5374. &omap44xx_l4_per__hdq1w,
  5375. &omap44xx_l4_cfg__hsi,
  5376. &omap44xx_l4_per__i2c1,
  5377. &omap44xx_l4_per__i2c2,
  5378. &omap44xx_l4_per__i2c3,
  5379. &omap44xx_l4_per__i2c4,
  5380. &omap44xx_l3_main_2__ipu,
  5381. &omap44xx_l3_main_2__iss,
  5382. /* &omap44xx_iva__sl2if, */
  5383. &omap44xx_l3_main_2__iva,
  5384. &omap44xx_l4_wkup__kbd,
  5385. &omap44xx_l4_cfg__mailbox,
  5386. &omap44xx_l4_abe__mcasp,
  5387. &omap44xx_l4_abe__mcasp_dma,
  5388. &omap44xx_l4_abe__mcbsp1,
  5389. &omap44xx_l4_abe__mcbsp1_dma,
  5390. &omap44xx_l4_abe__mcbsp2,
  5391. &omap44xx_l4_abe__mcbsp2_dma,
  5392. &omap44xx_l4_abe__mcbsp3,
  5393. &omap44xx_l4_abe__mcbsp3_dma,
  5394. &omap44xx_l4_per__mcbsp4,
  5395. &omap44xx_l4_abe__mcpdm,
  5396. &omap44xx_l4_abe__mcpdm_dma,
  5397. &omap44xx_l4_per__mcspi1,
  5398. &omap44xx_l4_per__mcspi2,
  5399. &omap44xx_l4_per__mcspi3,
  5400. &omap44xx_l4_per__mcspi4,
  5401. &omap44xx_l4_per__mmc1,
  5402. &omap44xx_l4_per__mmc2,
  5403. &omap44xx_l4_per__mmc3,
  5404. &omap44xx_l4_per__mmc4,
  5405. &omap44xx_l4_per__mmc5,
  5406. &omap44xx_l3_main_2__ocmc_ram,
  5407. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5408. &omap44xx_mpu_private__prcm_mpu,
  5409. &omap44xx_l4_wkup__cm_core_aon,
  5410. &omap44xx_l4_cfg__cm_core,
  5411. &omap44xx_l4_wkup__prm,
  5412. &omap44xx_l4_wkup__scrm,
  5413. /* &omap44xx_l3_main_2__sl2if, */
  5414. &omap44xx_l4_abe__slimbus1,
  5415. &omap44xx_l4_abe__slimbus1_dma,
  5416. &omap44xx_l4_per__slimbus2,
  5417. &omap44xx_l4_cfg__smartreflex_core,
  5418. &omap44xx_l4_cfg__smartreflex_iva,
  5419. &omap44xx_l4_cfg__smartreflex_mpu,
  5420. &omap44xx_l4_cfg__spinlock,
  5421. &omap44xx_l4_wkup__timer1,
  5422. &omap44xx_l4_per__timer2,
  5423. &omap44xx_l4_per__timer3,
  5424. &omap44xx_l4_per__timer4,
  5425. &omap44xx_l4_abe__timer5,
  5426. &omap44xx_l4_abe__timer5_dma,
  5427. &omap44xx_l4_abe__timer6,
  5428. &omap44xx_l4_abe__timer6_dma,
  5429. &omap44xx_l4_abe__timer7,
  5430. &omap44xx_l4_abe__timer7_dma,
  5431. &omap44xx_l4_abe__timer8,
  5432. &omap44xx_l4_abe__timer8_dma,
  5433. &omap44xx_l4_per__timer9,
  5434. &omap44xx_l4_per__timer10,
  5435. &omap44xx_l4_per__timer11,
  5436. &omap44xx_l4_per__uart1,
  5437. &omap44xx_l4_per__uart2,
  5438. &omap44xx_l4_per__uart3,
  5439. &omap44xx_l4_per__uart4,
  5440. /* &omap44xx_l4_cfg__usb_host_fs, */
  5441. &omap44xx_l4_cfg__usb_host_hs,
  5442. &omap44xx_l4_cfg__usb_otg_hs,
  5443. &omap44xx_l4_cfg__usb_tll_hs,
  5444. &omap44xx_l4_wkup__wd_timer2,
  5445. &omap44xx_l4_abe__wd_timer3,
  5446. &omap44xx_l4_abe__wd_timer3_dma,
  5447. NULL,
  5448. };
  5449. int __init omap44xx_hwmod_init(void)
  5450. {
  5451. omap_hwmod_init();
  5452. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5453. }