io_apic_32.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/mc146818rtc.h>
  28. #include <linux/compiler.h>
  29. #include <linux/acpi.h>
  30. #include <linux/module.h>
  31. #include <linux/sysdev.h>
  32. #include <linux/pci.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <asm/io.h>
  39. #include <asm/smp.h>
  40. #include <asm/desc.h>
  41. #include <asm/timer.h>
  42. #include <asm/i8259.h>
  43. #include <asm/nmi.h>
  44. #include <asm/msidef.h>
  45. #include <asm/hypertransport.h>
  46. #include <mach_apic.h>
  47. #include <mach_apicdef.h>
  48. int (*ioapic_renumber_irq)(int ioapic, int irq);
  49. atomic_t irq_mis_count;
  50. /* Where if anywhere is the i8259 connect in external int mode */
  51. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  52. static DEFINE_SPINLOCK(ioapic_lock);
  53. static DEFINE_SPINLOCK(vector_lock);
  54. int timer_through_8259 __initdata;
  55. /*
  56. * Is the SiS APIC rmw bug present ?
  57. * -1 = don't know, 0 = no, 1 = yes
  58. */
  59. int sis_apic_bug = -1;
  60. /*
  61. * # of IRQ routing registers
  62. */
  63. int nr_ioapic_registers[MAX_IO_APICS];
  64. /* I/O APIC entries */
  65. struct mp_config_ioapic mp_ioapics[MAX_IO_APICS];
  66. int nr_ioapics;
  67. /* MP IRQ source entries */
  68. struct mp_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  69. /* # of MP IRQ source entries */
  70. int mp_irq_entries;
  71. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  72. int mp_bus_id_to_type[MAX_MP_BUSSES];
  73. #endif
  74. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  75. static int disable_timer_pin_1 __initdata;
  76. /*
  77. * Rough estimation of how many shared IRQs there are, can
  78. * be changed anytime.
  79. */
  80. #define MAX_PLUS_SHARED_IRQS NR_IRQS
  81. #define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
  82. /*
  83. * This is performance-critical, we want to do it O(1)
  84. *
  85. * the indexing order of this array favors 1:1 mappings
  86. * between pins and IRQs.
  87. */
  88. static struct irq_pin_list {
  89. int apic, pin, next;
  90. } irq_2_pin[PIN_MAP_SIZE];
  91. struct io_apic {
  92. unsigned int index;
  93. unsigned int unused[3];
  94. unsigned int data;
  95. };
  96. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  97. {
  98. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  99. + (mp_ioapics[idx].mp_apicaddr & ~PAGE_MASK);
  100. }
  101. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  102. {
  103. struct io_apic __iomem *io_apic = io_apic_base(apic);
  104. writel(reg, &io_apic->index);
  105. return readl(&io_apic->data);
  106. }
  107. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  108. {
  109. struct io_apic __iomem *io_apic = io_apic_base(apic);
  110. writel(reg, &io_apic->index);
  111. writel(value, &io_apic->data);
  112. }
  113. /*
  114. * Re-write a value: to be used for read-modify-write
  115. * cycles where the read already set up the index register.
  116. *
  117. * Older SiS APIC requires we rewrite the index register
  118. */
  119. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  120. {
  121. volatile struct io_apic __iomem *io_apic = io_apic_base(apic);
  122. if (sis_apic_bug)
  123. writel(reg, &io_apic->index);
  124. writel(value, &io_apic->data);
  125. }
  126. union entry_union {
  127. struct { u32 w1, w2; };
  128. struct IO_APIC_route_entry entry;
  129. };
  130. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  131. {
  132. union entry_union eu;
  133. unsigned long flags;
  134. spin_lock_irqsave(&ioapic_lock, flags);
  135. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  136. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  137. spin_unlock_irqrestore(&ioapic_lock, flags);
  138. return eu.entry;
  139. }
  140. /*
  141. * When we write a new IO APIC routing entry, we need to write the high
  142. * word first! If the mask bit in the low word is clear, we will enable
  143. * the interrupt, and we need to make sure the entry is fully populated
  144. * before that happens.
  145. */
  146. static void
  147. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  148. {
  149. union entry_union eu;
  150. eu.entry = e;
  151. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  152. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  153. }
  154. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  155. {
  156. unsigned long flags;
  157. spin_lock_irqsave(&ioapic_lock, flags);
  158. __ioapic_write_entry(apic, pin, e);
  159. spin_unlock_irqrestore(&ioapic_lock, flags);
  160. }
  161. /*
  162. * When we mask an IO APIC routing entry, we need to write the low
  163. * word first, in order to set the mask bit before we change the
  164. * high bits!
  165. */
  166. static void ioapic_mask_entry(int apic, int pin)
  167. {
  168. unsigned long flags;
  169. union entry_union eu = { .entry.mask = 1 };
  170. spin_lock_irqsave(&ioapic_lock, flags);
  171. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  172. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  173. spin_unlock_irqrestore(&ioapic_lock, flags);
  174. }
  175. /*
  176. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  177. * shared ISA-space IRQs, so we have to support them. We are super
  178. * fast in the common case, and fast for shared ISA-space IRQs.
  179. */
  180. static void add_pin_to_irq(unsigned int irq, int apic, int pin)
  181. {
  182. static int first_free_entry = NR_IRQS;
  183. struct irq_pin_list *entry = irq_2_pin + irq;
  184. while (entry->next)
  185. entry = irq_2_pin + entry->next;
  186. if (entry->pin != -1) {
  187. entry->next = first_free_entry;
  188. entry = irq_2_pin + entry->next;
  189. if (++first_free_entry >= PIN_MAP_SIZE)
  190. panic("io_apic.c: whoops");
  191. }
  192. entry->apic = apic;
  193. entry->pin = pin;
  194. }
  195. /*
  196. * Reroute an IRQ to a different pin.
  197. */
  198. static void __init replace_pin_at_irq(unsigned int irq,
  199. int oldapic, int oldpin,
  200. int newapic, int newpin)
  201. {
  202. struct irq_pin_list *entry = irq_2_pin + irq;
  203. while (1) {
  204. if (entry->apic == oldapic && entry->pin == oldpin) {
  205. entry->apic = newapic;
  206. entry->pin = newpin;
  207. }
  208. if (!entry->next)
  209. break;
  210. entry = irq_2_pin + entry->next;
  211. }
  212. }
  213. static void __modify_IO_APIC_irq(unsigned int irq, unsigned long enable, unsigned long disable)
  214. {
  215. struct irq_pin_list *entry = irq_2_pin + irq;
  216. unsigned int pin, reg;
  217. for (;;) {
  218. pin = entry->pin;
  219. if (pin == -1)
  220. break;
  221. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  222. reg &= ~disable;
  223. reg |= enable;
  224. io_apic_modify(entry->apic, 0x10 + pin*2, reg);
  225. if (!entry->next)
  226. break;
  227. entry = irq_2_pin + entry->next;
  228. }
  229. }
  230. /* mask = 1 */
  231. static void __mask_IO_APIC_irq(unsigned int irq)
  232. {
  233. __modify_IO_APIC_irq(irq, IO_APIC_REDIR_MASKED, 0);
  234. }
  235. /* mask = 0 */
  236. static void __unmask_IO_APIC_irq(unsigned int irq)
  237. {
  238. __modify_IO_APIC_irq(irq, 0, IO_APIC_REDIR_MASKED);
  239. }
  240. /* mask = 1, trigger = 0 */
  241. static void __mask_and_edge_IO_APIC_irq(unsigned int irq)
  242. {
  243. __modify_IO_APIC_irq(irq, IO_APIC_REDIR_MASKED,
  244. IO_APIC_REDIR_LEVEL_TRIGGER);
  245. }
  246. /* mask = 0, trigger = 1 */
  247. static void __unmask_and_level_IO_APIC_irq(unsigned int irq)
  248. {
  249. __modify_IO_APIC_irq(irq, IO_APIC_REDIR_LEVEL_TRIGGER,
  250. IO_APIC_REDIR_MASKED);
  251. }
  252. static void mask_IO_APIC_irq(unsigned int irq)
  253. {
  254. unsigned long flags;
  255. spin_lock_irqsave(&ioapic_lock, flags);
  256. __mask_IO_APIC_irq(irq);
  257. spin_unlock_irqrestore(&ioapic_lock, flags);
  258. }
  259. static void unmask_IO_APIC_irq(unsigned int irq)
  260. {
  261. unsigned long flags;
  262. spin_lock_irqsave(&ioapic_lock, flags);
  263. __unmask_IO_APIC_irq(irq);
  264. spin_unlock_irqrestore(&ioapic_lock, flags);
  265. }
  266. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  267. {
  268. struct IO_APIC_route_entry entry;
  269. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  270. entry = ioapic_read_entry(apic, pin);
  271. if (entry.delivery_mode == dest_SMI)
  272. return;
  273. /*
  274. * Disable it in the IO-APIC irq-routing table:
  275. */
  276. ioapic_mask_entry(apic, pin);
  277. }
  278. static void clear_IO_APIC(void)
  279. {
  280. int apic, pin;
  281. for (apic = 0; apic < nr_ioapics; apic++)
  282. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  283. clear_IO_APIC_pin(apic, pin);
  284. }
  285. #ifdef CONFIG_SMP
  286. static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t cpumask)
  287. {
  288. unsigned long flags;
  289. int pin;
  290. struct irq_pin_list *entry = irq_2_pin + irq;
  291. unsigned int apicid_value;
  292. cpumask_t tmp;
  293. cpus_and(tmp, cpumask, cpu_online_map);
  294. if (cpus_empty(tmp))
  295. tmp = TARGET_CPUS;
  296. cpus_and(cpumask, tmp, CPU_MASK_ALL);
  297. apicid_value = cpu_mask_to_apicid(cpumask);
  298. /* Prepare to do the io_apic_write */
  299. apicid_value = apicid_value << 24;
  300. spin_lock_irqsave(&ioapic_lock, flags);
  301. for (;;) {
  302. pin = entry->pin;
  303. if (pin == -1)
  304. break;
  305. io_apic_write(entry->apic, 0x10 + 1 + pin*2, apicid_value);
  306. if (!entry->next)
  307. break;
  308. entry = irq_2_pin + entry->next;
  309. }
  310. irq_desc[irq].affinity = cpumask;
  311. spin_unlock_irqrestore(&ioapic_lock, flags);
  312. }
  313. #if defined(CONFIG_IRQBALANCE)
  314. # include <asm/processor.h> /* kernel_thread() */
  315. # include <linux/kernel_stat.h> /* kstat */
  316. # include <linux/slab.h> /* kmalloc() */
  317. # include <linux/timer.h>
  318. #define IRQBALANCE_CHECK_ARCH -999
  319. #define MAX_BALANCED_IRQ_INTERVAL (5*HZ)
  320. #define MIN_BALANCED_IRQ_INTERVAL (HZ/2)
  321. #define BALANCED_IRQ_MORE_DELTA (HZ/10)
  322. #define BALANCED_IRQ_LESS_DELTA (HZ)
  323. static int irqbalance_disabled __read_mostly = IRQBALANCE_CHECK_ARCH;
  324. static int physical_balance __read_mostly;
  325. static long balanced_irq_interval __read_mostly = MAX_BALANCED_IRQ_INTERVAL;
  326. static struct irq_cpu_info {
  327. unsigned long *last_irq;
  328. unsigned long *irq_delta;
  329. unsigned long irq;
  330. } irq_cpu_data[NR_CPUS];
  331. #define CPU_IRQ(cpu) (irq_cpu_data[cpu].irq)
  332. #define LAST_CPU_IRQ(cpu, irq) (irq_cpu_data[cpu].last_irq[irq])
  333. #define IRQ_DELTA(cpu, irq) (irq_cpu_data[cpu].irq_delta[irq])
  334. #define IDLE_ENOUGH(cpu,now) \
  335. (idle_cpu(cpu) && ((now) - per_cpu(irq_stat, (cpu)).idle_timestamp > 1))
  336. #define IRQ_ALLOWED(cpu, allowed_mask) cpu_isset(cpu, allowed_mask)
  337. #define CPU_TO_PACKAGEINDEX(i) (first_cpu(per_cpu(cpu_sibling_map, i)))
  338. static cpumask_t balance_irq_affinity[NR_IRQS] = {
  339. [0 ... NR_IRQS-1] = CPU_MASK_ALL
  340. };
  341. void set_balance_irq_affinity(unsigned int irq, cpumask_t mask)
  342. {
  343. balance_irq_affinity[irq] = mask;
  344. }
  345. static unsigned long move(int curr_cpu, cpumask_t allowed_mask,
  346. unsigned long now, int direction)
  347. {
  348. int search_idle = 1;
  349. int cpu = curr_cpu;
  350. goto inside;
  351. do {
  352. if (unlikely(cpu == curr_cpu))
  353. search_idle = 0;
  354. inside:
  355. if (direction == 1) {
  356. cpu++;
  357. if (cpu >= NR_CPUS)
  358. cpu = 0;
  359. } else {
  360. cpu--;
  361. if (cpu == -1)
  362. cpu = NR_CPUS-1;
  363. }
  364. } while (!cpu_online(cpu) || !IRQ_ALLOWED(cpu, allowed_mask) ||
  365. (search_idle && !IDLE_ENOUGH(cpu, now)));
  366. return cpu;
  367. }
  368. static inline void balance_irq(int cpu, int irq)
  369. {
  370. unsigned long now = jiffies;
  371. cpumask_t allowed_mask;
  372. unsigned int new_cpu;
  373. if (irqbalance_disabled)
  374. return;
  375. cpus_and(allowed_mask, cpu_online_map, balance_irq_affinity[irq]);
  376. new_cpu = move(cpu, allowed_mask, now, 1);
  377. if (cpu != new_cpu)
  378. set_pending_irq(irq, cpumask_of_cpu(new_cpu));
  379. }
  380. static inline void rotate_irqs_among_cpus(unsigned long useful_load_threshold)
  381. {
  382. int i, j;
  383. for_each_online_cpu(i) {
  384. for (j = 0; j < NR_IRQS; j++) {
  385. if (!irq_desc[j].action)
  386. continue;
  387. /* Is it a significant load ? */
  388. if (IRQ_DELTA(CPU_TO_PACKAGEINDEX(i), j) <
  389. useful_load_threshold)
  390. continue;
  391. balance_irq(i, j);
  392. }
  393. }
  394. balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
  395. balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
  396. return;
  397. }
  398. static void do_irq_balance(void)
  399. {
  400. int i, j;
  401. unsigned long max_cpu_irq = 0, min_cpu_irq = (~0);
  402. unsigned long move_this_load = 0;
  403. int max_loaded = 0, min_loaded = 0;
  404. int load;
  405. unsigned long useful_load_threshold = balanced_irq_interval + 10;
  406. int selected_irq;
  407. int tmp_loaded, first_attempt = 1;
  408. unsigned long tmp_cpu_irq;
  409. unsigned long imbalance = 0;
  410. cpumask_t allowed_mask, target_cpu_mask, tmp;
  411. for_each_possible_cpu(i) {
  412. int package_index;
  413. CPU_IRQ(i) = 0;
  414. if (!cpu_online(i))
  415. continue;
  416. package_index = CPU_TO_PACKAGEINDEX(i);
  417. for (j = 0; j < NR_IRQS; j++) {
  418. unsigned long value_now, delta;
  419. /* Is this an active IRQ or balancing disabled ? */
  420. if (!irq_desc[j].action || irq_balancing_disabled(j))
  421. continue;
  422. if (package_index == i)
  423. IRQ_DELTA(package_index, j) = 0;
  424. /* Determine the total count per processor per IRQ */
  425. value_now = (unsigned long) kstat_cpu(i).irqs[j];
  426. /* Determine the activity per processor per IRQ */
  427. delta = value_now - LAST_CPU_IRQ(i, j);
  428. /* Update last_cpu_irq[][] for the next time */
  429. LAST_CPU_IRQ(i, j) = value_now;
  430. /* Ignore IRQs whose rate is less than the clock */
  431. if (delta < useful_load_threshold)
  432. continue;
  433. /* update the load for the processor or package total */
  434. IRQ_DELTA(package_index, j) += delta;
  435. /* Keep track of the higher numbered sibling as well */
  436. if (i != package_index)
  437. CPU_IRQ(i) += delta;
  438. /*
  439. * We have sibling A and sibling B in the package
  440. *
  441. * cpu_irq[A] = load for cpu A + load for cpu B
  442. * cpu_irq[B] = load for cpu B
  443. */
  444. CPU_IRQ(package_index) += delta;
  445. }
  446. }
  447. /* Find the least loaded processor package */
  448. for_each_online_cpu(i) {
  449. if (i != CPU_TO_PACKAGEINDEX(i))
  450. continue;
  451. if (min_cpu_irq > CPU_IRQ(i)) {
  452. min_cpu_irq = CPU_IRQ(i);
  453. min_loaded = i;
  454. }
  455. }
  456. max_cpu_irq = ULONG_MAX;
  457. tryanothercpu:
  458. /*
  459. * Look for heaviest loaded processor.
  460. * We may come back to get the next heaviest loaded processor.
  461. * Skip processors with trivial loads.
  462. */
  463. tmp_cpu_irq = 0;
  464. tmp_loaded = -1;
  465. for_each_online_cpu(i) {
  466. if (i != CPU_TO_PACKAGEINDEX(i))
  467. continue;
  468. if (max_cpu_irq <= CPU_IRQ(i))
  469. continue;
  470. if (tmp_cpu_irq < CPU_IRQ(i)) {
  471. tmp_cpu_irq = CPU_IRQ(i);
  472. tmp_loaded = i;
  473. }
  474. }
  475. if (tmp_loaded == -1) {
  476. /*
  477. * In the case of small number of heavy interrupt sources,
  478. * loading some of the cpus too much. We use Ingo's original
  479. * approach to rotate them around.
  480. */
  481. if (!first_attempt && imbalance >= useful_load_threshold) {
  482. rotate_irqs_among_cpus(useful_load_threshold);
  483. return;
  484. }
  485. goto not_worth_the_effort;
  486. }
  487. first_attempt = 0; /* heaviest search */
  488. max_cpu_irq = tmp_cpu_irq; /* load */
  489. max_loaded = tmp_loaded; /* processor */
  490. imbalance = (max_cpu_irq - min_cpu_irq) / 2;
  491. /*
  492. * if imbalance is less than approx 10% of max load, then
  493. * observe diminishing returns action. - quit
  494. */
  495. if (imbalance < (max_cpu_irq >> 3))
  496. goto not_worth_the_effort;
  497. tryanotherirq:
  498. /* if we select an IRQ to move that can't go where we want, then
  499. * see if there is another one to try.
  500. */
  501. move_this_load = 0;
  502. selected_irq = -1;
  503. for (j = 0; j < NR_IRQS; j++) {
  504. /* Is this an active IRQ? */
  505. if (!irq_desc[j].action)
  506. continue;
  507. if (imbalance <= IRQ_DELTA(max_loaded, j))
  508. continue;
  509. /* Try to find the IRQ that is closest to the imbalance
  510. * without going over.
  511. */
  512. if (move_this_load < IRQ_DELTA(max_loaded, j)) {
  513. move_this_load = IRQ_DELTA(max_loaded, j);
  514. selected_irq = j;
  515. }
  516. }
  517. if (selected_irq == -1)
  518. goto tryanothercpu;
  519. imbalance = move_this_load;
  520. /* For physical_balance case, we accumulated both load
  521. * values in the one of the siblings cpu_irq[],
  522. * to use the same code for physical and logical processors
  523. * as much as possible.
  524. *
  525. * NOTE: the cpu_irq[] array holds the sum of the load for
  526. * sibling A and sibling B in the slot for the lowest numbered
  527. * sibling (A), _AND_ the load for sibling B in the slot for
  528. * the higher numbered sibling.
  529. *
  530. * We seek the least loaded sibling by making the comparison
  531. * (A+B)/2 vs B
  532. */
  533. load = CPU_IRQ(min_loaded) >> 1;
  534. for_each_cpu_mask(j, per_cpu(cpu_sibling_map, min_loaded)) {
  535. if (load > CPU_IRQ(j)) {
  536. /* This won't change cpu_sibling_map[min_loaded] */
  537. load = CPU_IRQ(j);
  538. min_loaded = j;
  539. }
  540. }
  541. cpus_and(allowed_mask,
  542. cpu_online_map,
  543. balance_irq_affinity[selected_irq]);
  544. target_cpu_mask = cpumask_of_cpu(min_loaded);
  545. cpus_and(tmp, target_cpu_mask, allowed_mask);
  546. if (!cpus_empty(tmp)) {
  547. /* mark for change destination */
  548. set_pending_irq(selected_irq, cpumask_of_cpu(min_loaded));
  549. /* Since we made a change, come back sooner to
  550. * check for more variation.
  551. */
  552. balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
  553. balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
  554. return;
  555. }
  556. goto tryanotherirq;
  557. not_worth_the_effort:
  558. /*
  559. * if we did not find an IRQ to move, then adjust the time interval
  560. * upward
  561. */
  562. balanced_irq_interval = min((long)MAX_BALANCED_IRQ_INTERVAL,
  563. balanced_irq_interval + BALANCED_IRQ_MORE_DELTA);
  564. return;
  565. }
  566. static int balanced_irq(void *unused)
  567. {
  568. int i;
  569. unsigned long prev_balance_time = jiffies;
  570. long time_remaining = balanced_irq_interval;
  571. /* push everything to CPU 0 to give us a starting point. */
  572. for (i = 0 ; i < NR_IRQS ; i++) {
  573. irq_desc[i].pending_mask = cpumask_of_cpu(0);
  574. set_pending_irq(i, cpumask_of_cpu(0));
  575. }
  576. set_freezable();
  577. for ( ; ; ) {
  578. time_remaining = schedule_timeout_interruptible(time_remaining);
  579. try_to_freeze();
  580. if (time_after(jiffies,
  581. prev_balance_time+balanced_irq_interval)) {
  582. preempt_disable();
  583. do_irq_balance();
  584. prev_balance_time = jiffies;
  585. time_remaining = balanced_irq_interval;
  586. preempt_enable();
  587. }
  588. }
  589. return 0;
  590. }
  591. static int __init balanced_irq_init(void)
  592. {
  593. int i;
  594. struct cpuinfo_x86 *c;
  595. cpumask_t tmp;
  596. cpus_shift_right(tmp, cpu_online_map, 2);
  597. c = &boot_cpu_data;
  598. /* When not overwritten by the command line ask subarchitecture. */
  599. if (irqbalance_disabled == IRQBALANCE_CHECK_ARCH)
  600. irqbalance_disabled = NO_BALANCE_IRQ;
  601. if (irqbalance_disabled)
  602. return 0;
  603. /* disable irqbalance completely if there is only one processor online */
  604. if (num_online_cpus() < 2) {
  605. irqbalance_disabled = 1;
  606. return 0;
  607. }
  608. /*
  609. * Enable physical balance only if more than 1 physical processor
  610. * is present
  611. */
  612. if (smp_num_siblings > 1 && !cpus_empty(tmp))
  613. physical_balance = 1;
  614. for_each_online_cpu(i) {
  615. irq_cpu_data[i].irq_delta = kzalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
  616. irq_cpu_data[i].last_irq = kzalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
  617. if (irq_cpu_data[i].irq_delta == NULL || irq_cpu_data[i].last_irq == NULL) {
  618. printk(KERN_ERR "balanced_irq_init: out of memory");
  619. goto failed;
  620. }
  621. }
  622. printk(KERN_INFO "Starting balanced_irq\n");
  623. if (!IS_ERR(kthread_run(balanced_irq, NULL, "kirqd")))
  624. return 0;
  625. printk(KERN_ERR "balanced_irq_init: failed to spawn balanced_irq");
  626. failed:
  627. for_each_possible_cpu(i) {
  628. kfree(irq_cpu_data[i].irq_delta);
  629. irq_cpu_data[i].irq_delta = NULL;
  630. kfree(irq_cpu_data[i].last_irq);
  631. irq_cpu_data[i].last_irq = NULL;
  632. }
  633. return 0;
  634. }
  635. int __devinit irqbalance_disable(char *str)
  636. {
  637. irqbalance_disabled = 1;
  638. return 1;
  639. }
  640. __setup("noirqbalance", irqbalance_disable);
  641. late_initcall(balanced_irq_init);
  642. #endif /* CONFIG_IRQBALANCE */
  643. #endif /* CONFIG_SMP */
  644. #ifndef CONFIG_SMP
  645. void send_IPI_self(int vector)
  646. {
  647. unsigned int cfg;
  648. /*
  649. * Wait for idle.
  650. */
  651. apic_wait_icr_idle();
  652. cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
  653. /*
  654. * Send the IPI. The write to APIC_ICR fires this off.
  655. */
  656. apic_write_around(APIC_ICR, cfg);
  657. }
  658. #endif /* !CONFIG_SMP */
  659. /*
  660. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  661. * specific CPU-side IRQs.
  662. */
  663. #define MAX_PIRQS 8
  664. static int pirq_entries [MAX_PIRQS];
  665. static int pirqs_enabled;
  666. int skip_ioapic_setup;
  667. static int __init ioapic_pirq_setup(char *str)
  668. {
  669. int i, max;
  670. int ints[MAX_PIRQS+1];
  671. get_options(str, ARRAY_SIZE(ints), ints);
  672. for (i = 0; i < MAX_PIRQS; i++)
  673. pirq_entries[i] = -1;
  674. pirqs_enabled = 1;
  675. apic_printk(APIC_VERBOSE, KERN_INFO
  676. "PIRQ redirection, working around broken MP-BIOS.\n");
  677. max = MAX_PIRQS;
  678. if (ints[0] < MAX_PIRQS)
  679. max = ints[0];
  680. for (i = 0; i < max; i++) {
  681. apic_printk(APIC_VERBOSE, KERN_DEBUG
  682. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  683. /*
  684. * PIRQs are mapped upside down, usually.
  685. */
  686. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  687. }
  688. return 1;
  689. }
  690. __setup("pirq=", ioapic_pirq_setup);
  691. /*
  692. * Find the IRQ entry number of a certain pin.
  693. */
  694. static int find_irq_entry(int apic, int pin, int type)
  695. {
  696. int i;
  697. for (i = 0; i < mp_irq_entries; i++)
  698. if (mp_irqs[i].mp_irqtype == type &&
  699. (mp_irqs[i].mp_dstapic == mp_ioapics[apic].mp_apicid ||
  700. mp_irqs[i].mp_dstapic == MP_APIC_ALL) &&
  701. mp_irqs[i].mp_dstirq == pin)
  702. return i;
  703. return -1;
  704. }
  705. /*
  706. * Find the pin to which IRQ[irq] (ISA) is connected
  707. */
  708. static int __init find_isa_irq_pin(int irq, int type)
  709. {
  710. int i;
  711. for (i = 0; i < mp_irq_entries; i++) {
  712. int lbus = mp_irqs[i].mp_srcbus;
  713. if (test_bit(lbus, mp_bus_not_pci) &&
  714. (mp_irqs[i].mp_irqtype == type) &&
  715. (mp_irqs[i].mp_srcbusirq == irq))
  716. return mp_irqs[i].mp_dstirq;
  717. }
  718. return -1;
  719. }
  720. static int __init find_isa_irq_apic(int irq, int type)
  721. {
  722. int i;
  723. for (i = 0; i < mp_irq_entries; i++) {
  724. int lbus = mp_irqs[i].mp_srcbus;
  725. if (test_bit(lbus, mp_bus_not_pci) &&
  726. (mp_irqs[i].mp_irqtype == type) &&
  727. (mp_irqs[i].mp_srcbusirq == irq))
  728. break;
  729. }
  730. if (i < mp_irq_entries) {
  731. int apic;
  732. for (apic = 0; apic < nr_ioapics; apic++) {
  733. if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic)
  734. return apic;
  735. }
  736. }
  737. return -1;
  738. }
  739. /*
  740. * Find a specific PCI IRQ entry.
  741. * Not an __init, possibly needed by modules
  742. */
  743. static int pin_2_irq(int idx, int apic, int pin);
  744. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
  745. {
  746. int apic, i, best_guess = -1;
  747. apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
  748. "slot:%d, pin:%d.\n", bus, slot, pin);
  749. if (test_bit(bus, mp_bus_not_pci)) {
  750. printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  751. return -1;
  752. }
  753. for (i = 0; i < mp_irq_entries; i++) {
  754. int lbus = mp_irqs[i].mp_srcbus;
  755. for (apic = 0; apic < nr_ioapics; apic++)
  756. if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic ||
  757. mp_irqs[i].mp_dstapic == MP_APIC_ALL)
  758. break;
  759. if (!test_bit(lbus, mp_bus_not_pci) &&
  760. !mp_irqs[i].mp_irqtype &&
  761. (bus == lbus) &&
  762. (slot == ((mp_irqs[i].mp_srcbusirq >> 2) & 0x1f))) {
  763. int irq = pin_2_irq(i, apic, mp_irqs[i].mp_dstirq);
  764. if (!(apic || IO_APIC_IRQ(irq)))
  765. continue;
  766. if (pin == (mp_irqs[i].mp_srcbusirq & 3))
  767. return irq;
  768. /*
  769. * Use the first all-but-pin matching entry as a
  770. * best-guess fuzzy result for broken mptables.
  771. */
  772. if (best_guess < 0)
  773. best_guess = irq;
  774. }
  775. }
  776. return best_guess;
  777. }
  778. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  779. /*
  780. * This function currently is only a helper for the i386 smp boot process where
  781. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  782. * so mask in all cases should simply be TARGET_CPUS
  783. */
  784. #ifdef CONFIG_SMP
  785. void __init setup_ioapic_dest(void)
  786. {
  787. int pin, ioapic, irq, irq_entry;
  788. if (skip_ioapic_setup == 1)
  789. return;
  790. for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
  791. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  792. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  793. if (irq_entry == -1)
  794. continue;
  795. irq = pin_2_irq(irq_entry, ioapic, pin);
  796. set_ioapic_affinity_irq(irq, TARGET_CPUS);
  797. }
  798. }
  799. }
  800. #endif
  801. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  802. /*
  803. * EISA Edge/Level control register, ELCR
  804. */
  805. static int EISA_ELCR(unsigned int irq)
  806. {
  807. if (irq < 16) {
  808. unsigned int port = 0x4d0 + (irq >> 3);
  809. return (inb(port) >> (irq & 7)) & 1;
  810. }
  811. apic_printk(APIC_VERBOSE, KERN_INFO
  812. "Broken MPtable reports ISA irq %d\n", irq);
  813. return 0;
  814. }
  815. #endif
  816. /* ISA interrupts are always polarity zero edge triggered,
  817. * when listed as conforming in the MP table. */
  818. #define default_ISA_trigger(idx) (0)
  819. #define default_ISA_polarity(idx) (0)
  820. /* EISA interrupts are always polarity zero and can be edge or level
  821. * trigger depending on the ELCR value. If an interrupt is listed as
  822. * EISA conforming in the MP table, that means its trigger type must
  823. * be read in from the ELCR */
  824. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mp_srcbusirq))
  825. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  826. /* PCI interrupts are always polarity one level triggered,
  827. * when listed as conforming in the MP table. */
  828. #define default_PCI_trigger(idx) (1)
  829. #define default_PCI_polarity(idx) (1)
  830. /* MCA interrupts are always polarity zero level triggered,
  831. * when listed as conforming in the MP table. */
  832. #define default_MCA_trigger(idx) (1)
  833. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  834. static int MPBIOS_polarity(int idx)
  835. {
  836. int bus = mp_irqs[idx].mp_srcbus;
  837. int polarity;
  838. /*
  839. * Determine IRQ line polarity (high active or low active):
  840. */
  841. switch (mp_irqs[idx].mp_irqflag & 3) {
  842. case 0: /* conforms, ie. bus-type dependent polarity */
  843. {
  844. polarity = test_bit(bus, mp_bus_not_pci)?
  845. default_ISA_polarity(idx):
  846. default_PCI_polarity(idx);
  847. break;
  848. }
  849. case 1: /* high active */
  850. {
  851. polarity = 0;
  852. break;
  853. }
  854. case 2: /* reserved */
  855. {
  856. printk(KERN_WARNING "broken BIOS!!\n");
  857. polarity = 1;
  858. break;
  859. }
  860. case 3: /* low active */
  861. {
  862. polarity = 1;
  863. break;
  864. }
  865. default: /* invalid */
  866. {
  867. printk(KERN_WARNING "broken BIOS!!\n");
  868. polarity = 1;
  869. break;
  870. }
  871. }
  872. return polarity;
  873. }
  874. static int MPBIOS_trigger(int idx)
  875. {
  876. int bus = mp_irqs[idx].mp_srcbus;
  877. int trigger;
  878. /*
  879. * Determine IRQ trigger mode (edge or level sensitive):
  880. */
  881. switch ((mp_irqs[idx].mp_irqflag>>2) & 3) {
  882. case 0: /* conforms, ie. bus-type dependent */
  883. {
  884. trigger = test_bit(bus, mp_bus_not_pci)?
  885. default_ISA_trigger(idx):
  886. default_PCI_trigger(idx);
  887. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  888. switch (mp_bus_id_to_type[bus]) {
  889. case MP_BUS_ISA: /* ISA pin */
  890. {
  891. /* set before the switch */
  892. break;
  893. }
  894. case MP_BUS_EISA: /* EISA pin */
  895. {
  896. trigger = default_EISA_trigger(idx);
  897. break;
  898. }
  899. case MP_BUS_PCI: /* PCI pin */
  900. {
  901. /* set before the switch */
  902. break;
  903. }
  904. case MP_BUS_MCA: /* MCA pin */
  905. {
  906. trigger = default_MCA_trigger(idx);
  907. break;
  908. }
  909. default:
  910. {
  911. printk(KERN_WARNING "broken BIOS!!\n");
  912. trigger = 1;
  913. break;
  914. }
  915. }
  916. #endif
  917. break;
  918. }
  919. case 1: /* edge */
  920. {
  921. trigger = 0;
  922. break;
  923. }
  924. case 2: /* reserved */
  925. {
  926. printk(KERN_WARNING "broken BIOS!!\n");
  927. trigger = 1;
  928. break;
  929. }
  930. case 3: /* level */
  931. {
  932. trigger = 1;
  933. break;
  934. }
  935. default: /* invalid */
  936. {
  937. printk(KERN_WARNING "broken BIOS!!\n");
  938. trigger = 0;
  939. break;
  940. }
  941. }
  942. return trigger;
  943. }
  944. static inline int irq_polarity(int idx)
  945. {
  946. return MPBIOS_polarity(idx);
  947. }
  948. static inline int irq_trigger(int idx)
  949. {
  950. return MPBIOS_trigger(idx);
  951. }
  952. static int pin_2_irq(int idx, int apic, int pin)
  953. {
  954. int irq, i;
  955. int bus = mp_irqs[idx].mp_srcbus;
  956. /*
  957. * Debugging check, we are in big trouble if this message pops up!
  958. */
  959. if (mp_irqs[idx].mp_dstirq != pin)
  960. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  961. if (test_bit(bus, mp_bus_not_pci))
  962. irq = mp_irqs[idx].mp_srcbusirq;
  963. else {
  964. /*
  965. * PCI IRQs are mapped in order
  966. */
  967. i = irq = 0;
  968. while (i < apic)
  969. irq += nr_ioapic_registers[i++];
  970. irq += pin;
  971. /*
  972. * For MPS mode, so far only needed by ES7000 platform
  973. */
  974. if (ioapic_renumber_irq)
  975. irq = ioapic_renumber_irq(apic, irq);
  976. }
  977. /*
  978. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  979. */
  980. if ((pin >= 16) && (pin <= 23)) {
  981. if (pirq_entries[pin-16] != -1) {
  982. if (!pirq_entries[pin-16]) {
  983. apic_printk(APIC_VERBOSE, KERN_DEBUG
  984. "disabling PIRQ%d\n", pin-16);
  985. } else {
  986. irq = pirq_entries[pin-16];
  987. apic_printk(APIC_VERBOSE, KERN_DEBUG
  988. "using PIRQ%d -> IRQ %d\n",
  989. pin-16, irq);
  990. }
  991. }
  992. }
  993. return irq;
  994. }
  995. static inline int IO_APIC_irq_trigger(int irq)
  996. {
  997. int apic, idx, pin;
  998. for (apic = 0; apic < nr_ioapics; apic++) {
  999. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1000. idx = find_irq_entry(apic, pin, mp_INT);
  1001. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1002. return irq_trigger(idx);
  1003. }
  1004. }
  1005. /*
  1006. * nonexistent IRQs are edge default
  1007. */
  1008. return 0;
  1009. }
  1010. /* irq_vectors is indexed by the sum of all RTEs in all I/O APICs. */
  1011. static u8 irq_vector[NR_IRQ_VECTORS] __read_mostly = { FIRST_DEVICE_VECTOR , 0 };
  1012. static int __assign_irq_vector(int irq)
  1013. {
  1014. static int current_vector = FIRST_DEVICE_VECTOR, current_offset;
  1015. int vector, offset;
  1016. BUG_ON((unsigned)irq >= NR_IRQ_VECTORS);
  1017. if (irq_vector[irq] > 0)
  1018. return irq_vector[irq];
  1019. vector = current_vector;
  1020. offset = current_offset;
  1021. next:
  1022. vector += 8;
  1023. if (vector >= first_system_vector) {
  1024. offset = (offset + 1) % 8;
  1025. vector = FIRST_DEVICE_VECTOR + offset;
  1026. }
  1027. if (vector == current_vector)
  1028. return -ENOSPC;
  1029. if (test_and_set_bit(vector, used_vectors))
  1030. goto next;
  1031. current_vector = vector;
  1032. current_offset = offset;
  1033. irq_vector[irq] = vector;
  1034. return vector;
  1035. }
  1036. static int assign_irq_vector(int irq)
  1037. {
  1038. unsigned long flags;
  1039. int vector;
  1040. spin_lock_irqsave(&vector_lock, flags);
  1041. vector = __assign_irq_vector(irq);
  1042. spin_unlock_irqrestore(&vector_lock, flags);
  1043. return vector;
  1044. }
  1045. void setup_vector_irq(int cpu)
  1046. {
  1047. }
  1048. static struct irq_chip ioapic_chip;
  1049. #define IOAPIC_AUTO -1
  1050. #define IOAPIC_EDGE 0
  1051. #define IOAPIC_LEVEL 1
  1052. static void ioapic_register_intr(int irq, int vector, unsigned long trigger)
  1053. {
  1054. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1055. trigger == IOAPIC_LEVEL) {
  1056. irq_desc[irq].status |= IRQ_LEVEL;
  1057. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1058. handle_fasteoi_irq, "fasteoi");
  1059. } else {
  1060. irq_desc[irq].status &= ~IRQ_LEVEL;
  1061. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1062. handle_edge_irq, "edge");
  1063. }
  1064. set_intr_gate(vector, interrupt[irq]);
  1065. }
  1066. static void __init setup_IO_APIC_irqs(void)
  1067. {
  1068. struct IO_APIC_route_entry entry;
  1069. int apic, pin, idx, irq, first_notcon = 1, vector;
  1070. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1071. for (apic = 0; apic < nr_ioapics; apic++) {
  1072. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1073. /*
  1074. * add it to the IO-APIC irq-routing table:
  1075. */
  1076. memset(&entry, 0, sizeof(entry));
  1077. entry.delivery_mode = INT_DELIVERY_MODE;
  1078. entry.dest_mode = INT_DEST_MODE;
  1079. entry.mask = 0; /* enable IRQ */
  1080. entry.dest.logical.logical_dest =
  1081. cpu_mask_to_apicid(TARGET_CPUS);
  1082. idx = find_irq_entry(apic, pin, mp_INT);
  1083. if (idx == -1) {
  1084. if (first_notcon) {
  1085. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1086. " IO-APIC (apicid-pin) %d-%d",
  1087. mp_ioapics[apic].mp_apicid,
  1088. pin);
  1089. first_notcon = 0;
  1090. } else
  1091. apic_printk(APIC_VERBOSE, ", %d-%d",
  1092. mp_ioapics[apic].mp_apicid, pin);
  1093. continue;
  1094. }
  1095. if (!first_notcon) {
  1096. apic_printk(APIC_VERBOSE, " not connected.\n");
  1097. first_notcon = 1;
  1098. }
  1099. entry.trigger = irq_trigger(idx);
  1100. entry.polarity = irq_polarity(idx);
  1101. if (irq_trigger(idx)) {
  1102. entry.trigger = 1;
  1103. entry.mask = 1;
  1104. }
  1105. irq = pin_2_irq(idx, apic, pin);
  1106. /*
  1107. * skip adding the timer int on secondary nodes, which causes
  1108. * a small but painful rift in the time-space continuum
  1109. */
  1110. if (multi_timer_check(apic, irq))
  1111. continue;
  1112. else
  1113. add_pin_to_irq(irq, apic, pin);
  1114. if (!apic && !IO_APIC_IRQ(irq))
  1115. continue;
  1116. if (IO_APIC_IRQ(irq)) {
  1117. vector = assign_irq_vector(irq);
  1118. entry.vector = vector;
  1119. ioapic_register_intr(irq, vector, IOAPIC_AUTO);
  1120. if (!apic && (irq < 16))
  1121. disable_8259A_irq(irq);
  1122. }
  1123. ioapic_write_entry(apic, pin, entry);
  1124. }
  1125. }
  1126. if (!first_notcon)
  1127. apic_printk(APIC_VERBOSE, " not connected.\n");
  1128. }
  1129. /*
  1130. * Set up the timer pin, possibly with the 8259A-master behind.
  1131. */
  1132. static void __init setup_timer_IRQ0_pin(unsigned int apic, unsigned int pin,
  1133. int vector)
  1134. {
  1135. struct IO_APIC_route_entry entry;
  1136. memset(&entry, 0, sizeof(entry));
  1137. /*
  1138. * We use logical delivery to get the timer IRQ
  1139. * to the first CPU.
  1140. */
  1141. entry.dest_mode = INT_DEST_MODE;
  1142. entry.mask = 1; /* mask IRQ now */
  1143. entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
  1144. entry.delivery_mode = INT_DELIVERY_MODE;
  1145. entry.polarity = 0;
  1146. entry.trigger = 0;
  1147. entry.vector = vector;
  1148. /*
  1149. * The timer IRQ doesn't have to know that behind the
  1150. * scene we may have a 8259A-master in AEOI mode ...
  1151. */
  1152. ioapic_register_intr(0, vector, IOAPIC_EDGE);
  1153. /*
  1154. * Add it to the IO-APIC irq-routing table:
  1155. */
  1156. ioapic_write_entry(apic, pin, entry);
  1157. }
  1158. void __init print_IO_APIC(void)
  1159. {
  1160. int apic, i;
  1161. union IO_APIC_reg_00 reg_00;
  1162. union IO_APIC_reg_01 reg_01;
  1163. union IO_APIC_reg_02 reg_02;
  1164. union IO_APIC_reg_03 reg_03;
  1165. unsigned long flags;
  1166. if (apic_verbosity == APIC_QUIET)
  1167. return;
  1168. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1169. for (i = 0; i < nr_ioapics; i++)
  1170. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1171. mp_ioapics[i].mp_apicid, nr_ioapic_registers[i]);
  1172. /*
  1173. * We are a bit conservative about what we expect. We have to
  1174. * know about every hardware change ASAP.
  1175. */
  1176. printk(KERN_INFO "testing the IO APIC.......................\n");
  1177. for (apic = 0; apic < nr_ioapics; apic++) {
  1178. spin_lock_irqsave(&ioapic_lock, flags);
  1179. reg_00.raw = io_apic_read(apic, 0);
  1180. reg_01.raw = io_apic_read(apic, 1);
  1181. if (reg_01.bits.version >= 0x10)
  1182. reg_02.raw = io_apic_read(apic, 2);
  1183. if (reg_01.bits.version >= 0x20)
  1184. reg_03.raw = io_apic_read(apic, 3);
  1185. spin_unlock_irqrestore(&ioapic_lock, flags);
  1186. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mp_apicid);
  1187. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1188. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1189. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1190. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1191. printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
  1192. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1193. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1194. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1195. /*
  1196. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1197. * but the value of reg_02 is read as the previous read register
  1198. * value, so ignore it if reg_02 == reg_01.
  1199. */
  1200. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1201. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1202. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1203. }
  1204. /*
  1205. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1206. * or reg_03, but the value of reg_0[23] is read as the previous read
  1207. * register value, so ignore it if reg_03 == reg_0[12].
  1208. */
  1209. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1210. reg_03.raw != reg_01.raw) {
  1211. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1212. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1213. }
  1214. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1215. printk(KERN_DEBUG " NR Log Phy Mask Trig IRR Pol"
  1216. " Stat Dest Deli Vect: \n");
  1217. for (i = 0; i <= reg_01.bits.entries; i++) {
  1218. struct IO_APIC_route_entry entry;
  1219. entry = ioapic_read_entry(apic, i);
  1220. printk(KERN_DEBUG " %02x %03X %02X ",
  1221. i,
  1222. entry.dest.logical.logical_dest,
  1223. entry.dest.physical.physical_dest
  1224. );
  1225. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1226. entry.mask,
  1227. entry.trigger,
  1228. entry.irr,
  1229. entry.polarity,
  1230. entry.delivery_status,
  1231. entry.dest_mode,
  1232. entry.delivery_mode,
  1233. entry.vector
  1234. );
  1235. }
  1236. }
  1237. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1238. for (i = 0; i < NR_IRQS; i++) {
  1239. struct irq_pin_list *entry = irq_2_pin + i;
  1240. if (entry->pin < 0)
  1241. continue;
  1242. printk(KERN_DEBUG "IRQ%d ", i);
  1243. for (;;) {
  1244. printk("-> %d:%d", entry->apic, entry->pin);
  1245. if (!entry->next)
  1246. break;
  1247. entry = irq_2_pin + entry->next;
  1248. }
  1249. printk("\n");
  1250. }
  1251. printk(KERN_INFO ".................................... done.\n");
  1252. return;
  1253. }
  1254. #if 0
  1255. static void print_APIC_bitfield(int base)
  1256. {
  1257. unsigned int v;
  1258. int i, j;
  1259. if (apic_verbosity == APIC_QUIET)
  1260. return;
  1261. printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
  1262. for (i = 0; i < 8; i++) {
  1263. v = apic_read(base + i*0x10);
  1264. for (j = 0; j < 32; j++) {
  1265. if (v & (1<<j))
  1266. printk("1");
  1267. else
  1268. printk("0");
  1269. }
  1270. printk("\n");
  1271. }
  1272. }
  1273. void /*__init*/ print_local_APIC(void *dummy)
  1274. {
  1275. unsigned int v, ver, maxlvt;
  1276. if (apic_verbosity == APIC_QUIET)
  1277. return;
  1278. printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1279. smp_processor_id(), hard_smp_processor_id());
  1280. v = apic_read(APIC_ID);
  1281. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v,
  1282. GET_APIC_ID(read_apic_id()));
  1283. v = apic_read(APIC_LVR);
  1284. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1285. ver = GET_APIC_VERSION(v);
  1286. maxlvt = lapic_get_maxlvt();
  1287. v = apic_read(APIC_TASKPRI);
  1288. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1289. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1290. v = apic_read(APIC_ARBPRI);
  1291. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1292. v & APIC_ARBPRI_MASK);
  1293. v = apic_read(APIC_PROCPRI);
  1294. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1295. }
  1296. v = apic_read(APIC_EOI);
  1297. printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
  1298. v = apic_read(APIC_RRR);
  1299. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1300. v = apic_read(APIC_LDR);
  1301. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1302. v = apic_read(APIC_DFR);
  1303. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1304. v = apic_read(APIC_SPIV);
  1305. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1306. printk(KERN_DEBUG "... APIC ISR field:\n");
  1307. print_APIC_bitfield(APIC_ISR);
  1308. printk(KERN_DEBUG "... APIC TMR field:\n");
  1309. print_APIC_bitfield(APIC_TMR);
  1310. printk(KERN_DEBUG "... APIC IRR field:\n");
  1311. print_APIC_bitfield(APIC_IRR);
  1312. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1313. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1314. apic_write(APIC_ESR, 0);
  1315. v = apic_read(APIC_ESR);
  1316. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1317. }
  1318. v = apic_read(APIC_ICR);
  1319. printk(KERN_DEBUG "... APIC ICR: %08x\n", v);
  1320. v = apic_read(APIC_ICR2);
  1321. printk(KERN_DEBUG "... APIC ICR2: %08x\n", v);
  1322. v = apic_read(APIC_LVTT);
  1323. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1324. if (maxlvt > 3) { /* PC is LVT#4. */
  1325. v = apic_read(APIC_LVTPC);
  1326. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1327. }
  1328. v = apic_read(APIC_LVT0);
  1329. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1330. v = apic_read(APIC_LVT1);
  1331. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1332. if (maxlvt > 2) { /* ERR is LVT#3. */
  1333. v = apic_read(APIC_LVTERR);
  1334. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1335. }
  1336. v = apic_read(APIC_TMICT);
  1337. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1338. v = apic_read(APIC_TMCCT);
  1339. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1340. v = apic_read(APIC_TDCR);
  1341. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1342. printk("\n");
  1343. }
  1344. void print_all_local_APICs(void)
  1345. {
  1346. on_each_cpu(print_local_APIC, NULL, 1, 1);
  1347. }
  1348. void /*__init*/ print_PIC(void)
  1349. {
  1350. unsigned int v;
  1351. unsigned long flags;
  1352. if (apic_verbosity == APIC_QUIET)
  1353. return;
  1354. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1355. spin_lock_irqsave(&i8259A_lock, flags);
  1356. v = inb(0xa1) << 8 | inb(0x21);
  1357. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1358. v = inb(0xa0) << 8 | inb(0x20);
  1359. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1360. outb(0x0b, 0xa0);
  1361. outb(0x0b, 0x20);
  1362. v = inb(0xa0) << 8 | inb(0x20);
  1363. outb(0x0a, 0xa0);
  1364. outb(0x0a, 0x20);
  1365. spin_unlock_irqrestore(&i8259A_lock, flags);
  1366. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1367. v = inb(0x4d1) << 8 | inb(0x4d0);
  1368. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1369. }
  1370. #endif /* 0 */
  1371. static void __init enable_IO_APIC(void)
  1372. {
  1373. union IO_APIC_reg_01 reg_01;
  1374. int i8259_apic, i8259_pin;
  1375. int i, apic;
  1376. unsigned long flags;
  1377. for (i = 0; i < PIN_MAP_SIZE; i++) {
  1378. irq_2_pin[i].pin = -1;
  1379. irq_2_pin[i].next = 0;
  1380. }
  1381. if (!pirqs_enabled)
  1382. for (i = 0; i < MAX_PIRQS; i++)
  1383. pirq_entries[i] = -1;
  1384. /*
  1385. * The number of IO-APIC IRQ registers (== #pins):
  1386. */
  1387. for (apic = 0; apic < nr_ioapics; apic++) {
  1388. spin_lock_irqsave(&ioapic_lock, flags);
  1389. reg_01.raw = io_apic_read(apic, 1);
  1390. spin_unlock_irqrestore(&ioapic_lock, flags);
  1391. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1392. }
  1393. for (apic = 0; apic < nr_ioapics; apic++) {
  1394. int pin;
  1395. /* See if any of the pins is in ExtINT mode */
  1396. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1397. struct IO_APIC_route_entry entry;
  1398. entry = ioapic_read_entry(apic, pin);
  1399. /* If the interrupt line is enabled and in ExtInt mode
  1400. * I have found the pin where the i8259 is connected.
  1401. */
  1402. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1403. ioapic_i8259.apic = apic;
  1404. ioapic_i8259.pin = pin;
  1405. goto found_i8259;
  1406. }
  1407. }
  1408. }
  1409. found_i8259:
  1410. /* Look to see what if the MP table has reported the ExtINT */
  1411. /* If we could not find the appropriate pin by looking at the ioapic
  1412. * the i8259 probably is not connected the ioapic but give the
  1413. * mptable a chance anyway.
  1414. */
  1415. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1416. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1417. /* Trust the MP table if nothing is setup in the hardware */
  1418. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1419. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1420. ioapic_i8259.pin = i8259_pin;
  1421. ioapic_i8259.apic = i8259_apic;
  1422. }
  1423. /* Complain if the MP table and the hardware disagree */
  1424. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1425. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1426. {
  1427. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1428. }
  1429. /*
  1430. * Do not trust the IO-APIC being empty at bootup
  1431. */
  1432. clear_IO_APIC();
  1433. }
  1434. /*
  1435. * Not an __init, needed by the reboot code
  1436. */
  1437. void disable_IO_APIC(void)
  1438. {
  1439. /*
  1440. * Clear the IO-APIC before rebooting:
  1441. */
  1442. clear_IO_APIC();
  1443. /*
  1444. * If the i8259 is routed through an IOAPIC
  1445. * Put that IOAPIC in virtual wire mode
  1446. * so legacy interrupts can be delivered.
  1447. */
  1448. if (ioapic_i8259.pin != -1) {
  1449. struct IO_APIC_route_entry entry;
  1450. memset(&entry, 0, sizeof(entry));
  1451. entry.mask = 0; /* Enabled */
  1452. entry.trigger = 0; /* Edge */
  1453. entry.irr = 0;
  1454. entry.polarity = 0; /* High */
  1455. entry.delivery_status = 0;
  1456. entry.dest_mode = 0; /* Physical */
  1457. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1458. entry.vector = 0;
  1459. entry.dest.physical.physical_dest =
  1460. GET_APIC_ID(read_apic_id());
  1461. /*
  1462. * Add it to the IO-APIC irq-routing table:
  1463. */
  1464. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1465. }
  1466. disconnect_bsp_APIC(ioapic_i8259.pin != -1);
  1467. }
  1468. /*
  1469. * function to set the IO-APIC physical IDs based on the
  1470. * values stored in the MPC table.
  1471. *
  1472. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1473. */
  1474. static void __init setup_ioapic_ids_from_mpc(void)
  1475. {
  1476. union IO_APIC_reg_00 reg_00;
  1477. physid_mask_t phys_id_present_map;
  1478. int apic;
  1479. int i;
  1480. unsigned char old_id;
  1481. unsigned long flags;
  1482. #ifdef CONFIG_X86_NUMAQ
  1483. if (found_numaq)
  1484. return;
  1485. #endif
  1486. /*
  1487. * Don't check I/O APIC IDs for xAPIC systems. They have
  1488. * no meaning without the serial APIC bus.
  1489. */
  1490. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1491. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1492. return;
  1493. /*
  1494. * This is broken; anything with a real cpu count has to
  1495. * circumvent this idiocy regardless.
  1496. */
  1497. phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);
  1498. /*
  1499. * Set the IOAPIC ID to the value stored in the MPC table.
  1500. */
  1501. for (apic = 0; apic < nr_ioapics; apic++) {
  1502. /* Read the register 0 value */
  1503. spin_lock_irqsave(&ioapic_lock, flags);
  1504. reg_00.raw = io_apic_read(apic, 0);
  1505. spin_unlock_irqrestore(&ioapic_lock, flags);
  1506. old_id = mp_ioapics[apic].mp_apicid;
  1507. if (mp_ioapics[apic].mp_apicid >= get_physical_broadcast()) {
  1508. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1509. apic, mp_ioapics[apic].mp_apicid);
  1510. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1511. reg_00.bits.ID);
  1512. mp_ioapics[apic].mp_apicid = reg_00.bits.ID;
  1513. }
  1514. /*
  1515. * Sanity check, is the ID really free? Every APIC in a
  1516. * system must have a unique ID or we get lots of nice
  1517. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1518. */
  1519. if (check_apicid_used(phys_id_present_map,
  1520. mp_ioapics[apic].mp_apicid)) {
  1521. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1522. apic, mp_ioapics[apic].mp_apicid);
  1523. for (i = 0; i < get_physical_broadcast(); i++)
  1524. if (!physid_isset(i, phys_id_present_map))
  1525. break;
  1526. if (i >= get_physical_broadcast())
  1527. panic("Max APIC ID exceeded!\n");
  1528. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1529. i);
  1530. physid_set(i, phys_id_present_map);
  1531. mp_ioapics[apic].mp_apicid = i;
  1532. } else {
  1533. physid_mask_t tmp;
  1534. tmp = apicid_to_cpu_present(mp_ioapics[apic].mp_apicid);
  1535. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1536. "phys_id_present_map\n",
  1537. mp_ioapics[apic].mp_apicid);
  1538. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1539. }
  1540. /*
  1541. * We need to adjust the IRQ routing table
  1542. * if the ID changed.
  1543. */
  1544. if (old_id != mp_ioapics[apic].mp_apicid)
  1545. for (i = 0; i < mp_irq_entries; i++)
  1546. if (mp_irqs[i].mp_dstapic == old_id)
  1547. mp_irqs[i].mp_dstapic
  1548. = mp_ioapics[apic].mp_apicid;
  1549. /*
  1550. * Read the right value from the MPC table and
  1551. * write it into the ID register.
  1552. */
  1553. apic_printk(APIC_VERBOSE, KERN_INFO
  1554. "...changing IO-APIC physical APIC ID to %d ...",
  1555. mp_ioapics[apic].mp_apicid);
  1556. reg_00.bits.ID = mp_ioapics[apic].mp_apicid;
  1557. spin_lock_irqsave(&ioapic_lock, flags);
  1558. io_apic_write(apic, 0, reg_00.raw);
  1559. spin_unlock_irqrestore(&ioapic_lock, flags);
  1560. /*
  1561. * Sanity check
  1562. */
  1563. spin_lock_irqsave(&ioapic_lock, flags);
  1564. reg_00.raw = io_apic_read(apic, 0);
  1565. spin_unlock_irqrestore(&ioapic_lock, flags);
  1566. if (reg_00.bits.ID != mp_ioapics[apic].mp_apicid)
  1567. printk("could not set ID!\n");
  1568. else
  1569. apic_printk(APIC_VERBOSE, " ok.\n");
  1570. }
  1571. }
  1572. int no_timer_check __initdata;
  1573. static int __init notimercheck(char *s)
  1574. {
  1575. no_timer_check = 1;
  1576. return 1;
  1577. }
  1578. __setup("no_timer_check", notimercheck);
  1579. /*
  1580. * There is a nasty bug in some older SMP boards, their mptable lies
  1581. * about the timer IRQ. We do the following to work around the situation:
  1582. *
  1583. * - timer IRQ defaults to IO-APIC IRQ
  1584. * - if this function detects that timer IRQs are defunct, then we fall
  1585. * back to ISA timer IRQs
  1586. */
  1587. static int __init timer_irq_works(void)
  1588. {
  1589. unsigned long t1 = jiffies;
  1590. unsigned long flags;
  1591. if (no_timer_check)
  1592. return 1;
  1593. local_save_flags(flags);
  1594. local_irq_enable();
  1595. /* Let ten ticks pass... */
  1596. mdelay((10 * 1000) / HZ);
  1597. local_irq_restore(flags);
  1598. /*
  1599. * Expect a few ticks at least, to be sure some possible
  1600. * glue logic does not lock up after one or two first
  1601. * ticks in a non-ExtINT mode. Also the local APIC
  1602. * might have cached one ExtINT interrupt. Finally, at
  1603. * least one tick may be lost due to delays.
  1604. */
  1605. if (time_after(jiffies, t1 + 4))
  1606. return 1;
  1607. return 0;
  1608. }
  1609. /*
  1610. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1611. * number of pending IRQ events unhandled. These cases are very rare,
  1612. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1613. * better to do it this way as thus we do not have to be aware of
  1614. * 'pending' interrupts in the IRQ path, except at this point.
  1615. */
  1616. /*
  1617. * Edge triggered needs to resend any interrupt
  1618. * that was delayed but this is now handled in the device
  1619. * independent code.
  1620. */
  1621. /*
  1622. * Startup quirk:
  1623. *
  1624. * Starting up a edge-triggered IO-APIC interrupt is
  1625. * nasty - we need to make sure that we get the edge.
  1626. * If it is already asserted for some reason, we need
  1627. * return 1 to indicate that is was pending.
  1628. *
  1629. * This is not complete - we should be able to fake
  1630. * an edge even if it isn't on the 8259A...
  1631. *
  1632. * (We do this for level-triggered IRQs too - it cannot hurt.)
  1633. */
  1634. static unsigned int startup_ioapic_irq(unsigned int irq)
  1635. {
  1636. int was_pending = 0;
  1637. unsigned long flags;
  1638. spin_lock_irqsave(&ioapic_lock, flags);
  1639. if (irq < 16) {
  1640. disable_8259A_irq(irq);
  1641. if (i8259A_irq_pending(irq))
  1642. was_pending = 1;
  1643. }
  1644. __unmask_IO_APIC_irq(irq);
  1645. spin_unlock_irqrestore(&ioapic_lock, flags);
  1646. return was_pending;
  1647. }
  1648. static void ack_ioapic_irq(unsigned int irq)
  1649. {
  1650. move_native_irq(irq);
  1651. ack_APIC_irq();
  1652. }
  1653. static void ack_ioapic_quirk_irq(unsigned int irq)
  1654. {
  1655. unsigned long v;
  1656. int i;
  1657. move_native_irq(irq);
  1658. /*
  1659. * It appears there is an erratum which affects at least version 0x11
  1660. * of I/O APIC (that's the 82093AA and cores integrated into various
  1661. * chipsets). Under certain conditions a level-triggered interrupt is
  1662. * erroneously delivered as edge-triggered one but the respective IRR
  1663. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  1664. * message but it will never arrive and further interrupts are blocked
  1665. * from the source. The exact reason is so far unknown, but the
  1666. * phenomenon was observed when two consecutive interrupt requests
  1667. * from a given source get delivered to the same CPU and the source is
  1668. * temporarily disabled in between.
  1669. *
  1670. * A workaround is to simulate an EOI message manually. We achieve it
  1671. * by setting the trigger mode to edge and then to level when the edge
  1672. * trigger mode gets detected in the TMR of a local APIC for a
  1673. * level-triggered interrupt. We mask the source for the time of the
  1674. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  1675. * The idea is from Manfred Spraul. --macro
  1676. */
  1677. i = irq_vector[irq];
  1678. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  1679. ack_APIC_irq();
  1680. if (!(v & (1 << (i & 0x1f)))) {
  1681. atomic_inc(&irq_mis_count);
  1682. spin_lock(&ioapic_lock);
  1683. __mask_and_edge_IO_APIC_irq(irq);
  1684. __unmask_and_level_IO_APIC_irq(irq);
  1685. spin_unlock(&ioapic_lock);
  1686. }
  1687. }
  1688. static int ioapic_retrigger_irq(unsigned int irq)
  1689. {
  1690. send_IPI_self(irq_vector[irq]);
  1691. return 1;
  1692. }
  1693. static struct irq_chip ioapic_chip __read_mostly = {
  1694. .name = "IO-APIC",
  1695. .startup = startup_ioapic_irq,
  1696. .mask = mask_IO_APIC_irq,
  1697. .unmask = unmask_IO_APIC_irq,
  1698. .ack = ack_ioapic_irq,
  1699. .eoi = ack_ioapic_quirk_irq,
  1700. #ifdef CONFIG_SMP
  1701. .set_affinity = set_ioapic_affinity_irq,
  1702. #endif
  1703. .retrigger = ioapic_retrigger_irq,
  1704. };
  1705. static inline void init_IO_APIC_traps(void)
  1706. {
  1707. int irq;
  1708. /*
  1709. * NOTE! The local APIC isn't very good at handling
  1710. * multiple interrupts at the same interrupt level.
  1711. * As the interrupt level is determined by taking the
  1712. * vector number and shifting that right by 4, we
  1713. * want to spread these out a bit so that they don't
  1714. * all fall in the same interrupt level.
  1715. *
  1716. * Also, we've got to be careful not to trash gate
  1717. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  1718. */
  1719. for (irq = 0; irq < NR_IRQS ; irq++) {
  1720. if (IO_APIC_IRQ(irq) && !irq_vector[irq]) {
  1721. /*
  1722. * Hmm.. We don't have an entry for this,
  1723. * so default to an old-fashioned 8259
  1724. * interrupt if we can..
  1725. */
  1726. if (irq < 16)
  1727. make_8259A_irq(irq);
  1728. else
  1729. /* Strange. Oh, well.. */
  1730. irq_desc[irq].chip = &no_irq_chip;
  1731. }
  1732. }
  1733. }
  1734. /*
  1735. * The local APIC irq-chip implementation:
  1736. */
  1737. static void ack_apic(unsigned int irq)
  1738. {
  1739. ack_APIC_irq();
  1740. }
  1741. static void mask_lapic_irq(unsigned int irq)
  1742. {
  1743. unsigned long v;
  1744. v = apic_read(APIC_LVT0);
  1745. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  1746. }
  1747. static void unmask_lapic_irq(unsigned int irq)
  1748. {
  1749. unsigned long v;
  1750. v = apic_read(APIC_LVT0);
  1751. apic_write_around(APIC_LVT0, v & ~APIC_LVT_MASKED);
  1752. }
  1753. static struct irq_chip lapic_chip __read_mostly = {
  1754. .name = "local-APIC",
  1755. .mask = mask_lapic_irq,
  1756. .unmask = unmask_lapic_irq,
  1757. .eoi = ack_apic,
  1758. };
  1759. static void __init setup_nmi(void)
  1760. {
  1761. /*
  1762. * Dirty trick to enable the NMI watchdog ...
  1763. * We put the 8259A master into AEOI mode and
  1764. * unmask on all local APICs LVT0 as NMI.
  1765. *
  1766. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  1767. * is from Maciej W. Rozycki - so we do not have to EOI from
  1768. * the NMI handler or the timer interrupt.
  1769. */
  1770. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  1771. enable_NMI_through_LVT0();
  1772. apic_printk(APIC_VERBOSE, " done.\n");
  1773. }
  1774. /*
  1775. * This looks a bit hackish but it's about the only one way of sending
  1776. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  1777. * not support the ExtINT mode, unfortunately. We need to send these
  1778. * cycles as some i82489DX-based boards have glue logic that keeps the
  1779. * 8259A interrupt line asserted until INTA. --macro
  1780. */
  1781. static inline void __init unlock_ExtINT_logic(void)
  1782. {
  1783. int apic, pin, i;
  1784. struct IO_APIC_route_entry entry0, entry1;
  1785. unsigned char save_control, save_freq_select;
  1786. pin = find_isa_irq_pin(8, mp_INT);
  1787. if (pin == -1) {
  1788. WARN_ON_ONCE(1);
  1789. return;
  1790. }
  1791. apic = find_isa_irq_apic(8, mp_INT);
  1792. if (apic == -1) {
  1793. WARN_ON_ONCE(1);
  1794. return;
  1795. }
  1796. entry0 = ioapic_read_entry(apic, pin);
  1797. clear_IO_APIC_pin(apic, pin);
  1798. memset(&entry1, 0, sizeof(entry1));
  1799. entry1.dest_mode = 0; /* physical delivery */
  1800. entry1.mask = 0; /* unmask IRQ now */
  1801. entry1.dest.physical.physical_dest = hard_smp_processor_id();
  1802. entry1.delivery_mode = dest_ExtINT;
  1803. entry1.polarity = entry0.polarity;
  1804. entry1.trigger = 0;
  1805. entry1.vector = 0;
  1806. ioapic_write_entry(apic, pin, entry1);
  1807. save_control = CMOS_READ(RTC_CONTROL);
  1808. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  1809. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  1810. RTC_FREQ_SELECT);
  1811. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  1812. i = 100;
  1813. while (i-- > 0) {
  1814. mdelay(10);
  1815. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  1816. i -= 10;
  1817. }
  1818. CMOS_WRITE(save_control, RTC_CONTROL);
  1819. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  1820. clear_IO_APIC_pin(apic, pin);
  1821. ioapic_write_entry(apic, pin, entry0);
  1822. }
  1823. /*
  1824. * This code may look a bit paranoid, but it's supposed to cooperate with
  1825. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  1826. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  1827. * fanatically on his truly buggy board.
  1828. */
  1829. static inline void __init check_timer(void)
  1830. {
  1831. int apic1, pin1, apic2, pin2;
  1832. int no_pin1 = 0;
  1833. int vector;
  1834. unsigned int ver;
  1835. unsigned long flags;
  1836. local_irq_save(flags);
  1837. ver = apic_read(APIC_LVR);
  1838. ver = GET_APIC_VERSION(ver);
  1839. /*
  1840. * get/set the timer IRQ vector:
  1841. */
  1842. disable_8259A_irq(0);
  1843. vector = assign_irq_vector(0);
  1844. set_intr_gate(vector, interrupt[0]);
  1845. /*
  1846. * As IRQ0 is to be enabled in the 8259A, the virtual
  1847. * wire has to be disabled in the local APIC. Also
  1848. * timer interrupts need to be acknowledged manually in
  1849. * the 8259A for the i82489DX when using the NMI
  1850. * watchdog as that APIC treats NMIs as level-triggered.
  1851. * The AEOI mode will finish them in the 8259A
  1852. * automatically.
  1853. */
  1854. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1855. init_8259A(1);
  1856. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  1857. pin1 = find_isa_irq_pin(0, mp_INT);
  1858. apic1 = find_isa_irq_apic(0, mp_INT);
  1859. pin2 = ioapic_i8259.pin;
  1860. apic2 = ioapic_i8259.apic;
  1861. printk(KERN_INFO "..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d\n",
  1862. vector, apic1, pin1, apic2, pin2);
  1863. /*
  1864. * Some BIOS writers are clueless and report the ExtINTA
  1865. * I/O APIC input from the cascaded 8259A as the timer
  1866. * interrupt input. So just in case, if only one pin
  1867. * was found above, try it both directly and through the
  1868. * 8259A.
  1869. */
  1870. if (pin1 == -1) {
  1871. pin1 = pin2;
  1872. apic1 = apic2;
  1873. no_pin1 = 1;
  1874. } else if (pin2 == -1) {
  1875. pin2 = pin1;
  1876. apic2 = apic1;
  1877. }
  1878. if (pin1 != -1) {
  1879. /*
  1880. * Ok, does IRQ0 through the IOAPIC work?
  1881. */
  1882. if (no_pin1) {
  1883. add_pin_to_irq(0, apic1, pin1);
  1884. setup_timer_IRQ0_pin(apic1, pin1, vector);
  1885. }
  1886. unmask_IO_APIC_irq(0);
  1887. if (timer_irq_works()) {
  1888. if (nmi_watchdog == NMI_IO_APIC) {
  1889. setup_nmi();
  1890. enable_8259A_irq(0);
  1891. }
  1892. if (disable_timer_pin_1 > 0)
  1893. clear_IO_APIC_pin(0, pin1);
  1894. goto out;
  1895. }
  1896. clear_IO_APIC_pin(apic1, pin1);
  1897. if (!no_pin1)
  1898. printk(KERN_ERR "..MP-BIOS bug: "
  1899. "8254 timer not connected to IO-APIC\n");
  1900. printk(KERN_INFO "...trying to set up timer (IRQ0) "
  1901. "through the 8259A ... ");
  1902. printk("\n..... (found pin %d) ...", pin2);
  1903. /*
  1904. * legacy devices should be connected to IO APIC #0
  1905. */
  1906. replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
  1907. setup_timer_IRQ0_pin(apic2, pin2, vector);
  1908. unmask_IO_APIC_irq(0);
  1909. enable_8259A_irq(0);
  1910. if (timer_irq_works()) {
  1911. printk("works.\n");
  1912. timer_through_8259 = 1;
  1913. if (nmi_watchdog == NMI_IO_APIC) {
  1914. disable_8259A_irq(0);
  1915. setup_nmi();
  1916. enable_8259A_irq(0);
  1917. }
  1918. goto out;
  1919. }
  1920. /*
  1921. * Cleanup, just in case ...
  1922. */
  1923. disable_8259A_irq(0);
  1924. clear_IO_APIC_pin(apic2, pin2);
  1925. printk(" failed.\n");
  1926. }
  1927. if (nmi_watchdog == NMI_IO_APIC) {
  1928. printk(KERN_WARNING "timer doesn't work through the IO-APIC - disabling NMI Watchdog!\n");
  1929. nmi_watchdog = NMI_NONE;
  1930. }
  1931. timer_ack = 0;
  1932. printk(KERN_INFO "...trying to set up timer as Virtual Wire IRQ...");
  1933. set_irq_chip_and_handler_name(0, &lapic_chip, handle_fasteoi_irq,
  1934. "fasteoi");
  1935. apic_write_around(APIC_LVT0, APIC_DM_FIXED | vector); /* Fixed mode */
  1936. enable_8259A_irq(0);
  1937. if (timer_irq_works()) {
  1938. printk(" works.\n");
  1939. goto out;
  1940. }
  1941. disable_8259A_irq(0);
  1942. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | vector);
  1943. printk(" failed.\n");
  1944. printk(KERN_INFO "...trying to set up timer as ExtINT IRQ...");
  1945. init_8259A(0);
  1946. make_8259A_irq(0);
  1947. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  1948. unlock_ExtINT_logic();
  1949. if (timer_irq_works()) {
  1950. printk(" works.\n");
  1951. goto out;
  1952. }
  1953. printk(" failed :(.\n");
  1954. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  1955. "report. Then try booting with the 'noapic' option");
  1956. out:
  1957. local_irq_restore(flags);
  1958. }
  1959. /*
  1960. *
  1961. * IRQ's that are handled by the PIC in the MPS IOAPIC case.
  1962. * - IRQ2 is the cascade IRQ, and cannot be a io-apic IRQ.
  1963. * Linux doesn't really care, as it's not actually used
  1964. * for any interrupt handling anyway.
  1965. */
  1966. #define PIC_IRQS (1 << PIC_CASCADE_IR)
  1967. void __init setup_IO_APIC(void)
  1968. {
  1969. int i;
  1970. /* Reserve all the system vectors. */
  1971. for (i = first_system_vector; i < NR_VECTORS; i++)
  1972. set_bit(i, used_vectors);
  1973. enable_IO_APIC();
  1974. if (acpi_ioapic)
  1975. io_apic_irqs = ~0; /* all IRQs go through IOAPIC */
  1976. else
  1977. io_apic_irqs = ~PIC_IRQS;
  1978. printk("ENABLING IO-APIC IRQs\n");
  1979. /*
  1980. * Set up IO-APIC IRQ routing.
  1981. */
  1982. if (!acpi_ioapic)
  1983. setup_ioapic_ids_from_mpc();
  1984. sync_Arb_IDs();
  1985. setup_IO_APIC_irqs();
  1986. init_IO_APIC_traps();
  1987. check_timer();
  1988. if (!acpi_ioapic)
  1989. print_IO_APIC();
  1990. }
  1991. /*
  1992. * Called after all the initialization is done. If we didnt find any
  1993. * APIC bugs then we can allow the modify fast path
  1994. */
  1995. static int __init io_apic_bug_finalize(void)
  1996. {
  1997. if (sis_apic_bug == -1)
  1998. sis_apic_bug = 0;
  1999. return 0;
  2000. }
  2001. late_initcall(io_apic_bug_finalize);
  2002. struct sysfs_ioapic_data {
  2003. struct sys_device dev;
  2004. struct IO_APIC_route_entry entry[0];
  2005. };
  2006. static struct sysfs_ioapic_data *mp_ioapic_data[MAX_IO_APICS];
  2007. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2008. {
  2009. struct IO_APIC_route_entry *entry;
  2010. struct sysfs_ioapic_data *data;
  2011. int i;
  2012. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2013. entry = data->entry;
  2014. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2015. entry[i] = ioapic_read_entry(dev->id, i);
  2016. return 0;
  2017. }
  2018. static int ioapic_resume(struct sys_device *dev)
  2019. {
  2020. struct IO_APIC_route_entry *entry;
  2021. struct sysfs_ioapic_data *data;
  2022. unsigned long flags;
  2023. union IO_APIC_reg_00 reg_00;
  2024. int i;
  2025. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2026. entry = data->entry;
  2027. spin_lock_irqsave(&ioapic_lock, flags);
  2028. reg_00.raw = io_apic_read(dev->id, 0);
  2029. if (reg_00.bits.ID != mp_ioapics[dev->id].mp_apicid) {
  2030. reg_00.bits.ID = mp_ioapics[dev->id].mp_apicid;
  2031. io_apic_write(dev->id, 0, reg_00.raw);
  2032. }
  2033. spin_unlock_irqrestore(&ioapic_lock, flags);
  2034. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2035. ioapic_write_entry(dev->id, i, entry[i]);
  2036. return 0;
  2037. }
  2038. static struct sysdev_class ioapic_sysdev_class = {
  2039. .name = "ioapic",
  2040. .suspend = ioapic_suspend,
  2041. .resume = ioapic_resume,
  2042. };
  2043. static int __init ioapic_init_sysfs(void)
  2044. {
  2045. struct sys_device *dev;
  2046. int i, size, error = 0;
  2047. error = sysdev_class_register(&ioapic_sysdev_class);
  2048. if (error)
  2049. return error;
  2050. for (i = 0; i < nr_ioapics; i++) {
  2051. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2052. * sizeof(struct IO_APIC_route_entry);
  2053. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2054. if (!mp_ioapic_data[i]) {
  2055. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2056. continue;
  2057. }
  2058. dev = &mp_ioapic_data[i]->dev;
  2059. dev->id = i;
  2060. dev->cls = &ioapic_sysdev_class;
  2061. error = sysdev_register(dev);
  2062. if (error) {
  2063. kfree(mp_ioapic_data[i]);
  2064. mp_ioapic_data[i] = NULL;
  2065. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2066. continue;
  2067. }
  2068. }
  2069. return 0;
  2070. }
  2071. device_initcall(ioapic_init_sysfs);
  2072. /*
  2073. * Dynamic irq allocate and deallocation
  2074. */
  2075. int create_irq(void)
  2076. {
  2077. /* Allocate an unused irq */
  2078. int irq, new, vector = 0;
  2079. unsigned long flags;
  2080. irq = -ENOSPC;
  2081. spin_lock_irqsave(&vector_lock, flags);
  2082. for (new = (NR_IRQS - 1); new >= 0; new--) {
  2083. if (platform_legacy_irq(new))
  2084. continue;
  2085. if (irq_vector[new] != 0)
  2086. continue;
  2087. vector = __assign_irq_vector(new);
  2088. if (likely(vector > 0))
  2089. irq = new;
  2090. break;
  2091. }
  2092. spin_unlock_irqrestore(&vector_lock, flags);
  2093. if (irq >= 0) {
  2094. set_intr_gate(vector, interrupt[irq]);
  2095. dynamic_irq_init(irq);
  2096. }
  2097. return irq;
  2098. }
  2099. void destroy_irq(unsigned int irq)
  2100. {
  2101. unsigned long flags;
  2102. dynamic_irq_cleanup(irq);
  2103. spin_lock_irqsave(&vector_lock, flags);
  2104. clear_bit(irq_vector[irq], used_vectors);
  2105. irq_vector[irq] = 0;
  2106. spin_unlock_irqrestore(&vector_lock, flags);
  2107. }
  2108. /*
  2109. * MSI message composition
  2110. */
  2111. #ifdef CONFIG_PCI_MSI
  2112. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  2113. {
  2114. int vector;
  2115. unsigned dest;
  2116. vector = assign_irq_vector(irq);
  2117. if (vector >= 0) {
  2118. dest = cpu_mask_to_apicid(TARGET_CPUS);
  2119. msg->address_hi = MSI_ADDR_BASE_HI;
  2120. msg->address_lo =
  2121. MSI_ADDR_BASE_LO |
  2122. ((INT_DEST_MODE == 0) ?
  2123. MSI_ADDR_DEST_MODE_PHYSICAL:
  2124. MSI_ADDR_DEST_MODE_LOGICAL) |
  2125. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2126. MSI_ADDR_REDIRECTION_CPU:
  2127. MSI_ADDR_REDIRECTION_LOWPRI) |
  2128. MSI_ADDR_DEST_ID(dest);
  2129. msg->data =
  2130. MSI_DATA_TRIGGER_EDGE |
  2131. MSI_DATA_LEVEL_ASSERT |
  2132. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2133. MSI_DATA_DELIVERY_FIXED:
  2134. MSI_DATA_DELIVERY_LOWPRI) |
  2135. MSI_DATA_VECTOR(vector);
  2136. }
  2137. return vector;
  2138. }
  2139. #ifdef CONFIG_SMP
  2140. static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
  2141. {
  2142. struct msi_msg msg;
  2143. unsigned int dest;
  2144. cpumask_t tmp;
  2145. int vector;
  2146. cpus_and(tmp, mask, cpu_online_map);
  2147. if (cpus_empty(tmp))
  2148. tmp = TARGET_CPUS;
  2149. vector = assign_irq_vector(irq);
  2150. if (vector < 0)
  2151. return;
  2152. dest = cpu_mask_to_apicid(mask);
  2153. read_msi_msg(irq, &msg);
  2154. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2155. msg.data |= MSI_DATA_VECTOR(vector);
  2156. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2157. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2158. write_msi_msg(irq, &msg);
  2159. irq_desc[irq].affinity = mask;
  2160. }
  2161. #endif /* CONFIG_SMP */
  2162. /*
  2163. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2164. * which implement the MSI or MSI-X Capability Structure.
  2165. */
  2166. static struct irq_chip msi_chip = {
  2167. .name = "PCI-MSI",
  2168. .unmask = unmask_msi_irq,
  2169. .mask = mask_msi_irq,
  2170. .ack = ack_ioapic_irq,
  2171. #ifdef CONFIG_SMP
  2172. .set_affinity = set_msi_irq_affinity,
  2173. #endif
  2174. .retrigger = ioapic_retrigger_irq,
  2175. };
  2176. int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
  2177. {
  2178. struct msi_msg msg;
  2179. int irq, ret;
  2180. irq = create_irq();
  2181. if (irq < 0)
  2182. return irq;
  2183. ret = msi_compose_msg(dev, irq, &msg);
  2184. if (ret < 0) {
  2185. destroy_irq(irq);
  2186. return ret;
  2187. }
  2188. set_irq_msi(irq, desc);
  2189. write_msi_msg(irq, &msg);
  2190. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq,
  2191. "edge");
  2192. return 0;
  2193. }
  2194. void arch_teardown_msi_irq(unsigned int irq)
  2195. {
  2196. destroy_irq(irq);
  2197. }
  2198. #endif /* CONFIG_PCI_MSI */
  2199. /*
  2200. * Hypertransport interrupt support
  2201. */
  2202. #ifdef CONFIG_HT_IRQ
  2203. #ifdef CONFIG_SMP
  2204. static void target_ht_irq(unsigned int irq, unsigned int dest)
  2205. {
  2206. struct ht_irq_msg msg;
  2207. fetch_ht_irq_msg(irq, &msg);
  2208. msg.address_lo &= ~(HT_IRQ_LOW_DEST_ID_MASK);
  2209. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2210. msg.address_lo |= HT_IRQ_LOW_DEST_ID(dest);
  2211. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2212. write_ht_irq_msg(irq, &msg);
  2213. }
  2214. static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
  2215. {
  2216. unsigned int dest;
  2217. cpumask_t tmp;
  2218. cpus_and(tmp, mask, cpu_online_map);
  2219. if (cpus_empty(tmp))
  2220. tmp = TARGET_CPUS;
  2221. cpus_and(mask, tmp, CPU_MASK_ALL);
  2222. dest = cpu_mask_to_apicid(mask);
  2223. target_ht_irq(irq, dest);
  2224. irq_desc[irq].affinity = mask;
  2225. }
  2226. #endif
  2227. static struct irq_chip ht_irq_chip = {
  2228. .name = "PCI-HT",
  2229. .mask = mask_ht_irq,
  2230. .unmask = unmask_ht_irq,
  2231. .ack = ack_ioapic_irq,
  2232. #ifdef CONFIG_SMP
  2233. .set_affinity = set_ht_irq_affinity,
  2234. #endif
  2235. .retrigger = ioapic_retrigger_irq,
  2236. };
  2237. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  2238. {
  2239. int vector;
  2240. vector = assign_irq_vector(irq);
  2241. if (vector >= 0) {
  2242. struct ht_irq_msg msg;
  2243. unsigned dest;
  2244. cpumask_t tmp;
  2245. cpus_clear(tmp);
  2246. cpu_set(vector >> 8, tmp);
  2247. dest = cpu_mask_to_apicid(tmp);
  2248. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  2249. msg.address_lo =
  2250. HT_IRQ_LOW_BASE |
  2251. HT_IRQ_LOW_DEST_ID(dest) |
  2252. HT_IRQ_LOW_VECTOR(vector) |
  2253. ((INT_DEST_MODE == 0) ?
  2254. HT_IRQ_LOW_DM_PHYSICAL :
  2255. HT_IRQ_LOW_DM_LOGICAL) |
  2256. HT_IRQ_LOW_RQEOI_EDGE |
  2257. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2258. HT_IRQ_LOW_MT_FIXED :
  2259. HT_IRQ_LOW_MT_ARBITRATED) |
  2260. HT_IRQ_LOW_IRQ_MASKED;
  2261. write_ht_irq_msg(irq, &msg);
  2262. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  2263. handle_edge_irq, "edge");
  2264. }
  2265. return vector;
  2266. }
  2267. #endif /* CONFIG_HT_IRQ */
  2268. /* --------------------------------------------------------------------------
  2269. ACPI-based IOAPIC Configuration
  2270. -------------------------------------------------------------------------- */
  2271. #ifdef CONFIG_ACPI
  2272. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  2273. {
  2274. union IO_APIC_reg_00 reg_00;
  2275. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  2276. physid_mask_t tmp;
  2277. unsigned long flags;
  2278. int i = 0;
  2279. /*
  2280. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  2281. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  2282. * supports up to 16 on one shared APIC bus.
  2283. *
  2284. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  2285. * advantage of new APIC bus architecture.
  2286. */
  2287. if (physids_empty(apic_id_map))
  2288. apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);
  2289. spin_lock_irqsave(&ioapic_lock, flags);
  2290. reg_00.raw = io_apic_read(ioapic, 0);
  2291. spin_unlock_irqrestore(&ioapic_lock, flags);
  2292. if (apic_id >= get_physical_broadcast()) {
  2293. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  2294. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  2295. apic_id = reg_00.bits.ID;
  2296. }
  2297. /*
  2298. * Every APIC in a system must have a unique ID or we get lots of nice
  2299. * 'stuck on smp_invalidate_needed IPI wait' messages.
  2300. */
  2301. if (check_apicid_used(apic_id_map, apic_id)) {
  2302. for (i = 0; i < get_physical_broadcast(); i++) {
  2303. if (!check_apicid_used(apic_id_map, i))
  2304. break;
  2305. }
  2306. if (i == get_physical_broadcast())
  2307. panic("Max apic_id exceeded!\n");
  2308. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  2309. "trying %d\n", ioapic, apic_id, i);
  2310. apic_id = i;
  2311. }
  2312. tmp = apicid_to_cpu_present(apic_id);
  2313. physids_or(apic_id_map, apic_id_map, tmp);
  2314. if (reg_00.bits.ID != apic_id) {
  2315. reg_00.bits.ID = apic_id;
  2316. spin_lock_irqsave(&ioapic_lock, flags);
  2317. io_apic_write(ioapic, 0, reg_00.raw);
  2318. reg_00.raw = io_apic_read(ioapic, 0);
  2319. spin_unlock_irqrestore(&ioapic_lock, flags);
  2320. /* Sanity check */
  2321. if (reg_00.bits.ID != apic_id) {
  2322. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  2323. return -1;
  2324. }
  2325. }
  2326. apic_printk(APIC_VERBOSE, KERN_INFO
  2327. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  2328. return apic_id;
  2329. }
  2330. int __init io_apic_get_version(int ioapic)
  2331. {
  2332. union IO_APIC_reg_01 reg_01;
  2333. unsigned long flags;
  2334. spin_lock_irqsave(&ioapic_lock, flags);
  2335. reg_01.raw = io_apic_read(ioapic, 1);
  2336. spin_unlock_irqrestore(&ioapic_lock, flags);
  2337. return reg_01.bits.version;
  2338. }
  2339. int __init io_apic_get_redir_entries(int ioapic)
  2340. {
  2341. union IO_APIC_reg_01 reg_01;
  2342. unsigned long flags;
  2343. spin_lock_irqsave(&ioapic_lock, flags);
  2344. reg_01.raw = io_apic_read(ioapic, 1);
  2345. spin_unlock_irqrestore(&ioapic_lock, flags);
  2346. return reg_01.bits.entries;
  2347. }
  2348. int io_apic_set_pci_routing(int ioapic, int pin, int irq, int edge_level, int active_high_low)
  2349. {
  2350. struct IO_APIC_route_entry entry;
  2351. if (!IO_APIC_IRQ(irq)) {
  2352. printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  2353. ioapic);
  2354. return -EINVAL;
  2355. }
  2356. /*
  2357. * Generate a PCI IRQ routing entry and program the IOAPIC accordingly.
  2358. * Note that we mask (disable) IRQs now -- these get enabled when the
  2359. * corresponding device driver registers for this IRQ.
  2360. */
  2361. memset(&entry, 0, sizeof(entry));
  2362. entry.delivery_mode = INT_DELIVERY_MODE;
  2363. entry.dest_mode = INT_DEST_MODE;
  2364. entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
  2365. entry.trigger = edge_level;
  2366. entry.polarity = active_high_low;
  2367. entry.mask = 1;
  2368. /*
  2369. * IRQs < 16 are already in the irq_2_pin[] map
  2370. */
  2371. if (irq >= 16)
  2372. add_pin_to_irq(irq, ioapic, pin);
  2373. entry.vector = assign_irq_vector(irq);
  2374. apic_printk(APIC_DEBUG, KERN_DEBUG "IOAPIC[%d]: Set PCI routing entry "
  2375. "(%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i)\n", ioapic,
  2376. mp_ioapics[ioapic].mp_apicid, pin, entry.vector, irq,
  2377. edge_level, active_high_low);
  2378. ioapic_register_intr(irq, entry.vector, edge_level);
  2379. if (!ioapic && (irq < 16))
  2380. disable_8259A_irq(irq);
  2381. ioapic_write_entry(ioapic, pin, entry);
  2382. return 0;
  2383. }
  2384. int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
  2385. {
  2386. int i;
  2387. if (skip_ioapic_setup)
  2388. return -1;
  2389. for (i = 0; i < mp_irq_entries; i++)
  2390. if (mp_irqs[i].mp_irqtype == mp_INT &&
  2391. mp_irqs[i].mp_srcbusirq == bus_irq)
  2392. break;
  2393. if (i >= mp_irq_entries)
  2394. return -1;
  2395. *trigger = irq_trigger(i);
  2396. *polarity = irq_polarity(i);
  2397. return 0;
  2398. }
  2399. #endif /* CONFIG_ACPI */
  2400. static int __init parse_disable_timer_pin_1(char *arg)
  2401. {
  2402. disable_timer_pin_1 = 1;
  2403. return 0;
  2404. }
  2405. early_param("disable_timer_pin_1", parse_disable_timer_pin_1);
  2406. static int __init parse_enable_timer_pin_1(char *arg)
  2407. {
  2408. disable_timer_pin_1 = -1;
  2409. return 0;
  2410. }
  2411. early_param("enable_timer_pin_1", parse_enable_timer_pin_1);
  2412. static int __init parse_noapic(char *arg)
  2413. {
  2414. /* disable IO-APIC */
  2415. disable_ioapic_setup();
  2416. return 0;
  2417. }
  2418. early_param("noapic", parse_noapic);