intel_lvds.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. */
  29. #include <linux/dmi.h>
  30. #include <linux/i2c.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #define I915_LVDS "i915_lvds"
  39. /*
  40. * the following four scaling options are defined.
  41. * #define DRM_MODE_SCALE_NON_GPU 0
  42. * #define DRM_MODE_SCALE_FULLSCREEN 1
  43. * #define DRM_MODE_SCALE_NO_SCALE 2
  44. * #define DRM_MODE_SCALE_ASPECT 3
  45. */
  46. /* Private structure for the integrated LVDS support */
  47. struct intel_lvds_priv {
  48. int fitting_mode;
  49. u32 pfit_control;
  50. u32 pfit_pgm_ratios;
  51. };
  52. /**
  53. * Sets the backlight level.
  54. *
  55. * \param level backlight level, from 0 to intel_lvds_get_max_backlight().
  56. */
  57. static void intel_lvds_set_backlight(struct drm_device *dev, int level)
  58. {
  59. struct drm_i915_private *dev_priv = dev->dev_private;
  60. u32 blc_pwm_ctl, reg;
  61. if (IS_IGDNG(dev))
  62. reg = BLC_PWM_CPU_CTL;
  63. else
  64. reg = BLC_PWM_CTL;
  65. blc_pwm_ctl = I915_READ(reg) & ~BACKLIGHT_DUTY_CYCLE_MASK;
  66. I915_WRITE(reg, (blc_pwm_ctl |
  67. (level << BACKLIGHT_DUTY_CYCLE_SHIFT)));
  68. }
  69. /**
  70. * Returns the maximum level of the backlight duty cycle field.
  71. */
  72. static u32 intel_lvds_get_max_backlight(struct drm_device *dev)
  73. {
  74. struct drm_i915_private *dev_priv = dev->dev_private;
  75. u32 reg;
  76. if (IS_IGDNG(dev))
  77. reg = BLC_PWM_PCH_CTL2;
  78. else
  79. reg = BLC_PWM_CTL;
  80. return ((I915_READ(reg) & BACKLIGHT_MODULATION_FREQ_MASK) >>
  81. BACKLIGHT_MODULATION_FREQ_SHIFT) * 2;
  82. }
  83. /**
  84. * Sets the power state for the panel.
  85. */
  86. static void intel_lvds_set_power(struct drm_device *dev, bool on)
  87. {
  88. struct drm_i915_private *dev_priv = dev->dev_private;
  89. u32 pp_status, ctl_reg, status_reg;
  90. if (IS_IGDNG(dev)) {
  91. ctl_reg = PCH_PP_CONTROL;
  92. status_reg = PCH_PP_STATUS;
  93. } else {
  94. ctl_reg = PP_CONTROL;
  95. status_reg = PP_STATUS;
  96. }
  97. if (on) {
  98. I915_WRITE(ctl_reg, I915_READ(ctl_reg) |
  99. POWER_TARGET_ON);
  100. do {
  101. pp_status = I915_READ(status_reg);
  102. } while ((pp_status & PP_ON) == 0);
  103. intel_lvds_set_backlight(dev, dev_priv->backlight_duty_cycle);
  104. } else {
  105. intel_lvds_set_backlight(dev, 0);
  106. I915_WRITE(ctl_reg, I915_READ(ctl_reg) &
  107. ~POWER_TARGET_ON);
  108. do {
  109. pp_status = I915_READ(status_reg);
  110. } while (pp_status & PP_ON);
  111. }
  112. }
  113. static void intel_lvds_dpms(struct drm_encoder *encoder, int mode)
  114. {
  115. struct drm_device *dev = encoder->dev;
  116. if (mode == DRM_MODE_DPMS_ON)
  117. intel_lvds_set_power(dev, true);
  118. else
  119. intel_lvds_set_power(dev, false);
  120. /* XXX: We never power down the LVDS pairs. */
  121. }
  122. static void intel_lvds_save(struct drm_connector *connector)
  123. {
  124. struct drm_device *dev = connector->dev;
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. u32 pp_on_reg, pp_off_reg, pp_ctl_reg, pp_div_reg;
  127. u32 pwm_ctl_reg;
  128. if (IS_IGDNG(dev)) {
  129. pp_on_reg = PCH_PP_ON_DELAYS;
  130. pp_off_reg = PCH_PP_OFF_DELAYS;
  131. pp_ctl_reg = PCH_PP_CONTROL;
  132. pp_div_reg = PCH_PP_DIVISOR;
  133. pwm_ctl_reg = BLC_PWM_CPU_CTL;
  134. } else {
  135. pp_on_reg = PP_ON_DELAYS;
  136. pp_off_reg = PP_OFF_DELAYS;
  137. pp_ctl_reg = PP_CONTROL;
  138. pp_div_reg = PP_DIVISOR;
  139. pwm_ctl_reg = BLC_PWM_CTL;
  140. }
  141. dev_priv->savePP_ON = I915_READ(pp_on_reg);
  142. dev_priv->savePP_OFF = I915_READ(pp_off_reg);
  143. dev_priv->savePP_CONTROL = I915_READ(pp_ctl_reg);
  144. dev_priv->savePP_DIVISOR = I915_READ(pp_div_reg);
  145. dev_priv->saveBLC_PWM_CTL = I915_READ(pwm_ctl_reg);
  146. dev_priv->backlight_duty_cycle = (dev_priv->saveBLC_PWM_CTL &
  147. BACKLIGHT_DUTY_CYCLE_MASK);
  148. /*
  149. * If the light is off at server startup, just make it full brightness
  150. */
  151. if (dev_priv->backlight_duty_cycle == 0)
  152. dev_priv->backlight_duty_cycle =
  153. intel_lvds_get_max_backlight(dev);
  154. }
  155. static void intel_lvds_restore(struct drm_connector *connector)
  156. {
  157. struct drm_device *dev = connector->dev;
  158. struct drm_i915_private *dev_priv = dev->dev_private;
  159. u32 pp_on_reg, pp_off_reg, pp_ctl_reg, pp_div_reg;
  160. u32 pwm_ctl_reg;
  161. if (IS_IGDNG(dev)) {
  162. pp_on_reg = PCH_PP_ON_DELAYS;
  163. pp_off_reg = PCH_PP_OFF_DELAYS;
  164. pp_ctl_reg = PCH_PP_CONTROL;
  165. pp_div_reg = PCH_PP_DIVISOR;
  166. pwm_ctl_reg = BLC_PWM_CPU_CTL;
  167. } else {
  168. pp_on_reg = PP_ON_DELAYS;
  169. pp_off_reg = PP_OFF_DELAYS;
  170. pp_ctl_reg = PP_CONTROL;
  171. pp_div_reg = PP_DIVISOR;
  172. pwm_ctl_reg = BLC_PWM_CTL;
  173. }
  174. I915_WRITE(pwm_ctl_reg, dev_priv->saveBLC_PWM_CTL);
  175. I915_WRITE(pp_on_reg, dev_priv->savePP_ON);
  176. I915_WRITE(pp_off_reg, dev_priv->savePP_OFF);
  177. I915_WRITE(pp_div_reg, dev_priv->savePP_DIVISOR);
  178. I915_WRITE(pp_ctl_reg, dev_priv->savePP_CONTROL);
  179. if (dev_priv->savePP_CONTROL & POWER_TARGET_ON)
  180. intel_lvds_set_power(dev, true);
  181. else
  182. intel_lvds_set_power(dev, false);
  183. }
  184. static int intel_lvds_mode_valid(struct drm_connector *connector,
  185. struct drm_display_mode *mode)
  186. {
  187. struct drm_device *dev = connector->dev;
  188. struct drm_i915_private *dev_priv = dev->dev_private;
  189. struct drm_display_mode *fixed_mode = dev_priv->panel_fixed_mode;
  190. if (fixed_mode) {
  191. if (mode->hdisplay > fixed_mode->hdisplay)
  192. return MODE_PANEL;
  193. if (mode->vdisplay > fixed_mode->vdisplay)
  194. return MODE_PANEL;
  195. }
  196. return MODE_OK;
  197. }
  198. static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
  199. struct drm_display_mode *mode,
  200. struct drm_display_mode *adjusted_mode)
  201. {
  202. /*
  203. * float point operation is not supported . So the PANEL_RATIO_FACTOR
  204. * is defined, which can avoid the float point computation when
  205. * calculating the panel ratio.
  206. */
  207. #define PANEL_RATIO_FACTOR 8192
  208. struct drm_device *dev = encoder->dev;
  209. struct drm_i915_private *dev_priv = dev->dev_private;
  210. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  211. struct drm_encoder *tmp_encoder;
  212. struct intel_output *intel_output = enc_to_intel_output(encoder);
  213. struct intel_lvds_priv *lvds_priv = intel_output->dev_priv;
  214. u32 pfit_control = 0, pfit_pgm_ratios = 0;
  215. int left_border = 0, right_border = 0, top_border = 0;
  216. int bottom_border = 0;
  217. bool border = 0;
  218. int panel_ratio, desired_ratio, vert_scale, horiz_scale;
  219. int horiz_ratio, vert_ratio;
  220. /* Should never happen!! */
  221. if (!IS_I965G(dev) && intel_crtc->pipe == 0) {
  222. printk(KERN_ERR "Can't support LVDS on pipe A\n");
  223. return false;
  224. }
  225. /* Should never happen!! */
  226. list_for_each_entry(tmp_encoder, &dev->mode_config.encoder_list, head) {
  227. if (tmp_encoder != encoder && tmp_encoder->crtc == encoder->crtc) {
  228. printk(KERN_ERR "Can't enable LVDS and another "
  229. "encoder on the same pipe\n");
  230. return false;
  231. }
  232. }
  233. /* If we don't have a panel mode, there is nothing we can do */
  234. if (dev_priv->panel_fixed_mode == NULL)
  235. return true;
  236. /*
  237. * If we have timings from the BIOS for the panel, put them in
  238. * to the adjusted mode. The CRTC will be set up for this mode,
  239. * with the panel scaling set up to source from the H/VDisplay
  240. * of the original mode.
  241. */
  242. if (dev_priv->panel_fixed_mode != NULL) {
  243. adjusted_mode->hdisplay = dev_priv->panel_fixed_mode->hdisplay;
  244. adjusted_mode->hsync_start =
  245. dev_priv->panel_fixed_mode->hsync_start;
  246. adjusted_mode->hsync_end =
  247. dev_priv->panel_fixed_mode->hsync_end;
  248. adjusted_mode->htotal = dev_priv->panel_fixed_mode->htotal;
  249. adjusted_mode->vdisplay = dev_priv->panel_fixed_mode->vdisplay;
  250. adjusted_mode->vsync_start =
  251. dev_priv->panel_fixed_mode->vsync_start;
  252. adjusted_mode->vsync_end =
  253. dev_priv->panel_fixed_mode->vsync_end;
  254. adjusted_mode->vtotal = dev_priv->panel_fixed_mode->vtotal;
  255. adjusted_mode->clock = dev_priv->panel_fixed_mode->clock;
  256. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  257. }
  258. /* Make sure pre-965s set dither correctly */
  259. if (!IS_I965G(dev)) {
  260. if (dev_priv->panel_wants_dither || dev_priv->lvds_dither)
  261. pfit_control |= PANEL_8TO6_DITHER_ENABLE;
  262. }
  263. /* Native modes don't need fitting */
  264. if (adjusted_mode->hdisplay == mode->hdisplay &&
  265. adjusted_mode->vdisplay == mode->vdisplay) {
  266. pfit_pgm_ratios = 0;
  267. border = 0;
  268. goto out;
  269. }
  270. /* 965+ wants fuzzy fitting */
  271. if (IS_I965G(dev))
  272. pfit_control |= (intel_crtc->pipe << PFIT_PIPE_SHIFT) |
  273. PFIT_FILTER_FUZZY;
  274. /*
  275. * Deal with panel fitting options. Figure out how to stretch the
  276. * image based on its aspect ratio & the current panel fitting mode.
  277. */
  278. panel_ratio = adjusted_mode->hdisplay * PANEL_RATIO_FACTOR /
  279. adjusted_mode->vdisplay;
  280. desired_ratio = mode->hdisplay * PANEL_RATIO_FACTOR /
  281. mode->vdisplay;
  282. /*
  283. * Enable automatic panel scaling for non-native modes so that they fill
  284. * the screen. Should be enabled before the pipe is enabled, according
  285. * to register description and PRM.
  286. * Change the value here to see the borders for debugging
  287. */
  288. I915_WRITE(BCLRPAT_A, 0);
  289. I915_WRITE(BCLRPAT_B, 0);
  290. switch (lvds_priv->fitting_mode) {
  291. case DRM_MODE_SCALE_NO_SCALE:
  292. /*
  293. * For centered modes, we have to calculate border widths &
  294. * heights and modify the values programmed into the CRTC.
  295. */
  296. left_border = (adjusted_mode->hdisplay - mode->hdisplay) / 2;
  297. right_border = left_border;
  298. if (mode->hdisplay & 1)
  299. right_border++;
  300. top_border = (adjusted_mode->vdisplay - mode->vdisplay) / 2;
  301. bottom_border = top_border;
  302. if (mode->vdisplay & 1)
  303. bottom_border++;
  304. /* Set active & border values */
  305. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  306. adjusted_mode->crtc_hblank_start = mode->hdisplay +
  307. right_border - 1;
  308. adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal -
  309. left_border - 1;
  310. adjusted_mode->crtc_hsync_start =
  311. adjusted_mode->crtc_hblank_start;
  312. adjusted_mode->crtc_hsync_end =
  313. adjusted_mode->crtc_hblank_end;
  314. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  315. adjusted_mode->crtc_vblank_start = mode->vdisplay +
  316. bottom_border - 1;
  317. adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal -
  318. top_border - 1;
  319. adjusted_mode->crtc_vsync_start =
  320. adjusted_mode->crtc_vblank_start;
  321. adjusted_mode->crtc_vsync_end =
  322. adjusted_mode->crtc_vblank_end;
  323. border = 1;
  324. break;
  325. case DRM_MODE_SCALE_ASPECT:
  326. /* Scale but preserve the spect ratio */
  327. pfit_control |= PFIT_ENABLE;
  328. if (IS_I965G(dev)) {
  329. /* 965+ is easy, it does everything in hw */
  330. if (panel_ratio > desired_ratio)
  331. pfit_control |= PFIT_SCALING_PILLAR;
  332. else if (panel_ratio < desired_ratio)
  333. pfit_control |= PFIT_SCALING_LETTER;
  334. else
  335. pfit_control |= PFIT_SCALING_AUTO;
  336. } else {
  337. /*
  338. * For earlier chips we have to calculate the scaling
  339. * ratio by hand and program it into the
  340. * PFIT_PGM_RATIO register
  341. */
  342. u32 horiz_bits, vert_bits, bits = 12;
  343. horiz_ratio = mode->hdisplay * PANEL_RATIO_FACTOR/
  344. adjusted_mode->hdisplay;
  345. vert_ratio = mode->vdisplay * PANEL_RATIO_FACTOR/
  346. adjusted_mode->vdisplay;
  347. horiz_scale = adjusted_mode->hdisplay *
  348. PANEL_RATIO_FACTOR / mode->hdisplay;
  349. vert_scale = adjusted_mode->vdisplay *
  350. PANEL_RATIO_FACTOR / mode->vdisplay;
  351. /* retain aspect ratio */
  352. if (panel_ratio > desired_ratio) { /* Pillar */
  353. u32 scaled_width;
  354. scaled_width = mode->hdisplay * vert_scale /
  355. PANEL_RATIO_FACTOR;
  356. horiz_ratio = vert_ratio;
  357. pfit_control |= (VERT_AUTO_SCALE |
  358. VERT_INTERP_BILINEAR |
  359. HORIZ_INTERP_BILINEAR);
  360. /* Pillar will have left/right borders */
  361. left_border = (adjusted_mode->hdisplay -
  362. scaled_width) / 2;
  363. right_border = left_border;
  364. if (mode->hdisplay & 1) /* odd resolutions */
  365. right_border++;
  366. adjusted_mode->crtc_hdisplay = scaled_width;
  367. adjusted_mode->crtc_hblank_start =
  368. scaled_width + right_border - 1;
  369. adjusted_mode->crtc_hblank_end =
  370. adjusted_mode->crtc_htotal - left_border - 1;
  371. adjusted_mode->crtc_hsync_start =
  372. adjusted_mode->crtc_hblank_start;
  373. adjusted_mode->crtc_hsync_end =
  374. adjusted_mode->crtc_hblank_end;
  375. border = 1;
  376. } else if (panel_ratio < desired_ratio) { /* letter */
  377. u32 scaled_height = mode->vdisplay *
  378. horiz_scale / PANEL_RATIO_FACTOR;
  379. vert_ratio = horiz_ratio;
  380. pfit_control |= (HORIZ_AUTO_SCALE |
  381. VERT_INTERP_BILINEAR |
  382. HORIZ_INTERP_BILINEAR);
  383. /* Letterbox will have top/bottom border */
  384. top_border = (adjusted_mode->vdisplay -
  385. scaled_height) / 2;
  386. bottom_border = top_border;
  387. if (mode->vdisplay & 1)
  388. bottom_border++;
  389. adjusted_mode->crtc_vdisplay = scaled_height;
  390. adjusted_mode->crtc_vblank_start =
  391. scaled_height + bottom_border - 1;
  392. adjusted_mode->crtc_vblank_end =
  393. adjusted_mode->crtc_vtotal - top_border - 1;
  394. adjusted_mode->crtc_vsync_start =
  395. adjusted_mode->crtc_vblank_start;
  396. adjusted_mode->crtc_vsync_end =
  397. adjusted_mode->crtc_vblank_end;
  398. border = 1;
  399. } else {
  400. /* Aspects match, Let hw scale both directions */
  401. pfit_control |= (VERT_AUTO_SCALE |
  402. HORIZ_AUTO_SCALE |
  403. VERT_INTERP_BILINEAR |
  404. HORIZ_INTERP_BILINEAR);
  405. }
  406. horiz_bits = (1 << bits) * horiz_ratio /
  407. PANEL_RATIO_FACTOR;
  408. vert_bits = (1 << bits) * vert_ratio /
  409. PANEL_RATIO_FACTOR;
  410. pfit_pgm_ratios =
  411. ((vert_bits << PFIT_VERT_SCALE_SHIFT) &
  412. PFIT_VERT_SCALE_MASK) |
  413. ((horiz_bits << PFIT_HORIZ_SCALE_SHIFT) &
  414. PFIT_HORIZ_SCALE_MASK);
  415. }
  416. break;
  417. case DRM_MODE_SCALE_FULLSCREEN:
  418. /*
  419. * Full scaling, even if it changes the aspect ratio.
  420. * Fortunately this is all done for us in hw.
  421. */
  422. pfit_control |= PFIT_ENABLE;
  423. if (IS_I965G(dev))
  424. pfit_control |= PFIT_SCALING_AUTO;
  425. else
  426. pfit_control |= (VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  427. VERT_INTERP_BILINEAR |
  428. HORIZ_INTERP_BILINEAR);
  429. break;
  430. default:
  431. break;
  432. }
  433. out:
  434. lvds_priv->pfit_control = pfit_control;
  435. lvds_priv->pfit_pgm_ratios = pfit_pgm_ratios;
  436. /*
  437. * XXX: It would be nice to support lower refresh rates on the
  438. * panels to reduce power consumption, and perhaps match the
  439. * user's requested refresh rate.
  440. */
  441. return true;
  442. }
  443. static void intel_lvds_prepare(struct drm_encoder *encoder)
  444. {
  445. struct drm_device *dev = encoder->dev;
  446. struct drm_i915_private *dev_priv = dev->dev_private;
  447. u32 reg;
  448. if (IS_IGDNG(dev))
  449. reg = BLC_PWM_CPU_CTL;
  450. else
  451. reg = BLC_PWM_CTL;
  452. dev_priv->saveBLC_PWM_CTL = I915_READ(reg);
  453. dev_priv->backlight_duty_cycle = (dev_priv->saveBLC_PWM_CTL &
  454. BACKLIGHT_DUTY_CYCLE_MASK);
  455. intel_lvds_set_power(dev, false);
  456. }
  457. static void intel_lvds_commit( struct drm_encoder *encoder)
  458. {
  459. struct drm_device *dev = encoder->dev;
  460. struct drm_i915_private *dev_priv = dev->dev_private;
  461. if (dev_priv->backlight_duty_cycle == 0)
  462. dev_priv->backlight_duty_cycle =
  463. intel_lvds_get_max_backlight(dev);
  464. intel_lvds_set_power(dev, true);
  465. }
  466. static void intel_lvds_mode_set(struct drm_encoder *encoder,
  467. struct drm_display_mode *mode,
  468. struct drm_display_mode *adjusted_mode)
  469. {
  470. struct drm_device *dev = encoder->dev;
  471. struct drm_i915_private *dev_priv = dev->dev_private;
  472. struct intel_output *intel_output = enc_to_intel_output(encoder);
  473. struct intel_lvds_priv *lvds_priv = intel_output->dev_priv;
  474. /*
  475. * The LVDS pin pair will already have been turned on in the
  476. * intel_crtc_mode_set since it has a large impact on the DPLL
  477. * settings.
  478. */
  479. /* No panel fitting yet, fixme */
  480. if (IS_IGDNG(dev))
  481. return;
  482. /*
  483. * Enable automatic panel scaling so that non-native modes fill the
  484. * screen. Should be enabled before the pipe is enabled, according to
  485. * register description and PRM.
  486. */
  487. I915_WRITE(PFIT_PGM_RATIOS, lvds_priv->pfit_pgm_ratios);
  488. I915_WRITE(PFIT_CONTROL, lvds_priv->pfit_control);
  489. }
  490. /**
  491. * Detect the LVDS connection.
  492. *
  493. * This always returns CONNECTOR_STATUS_CONNECTED. This connector should only have
  494. * been set up if the LVDS was actually connected anyway.
  495. */
  496. static enum drm_connector_status intel_lvds_detect(struct drm_connector *connector)
  497. {
  498. return connector_status_connected;
  499. }
  500. /**
  501. * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
  502. */
  503. static int intel_lvds_get_modes(struct drm_connector *connector)
  504. {
  505. struct drm_device *dev = connector->dev;
  506. struct intel_output *intel_output = to_intel_output(connector);
  507. struct drm_i915_private *dev_priv = dev->dev_private;
  508. int ret = 0;
  509. ret = intel_ddc_get_modes(intel_output);
  510. if (ret)
  511. return ret;
  512. /* Didn't get an EDID, so
  513. * Set wide sync ranges so we get all modes
  514. * handed to valid_mode for checking
  515. */
  516. connector->display_info.min_vfreq = 0;
  517. connector->display_info.max_vfreq = 200;
  518. connector->display_info.min_hfreq = 0;
  519. connector->display_info.max_hfreq = 200;
  520. if (dev_priv->panel_fixed_mode != NULL) {
  521. struct drm_display_mode *mode;
  522. mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
  523. drm_mode_probed_add(connector, mode);
  524. return 1;
  525. }
  526. return 0;
  527. }
  528. /**
  529. * intel_lvds_destroy - unregister and free LVDS structures
  530. * @connector: connector to free
  531. *
  532. * Unregister the DDC bus for this connector then free the driver private
  533. * structure.
  534. */
  535. static void intel_lvds_destroy(struct drm_connector *connector)
  536. {
  537. struct intel_output *intel_output = to_intel_output(connector);
  538. if (intel_output->ddc_bus)
  539. intel_i2c_destroy(intel_output->ddc_bus);
  540. drm_sysfs_connector_remove(connector);
  541. drm_connector_cleanup(connector);
  542. kfree(connector);
  543. }
  544. static int intel_lvds_set_property(struct drm_connector *connector,
  545. struct drm_property *property,
  546. uint64_t value)
  547. {
  548. struct drm_device *dev = connector->dev;
  549. struct intel_output *intel_output =
  550. to_intel_output(connector);
  551. if (property == dev->mode_config.scaling_mode_property &&
  552. connector->encoder) {
  553. struct drm_crtc *crtc = connector->encoder->crtc;
  554. struct intel_lvds_priv *lvds_priv = intel_output->dev_priv;
  555. if (value == DRM_MODE_SCALE_NON_GPU) {
  556. DRM_DEBUG_KMS(I915_LVDS,
  557. "non_GPU property is unsupported\n");
  558. return 0;
  559. }
  560. if (lvds_priv->fitting_mode == value) {
  561. /* the LVDS scaling property is not changed */
  562. return 0;
  563. }
  564. lvds_priv->fitting_mode = value;
  565. if (crtc && crtc->enabled) {
  566. /*
  567. * If the CRTC is enabled, the display will be changed
  568. * according to the new panel fitting mode.
  569. */
  570. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  571. crtc->x, crtc->y, crtc->fb);
  572. }
  573. }
  574. return 0;
  575. }
  576. static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
  577. .dpms = intel_lvds_dpms,
  578. .mode_fixup = intel_lvds_mode_fixup,
  579. .prepare = intel_lvds_prepare,
  580. .mode_set = intel_lvds_mode_set,
  581. .commit = intel_lvds_commit,
  582. };
  583. static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
  584. .get_modes = intel_lvds_get_modes,
  585. .mode_valid = intel_lvds_mode_valid,
  586. .best_encoder = intel_best_encoder,
  587. };
  588. static const struct drm_connector_funcs intel_lvds_connector_funcs = {
  589. .dpms = drm_helper_connector_dpms,
  590. .save = intel_lvds_save,
  591. .restore = intel_lvds_restore,
  592. .detect = intel_lvds_detect,
  593. .fill_modes = drm_helper_probe_single_connector_modes,
  594. .set_property = intel_lvds_set_property,
  595. .destroy = intel_lvds_destroy,
  596. };
  597. static void intel_lvds_enc_destroy(struct drm_encoder *encoder)
  598. {
  599. drm_encoder_cleanup(encoder);
  600. }
  601. static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
  602. .destroy = intel_lvds_enc_destroy,
  603. };
  604. static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
  605. {
  606. DRM_DEBUG_KMS(I915_LVDS,
  607. "Skipping LVDS initialization for %s\n", id->ident);
  608. return 1;
  609. }
  610. /* These systems claim to have LVDS, but really don't */
  611. static const struct dmi_system_id intel_no_lvds[] = {
  612. {
  613. .callback = intel_no_lvds_dmi_callback,
  614. .ident = "Apple Mac Mini (Core series)",
  615. .matches = {
  616. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  617. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
  618. },
  619. },
  620. {
  621. .callback = intel_no_lvds_dmi_callback,
  622. .ident = "Apple Mac Mini (Core 2 series)",
  623. .matches = {
  624. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  625. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
  626. },
  627. },
  628. {
  629. .callback = intel_no_lvds_dmi_callback,
  630. .ident = "MSI IM-945GSE-A",
  631. .matches = {
  632. DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
  633. DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
  634. },
  635. },
  636. {
  637. .callback = intel_no_lvds_dmi_callback,
  638. .ident = "Dell Studio Hybrid",
  639. .matches = {
  640. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  641. DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
  642. },
  643. },
  644. {
  645. .callback = intel_no_lvds_dmi_callback,
  646. .ident = "AOpen Mini PC",
  647. .matches = {
  648. DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
  649. DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
  650. },
  651. },
  652. {
  653. .callback = intel_no_lvds_dmi_callback,
  654. .ident = "Aopen i945GTt-VFA",
  655. .matches = {
  656. DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
  657. },
  658. },
  659. { } /* terminating entry */
  660. };
  661. /**
  662. * intel_lvds_init - setup LVDS connectors on this device
  663. * @dev: drm device
  664. *
  665. * Create the connector, register the LVDS DDC bus, and try to figure out what
  666. * modes we can display on the LVDS panel (if present).
  667. */
  668. void intel_lvds_init(struct drm_device *dev)
  669. {
  670. struct drm_i915_private *dev_priv = dev->dev_private;
  671. struct intel_output *intel_output;
  672. struct drm_connector *connector;
  673. struct drm_encoder *encoder;
  674. struct drm_display_mode *scan; /* *modes, *bios_mode; */
  675. struct drm_crtc *crtc;
  676. struct intel_lvds_priv *lvds_priv;
  677. u32 lvds;
  678. int pipe, gpio = GPIOC;
  679. /* Skip init on machines we know falsely report LVDS */
  680. if (dmi_check_system(intel_no_lvds))
  681. return;
  682. if (IS_IGDNG(dev)) {
  683. if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
  684. return;
  685. gpio = PCH_GPIOC;
  686. }
  687. intel_output = kzalloc(sizeof(struct intel_output) +
  688. sizeof(struct intel_lvds_priv), GFP_KERNEL);
  689. if (!intel_output) {
  690. return;
  691. }
  692. connector = &intel_output->base;
  693. encoder = &intel_output->enc;
  694. drm_connector_init(dev, &intel_output->base, &intel_lvds_connector_funcs,
  695. DRM_MODE_CONNECTOR_LVDS);
  696. drm_encoder_init(dev, &intel_output->enc, &intel_lvds_enc_funcs,
  697. DRM_MODE_ENCODER_LVDS);
  698. drm_mode_connector_attach_encoder(&intel_output->base, &intel_output->enc);
  699. intel_output->type = INTEL_OUTPUT_LVDS;
  700. drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
  701. drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
  702. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  703. connector->interlace_allowed = false;
  704. connector->doublescan_allowed = false;
  705. lvds_priv = (struct intel_lvds_priv *)(intel_output + 1);
  706. intel_output->dev_priv = lvds_priv;
  707. /* create the scaling mode property */
  708. drm_mode_create_scaling_mode_property(dev);
  709. /*
  710. * the initial panel fitting mode will be FULL_SCREEN.
  711. */
  712. drm_connector_attach_property(&intel_output->base,
  713. dev->mode_config.scaling_mode_property,
  714. DRM_MODE_SCALE_FULLSCREEN);
  715. lvds_priv->fitting_mode = DRM_MODE_SCALE_FULLSCREEN;
  716. /*
  717. * LVDS discovery:
  718. * 1) check for EDID on DDC
  719. * 2) check for VBT data
  720. * 3) check to see if LVDS is already on
  721. * if none of the above, no panel
  722. * 4) make sure lid is open
  723. * if closed, act like it's not there for now
  724. */
  725. /* Set up the DDC bus. */
  726. intel_output->ddc_bus = intel_i2c_create(dev, gpio, "LVDSDDC_C");
  727. if (!intel_output->ddc_bus) {
  728. dev_printk(KERN_ERR, &dev->pdev->dev, "DDC bus registration "
  729. "failed.\n");
  730. goto failed;
  731. }
  732. /*
  733. * Attempt to get the fixed panel mode from DDC. Assume that the
  734. * preferred mode is the right one.
  735. */
  736. intel_ddc_get_modes(intel_output);
  737. list_for_each_entry(scan, &connector->probed_modes, head) {
  738. mutex_lock(&dev->mode_config.mutex);
  739. if (scan->type & DRM_MODE_TYPE_PREFERRED) {
  740. dev_priv->panel_fixed_mode =
  741. drm_mode_duplicate(dev, scan);
  742. mutex_unlock(&dev->mode_config.mutex);
  743. goto out;
  744. }
  745. mutex_unlock(&dev->mode_config.mutex);
  746. }
  747. /* Failed to get EDID, what about VBT? */
  748. if (dev_priv->lfp_lvds_vbt_mode) {
  749. mutex_lock(&dev->mode_config.mutex);
  750. dev_priv->panel_fixed_mode =
  751. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  752. mutex_unlock(&dev->mode_config.mutex);
  753. if (dev_priv->panel_fixed_mode) {
  754. dev_priv->panel_fixed_mode->type |=
  755. DRM_MODE_TYPE_PREFERRED;
  756. goto out;
  757. }
  758. }
  759. /*
  760. * If we didn't get EDID, try checking if the panel is already turned
  761. * on. If so, assume that whatever is currently programmed is the
  762. * correct mode.
  763. */
  764. /* IGDNG: FIXME if still fail, not try pipe mode now */
  765. if (IS_IGDNG(dev))
  766. goto failed;
  767. lvds = I915_READ(LVDS);
  768. pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
  769. crtc = intel_get_crtc_from_pipe(dev, pipe);
  770. if (crtc && (lvds & LVDS_PORT_EN)) {
  771. dev_priv->panel_fixed_mode = intel_crtc_mode_get(dev, crtc);
  772. if (dev_priv->panel_fixed_mode) {
  773. dev_priv->panel_fixed_mode->type |=
  774. DRM_MODE_TYPE_PREFERRED;
  775. goto out;
  776. }
  777. }
  778. /* If we still don't have a mode after all that, give up. */
  779. if (!dev_priv->panel_fixed_mode)
  780. goto failed;
  781. out:
  782. if (IS_IGDNG(dev)) {
  783. u32 pwm;
  784. /* make sure PWM is enabled */
  785. pwm = I915_READ(BLC_PWM_CPU_CTL2);
  786. pwm |= (PWM_ENABLE | PWM_PIPE_B);
  787. I915_WRITE(BLC_PWM_CPU_CTL2, pwm);
  788. pwm = I915_READ(BLC_PWM_PCH_CTL1);
  789. pwm |= PWM_PCH_ENABLE;
  790. I915_WRITE(BLC_PWM_PCH_CTL1, pwm);
  791. }
  792. drm_sysfs_connector_add(connector);
  793. return;
  794. failed:
  795. DRM_DEBUG_KMS(I915_LVDS, "No LVDS modes found, disabling.\n");
  796. if (intel_output->ddc_bus)
  797. intel_i2c_destroy(intel_output->ddc_bus);
  798. drm_connector_cleanup(connector);
  799. kfree(intel_output);
  800. }