io.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. #ifndef _ASM_POWERPC_IO_H
  2. #define _ASM_POWERPC_IO_H
  3. #ifdef __KERNEL__
  4. #define ARCH_HAS_IOREMAP_WC
  5. /*
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. /* Check of existence of legacy devices */
  12. extern int check_legacy_ioport(unsigned long base_port);
  13. #define I8042_DATA_REG 0x60
  14. #define FDC_BASE 0x3f0
  15. #if defined(CONFIG_PPC64) && defined(CONFIG_PCI)
  16. extern struct pci_dev *isa_bridge_pcidev;
  17. /*
  18. * has legacy ISA devices ?
  19. */
  20. #define arch_has_dev_port() (isa_bridge_pcidev != NULL)
  21. #endif
  22. #include <linux/device.h>
  23. #include <linux/io.h>
  24. #include <linux/compiler.h>
  25. #include <asm/page.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/synch.h>
  28. #include <asm/delay.h>
  29. #include <asm/mmu.h>
  30. #include <asm-generic/iomap.h>
  31. #ifdef CONFIG_PPC64
  32. #include <asm/paca.h>
  33. #endif
  34. #define SIO_CONFIG_RA 0x398
  35. #define SIO_CONFIG_RD 0x399
  36. #define SLOW_DOWN_IO
  37. /* 32 bits uses slightly different variables for the various IO
  38. * bases. Most of this file only uses _IO_BASE though which we
  39. * define properly based on the platform
  40. */
  41. #ifndef CONFIG_PCI
  42. #define _IO_BASE 0
  43. #define _ISA_MEM_BASE 0
  44. #define PCI_DRAM_OFFSET 0
  45. #elif defined(CONFIG_PPC32)
  46. #define _IO_BASE isa_io_base
  47. #define _ISA_MEM_BASE isa_mem_base
  48. #define PCI_DRAM_OFFSET pci_dram_offset
  49. #else
  50. #define _IO_BASE pci_io_base
  51. #define _ISA_MEM_BASE isa_mem_base
  52. #define PCI_DRAM_OFFSET 0
  53. #endif
  54. extern unsigned long isa_io_base;
  55. extern unsigned long pci_io_base;
  56. extern unsigned long pci_dram_offset;
  57. extern resource_size_t isa_mem_base;
  58. /* Boolean set by platform if PIO accesses are suppored while _IO_BASE
  59. * is not set or addresses cannot be translated to MMIO. This is typically
  60. * set when the platform supports "special" PIO accesses via a non memory
  61. * mapped mechanism, and allows things like the early udbg UART code to
  62. * function.
  63. */
  64. extern bool isa_io_special;
  65. #ifdef CONFIG_PPC32
  66. #if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
  67. #error CONFIG_PPC_INDIRECT_{PIO,MMIO} are not yet supported on 32 bits
  68. #endif
  69. #endif
  70. /*
  71. *
  72. * Low level MMIO accessors
  73. *
  74. * This provides the non-bus specific accessors to MMIO. Those are PowerPC
  75. * specific and thus shouldn't be used in generic code. The accessors
  76. * provided here are:
  77. *
  78. * in_8, in_le16, in_be16, in_le32, in_be32, in_le64, in_be64
  79. * out_8, out_le16, out_be16, out_le32, out_be32, out_le64, out_be64
  80. * _insb, _insw_ns, _insl_ns, _outsb, _outsw_ns, _outsl_ns
  81. *
  82. * Those operate directly on a kernel virtual address. Note that the prototype
  83. * for the out_* accessors has the arguments in opposite order from the usual
  84. * linux PCI accessors. Unlike those, they take the address first and the value
  85. * next.
  86. *
  87. * Note: I might drop the _ns suffix on the stream operations soon as it is
  88. * simply normal for stream operations to not swap in the first place.
  89. *
  90. */
  91. #ifdef CONFIG_PPC64
  92. #define IO_SET_SYNC_FLAG() do { local_paca->io_sync = 1; } while(0)
  93. #else
  94. #define IO_SET_SYNC_FLAG()
  95. #endif
  96. /* gcc 4.0 and older doesn't have 'Z' constraint */
  97. #if __GNUC__ < 4 || (__GNUC__ == 4 && __GNUC_MINOR__ == 0)
  98. #define DEF_MMIO_IN_LE(name, size, insn) \
  99. static inline u##size name(const volatile u##size __iomem *addr) \
  100. { \
  101. u##size ret; \
  102. __asm__ __volatile__("sync;"#insn" %0,0,%1;twi 0,%0,0;isync" \
  103. : "=r" (ret) : "r" (addr), "m" (*addr) : "memory"); \
  104. return ret; \
  105. }
  106. #define DEF_MMIO_OUT_LE(name, size, insn) \
  107. static inline void name(volatile u##size __iomem *addr, u##size val) \
  108. { \
  109. __asm__ __volatile__("sync;"#insn" %1,0,%2" \
  110. : "=m" (*addr) : "r" (val), "r" (addr) : "memory"); \
  111. IO_SET_SYNC_FLAG(); \
  112. }
  113. #else /* newer gcc */
  114. #define DEF_MMIO_IN_LE(name, size, insn) \
  115. static inline u##size name(const volatile u##size __iomem *addr) \
  116. { \
  117. u##size ret; \
  118. __asm__ __volatile__("sync;"#insn" %0,%y1;twi 0,%0,0;isync" \
  119. : "=r" (ret) : "Z" (*addr) : "memory"); \
  120. return ret; \
  121. }
  122. #define DEF_MMIO_OUT_LE(name, size, insn) \
  123. static inline void name(volatile u##size __iomem *addr, u##size val) \
  124. { \
  125. __asm__ __volatile__("sync;"#insn" %1,%y0" \
  126. : "=Z" (*addr) : "r" (val) : "memory"); \
  127. IO_SET_SYNC_FLAG(); \
  128. }
  129. #endif
  130. #define DEF_MMIO_IN_BE(name, size, insn) \
  131. static inline u##size name(const volatile u##size __iomem *addr) \
  132. { \
  133. u##size ret; \
  134. __asm__ __volatile__("sync;"#insn"%U1%X1 %0,%1;twi 0,%0,0;isync"\
  135. : "=r" (ret) : "m" (*addr) : "memory"); \
  136. return ret; \
  137. }
  138. #define DEF_MMIO_OUT_BE(name, size, insn) \
  139. static inline void name(volatile u##size __iomem *addr, u##size val) \
  140. { \
  141. __asm__ __volatile__("sync;"#insn"%U0%X0 %1,%0" \
  142. : "=m" (*addr) : "r" (val) : "memory"); \
  143. IO_SET_SYNC_FLAG(); \
  144. }
  145. DEF_MMIO_IN_BE(in_8, 8, lbz);
  146. DEF_MMIO_IN_BE(in_be16, 16, lhz);
  147. DEF_MMIO_IN_BE(in_be32, 32, lwz);
  148. DEF_MMIO_IN_LE(in_le16, 16, lhbrx);
  149. DEF_MMIO_IN_LE(in_le32, 32, lwbrx);
  150. DEF_MMIO_OUT_BE(out_8, 8, stb);
  151. DEF_MMIO_OUT_BE(out_be16, 16, sth);
  152. DEF_MMIO_OUT_BE(out_be32, 32, stw);
  153. DEF_MMIO_OUT_LE(out_le16, 16, sthbrx);
  154. DEF_MMIO_OUT_LE(out_le32, 32, stwbrx);
  155. #ifdef __powerpc64__
  156. DEF_MMIO_OUT_BE(out_be64, 64, std);
  157. DEF_MMIO_IN_BE(in_be64, 64, ld);
  158. /* There is no asm instructions for 64 bits reverse loads and stores */
  159. static inline u64 in_le64(const volatile u64 __iomem *addr)
  160. {
  161. return swab64(in_be64(addr));
  162. }
  163. static inline void out_le64(volatile u64 __iomem *addr, u64 val)
  164. {
  165. out_be64(addr, swab64(val));
  166. }
  167. #endif /* __powerpc64__ */
  168. /*
  169. * Low level IO stream instructions are defined out of line for now
  170. */
  171. extern void _insb(const volatile u8 __iomem *addr, void *buf, long count);
  172. extern void _outsb(volatile u8 __iomem *addr,const void *buf,long count);
  173. extern void _insw_ns(const volatile u16 __iomem *addr, void *buf, long count);
  174. extern void _outsw_ns(volatile u16 __iomem *addr, const void *buf, long count);
  175. extern void _insl_ns(const volatile u32 __iomem *addr, void *buf, long count);
  176. extern void _outsl_ns(volatile u32 __iomem *addr, const void *buf, long count);
  177. /* The _ns naming is historical and will be removed. For now, just #define
  178. * the non _ns equivalent names
  179. */
  180. #define _insw _insw_ns
  181. #define _insl _insl_ns
  182. #define _outsw _outsw_ns
  183. #define _outsl _outsl_ns
  184. /*
  185. * memset_io, memcpy_toio, memcpy_fromio base implementations are out of line
  186. */
  187. extern void _memset_io(volatile void __iomem *addr, int c, unsigned long n);
  188. extern void _memcpy_fromio(void *dest, const volatile void __iomem *src,
  189. unsigned long n);
  190. extern void _memcpy_toio(volatile void __iomem *dest, const void *src,
  191. unsigned long n);
  192. /*
  193. *
  194. * PCI and standard ISA accessors
  195. *
  196. * Those are globally defined linux accessors for devices on PCI or ISA
  197. * busses. They follow the Linux defined semantics. The current implementation
  198. * for PowerPC is as close as possible to the x86 version of these, and thus
  199. * provides fairly heavy weight barriers for the non-raw versions
  200. *
  201. * In addition, they support a hook mechanism when CONFIG_PPC_INDIRECT_MMIO
  202. * or CONFIG_PPC_INDIRECT_PIO are set allowing the platform to provide its
  203. * own implementation of some or all of the accessors.
  204. */
  205. /*
  206. * Include the EEH definitions when EEH is enabled only so they don't get
  207. * in the way when building for 32 bits
  208. */
  209. #ifdef CONFIG_EEH
  210. #include <asm/eeh.h>
  211. #endif
  212. /* Shortcut to the MMIO argument pointer */
  213. #define PCI_IO_ADDR volatile void __iomem *
  214. /* Indirect IO address tokens:
  215. *
  216. * When CONFIG_PPC_INDIRECT_MMIO is set, the platform can provide hooks
  217. * on all MMIOs. (Note that this is all 64 bits only for now)
  218. *
  219. * To help platforms who may need to differenciate MMIO addresses in
  220. * their hooks, a bitfield is reserved for use by the platform near the
  221. * top of MMIO addresses (not PIO, those have to cope the hard way).
  222. *
  223. * This bit field is 12 bits and is at the top of the IO virtual
  224. * addresses PCI_IO_INDIRECT_TOKEN_MASK.
  225. *
  226. * The kernel virtual space is thus:
  227. *
  228. * 0xD000000000000000 : vmalloc
  229. * 0xD000080000000000 : PCI PHB IO space
  230. * 0xD000080080000000 : ioremap
  231. * 0xD0000fffffffffff : end of ioremap region
  232. *
  233. * Since the top 4 bits are reserved as the region ID, we use thus
  234. * the next 12 bits and keep 4 bits available for the future if the
  235. * virtual address space is ever to be extended.
  236. *
  237. * The direct IO mapping operations will then mask off those bits
  238. * before doing the actual access, though that only happen when
  239. * CONFIG_PPC_INDIRECT_MMIO is set, thus be careful when you use that
  240. * mechanism
  241. *
  242. * For PIO, there is a separate CONFIG_PPC_INDIRECT_PIO which makes
  243. * all PIO functions call through a hook.
  244. */
  245. #ifdef CONFIG_PPC_INDIRECT_MMIO
  246. #define PCI_IO_IND_TOKEN_MASK 0x0fff000000000000ul
  247. #define PCI_IO_IND_TOKEN_SHIFT 48
  248. #define PCI_FIX_ADDR(addr) \
  249. ((PCI_IO_ADDR)(((unsigned long)(addr)) & ~PCI_IO_IND_TOKEN_MASK))
  250. #define PCI_GET_ADDR_TOKEN(addr) \
  251. (((unsigned long)(addr) & PCI_IO_IND_TOKEN_MASK) >> \
  252. PCI_IO_IND_TOKEN_SHIFT)
  253. #define PCI_SET_ADDR_TOKEN(addr, token) \
  254. do { \
  255. unsigned long __a = (unsigned long)(addr); \
  256. __a &= ~PCI_IO_IND_TOKEN_MASK; \
  257. __a |= ((unsigned long)(token)) << PCI_IO_IND_TOKEN_SHIFT; \
  258. (addr) = (void __iomem *)__a; \
  259. } while(0)
  260. #else
  261. #define PCI_FIX_ADDR(addr) (addr)
  262. #endif
  263. /*
  264. * Non ordered and non-swapping "raw" accessors
  265. */
  266. static inline unsigned char __raw_readb(const volatile void __iomem *addr)
  267. {
  268. return *(volatile unsigned char __force *)PCI_FIX_ADDR(addr);
  269. }
  270. static inline unsigned short __raw_readw(const volatile void __iomem *addr)
  271. {
  272. return *(volatile unsigned short __force *)PCI_FIX_ADDR(addr);
  273. }
  274. static inline unsigned int __raw_readl(const volatile void __iomem *addr)
  275. {
  276. return *(volatile unsigned int __force *)PCI_FIX_ADDR(addr);
  277. }
  278. static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
  279. {
  280. *(volatile unsigned char __force *)PCI_FIX_ADDR(addr) = v;
  281. }
  282. static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
  283. {
  284. *(volatile unsigned short __force *)PCI_FIX_ADDR(addr) = v;
  285. }
  286. static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
  287. {
  288. *(volatile unsigned int __force *)PCI_FIX_ADDR(addr) = v;
  289. }
  290. #ifdef __powerpc64__
  291. static inline unsigned long __raw_readq(const volatile void __iomem *addr)
  292. {
  293. return *(volatile unsigned long __force *)PCI_FIX_ADDR(addr);
  294. }
  295. static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
  296. {
  297. *(volatile unsigned long __force *)PCI_FIX_ADDR(addr) = v;
  298. }
  299. #endif /* __powerpc64__ */
  300. /*
  301. *
  302. * PCI PIO and MMIO accessors.
  303. *
  304. *
  305. * On 32 bits, PIO operations have a recovery mechanism in case they trigger
  306. * machine checks (which they occasionally do when probing non existing
  307. * IO ports on some platforms, like PowerMac and 8xx).
  308. * I always found it to be of dubious reliability and I am tempted to get
  309. * rid of it one of these days. So if you think it's important to keep it,
  310. * please voice up asap. We never had it for 64 bits and I do not intend
  311. * to port it over
  312. */
  313. #ifdef CONFIG_PPC32
  314. #define __do_in_asm(name, op) \
  315. static inline unsigned int name(unsigned int port) \
  316. { \
  317. unsigned int x; \
  318. __asm__ __volatile__( \
  319. "sync\n" \
  320. "0:" op " %0,0,%1\n" \
  321. "1: twi 0,%0,0\n" \
  322. "2: isync\n" \
  323. "3: nop\n" \
  324. "4:\n" \
  325. ".section .fixup,\"ax\"\n" \
  326. "5: li %0,-1\n" \
  327. " b 4b\n" \
  328. ".previous\n" \
  329. ".section __ex_table,\"a\"\n" \
  330. " .align 2\n" \
  331. " .long 0b,5b\n" \
  332. " .long 1b,5b\n" \
  333. " .long 2b,5b\n" \
  334. " .long 3b,5b\n" \
  335. ".previous" \
  336. : "=&r" (x) \
  337. : "r" (port + _IO_BASE) \
  338. : "memory"); \
  339. return x; \
  340. }
  341. #define __do_out_asm(name, op) \
  342. static inline void name(unsigned int val, unsigned int port) \
  343. { \
  344. __asm__ __volatile__( \
  345. "sync\n" \
  346. "0:" op " %0,0,%1\n" \
  347. "1: sync\n" \
  348. "2:\n" \
  349. ".section __ex_table,\"a\"\n" \
  350. " .align 2\n" \
  351. " .long 0b,2b\n" \
  352. " .long 1b,2b\n" \
  353. ".previous" \
  354. : : "r" (val), "r" (port + _IO_BASE) \
  355. : "memory"); \
  356. }
  357. __do_in_asm(_rec_inb, "lbzx")
  358. __do_in_asm(_rec_inw, "lhbrx")
  359. __do_in_asm(_rec_inl, "lwbrx")
  360. __do_out_asm(_rec_outb, "stbx")
  361. __do_out_asm(_rec_outw, "sthbrx")
  362. __do_out_asm(_rec_outl, "stwbrx")
  363. #endif /* CONFIG_PPC32 */
  364. /* The "__do_*" operations below provide the actual "base" implementation
  365. * for each of the defined accessors. Some of them use the out_* functions
  366. * directly, some of them still use EEH, though we might change that in the
  367. * future. Those macros below provide the necessary argument swapping and
  368. * handling of the IO base for PIO.
  369. *
  370. * They are themselves used by the macros that define the actual accessors
  371. * and can be used by the hooks if any.
  372. *
  373. * Note that PIO operations are always defined in terms of their corresonding
  374. * MMIO operations. That allows platforms like iSeries who want to modify the
  375. * behaviour of both to only hook on the MMIO version and get both. It's also
  376. * possible to hook directly at the toplevel PIO operation if they have to
  377. * be handled differently
  378. */
  379. #define __do_writeb(val, addr) out_8(PCI_FIX_ADDR(addr), val)
  380. #define __do_writew(val, addr) out_le16(PCI_FIX_ADDR(addr), val)
  381. #define __do_writel(val, addr) out_le32(PCI_FIX_ADDR(addr), val)
  382. #define __do_writeq(val, addr) out_le64(PCI_FIX_ADDR(addr), val)
  383. #define __do_writew_be(val, addr) out_be16(PCI_FIX_ADDR(addr), val)
  384. #define __do_writel_be(val, addr) out_be32(PCI_FIX_ADDR(addr), val)
  385. #define __do_writeq_be(val, addr) out_be64(PCI_FIX_ADDR(addr), val)
  386. #ifdef CONFIG_EEH
  387. #define __do_readb(addr) eeh_readb(PCI_FIX_ADDR(addr))
  388. #define __do_readw(addr) eeh_readw(PCI_FIX_ADDR(addr))
  389. #define __do_readl(addr) eeh_readl(PCI_FIX_ADDR(addr))
  390. #define __do_readq(addr) eeh_readq(PCI_FIX_ADDR(addr))
  391. #define __do_readw_be(addr) eeh_readw_be(PCI_FIX_ADDR(addr))
  392. #define __do_readl_be(addr) eeh_readl_be(PCI_FIX_ADDR(addr))
  393. #define __do_readq_be(addr) eeh_readq_be(PCI_FIX_ADDR(addr))
  394. #else /* CONFIG_EEH */
  395. #define __do_readb(addr) in_8(PCI_FIX_ADDR(addr))
  396. #define __do_readw(addr) in_le16(PCI_FIX_ADDR(addr))
  397. #define __do_readl(addr) in_le32(PCI_FIX_ADDR(addr))
  398. #define __do_readq(addr) in_le64(PCI_FIX_ADDR(addr))
  399. #define __do_readw_be(addr) in_be16(PCI_FIX_ADDR(addr))
  400. #define __do_readl_be(addr) in_be32(PCI_FIX_ADDR(addr))
  401. #define __do_readq_be(addr) in_be64(PCI_FIX_ADDR(addr))
  402. #endif /* !defined(CONFIG_EEH) */
  403. #ifdef CONFIG_PPC32
  404. #define __do_outb(val, port) _rec_outb(val, port)
  405. #define __do_outw(val, port) _rec_outw(val, port)
  406. #define __do_outl(val, port) _rec_outl(val, port)
  407. #define __do_inb(port) _rec_inb(port)
  408. #define __do_inw(port) _rec_inw(port)
  409. #define __do_inl(port) _rec_inl(port)
  410. #else /* CONFIG_PPC32 */
  411. #define __do_outb(val, port) writeb(val,(PCI_IO_ADDR)_IO_BASE+port);
  412. #define __do_outw(val, port) writew(val,(PCI_IO_ADDR)_IO_BASE+port);
  413. #define __do_outl(val, port) writel(val,(PCI_IO_ADDR)_IO_BASE+port);
  414. #define __do_inb(port) readb((PCI_IO_ADDR)_IO_BASE + port);
  415. #define __do_inw(port) readw((PCI_IO_ADDR)_IO_BASE + port);
  416. #define __do_inl(port) readl((PCI_IO_ADDR)_IO_BASE + port);
  417. #endif /* !CONFIG_PPC32 */
  418. #ifdef CONFIG_EEH
  419. #define __do_readsb(a, b, n) eeh_readsb(PCI_FIX_ADDR(a), (b), (n))
  420. #define __do_readsw(a, b, n) eeh_readsw(PCI_FIX_ADDR(a), (b), (n))
  421. #define __do_readsl(a, b, n) eeh_readsl(PCI_FIX_ADDR(a), (b), (n))
  422. #else /* CONFIG_EEH */
  423. #define __do_readsb(a, b, n) _insb(PCI_FIX_ADDR(a), (b), (n))
  424. #define __do_readsw(a, b, n) _insw(PCI_FIX_ADDR(a), (b), (n))
  425. #define __do_readsl(a, b, n) _insl(PCI_FIX_ADDR(a), (b), (n))
  426. #endif /* !CONFIG_EEH */
  427. #define __do_writesb(a, b, n) _outsb(PCI_FIX_ADDR(a),(b),(n))
  428. #define __do_writesw(a, b, n) _outsw(PCI_FIX_ADDR(a),(b),(n))
  429. #define __do_writesl(a, b, n) _outsl(PCI_FIX_ADDR(a),(b),(n))
  430. #define __do_insb(p, b, n) readsb((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  431. #define __do_insw(p, b, n) readsw((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  432. #define __do_insl(p, b, n) readsl((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  433. #define __do_outsb(p, b, n) writesb((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  434. #define __do_outsw(p, b, n) writesw((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  435. #define __do_outsl(p, b, n) writesl((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  436. #define __do_memset_io(addr, c, n) \
  437. _memset_io(PCI_FIX_ADDR(addr), c, n)
  438. #define __do_memcpy_toio(dst, src, n) \
  439. _memcpy_toio(PCI_FIX_ADDR(dst), src, n)
  440. #ifdef CONFIG_EEH
  441. #define __do_memcpy_fromio(dst, src, n) \
  442. eeh_memcpy_fromio(dst, PCI_FIX_ADDR(src), n)
  443. #else /* CONFIG_EEH */
  444. #define __do_memcpy_fromio(dst, src, n) \
  445. _memcpy_fromio(dst,PCI_FIX_ADDR(src),n)
  446. #endif /* !CONFIG_EEH */
  447. #ifdef CONFIG_PPC_INDIRECT_PIO
  448. #define DEF_PCI_HOOK_pio(x) x
  449. #else
  450. #define DEF_PCI_HOOK_pio(x) NULL
  451. #endif
  452. #ifdef CONFIG_PPC_INDIRECT_MMIO
  453. #define DEF_PCI_HOOK_mem(x) x
  454. #else
  455. #define DEF_PCI_HOOK_mem(x) NULL
  456. #endif
  457. /* Structure containing all the hooks */
  458. extern struct ppc_pci_io {
  459. #define DEF_PCI_AC_RET(name, ret, at, al, space, aa) ret (*name) at;
  460. #define DEF_PCI_AC_NORET(name, at, al, space, aa) void (*name) at;
  461. #include <asm/io-defs.h>
  462. #undef DEF_PCI_AC_RET
  463. #undef DEF_PCI_AC_NORET
  464. } ppc_pci_io;
  465. /* The inline wrappers */
  466. #define DEF_PCI_AC_RET(name, ret, at, al, space, aa) \
  467. static inline ret name at \
  468. { \
  469. if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
  470. return ppc_pci_io.name al; \
  471. return __do_##name al; \
  472. }
  473. #define DEF_PCI_AC_NORET(name, at, al, space, aa) \
  474. static inline void name at \
  475. { \
  476. if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
  477. ppc_pci_io.name al; \
  478. else \
  479. __do_##name al; \
  480. }
  481. #include <asm/io-defs.h>
  482. #undef DEF_PCI_AC_RET
  483. #undef DEF_PCI_AC_NORET
  484. /* Some drivers check for the presence of readq & writeq with
  485. * a #ifdef, so we make them happy here.
  486. */
  487. #ifdef __powerpc64__
  488. #define readq readq
  489. #define writeq writeq
  490. #endif
  491. /*
  492. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  493. * access
  494. */
  495. #define xlate_dev_mem_ptr(p) __va(p)
  496. /*
  497. * Convert a virtual cached pointer to an uncached pointer
  498. */
  499. #define xlate_dev_kmem_ptr(p) p
  500. /*
  501. * We don't do relaxed operations yet, at least not with this semantic
  502. */
  503. #define readb_relaxed(addr) readb(addr)
  504. #define readw_relaxed(addr) readw(addr)
  505. #define readl_relaxed(addr) readl(addr)
  506. #define readq_relaxed(addr) readq(addr)
  507. #ifdef CONFIG_PPC32
  508. #define mmiowb()
  509. #else
  510. /*
  511. * Enforce synchronisation of stores vs. spin_unlock
  512. * (this does it explicitly, though our implementation of spin_unlock
  513. * does it implicitely too)
  514. */
  515. static inline void mmiowb(void)
  516. {
  517. unsigned long tmp;
  518. __asm__ __volatile__("sync; li %0,0; stb %0,%1(13)"
  519. : "=&r" (tmp) : "i" (offsetof(struct paca_struct, io_sync))
  520. : "memory");
  521. }
  522. #endif /* !CONFIG_PPC32 */
  523. static inline void iosync(void)
  524. {
  525. __asm__ __volatile__ ("sync" : : : "memory");
  526. }
  527. /* Enforce in-order execution of data I/O.
  528. * No distinction between read/write on PPC; use eieio for all three.
  529. * Those are fairly week though. They don't provide a barrier between
  530. * MMIO and cacheable storage nor do they provide a barrier vs. locks,
  531. * they only provide barriers between 2 __raw MMIO operations and
  532. * possibly break write combining.
  533. */
  534. #define iobarrier_rw() eieio()
  535. #define iobarrier_r() eieio()
  536. #define iobarrier_w() eieio()
  537. /*
  538. * output pause versions need a delay at least for the
  539. * w83c105 ide controller in a p610.
  540. */
  541. #define inb_p(port) inb(port)
  542. #define outb_p(val, port) (udelay(1), outb((val), (port)))
  543. #define inw_p(port) inw(port)
  544. #define outw_p(val, port) (udelay(1), outw((val), (port)))
  545. #define inl_p(port) inl(port)
  546. #define outl_p(val, port) (udelay(1), outl((val), (port)))
  547. #define IO_SPACE_LIMIT ~(0UL)
  548. /**
  549. * ioremap - map bus memory into CPU space
  550. * @address: bus address of the memory
  551. * @size: size of the resource to map
  552. *
  553. * ioremap performs a platform specific sequence of operations to
  554. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  555. * writew/writel functions and the other mmio helpers. The returned
  556. * address is not guaranteed to be usable directly as a virtual
  557. * address.
  558. *
  559. * We provide a few variations of it:
  560. *
  561. * * ioremap is the standard one and provides non-cacheable guarded mappings
  562. * and can be hooked by the platform via ppc_md
  563. *
  564. * * ioremap_prot allows to specify the page flags as an argument and can
  565. * also be hooked by the platform via ppc_md.
  566. *
  567. * * ioremap_nocache is identical to ioremap
  568. *
  569. * * ioremap_wc enables write combining
  570. *
  571. * * iounmap undoes such a mapping and can be hooked
  572. *
  573. * * __ioremap_at (and the pending __iounmap_at) are low level functions to
  574. * create hand-made mappings for use only by the PCI code and cannot
  575. * currently be hooked. Must be page aligned.
  576. *
  577. * * __ioremap is the low level implementation used by ioremap and
  578. * ioremap_prot and cannot be hooked (but can be used by a hook on one
  579. * of the previous ones)
  580. *
  581. * * __ioremap_caller is the same as above but takes an explicit caller
  582. * reference rather than using __builtin_return_address(0)
  583. *
  584. * * __iounmap, is the low level implementation used by iounmap and cannot
  585. * be hooked (but can be used by a hook on iounmap)
  586. *
  587. */
  588. extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
  589. extern void __iomem *ioremap_prot(phys_addr_t address, unsigned long size,
  590. unsigned long flags);
  591. extern void __iomem *ioremap_wc(phys_addr_t address, unsigned long size);
  592. #define ioremap_nocache(addr, size) ioremap((addr), (size))
  593. extern void iounmap(volatile void __iomem *addr);
  594. extern void __iomem *__ioremap(phys_addr_t, unsigned long size,
  595. unsigned long flags);
  596. extern void __iomem *__ioremap_caller(phys_addr_t, unsigned long size,
  597. unsigned long flags, void *caller);
  598. extern void __iounmap(volatile void __iomem *addr);
  599. extern void __iomem * __ioremap_at(phys_addr_t pa, void *ea,
  600. unsigned long size, unsigned long flags);
  601. extern void __iounmap_at(void *ea, unsigned long size);
  602. /*
  603. * When CONFIG_PPC_INDIRECT_PIO is set, we use the generic iomap implementation
  604. * which needs some additional definitions here. They basically allow PIO
  605. * space overall to be 1GB. This will work as long as we never try to use
  606. * iomap to map MMIO below 1GB which should be fine on ppc64
  607. */
  608. #define HAVE_ARCH_PIO_SIZE 1
  609. #define PIO_OFFSET 0x00000000UL
  610. #define PIO_MASK (FULL_IO_SIZE - 1)
  611. #define PIO_RESERVED (FULL_IO_SIZE)
  612. #define mmio_read16be(addr) readw_be(addr)
  613. #define mmio_read32be(addr) readl_be(addr)
  614. #define mmio_write16be(val, addr) writew_be(val, addr)
  615. #define mmio_write32be(val, addr) writel_be(val, addr)
  616. #define mmio_insb(addr, dst, count) readsb(addr, dst, count)
  617. #define mmio_insw(addr, dst, count) readsw(addr, dst, count)
  618. #define mmio_insl(addr, dst, count) readsl(addr, dst, count)
  619. #define mmio_outsb(addr, src, count) writesb(addr, src, count)
  620. #define mmio_outsw(addr, src, count) writesw(addr, src, count)
  621. #define mmio_outsl(addr, src, count) writesl(addr, src, count)
  622. /**
  623. * virt_to_phys - map virtual addresses to physical
  624. * @address: address to remap
  625. *
  626. * The returned physical address is the physical (CPU) mapping for
  627. * the memory address given. It is only valid to use this function on
  628. * addresses directly mapped or allocated via kmalloc.
  629. *
  630. * This function does not give bus mappings for DMA transfers. In
  631. * almost all conceivable cases a device driver should not be using
  632. * this function
  633. */
  634. static inline unsigned long virt_to_phys(volatile void * address)
  635. {
  636. return __pa((unsigned long)address);
  637. }
  638. /**
  639. * phys_to_virt - map physical address to virtual
  640. * @address: address to remap
  641. *
  642. * The returned virtual address is a current CPU mapping for
  643. * the memory address given. It is only valid to use this function on
  644. * addresses that have a kernel mapping
  645. *
  646. * This function does not handle bus mappings for DMA transfers. In
  647. * almost all conceivable cases a device driver should not be using
  648. * this function
  649. */
  650. static inline void * phys_to_virt(unsigned long address)
  651. {
  652. return (void *)__va(address);
  653. }
  654. /*
  655. * Change "struct page" to physical address.
  656. */
  657. #define page_to_phys(page) ((phys_addr_t)page_to_pfn(page) << PAGE_SHIFT)
  658. /*
  659. * 32 bits still uses virt_to_bus() for it's implementation of DMA
  660. * mappings se we have to keep it defined here. We also have some old
  661. * drivers (shame shame shame) that use bus_to_virt() and haven't been
  662. * fixed yet so I need to define it here.
  663. */
  664. #ifdef CONFIG_PPC32
  665. static inline unsigned long virt_to_bus(volatile void * address)
  666. {
  667. if (address == NULL)
  668. return 0;
  669. return __pa(address) + PCI_DRAM_OFFSET;
  670. }
  671. static inline void * bus_to_virt(unsigned long address)
  672. {
  673. if (address == 0)
  674. return NULL;
  675. return __va(address - PCI_DRAM_OFFSET);
  676. }
  677. #define page_to_bus(page) (page_to_phys(page) + PCI_DRAM_OFFSET)
  678. #endif /* CONFIG_PPC32 */
  679. /* access ports */
  680. #define setbits32(_addr, _v) out_be32((_addr), in_be32(_addr) | (_v))
  681. #define clrbits32(_addr, _v) out_be32((_addr), in_be32(_addr) & ~(_v))
  682. #define setbits16(_addr, _v) out_be16((_addr), in_be16(_addr) | (_v))
  683. #define clrbits16(_addr, _v) out_be16((_addr), in_be16(_addr) & ~(_v))
  684. #define setbits8(_addr, _v) out_8((_addr), in_8(_addr) | (_v))
  685. #define clrbits8(_addr, _v) out_8((_addr), in_8(_addr) & ~(_v))
  686. /* Clear and set bits in one shot. These macros can be used to clear and
  687. * set multiple bits in a register using a single read-modify-write. These
  688. * macros can also be used to set a multiple-bit bit pattern using a mask,
  689. * by specifying the mask in the 'clear' parameter and the new bit pattern
  690. * in the 'set' parameter.
  691. */
  692. #define clrsetbits(type, addr, clear, set) \
  693. out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
  694. #ifdef __powerpc64__
  695. #define clrsetbits_be64(addr, clear, set) clrsetbits(be64, addr, clear, set)
  696. #define clrsetbits_le64(addr, clear, set) clrsetbits(le64, addr, clear, set)
  697. #endif
  698. #define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
  699. #define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
  700. #define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
  701. #define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
  702. #define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
  703. void __iomem *devm_ioremap_prot(struct device *dev, resource_size_t offset,
  704. size_t size, unsigned long flags);
  705. #endif /* __KERNEL__ */
  706. #endif /* _ASM_POWERPC_IO_H */