atombios_crtc.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. if (radeon_crtc->enabled)
  227. atombios_blank_crtc(crtc, ATOM_ENABLE);
  228. if (ASIC_IS_DCE3(rdev))
  229. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_DISABLE);
  231. radeon_crtc->enabled = false;
  232. /* adjust pm to dpms changes AFTER disabling crtcs */
  233. radeon_pm_compute_clocks(rdev);
  234. break;
  235. }
  236. }
  237. static void
  238. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  239. struct drm_display_mode *mode)
  240. {
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  242. struct drm_device *dev = crtc->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  245. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  246. u16 misc = 0;
  247. memset(&args, 0, sizeof(args));
  248. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  249. args.usH_Blanking_Time =
  250. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  251. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  252. args.usV_Blanking_Time =
  253. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  254. args.usH_SyncOffset =
  255. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  256. args.usH_SyncWidth =
  257. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  258. args.usV_SyncOffset =
  259. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  260. args.usV_SyncWidth =
  261. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  262. args.ucH_Border = radeon_crtc->h_border;
  263. args.ucV_Border = radeon_crtc->v_border;
  264. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  265. misc |= ATOM_VSYNC_POLARITY;
  266. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  267. misc |= ATOM_HSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  269. misc |= ATOM_COMPOSITESYNC;
  270. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  271. misc |= ATOM_INTERLACE;
  272. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  273. misc |= ATOM_DOUBLE_CLOCK_MODE;
  274. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  275. args.ucCRTC = radeon_crtc->crtc_id;
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. args.ucOverscanRight = radeon_crtc->h_border;
  299. args.ucOverscanLeft = radeon_crtc->h_border;
  300. args.ucOverscanBottom = radeon_crtc->v_border;
  301. args.ucOverscanTop = radeon_crtc->v_border;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. misc |= ATOM_VSYNC_POLARITY;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. misc |= ATOM_HSYNC_POLARITY;
  306. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  307. misc |= ATOM_COMPOSITESYNC;
  308. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. misc |= ATOM_INTERLACE;
  310. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  311. misc |= ATOM_DOUBLE_CLOCK_MODE;
  312. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  313. args.ucCRTC = radeon_crtc->crtc_id;
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  317. {
  318. u32 ss_cntl;
  319. if (ASIC_IS_DCE4(rdev)) {
  320. switch (pll_id) {
  321. case ATOM_PPLL1:
  322. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  323. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  324. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  325. break;
  326. case ATOM_PPLL2:
  327. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  328. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  329. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  330. break;
  331. case ATOM_DCPLL:
  332. case ATOM_PPLL_INVALID:
  333. return;
  334. }
  335. } else if (ASIC_IS_AVIVO(rdev)) {
  336. switch (pll_id) {
  337. case ATOM_PPLL1:
  338. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  339. ss_cntl &= ~1;
  340. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  341. break;
  342. case ATOM_PPLL2:
  343. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  344. ss_cntl &= ~1;
  345. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  346. break;
  347. case ATOM_DCPLL:
  348. case ATOM_PPLL_INVALID:
  349. return;
  350. }
  351. }
  352. }
  353. union atom_enable_ss {
  354. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  355. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  356. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  357. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  358. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  359. };
  360. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  361. int enable,
  362. int pll_id,
  363. struct radeon_atom_ss *ss)
  364. {
  365. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  366. union atom_enable_ss args;
  367. memset(&args, 0, sizeof(args));
  368. if (ASIC_IS_DCE5(rdev)) {
  369. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  370. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  371. switch (pll_id) {
  372. case ATOM_PPLL1:
  373. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  374. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  375. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  376. break;
  377. case ATOM_PPLL2:
  378. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  379. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  380. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  381. break;
  382. case ATOM_DCPLL:
  383. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  384. args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
  385. args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
  386. break;
  387. case ATOM_PPLL_INVALID:
  388. return;
  389. }
  390. args.v3.ucEnable = enable;
  391. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK))
  392. args.v3.ucEnable = ATOM_DISABLE;
  393. } else if (ASIC_IS_DCE4(rdev)) {
  394. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  395. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  396. switch (pll_id) {
  397. case ATOM_PPLL1:
  398. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  399. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  400. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  401. break;
  402. case ATOM_PPLL2:
  403. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  404. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  405. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  406. break;
  407. case ATOM_DCPLL:
  408. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  409. args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
  410. args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
  411. break;
  412. case ATOM_PPLL_INVALID:
  413. return;
  414. }
  415. args.v2.ucEnable = enable;
  416. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
  417. args.v2.ucEnable = ATOM_DISABLE;
  418. } else if (ASIC_IS_DCE3(rdev)) {
  419. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  420. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  421. args.v1.ucSpreadSpectrumStep = ss->step;
  422. args.v1.ucSpreadSpectrumDelay = ss->delay;
  423. args.v1.ucSpreadSpectrumRange = ss->range;
  424. args.v1.ucPpll = pll_id;
  425. args.v1.ucEnable = enable;
  426. } else if (ASIC_IS_AVIVO(rdev)) {
  427. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  428. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  429. atombios_disable_ss(rdev, pll_id);
  430. return;
  431. }
  432. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  433. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  434. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  435. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  436. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  437. args.lvds_ss_2.ucEnable = enable;
  438. } else {
  439. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  440. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  441. atombios_disable_ss(rdev, pll_id);
  442. return;
  443. }
  444. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  445. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  446. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  447. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  448. args.lvds_ss.ucEnable = enable;
  449. }
  450. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  451. }
  452. union adjust_pixel_clock {
  453. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  454. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  455. };
  456. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  457. struct drm_display_mode *mode,
  458. struct radeon_pll *pll,
  459. bool ss_enabled,
  460. struct radeon_atom_ss *ss)
  461. {
  462. struct drm_device *dev = crtc->dev;
  463. struct radeon_device *rdev = dev->dev_private;
  464. struct drm_encoder *encoder = NULL;
  465. struct radeon_encoder *radeon_encoder = NULL;
  466. struct drm_connector *connector = NULL;
  467. u32 adjusted_clock = mode->clock;
  468. int encoder_mode = 0;
  469. u32 dp_clock = mode->clock;
  470. int bpc = 8;
  471. /* reset the pll flags */
  472. pll->flags = 0;
  473. if (ASIC_IS_AVIVO(rdev)) {
  474. if ((rdev->family == CHIP_RS600) ||
  475. (rdev->family == CHIP_RS690) ||
  476. (rdev->family == CHIP_RS740))
  477. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  478. RADEON_PLL_PREFER_CLOSEST_LOWER);
  479. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  480. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  481. else
  482. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  483. if (rdev->family < CHIP_RV770)
  484. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  485. } else {
  486. pll->flags |= RADEON_PLL_LEGACY;
  487. if (mode->clock > 200000) /* range limits??? */
  488. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  489. else
  490. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  491. }
  492. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  493. if (encoder->crtc == crtc) {
  494. radeon_encoder = to_radeon_encoder(encoder);
  495. connector = radeon_get_connector_for_encoder(encoder);
  496. if (connector && connector->display_info.bpc)
  497. bpc = connector->display_info.bpc;
  498. encoder_mode = atombios_get_encoder_mode(encoder);
  499. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  500. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  501. if (connector) {
  502. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  503. struct radeon_connector_atom_dig *dig_connector =
  504. radeon_connector->con_priv;
  505. dp_clock = dig_connector->dp_clock;
  506. }
  507. }
  508. /* use recommended ref_div for ss */
  509. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  510. if (ss_enabled) {
  511. if (ss->refdiv) {
  512. pll->flags |= RADEON_PLL_USE_REF_DIV;
  513. pll->reference_div = ss->refdiv;
  514. if (ASIC_IS_AVIVO(rdev))
  515. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  516. }
  517. }
  518. }
  519. if (ASIC_IS_AVIVO(rdev)) {
  520. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  521. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  522. adjusted_clock = mode->clock * 2;
  523. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  524. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  525. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  526. pll->flags |= RADEON_PLL_IS_LCD;
  527. } else {
  528. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  529. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  530. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  531. pll->flags |= RADEON_PLL_USE_REF_DIV;
  532. }
  533. break;
  534. }
  535. }
  536. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  537. * accordingly based on the encoder/transmitter to work around
  538. * special hw requirements.
  539. */
  540. if (ASIC_IS_DCE3(rdev)) {
  541. union adjust_pixel_clock args;
  542. u8 frev, crev;
  543. int index;
  544. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  545. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  546. &crev))
  547. return adjusted_clock;
  548. memset(&args, 0, sizeof(args));
  549. switch (frev) {
  550. case 1:
  551. switch (crev) {
  552. case 1:
  553. case 2:
  554. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  555. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  556. args.v1.ucEncodeMode = encoder_mode;
  557. if (ss_enabled && ss->percentage)
  558. args.v1.ucConfig |=
  559. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  560. atom_execute_table(rdev->mode_info.atom_context,
  561. index, (uint32_t *)&args);
  562. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  563. break;
  564. case 3:
  565. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  566. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  567. args.v3.sInput.ucEncodeMode = encoder_mode;
  568. args.v3.sInput.ucDispPllConfig = 0;
  569. if (ss_enabled && ss->percentage)
  570. args.v3.sInput.ucDispPllConfig |=
  571. DISPPLL_CONFIG_SS_ENABLE;
  572. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  573. args.v3.sInput.ucDispPllConfig |=
  574. DISPPLL_CONFIG_COHERENT_MODE;
  575. /* 16200 or 27000 */
  576. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  577. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  578. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  579. if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
  580. /* deep color support */
  581. args.v3.sInput.usPixelClock =
  582. cpu_to_le16((mode->clock * bpc / 8) / 10);
  583. if (dig->coherent_mode)
  584. args.v3.sInput.ucDispPllConfig |=
  585. DISPPLL_CONFIG_COHERENT_MODE;
  586. if (mode->clock > 165000)
  587. args.v3.sInput.ucDispPllConfig |=
  588. DISPPLL_CONFIG_DUAL_LINK;
  589. }
  590. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  591. ENCODER_OBJECT_ID_NONE)
  592. args.v3.sInput.ucExtTransmitterID =
  593. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  594. else
  595. args.v3.sInput.ucExtTransmitterID = 0;
  596. atom_execute_table(rdev->mode_info.atom_context,
  597. index, (uint32_t *)&args);
  598. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  599. if (args.v3.sOutput.ucRefDiv) {
  600. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  601. pll->flags |= RADEON_PLL_USE_REF_DIV;
  602. pll->reference_div = args.v3.sOutput.ucRefDiv;
  603. }
  604. if (args.v3.sOutput.ucPostDiv) {
  605. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  606. pll->flags |= RADEON_PLL_USE_POST_DIV;
  607. pll->post_div = args.v3.sOutput.ucPostDiv;
  608. }
  609. break;
  610. default:
  611. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  612. return adjusted_clock;
  613. }
  614. break;
  615. default:
  616. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  617. return adjusted_clock;
  618. }
  619. }
  620. return adjusted_clock;
  621. }
  622. union set_pixel_clock {
  623. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  624. PIXEL_CLOCK_PARAMETERS v1;
  625. PIXEL_CLOCK_PARAMETERS_V2 v2;
  626. PIXEL_CLOCK_PARAMETERS_V3 v3;
  627. PIXEL_CLOCK_PARAMETERS_V5 v5;
  628. PIXEL_CLOCK_PARAMETERS_V6 v6;
  629. };
  630. /* on DCE5, make sure the voltage is high enough to support the
  631. * required disp clk.
  632. */
  633. static void atombios_crtc_set_dcpll(struct radeon_device *rdev,
  634. u32 dispclk)
  635. {
  636. u8 frev, crev;
  637. int index;
  638. union set_pixel_clock args;
  639. memset(&args, 0, sizeof(args));
  640. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  641. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  642. &crev))
  643. return;
  644. switch (frev) {
  645. case 1:
  646. switch (crev) {
  647. case 5:
  648. /* if the default dcpll clock is specified,
  649. * SetPixelClock provides the dividers
  650. */
  651. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  652. args.v5.usPixelClock = cpu_to_le16(dispclk);
  653. args.v5.ucPpll = ATOM_DCPLL;
  654. break;
  655. case 6:
  656. /* if the default dcpll clock is specified,
  657. * SetPixelClock provides the dividers
  658. */
  659. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  660. args.v6.ucPpll = ATOM_DCPLL;
  661. break;
  662. default:
  663. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  664. return;
  665. }
  666. break;
  667. default:
  668. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  669. return;
  670. }
  671. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  672. }
  673. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  674. u32 crtc_id,
  675. int pll_id,
  676. u32 encoder_mode,
  677. u32 encoder_id,
  678. u32 clock,
  679. u32 ref_div,
  680. u32 fb_div,
  681. u32 frac_fb_div,
  682. u32 post_div,
  683. int bpc,
  684. bool ss_enabled,
  685. struct radeon_atom_ss *ss)
  686. {
  687. struct drm_device *dev = crtc->dev;
  688. struct radeon_device *rdev = dev->dev_private;
  689. u8 frev, crev;
  690. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  691. union set_pixel_clock args;
  692. memset(&args, 0, sizeof(args));
  693. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  694. &crev))
  695. return;
  696. switch (frev) {
  697. case 1:
  698. switch (crev) {
  699. case 1:
  700. if (clock == ATOM_DISABLE)
  701. return;
  702. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  703. args.v1.usRefDiv = cpu_to_le16(ref_div);
  704. args.v1.usFbDiv = cpu_to_le16(fb_div);
  705. args.v1.ucFracFbDiv = frac_fb_div;
  706. args.v1.ucPostDiv = post_div;
  707. args.v1.ucPpll = pll_id;
  708. args.v1.ucCRTC = crtc_id;
  709. args.v1.ucRefDivSrc = 1;
  710. break;
  711. case 2:
  712. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  713. args.v2.usRefDiv = cpu_to_le16(ref_div);
  714. args.v2.usFbDiv = cpu_to_le16(fb_div);
  715. args.v2.ucFracFbDiv = frac_fb_div;
  716. args.v2.ucPostDiv = post_div;
  717. args.v2.ucPpll = pll_id;
  718. args.v2.ucCRTC = crtc_id;
  719. args.v2.ucRefDivSrc = 1;
  720. break;
  721. case 3:
  722. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  723. args.v3.usRefDiv = cpu_to_le16(ref_div);
  724. args.v3.usFbDiv = cpu_to_le16(fb_div);
  725. args.v3.ucFracFbDiv = frac_fb_div;
  726. args.v3.ucPostDiv = post_div;
  727. args.v3.ucPpll = pll_id;
  728. args.v3.ucMiscInfo = (pll_id << 2);
  729. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  730. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  731. args.v3.ucTransmitterId = encoder_id;
  732. args.v3.ucEncoderMode = encoder_mode;
  733. break;
  734. case 5:
  735. args.v5.ucCRTC = crtc_id;
  736. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  737. args.v5.ucRefDiv = ref_div;
  738. args.v5.usFbDiv = cpu_to_le16(fb_div);
  739. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  740. args.v5.ucPostDiv = post_div;
  741. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  742. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  743. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  744. switch (bpc) {
  745. case 8:
  746. default:
  747. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  748. break;
  749. case 10:
  750. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  751. break;
  752. }
  753. args.v5.ucTransmitterID = encoder_id;
  754. args.v5.ucEncoderMode = encoder_mode;
  755. args.v5.ucPpll = pll_id;
  756. break;
  757. case 6:
  758. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  759. args.v6.ucRefDiv = ref_div;
  760. args.v6.usFbDiv = cpu_to_le16(fb_div);
  761. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  762. args.v6.ucPostDiv = post_div;
  763. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  764. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  765. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  766. switch (bpc) {
  767. case 8:
  768. default:
  769. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  770. break;
  771. case 10:
  772. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  773. break;
  774. case 12:
  775. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  776. break;
  777. case 16:
  778. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  779. break;
  780. }
  781. args.v6.ucTransmitterID = encoder_id;
  782. args.v6.ucEncoderMode = encoder_mode;
  783. args.v6.ucPpll = pll_id;
  784. break;
  785. default:
  786. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  787. return;
  788. }
  789. break;
  790. default:
  791. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  792. return;
  793. }
  794. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  795. }
  796. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  797. {
  798. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  799. struct drm_device *dev = crtc->dev;
  800. struct radeon_device *rdev = dev->dev_private;
  801. struct drm_encoder *encoder = NULL;
  802. struct radeon_encoder *radeon_encoder = NULL;
  803. u32 pll_clock = mode->clock;
  804. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  805. struct radeon_pll *pll;
  806. u32 adjusted_clock;
  807. int encoder_mode = 0;
  808. struct radeon_atom_ss ss;
  809. bool ss_enabled = false;
  810. int bpc = 8;
  811. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  812. if (encoder->crtc == crtc) {
  813. radeon_encoder = to_radeon_encoder(encoder);
  814. encoder_mode = atombios_get_encoder_mode(encoder);
  815. break;
  816. }
  817. }
  818. if (!radeon_encoder)
  819. return;
  820. switch (radeon_crtc->pll_id) {
  821. case ATOM_PPLL1:
  822. pll = &rdev->clock.p1pll;
  823. break;
  824. case ATOM_PPLL2:
  825. pll = &rdev->clock.p2pll;
  826. break;
  827. case ATOM_DCPLL:
  828. case ATOM_PPLL_INVALID:
  829. default:
  830. pll = &rdev->clock.dcpll;
  831. break;
  832. }
  833. if (radeon_encoder->active_device &
  834. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  835. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  836. struct drm_connector *connector =
  837. radeon_get_connector_for_encoder(encoder);
  838. struct radeon_connector *radeon_connector =
  839. to_radeon_connector(connector);
  840. struct radeon_connector_atom_dig *dig_connector =
  841. radeon_connector->con_priv;
  842. int dp_clock;
  843. bpc = connector->display_info.bpc;
  844. switch (encoder_mode) {
  845. case ATOM_ENCODER_MODE_DP_MST:
  846. case ATOM_ENCODER_MODE_DP:
  847. /* DP/eDP */
  848. dp_clock = dig_connector->dp_clock / 10;
  849. if (ASIC_IS_DCE4(rdev))
  850. ss_enabled =
  851. radeon_atombios_get_asic_ss_info(rdev, &ss,
  852. ASIC_INTERNAL_SS_ON_DP,
  853. dp_clock);
  854. else {
  855. if (dp_clock == 16200) {
  856. ss_enabled =
  857. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  858. ATOM_DP_SS_ID2);
  859. if (!ss_enabled)
  860. ss_enabled =
  861. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  862. ATOM_DP_SS_ID1);
  863. } else
  864. ss_enabled =
  865. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  866. ATOM_DP_SS_ID1);
  867. }
  868. break;
  869. case ATOM_ENCODER_MODE_LVDS:
  870. if (ASIC_IS_DCE4(rdev))
  871. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  872. dig->lcd_ss_id,
  873. mode->clock / 10);
  874. else
  875. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  876. dig->lcd_ss_id);
  877. break;
  878. case ATOM_ENCODER_MODE_DVI:
  879. if (ASIC_IS_DCE4(rdev))
  880. ss_enabled =
  881. radeon_atombios_get_asic_ss_info(rdev, &ss,
  882. ASIC_INTERNAL_SS_ON_TMDS,
  883. mode->clock / 10);
  884. break;
  885. case ATOM_ENCODER_MODE_HDMI:
  886. if (ASIC_IS_DCE4(rdev))
  887. ss_enabled =
  888. radeon_atombios_get_asic_ss_info(rdev, &ss,
  889. ASIC_INTERNAL_SS_ON_HDMI,
  890. mode->clock / 10);
  891. break;
  892. default:
  893. break;
  894. }
  895. }
  896. /* adjust pixel clock as needed */
  897. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  898. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  899. /* TV seems to prefer the legacy algo on some boards */
  900. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  901. &ref_div, &post_div);
  902. else if (ASIC_IS_AVIVO(rdev))
  903. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  904. &ref_div, &post_div);
  905. else
  906. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  907. &ref_div, &post_div);
  908. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  909. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  910. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  911. ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
  912. if (ss_enabled) {
  913. /* calculate ss amount and step size */
  914. if (ASIC_IS_DCE4(rdev)) {
  915. u32 step_size;
  916. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  917. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  918. ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  919. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  920. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  921. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  922. (125 * 25 * pll->reference_freq / 100);
  923. else
  924. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  925. (125 * 25 * pll->reference_freq / 100);
  926. ss.step = step_size;
  927. }
  928. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  929. }
  930. }
  931. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  932. struct drm_framebuffer *fb,
  933. int x, int y, int atomic)
  934. {
  935. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  936. struct drm_device *dev = crtc->dev;
  937. struct radeon_device *rdev = dev->dev_private;
  938. struct radeon_framebuffer *radeon_fb;
  939. struct drm_framebuffer *target_fb;
  940. struct drm_gem_object *obj;
  941. struct radeon_bo *rbo;
  942. uint64_t fb_location;
  943. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  944. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  945. u32 tmp, viewport_w, viewport_h;
  946. int r;
  947. /* no fb bound */
  948. if (!atomic && !crtc->fb) {
  949. DRM_DEBUG_KMS("No FB bound\n");
  950. return 0;
  951. }
  952. if (atomic) {
  953. radeon_fb = to_radeon_framebuffer(fb);
  954. target_fb = fb;
  955. }
  956. else {
  957. radeon_fb = to_radeon_framebuffer(crtc->fb);
  958. target_fb = crtc->fb;
  959. }
  960. /* If atomic, assume fb object is pinned & idle & fenced and
  961. * just update base pointers
  962. */
  963. obj = radeon_fb->obj;
  964. rbo = gem_to_radeon_bo(obj);
  965. r = radeon_bo_reserve(rbo, false);
  966. if (unlikely(r != 0))
  967. return r;
  968. if (atomic)
  969. fb_location = radeon_bo_gpu_offset(rbo);
  970. else {
  971. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  972. if (unlikely(r != 0)) {
  973. radeon_bo_unreserve(rbo);
  974. return -EINVAL;
  975. }
  976. }
  977. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  978. radeon_bo_unreserve(rbo);
  979. switch (target_fb->bits_per_pixel) {
  980. case 8:
  981. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  982. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  983. break;
  984. case 15:
  985. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  986. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  987. break;
  988. case 16:
  989. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  990. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  991. #ifdef __BIG_ENDIAN
  992. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  993. #endif
  994. break;
  995. case 24:
  996. case 32:
  997. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  998. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  999. #ifdef __BIG_ENDIAN
  1000. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1001. #endif
  1002. break;
  1003. default:
  1004. DRM_ERROR("Unsupported screen depth %d\n",
  1005. target_fb->bits_per_pixel);
  1006. return -EINVAL;
  1007. }
  1008. if (tiling_flags & RADEON_TILING_MACRO) {
  1009. if (rdev->family >= CHIP_CAYMAN)
  1010. tmp = rdev->config.cayman.tile_config;
  1011. else
  1012. tmp = rdev->config.evergreen.tile_config;
  1013. switch ((tmp & 0xf0) >> 4) {
  1014. case 0: /* 4 banks */
  1015. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1016. break;
  1017. case 1: /* 8 banks */
  1018. default:
  1019. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1020. break;
  1021. case 2: /* 16 banks */
  1022. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1023. break;
  1024. }
  1025. switch ((tmp & 0xf000) >> 12) {
  1026. case 0: /* 1KB rows */
  1027. default:
  1028. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(EVERGREEN_ADDR_SURF_TILE_SPLIT_1KB);
  1029. break;
  1030. case 1: /* 2KB rows */
  1031. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(EVERGREEN_ADDR_SURF_TILE_SPLIT_2KB);
  1032. break;
  1033. case 2: /* 4KB rows */
  1034. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(EVERGREEN_ADDR_SURF_TILE_SPLIT_4KB);
  1035. break;
  1036. }
  1037. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1038. } else if (tiling_flags & RADEON_TILING_MICRO)
  1039. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1040. switch (radeon_crtc->crtc_id) {
  1041. case 0:
  1042. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1043. break;
  1044. case 1:
  1045. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1046. break;
  1047. case 2:
  1048. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1049. break;
  1050. case 3:
  1051. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1052. break;
  1053. case 4:
  1054. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1055. break;
  1056. case 5:
  1057. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1058. break;
  1059. default:
  1060. break;
  1061. }
  1062. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1063. upper_32_bits(fb_location));
  1064. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1065. upper_32_bits(fb_location));
  1066. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1067. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1068. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1069. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1070. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1071. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1072. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1073. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1074. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1075. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1076. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1077. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1078. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1079. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1080. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1081. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1082. crtc->mode.vdisplay);
  1083. x &= ~3;
  1084. y &= ~1;
  1085. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1086. (x << 16) | y);
  1087. viewport_w = crtc->mode.hdisplay;
  1088. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1089. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1090. (viewport_w << 16) | viewport_h);
  1091. /* pageflip setup */
  1092. /* make sure flip is at vb rather than hb */
  1093. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1094. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1095. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1096. /* set pageflip to happen anywhere in vblank interval */
  1097. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1098. if (!atomic && fb && fb != crtc->fb) {
  1099. radeon_fb = to_radeon_framebuffer(fb);
  1100. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1101. r = radeon_bo_reserve(rbo, false);
  1102. if (unlikely(r != 0))
  1103. return r;
  1104. radeon_bo_unpin(rbo);
  1105. radeon_bo_unreserve(rbo);
  1106. }
  1107. /* Bytes per pixel may have changed */
  1108. radeon_bandwidth_update(rdev);
  1109. return 0;
  1110. }
  1111. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1112. struct drm_framebuffer *fb,
  1113. int x, int y, int atomic)
  1114. {
  1115. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1116. struct drm_device *dev = crtc->dev;
  1117. struct radeon_device *rdev = dev->dev_private;
  1118. struct radeon_framebuffer *radeon_fb;
  1119. struct drm_gem_object *obj;
  1120. struct radeon_bo *rbo;
  1121. struct drm_framebuffer *target_fb;
  1122. uint64_t fb_location;
  1123. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1124. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1125. u32 tmp, viewport_w, viewport_h;
  1126. int r;
  1127. /* no fb bound */
  1128. if (!atomic && !crtc->fb) {
  1129. DRM_DEBUG_KMS("No FB bound\n");
  1130. return 0;
  1131. }
  1132. if (atomic) {
  1133. radeon_fb = to_radeon_framebuffer(fb);
  1134. target_fb = fb;
  1135. }
  1136. else {
  1137. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1138. target_fb = crtc->fb;
  1139. }
  1140. obj = radeon_fb->obj;
  1141. rbo = gem_to_radeon_bo(obj);
  1142. r = radeon_bo_reserve(rbo, false);
  1143. if (unlikely(r != 0))
  1144. return r;
  1145. /* If atomic, assume fb object is pinned & idle & fenced and
  1146. * just update base pointers
  1147. */
  1148. if (atomic)
  1149. fb_location = radeon_bo_gpu_offset(rbo);
  1150. else {
  1151. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1152. if (unlikely(r != 0)) {
  1153. radeon_bo_unreserve(rbo);
  1154. return -EINVAL;
  1155. }
  1156. }
  1157. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1158. radeon_bo_unreserve(rbo);
  1159. switch (target_fb->bits_per_pixel) {
  1160. case 8:
  1161. fb_format =
  1162. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1163. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1164. break;
  1165. case 15:
  1166. fb_format =
  1167. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1168. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1169. break;
  1170. case 16:
  1171. fb_format =
  1172. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1173. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1174. #ifdef __BIG_ENDIAN
  1175. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1176. #endif
  1177. break;
  1178. case 24:
  1179. case 32:
  1180. fb_format =
  1181. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1182. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1183. #ifdef __BIG_ENDIAN
  1184. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1185. #endif
  1186. break;
  1187. default:
  1188. DRM_ERROR("Unsupported screen depth %d\n",
  1189. target_fb->bits_per_pixel);
  1190. return -EINVAL;
  1191. }
  1192. if (rdev->family >= CHIP_R600) {
  1193. if (tiling_flags & RADEON_TILING_MACRO)
  1194. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1195. else if (tiling_flags & RADEON_TILING_MICRO)
  1196. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1197. } else {
  1198. if (tiling_flags & RADEON_TILING_MACRO)
  1199. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1200. if (tiling_flags & RADEON_TILING_MICRO)
  1201. fb_format |= AVIVO_D1GRPH_TILED;
  1202. }
  1203. if (radeon_crtc->crtc_id == 0)
  1204. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1205. else
  1206. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1207. if (rdev->family >= CHIP_RV770) {
  1208. if (radeon_crtc->crtc_id) {
  1209. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1210. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1211. } else {
  1212. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1213. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1214. }
  1215. }
  1216. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1217. (u32) fb_location);
  1218. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1219. radeon_crtc->crtc_offset, (u32) fb_location);
  1220. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1221. if (rdev->family >= CHIP_R600)
  1222. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1223. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1224. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1225. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1226. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1227. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1228. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1229. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1230. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1231. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1232. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1233. crtc->mode.vdisplay);
  1234. x &= ~3;
  1235. y &= ~1;
  1236. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1237. (x << 16) | y);
  1238. viewport_w = crtc->mode.hdisplay;
  1239. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1240. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1241. (viewport_w << 16) | viewport_h);
  1242. /* pageflip setup */
  1243. /* make sure flip is at vb rather than hb */
  1244. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1245. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1246. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1247. /* set pageflip to happen anywhere in vblank interval */
  1248. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1249. if (!atomic && fb && fb != crtc->fb) {
  1250. radeon_fb = to_radeon_framebuffer(fb);
  1251. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1252. r = radeon_bo_reserve(rbo, false);
  1253. if (unlikely(r != 0))
  1254. return r;
  1255. radeon_bo_unpin(rbo);
  1256. radeon_bo_unreserve(rbo);
  1257. }
  1258. /* Bytes per pixel may have changed */
  1259. radeon_bandwidth_update(rdev);
  1260. return 0;
  1261. }
  1262. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1263. struct drm_framebuffer *old_fb)
  1264. {
  1265. struct drm_device *dev = crtc->dev;
  1266. struct radeon_device *rdev = dev->dev_private;
  1267. if (ASIC_IS_DCE4(rdev))
  1268. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1269. else if (ASIC_IS_AVIVO(rdev))
  1270. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1271. else
  1272. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1273. }
  1274. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1275. struct drm_framebuffer *fb,
  1276. int x, int y, enum mode_set_atomic state)
  1277. {
  1278. struct drm_device *dev = crtc->dev;
  1279. struct radeon_device *rdev = dev->dev_private;
  1280. if (ASIC_IS_DCE4(rdev))
  1281. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1282. else if (ASIC_IS_AVIVO(rdev))
  1283. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1284. else
  1285. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1286. }
  1287. /* properly set additional regs when using atombios */
  1288. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1289. {
  1290. struct drm_device *dev = crtc->dev;
  1291. struct radeon_device *rdev = dev->dev_private;
  1292. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1293. u32 disp_merge_cntl;
  1294. switch (radeon_crtc->crtc_id) {
  1295. case 0:
  1296. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1297. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1298. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1299. break;
  1300. case 1:
  1301. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1302. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1303. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1304. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1305. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1306. break;
  1307. }
  1308. }
  1309. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1310. {
  1311. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1312. struct drm_device *dev = crtc->dev;
  1313. struct radeon_device *rdev = dev->dev_private;
  1314. struct drm_encoder *test_encoder;
  1315. struct drm_crtc *test_crtc;
  1316. uint32_t pll_in_use = 0;
  1317. if (ASIC_IS_DCE4(rdev)) {
  1318. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1319. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1320. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1321. * depending on the asic:
  1322. * DCE4: PPLL or ext clock
  1323. * DCE5: DCPLL or ext clock
  1324. *
  1325. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1326. * PPLL/DCPLL programming and only program the DP DTO for the
  1327. * crtc virtual pixel clock.
  1328. */
  1329. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
  1330. if (ASIC_IS_DCE5(rdev) || rdev->clock.dp_extclk)
  1331. return ATOM_PPLL_INVALID;
  1332. }
  1333. }
  1334. }
  1335. /* otherwise, pick one of the plls */
  1336. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1337. struct radeon_crtc *radeon_test_crtc;
  1338. if (crtc == test_crtc)
  1339. continue;
  1340. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1341. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1342. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1343. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1344. }
  1345. if (!(pll_in_use & 1))
  1346. return ATOM_PPLL1;
  1347. return ATOM_PPLL2;
  1348. } else
  1349. return radeon_crtc->crtc_id;
  1350. }
  1351. void radeon_atom_dcpll_init(struct radeon_device *rdev)
  1352. {
  1353. /* always set DCPLL */
  1354. if (ASIC_IS_DCE4(rdev)) {
  1355. struct radeon_atom_ss ss;
  1356. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1357. ASIC_INTERNAL_SS_ON_DCPLL,
  1358. rdev->clock.default_dispclk);
  1359. if (ss_enabled)
  1360. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1361. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1362. atombios_crtc_set_dcpll(rdev, rdev->clock.default_dispclk);
  1363. if (ss_enabled)
  1364. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1365. }
  1366. }
  1367. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1368. struct drm_display_mode *mode,
  1369. struct drm_display_mode *adjusted_mode,
  1370. int x, int y, struct drm_framebuffer *old_fb)
  1371. {
  1372. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1373. struct drm_device *dev = crtc->dev;
  1374. struct radeon_device *rdev = dev->dev_private;
  1375. struct drm_encoder *encoder;
  1376. bool is_tvcv = false;
  1377. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1378. /* find tv std */
  1379. if (encoder->crtc == crtc) {
  1380. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1381. if (radeon_encoder->active_device &
  1382. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1383. is_tvcv = true;
  1384. }
  1385. }
  1386. atombios_crtc_set_pll(crtc, adjusted_mode);
  1387. if (ASIC_IS_DCE4(rdev))
  1388. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1389. else if (ASIC_IS_AVIVO(rdev)) {
  1390. if (is_tvcv)
  1391. atombios_crtc_set_timing(crtc, adjusted_mode);
  1392. else
  1393. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1394. } else {
  1395. atombios_crtc_set_timing(crtc, adjusted_mode);
  1396. if (radeon_crtc->crtc_id == 0)
  1397. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1398. radeon_legacy_atom_fixup(crtc);
  1399. }
  1400. atombios_crtc_set_base(crtc, x, y, old_fb);
  1401. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1402. atombios_scaler_setup(crtc);
  1403. return 0;
  1404. }
  1405. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1406. struct drm_display_mode *mode,
  1407. struct drm_display_mode *adjusted_mode)
  1408. {
  1409. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1410. return false;
  1411. return true;
  1412. }
  1413. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1414. {
  1415. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1416. /* pick pll */
  1417. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1418. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1419. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1420. }
  1421. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1422. {
  1423. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1424. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1425. }
  1426. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1427. {
  1428. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1429. struct radeon_atom_ss ss;
  1430. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1431. switch (radeon_crtc->pll_id) {
  1432. case ATOM_PPLL1:
  1433. case ATOM_PPLL2:
  1434. /* disable the ppll */
  1435. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1436. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1437. break;
  1438. default:
  1439. break;
  1440. }
  1441. radeon_crtc->pll_id = -1;
  1442. }
  1443. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1444. .dpms = atombios_crtc_dpms,
  1445. .mode_fixup = atombios_crtc_mode_fixup,
  1446. .mode_set = atombios_crtc_mode_set,
  1447. .mode_set_base = atombios_crtc_set_base,
  1448. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1449. .prepare = atombios_crtc_prepare,
  1450. .commit = atombios_crtc_commit,
  1451. .load_lut = radeon_crtc_load_lut,
  1452. .disable = atombios_crtc_disable,
  1453. };
  1454. void radeon_atombios_init_crtc(struct drm_device *dev,
  1455. struct radeon_crtc *radeon_crtc)
  1456. {
  1457. struct radeon_device *rdev = dev->dev_private;
  1458. if (ASIC_IS_DCE4(rdev)) {
  1459. switch (radeon_crtc->crtc_id) {
  1460. case 0:
  1461. default:
  1462. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1463. break;
  1464. case 1:
  1465. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1466. break;
  1467. case 2:
  1468. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1469. break;
  1470. case 3:
  1471. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1472. break;
  1473. case 4:
  1474. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1475. break;
  1476. case 5:
  1477. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1478. break;
  1479. }
  1480. } else {
  1481. if (radeon_crtc->crtc_id == 1)
  1482. radeon_crtc->crtc_offset =
  1483. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1484. else
  1485. radeon_crtc->crtc_offset = 0;
  1486. }
  1487. radeon_crtc->pll_id = -1;
  1488. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1489. }