radeon_asic.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
  34. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  35. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  36. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
  37. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  38. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
  39. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  40. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  41. /*
  42. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  43. */
  44. extern int r100_init(struct radeon_device *rdev);
  45. extern void r100_fini(struct radeon_device *rdev);
  46. extern int r100_suspend(struct radeon_device *rdev);
  47. extern int r100_resume(struct radeon_device *rdev);
  48. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  49. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  50. void r100_vga_set_state(struct radeon_device *rdev, bool state);
  51. int r100_gpu_reset(struct radeon_device *rdev);
  52. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  53. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  54. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  55. void r100_cp_commit(struct radeon_device *rdev);
  56. void r100_ring_start(struct radeon_device *rdev);
  57. int r100_irq_set(struct radeon_device *rdev);
  58. int r100_irq_process(struct radeon_device *rdev);
  59. void r100_fence_ring_emit(struct radeon_device *rdev,
  60. struct radeon_fence *fence);
  61. int r100_cs_parse(struct radeon_cs_parser *p);
  62. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  63. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  64. int r100_copy_blit(struct radeon_device *rdev,
  65. uint64_t src_offset,
  66. uint64_t dst_offset,
  67. unsigned num_pages,
  68. struct radeon_fence *fence);
  69. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  70. uint32_t tiling_flags, uint32_t pitch,
  71. uint32_t offset, uint32_t obj_size);
  72. int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  73. void r100_bandwidth_update(struct radeon_device *rdev);
  74. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  75. int r100_ring_test(struct radeon_device *rdev);
  76. void r100_hdp_flush(struct radeon_device *rdev);
  77. static struct radeon_asic r100_asic = {
  78. .init = &r100_init,
  79. .fini = &r100_fini,
  80. .suspend = &r100_suspend,
  81. .resume = &r100_resume,
  82. .vga_set_state = &r100_vga_set_state,
  83. .gpu_reset = &r100_gpu_reset,
  84. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  85. .gart_set_page = &r100_pci_gart_set_page,
  86. .cp_commit = &r100_cp_commit,
  87. .ring_start = &r100_ring_start,
  88. .ring_test = &r100_ring_test,
  89. .ring_ib_execute = &r100_ring_ib_execute,
  90. .irq_set = &r100_irq_set,
  91. .irq_process = &r100_irq_process,
  92. .get_vblank_counter = &r100_get_vblank_counter,
  93. .fence_ring_emit = &r100_fence_ring_emit,
  94. .cs_parse = &r100_cs_parse,
  95. .copy_blit = &r100_copy_blit,
  96. .copy_dma = NULL,
  97. .copy = &r100_copy_blit,
  98. .get_engine_clock = &radeon_legacy_get_engine_clock,
  99. .set_engine_clock = &radeon_legacy_set_engine_clock,
  100. .get_memory_clock = NULL,
  101. .set_memory_clock = NULL,
  102. .set_pcie_lanes = NULL,
  103. .set_clock_gating = &radeon_legacy_set_clock_gating,
  104. .set_surface_reg = r100_set_surface_reg,
  105. .clear_surface_reg = r100_clear_surface_reg,
  106. .bandwidth_update = &r100_bandwidth_update,
  107. .hdp_flush = &r100_hdp_flush,
  108. };
  109. /*
  110. * r300,r350,rv350,rv380
  111. */
  112. extern int r300_init(struct radeon_device *rdev);
  113. extern void r300_fini(struct radeon_device *rdev);
  114. extern int r300_suspend(struct radeon_device *rdev);
  115. extern int r300_resume(struct radeon_device *rdev);
  116. extern int r300_gpu_reset(struct radeon_device *rdev);
  117. extern void r300_ring_start(struct radeon_device *rdev);
  118. extern void r300_fence_ring_emit(struct radeon_device *rdev,
  119. struct radeon_fence *fence);
  120. extern int r300_cs_parse(struct radeon_cs_parser *p);
  121. extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  122. extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  123. extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  124. extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  125. extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  126. extern int r300_copy_dma(struct radeon_device *rdev,
  127. uint64_t src_offset,
  128. uint64_t dst_offset,
  129. unsigned num_pages,
  130. struct radeon_fence *fence);
  131. static struct radeon_asic r300_asic = {
  132. .init = &r300_init,
  133. .fini = &r300_fini,
  134. .suspend = &r300_suspend,
  135. .resume = &r300_resume,
  136. .vga_set_state = &r100_vga_set_state,
  137. .gpu_reset = &r300_gpu_reset,
  138. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  139. .gart_set_page = &r100_pci_gart_set_page,
  140. .cp_commit = &r100_cp_commit,
  141. .ring_start = &r300_ring_start,
  142. .ring_test = &r100_ring_test,
  143. .ring_ib_execute = &r100_ring_ib_execute,
  144. .irq_set = &r100_irq_set,
  145. .irq_process = &r100_irq_process,
  146. .get_vblank_counter = &r100_get_vblank_counter,
  147. .fence_ring_emit = &r300_fence_ring_emit,
  148. .cs_parse = &r300_cs_parse,
  149. .copy_blit = &r100_copy_blit,
  150. .copy_dma = &r300_copy_dma,
  151. .copy = &r100_copy_blit,
  152. .get_engine_clock = &radeon_legacy_get_engine_clock,
  153. .set_engine_clock = &radeon_legacy_set_engine_clock,
  154. .get_memory_clock = NULL,
  155. .set_memory_clock = NULL,
  156. .set_pcie_lanes = &rv370_set_pcie_lanes,
  157. .set_clock_gating = &radeon_legacy_set_clock_gating,
  158. .set_surface_reg = r100_set_surface_reg,
  159. .clear_surface_reg = r100_clear_surface_reg,
  160. .bandwidth_update = &r100_bandwidth_update,
  161. .hdp_flush = &r100_hdp_flush,
  162. };
  163. /*
  164. * r420,r423,rv410
  165. */
  166. extern int r420_init(struct radeon_device *rdev);
  167. extern void r420_fini(struct radeon_device *rdev);
  168. extern int r420_suspend(struct radeon_device *rdev);
  169. extern int r420_resume(struct radeon_device *rdev);
  170. static struct radeon_asic r420_asic = {
  171. .init = &r420_init,
  172. .fini = &r420_fini,
  173. .suspend = &r420_suspend,
  174. .resume = &r420_resume,
  175. .vga_set_state = &r100_vga_set_state,
  176. .gpu_reset = &r300_gpu_reset,
  177. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  178. .gart_set_page = &rv370_pcie_gart_set_page,
  179. .cp_commit = &r100_cp_commit,
  180. .ring_start = &r300_ring_start,
  181. .ring_test = &r100_ring_test,
  182. .ring_ib_execute = &r100_ring_ib_execute,
  183. .irq_set = &r100_irq_set,
  184. .irq_process = &r100_irq_process,
  185. .get_vblank_counter = &r100_get_vblank_counter,
  186. .fence_ring_emit = &r300_fence_ring_emit,
  187. .cs_parse = &r300_cs_parse,
  188. .copy_blit = &r100_copy_blit,
  189. .copy_dma = &r300_copy_dma,
  190. .copy = &r100_copy_blit,
  191. .get_engine_clock = &radeon_atom_get_engine_clock,
  192. .set_engine_clock = &radeon_atom_set_engine_clock,
  193. .get_memory_clock = &radeon_atom_get_memory_clock,
  194. .set_memory_clock = &radeon_atom_set_memory_clock,
  195. .set_pcie_lanes = &rv370_set_pcie_lanes,
  196. .set_clock_gating = &radeon_atom_set_clock_gating,
  197. .set_surface_reg = r100_set_surface_reg,
  198. .clear_surface_reg = r100_clear_surface_reg,
  199. .bandwidth_update = &r100_bandwidth_update,
  200. .hdp_flush = &r100_hdp_flush,
  201. };
  202. /*
  203. * rs400,rs480
  204. */
  205. extern int rs400_init(struct radeon_device *rdev);
  206. extern void rs400_fini(struct radeon_device *rdev);
  207. extern int rs400_suspend(struct radeon_device *rdev);
  208. extern int rs400_resume(struct radeon_device *rdev);
  209. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  210. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  211. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  212. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  213. static struct radeon_asic rs400_asic = {
  214. .init = &rs400_init,
  215. .fini = &rs400_fini,
  216. .suspend = &rs400_suspend,
  217. .resume = &rs400_resume,
  218. .vga_set_state = &r100_vga_set_state,
  219. .gpu_reset = &r300_gpu_reset,
  220. .gart_tlb_flush = &rs400_gart_tlb_flush,
  221. .gart_set_page = &rs400_gart_set_page,
  222. .cp_commit = &r100_cp_commit,
  223. .ring_start = &r300_ring_start,
  224. .ring_test = &r100_ring_test,
  225. .ring_ib_execute = &r100_ring_ib_execute,
  226. .irq_set = &r100_irq_set,
  227. .irq_process = &r100_irq_process,
  228. .get_vblank_counter = &r100_get_vblank_counter,
  229. .fence_ring_emit = &r300_fence_ring_emit,
  230. .cs_parse = &r300_cs_parse,
  231. .copy_blit = &r100_copy_blit,
  232. .copy_dma = &r300_copy_dma,
  233. .copy = &r100_copy_blit,
  234. .get_engine_clock = &radeon_legacy_get_engine_clock,
  235. .set_engine_clock = &radeon_legacy_set_engine_clock,
  236. .get_memory_clock = NULL,
  237. .set_memory_clock = NULL,
  238. .set_pcie_lanes = NULL,
  239. .set_clock_gating = &radeon_legacy_set_clock_gating,
  240. .set_surface_reg = r100_set_surface_reg,
  241. .clear_surface_reg = r100_clear_surface_reg,
  242. .bandwidth_update = &r100_bandwidth_update,
  243. .hdp_flush = &r100_hdp_flush,
  244. };
  245. /*
  246. * rs600.
  247. */
  248. extern int rs600_init(struct radeon_device *rdev);
  249. extern void rs600_fini(struct radeon_device *rdev);
  250. extern int rs600_suspend(struct radeon_device *rdev);
  251. extern int rs600_resume(struct radeon_device *rdev);
  252. int rs600_irq_set(struct radeon_device *rdev);
  253. int rs600_irq_process(struct radeon_device *rdev);
  254. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  255. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  256. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  257. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  258. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  259. void rs600_bandwidth_update(struct radeon_device *rdev);
  260. static struct radeon_asic rs600_asic = {
  261. .init = &rs600_init,
  262. .fini = &rs600_fini,
  263. .suspend = &rs600_suspend,
  264. .resume = &rs600_resume,
  265. .vga_set_state = &r100_vga_set_state,
  266. .gpu_reset = &r300_gpu_reset,
  267. .gart_tlb_flush = &rs600_gart_tlb_flush,
  268. .gart_set_page = &rs600_gart_set_page,
  269. .cp_commit = &r100_cp_commit,
  270. .ring_start = &r300_ring_start,
  271. .ring_test = &r100_ring_test,
  272. .ring_ib_execute = &r100_ring_ib_execute,
  273. .irq_set = &rs600_irq_set,
  274. .irq_process = &rs600_irq_process,
  275. .get_vblank_counter = &rs600_get_vblank_counter,
  276. .fence_ring_emit = &r300_fence_ring_emit,
  277. .cs_parse = &r300_cs_parse,
  278. .copy_blit = &r100_copy_blit,
  279. .copy_dma = &r300_copy_dma,
  280. .copy = &r100_copy_blit,
  281. .get_engine_clock = &radeon_atom_get_engine_clock,
  282. .set_engine_clock = &radeon_atom_set_engine_clock,
  283. .get_memory_clock = &radeon_atom_get_memory_clock,
  284. .set_memory_clock = &radeon_atom_set_memory_clock,
  285. .set_pcie_lanes = NULL,
  286. .set_clock_gating = &radeon_atom_set_clock_gating,
  287. .bandwidth_update = &rs600_bandwidth_update,
  288. .hdp_flush = &r100_hdp_flush,
  289. };
  290. /*
  291. * rs690,rs740
  292. */
  293. int rs690_init(struct radeon_device *rdev);
  294. void rs690_fini(struct radeon_device *rdev);
  295. int rs690_resume(struct radeon_device *rdev);
  296. int rs690_suspend(struct radeon_device *rdev);
  297. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  298. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  299. void rs690_bandwidth_update(struct radeon_device *rdev);
  300. static struct radeon_asic rs690_asic = {
  301. .init = &rs690_init,
  302. .fini = &rs690_fini,
  303. .suspend = &rs690_suspend,
  304. .resume = &rs690_resume,
  305. .vga_set_state = &r100_vga_set_state,
  306. .gpu_reset = &r300_gpu_reset,
  307. .gart_tlb_flush = &rs400_gart_tlb_flush,
  308. .gart_set_page = &rs400_gart_set_page,
  309. .cp_commit = &r100_cp_commit,
  310. .ring_start = &r300_ring_start,
  311. .ring_test = &r100_ring_test,
  312. .ring_ib_execute = &r100_ring_ib_execute,
  313. .irq_set = &rs600_irq_set,
  314. .irq_process = &rs600_irq_process,
  315. .get_vblank_counter = &rs600_get_vblank_counter,
  316. .fence_ring_emit = &r300_fence_ring_emit,
  317. .cs_parse = &r300_cs_parse,
  318. .copy_blit = &r100_copy_blit,
  319. .copy_dma = &r300_copy_dma,
  320. .copy = &r300_copy_dma,
  321. .get_engine_clock = &radeon_atom_get_engine_clock,
  322. .set_engine_clock = &radeon_atom_set_engine_clock,
  323. .get_memory_clock = &radeon_atom_get_memory_clock,
  324. .set_memory_clock = &radeon_atom_set_memory_clock,
  325. .set_pcie_lanes = NULL,
  326. .set_clock_gating = &radeon_atom_set_clock_gating,
  327. .set_surface_reg = r100_set_surface_reg,
  328. .clear_surface_reg = r100_clear_surface_reg,
  329. .bandwidth_update = &rs690_bandwidth_update,
  330. .hdp_flush = &r100_hdp_flush,
  331. };
  332. /*
  333. * rv515
  334. */
  335. int rv515_init(struct radeon_device *rdev);
  336. void rv515_fini(struct radeon_device *rdev);
  337. int rv515_gpu_reset(struct radeon_device *rdev);
  338. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  339. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  340. void rv515_ring_start(struct radeon_device *rdev);
  341. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  342. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  343. void rv515_bandwidth_update(struct radeon_device *rdev);
  344. int rv515_resume(struct radeon_device *rdev);
  345. int rv515_suspend(struct radeon_device *rdev);
  346. static struct radeon_asic rv515_asic = {
  347. .init = &rv515_init,
  348. .fini = &rv515_fini,
  349. .suspend = &rv515_suspend,
  350. .resume = &rv515_resume,
  351. .vga_set_state = &r100_vga_set_state,
  352. .gpu_reset = &rv515_gpu_reset,
  353. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  354. .gart_set_page = &rv370_pcie_gart_set_page,
  355. .cp_commit = &r100_cp_commit,
  356. .ring_start = &rv515_ring_start,
  357. .ring_test = &r100_ring_test,
  358. .ring_ib_execute = &r100_ring_ib_execute,
  359. .irq_set = &rs600_irq_set,
  360. .irq_process = &rs600_irq_process,
  361. .get_vblank_counter = &rs600_get_vblank_counter,
  362. .fence_ring_emit = &r300_fence_ring_emit,
  363. .cs_parse = &r300_cs_parse,
  364. .copy_blit = &r100_copy_blit,
  365. .copy_dma = &r300_copy_dma,
  366. .copy = &r100_copy_blit,
  367. .get_engine_clock = &radeon_atom_get_engine_clock,
  368. .set_engine_clock = &radeon_atom_set_engine_clock,
  369. .get_memory_clock = &radeon_atom_get_memory_clock,
  370. .set_memory_clock = &radeon_atom_set_memory_clock,
  371. .set_pcie_lanes = &rv370_set_pcie_lanes,
  372. .set_clock_gating = &radeon_atom_set_clock_gating,
  373. .set_surface_reg = r100_set_surface_reg,
  374. .clear_surface_reg = r100_clear_surface_reg,
  375. .bandwidth_update = &rv515_bandwidth_update,
  376. .hdp_flush = &r100_hdp_flush,
  377. };
  378. /*
  379. * r520,rv530,rv560,rv570,r580
  380. */
  381. int r520_init(struct radeon_device *rdev);
  382. int r520_resume(struct radeon_device *rdev);
  383. static struct radeon_asic r520_asic = {
  384. .init = &r520_init,
  385. .fini = &rv515_fini,
  386. .suspend = &rv515_suspend,
  387. .resume = &r520_resume,
  388. .vga_set_state = &r100_vga_set_state,
  389. .gpu_reset = &rv515_gpu_reset,
  390. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  391. .gart_set_page = &rv370_pcie_gart_set_page,
  392. .cp_commit = &r100_cp_commit,
  393. .ring_start = &rv515_ring_start,
  394. .ring_test = &r100_ring_test,
  395. .ring_ib_execute = &r100_ring_ib_execute,
  396. .irq_set = &rs600_irq_set,
  397. .irq_process = &rs600_irq_process,
  398. .get_vblank_counter = &rs600_get_vblank_counter,
  399. .fence_ring_emit = &r300_fence_ring_emit,
  400. .cs_parse = &r300_cs_parse,
  401. .copy_blit = &r100_copy_blit,
  402. .copy_dma = &r300_copy_dma,
  403. .copy = &r100_copy_blit,
  404. .get_engine_clock = &radeon_atom_get_engine_clock,
  405. .set_engine_clock = &radeon_atom_set_engine_clock,
  406. .get_memory_clock = &radeon_atom_get_memory_clock,
  407. .set_memory_clock = &radeon_atom_set_memory_clock,
  408. .set_pcie_lanes = &rv370_set_pcie_lanes,
  409. .set_clock_gating = &radeon_atom_set_clock_gating,
  410. .set_surface_reg = r100_set_surface_reg,
  411. .clear_surface_reg = r100_clear_surface_reg,
  412. .bandwidth_update = &rv515_bandwidth_update,
  413. .hdp_flush = &r100_hdp_flush,
  414. };
  415. /*
  416. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  417. */
  418. int r600_init(struct radeon_device *rdev);
  419. void r600_fini(struct radeon_device *rdev);
  420. int r600_suspend(struct radeon_device *rdev);
  421. int r600_resume(struct radeon_device *rdev);
  422. void r600_vga_set_state(struct radeon_device *rdev, bool state);
  423. int r600_wb_init(struct radeon_device *rdev);
  424. void r600_wb_fini(struct radeon_device *rdev);
  425. void r600_cp_commit(struct radeon_device *rdev);
  426. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  427. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  428. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  429. int r600_cs_parse(struct radeon_cs_parser *p);
  430. void r600_fence_ring_emit(struct radeon_device *rdev,
  431. struct radeon_fence *fence);
  432. int r600_copy_dma(struct radeon_device *rdev,
  433. uint64_t src_offset,
  434. uint64_t dst_offset,
  435. unsigned num_pages,
  436. struct radeon_fence *fence);
  437. int r600_irq_process(struct radeon_device *rdev);
  438. int r600_irq_set(struct radeon_device *rdev);
  439. int r600_gpu_reset(struct radeon_device *rdev);
  440. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  441. uint32_t tiling_flags, uint32_t pitch,
  442. uint32_t offset, uint32_t obj_size);
  443. int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  444. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  445. int r600_ring_test(struct radeon_device *rdev);
  446. int r600_copy_blit(struct radeon_device *rdev,
  447. uint64_t src_offset, uint64_t dst_offset,
  448. unsigned num_pages, struct radeon_fence *fence);
  449. void r600_hdp_flush(struct radeon_device *rdev);
  450. static struct radeon_asic r600_asic = {
  451. .init = &r600_init,
  452. .fini = &r600_fini,
  453. .suspend = &r600_suspend,
  454. .resume = &r600_resume,
  455. .cp_commit = &r600_cp_commit,
  456. .vga_set_state = &r600_vga_set_state,
  457. .gpu_reset = &r600_gpu_reset,
  458. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  459. .gart_set_page = &rs600_gart_set_page,
  460. .ring_test = &r600_ring_test,
  461. .ring_ib_execute = &r600_ring_ib_execute,
  462. .irq_set = &r600_irq_set,
  463. .irq_process = &r600_irq_process,
  464. .get_vblank_counter = &rs600_get_vblank_counter,
  465. .fence_ring_emit = &r600_fence_ring_emit,
  466. .cs_parse = &r600_cs_parse,
  467. .copy_blit = &r600_copy_blit,
  468. .copy_dma = &r600_copy_blit,
  469. .copy = &r600_copy_blit,
  470. .get_engine_clock = &radeon_atom_get_engine_clock,
  471. .set_engine_clock = &radeon_atom_set_engine_clock,
  472. .get_memory_clock = &radeon_atom_get_memory_clock,
  473. .set_memory_clock = &radeon_atom_set_memory_clock,
  474. .set_pcie_lanes = NULL,
  475. .set_clock_gating = &radeon_atom_set_clock_gating,
  476. .set_surface_reg = r600_set_surface_reg,
  477. .clear_surface_reg = r600_clear_surface_reg,
  478. .bandwidth_update = &rv515_bandwidth_update,
  479. .hdp_flush = &r600_hdp_flush,
  480. };
  481. /*
  482. * rv770,rv730,rv710,rv740
  483. */
  484. int rv770_init(struct radeon_device *rdev);
  485. void rv770_fini(struct radeon_device *rdev);
  486. int rv770_suspend(struct radeon_device *rdev);
  487. int rv770_resume(struct radeon_device *rdev);
  488. int rv770_gpu_reset(struct radeon_device *rdev);
  489. static struct radeon_asic rv770_asic = {
  490. .init = &rv770_init,
  491. .fini = &rv770_fini,
  492. .suspend = &rv770_suspend,
  493. .resume = &rv770_resume,
  494. .cp_commit = &r600_cp_commit,
  495. .gpu_reset = &rv770_gpu_reset,
  496. .vga_set_state = &r600_vga_set_state,
  497. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  498. .gart_set_page = &rs600_gart_set_page,
  499. .ring_test = &r600_ring_test,
  500. .ring_ib_execute = &r600_ring_ib_execute,
  501. .irq_set = &r600_irq_set,
  502. .irq_process = &r600_irq_process,
  503. .get_vblank_counter = &rs600_get_vblank_counter,
  504. .fence_ring_emit = &r600_fence_ring_emit,
  505. .cs_parse = &r600_cs_parse,
  506. .copy_blit = &r600_copy_blit,
  507. .copy_dma = &r600_copy_blit,
  508. .copy = &r600_copy_blit,
  509. .get_engine_clock = &radeon_atom_get_engine_clock,
  510. .set_engine_clock = &radeon_atom_set_engine_clock,
  511. .get_memory_clock = &radeon_atom_get_memory_clock,
  512. .set_memory_clock = &radeon_atom_set_memory_clock,
  513. .set_pcie_lanes = NULL,
  514. .set_clock_gating = &radeon_atom_set_clock_gating,
  515. .set_surface_reg = r600_set_surface_reg,
  516. .clear_surface_reg = r600_clear_surface_reg,
  517. .bandwidth_update = &rv515_bandwidth_update,
  518. .hdp_flush = &r600_hdp_flush,
  519. };
  520. #endif