r100.c 92 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /*
  62. * PCI GART
  63. */
  64. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  65. {
  66. /* TODO: can we do somethings here ? */
  67. /* It seems hw only cache one entry so we should discard this
  68. * entry otherwise if first GPU GART read hit this entry it
  69. * could end up in wrong address. */
  70. }
  71. int r100_pci_gart_init(struct radeon_device *rdev)
  72. {
  73. int r;
  74. if (rdev->gart.table.ram.ptr) {
  75. WARN(1, "R100 PCI GART already initialized.\n");
  76. return 0;
  77. }
  78. /* Initialize common gart structure */
  79. r = radeon_gart_init(rdev);
  80. if (r)
  81. return r;
  82. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  83. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  84. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  85. return radeon_gart_table_ram_alloc(rdev);
  86. }
  87. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  88. void r100_enable_bm(struct radeon_device *rdev)
  89. {
  90. uint32_t tmp;
  91. /* Enable bus mastering */
  92. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  93. WREG32(RADEON_BUS_CNTL, tmp);
  94. }
  95. int r100_pci_gart_enable(struct radeon_device *rdev)
  96. {
  97. uint32_t tmp;
  98. /* discard memory request outside of configured range */
  99. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  100. WREG32(RADEON_AIC_CNTL, tmp);
  101. /* set address range for PCI address translate */
  102. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  103. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  104. WREG32(RADEON_AIC_HI_ADDR, tmp);
  105. /* set PCI GART page-table base address */
  106. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  107. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  108. WREG32(RADEON_AIC_CNTL, tmp);
  109. r100_pci_gart_tlb_flush(rdev);
  110. rdev->gart.ready = true;
  111. return 0;
  112. }
  113. void r100_pci_gart_disable(struct radeon_device *rdev)
  114. {
  115. uint32_t tmp;
  116. /* discard memory request outside of configured range */
  117. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  118. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  119. WREG32(RADEON_AIC_LO_ADDR, 0);
  120. WREG32(RADEON_AIC_HI_ADDR, 0);
  121. }
  122. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  123. {
  124. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  125. return -EINVAL;
  126. }
  127. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  128. return 0;
  129. }
  130. void r100_pci_gart_fini(struct radeon_device *rdev)
  131. {
  132. r100_pci_gart_disable(rdev);
  133. radeon_gart_table_ram_free(rdev);
  134. radeon_gart_fini(rdev);
  135. }
  136. int r100_irq_set(struct radeon_device *rdev)
  137. {
  138. uint32_t tmp = 0;
  139. if (rdev->irq.sw_int) {
  140. tmp |= RADEON_SW_INT_ENABLE;
  141. }
  142. if (rdev->irq.crtc_vblank_int[0]) {
  143. tmp |= RADEON_CRTC_VBLANK_MASK;
  144. }
  145. if (rdev->irq.crtc_vblank_int[1]) {
  146. tmp |= RADEON_CRTC2_VBLANK_MASK;
  147. }
  148. WREG32(RADEON_GEN_INT_CNTL, tmp);
  149. return 0;
  150. }
  151. void r100_irq_disable(struct radeon_device *rdev)
  152. {
  153. u32 tmp;
  154. WREG32(R_000040_GEN_INT_CNTL, 0);
  155. /* Wait and acknowledge irq */
  156. mdelay(1);
  157. tmp = RREG32(R_000044_GEN_INT_STATUS);
  158. WREG32(R_000044_GEN_INT_STATUS, tmp);
  159. }
  160. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  161. {
  162. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  163. uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT |
  164. RADEON_CRTC2_VBLANK_STAT;
  165. if (irqs) {
  166. WREG32(RADEON_GEN_INT_STATUS, irqs);
  167. }
  168. return irqs & irq_mask;
  169. }
  170. int r100_irq_process(struct radeon_device *rdev)
  171. {
  172. uint32_t status, msi_rearm;
  173. status = r100_irq_ack(rdev);
  174. if (!status) {
  175. return IRQ_NONE;
  176. }
  177. if (rdev->shutdown) {
  178. return IRQ_NONE;
  179. }
  180. while (status) {
  181. /* SW interrupt */
  182. if (status & RADEON_SW_INT_TEST) {
  183. radeon_fence_process(rdev);
  184. }
  185. /* Vertical blank interrupts */
  186. if (status & RADEON_CRTC_VBLANK_STAT) {
  187. drm_handle_vblank(rdev->ddev, 0);
  188. }
  189. if (status & RADEON_CRTC2_VBLANK_STAT) {
  190. drm_handle_vblank(rdev->ddev, 1);
  191. }
  192. status = r100_irq_ack(rdev);
  193. }
  194. if (rdev->msi_enabled) {
  195. switch (rdev->family) {
  196. case CHIP_RS400:
  197. case CHIP_RS480:
  198. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  199. WREG32(RADEON_AIC_CNTL, msi_rearm);
  200. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  201. break;
  202. default:
  203. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  204. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  205. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  206. break;
  207. }
  208. }
  209. return IRQ_HANDLED;
  210. }
  211. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  212. {
  213. if (crtc == 0)
  214. return RREG32(RADEON_CRTC_CRNT_FRAME);
  215. else
  216. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  217. }
  218. void r100_fence_ring_emit(struct radeon_device *rdev,
  219. struct radeon_fence *fence)
  220. {
  221. /* Who ever call radeon_fence_emit should call ring_lock and ask
  222. * for enough space (today caller are ib schedule and buffer move) */
  223. /* Wait until IDLE & CLEAN */
  224. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  225. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  226. /* Emit fence sequence & fire IRQ */
  227. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  228. radeon_ring_write(rdev, fence->seq);
  229. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  230. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  231. }
  232. int r100_wb_init(struct radeon_device *rdev)
  233. {
  234. int r;
  235. if (rdev->wb.wb_obj == NULL) {
  236. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  237. RADEON_GEM_DOMAIN_GTT,
  238. &rdev->wb.wb_obj);
  239. if (r) {
  240. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  241. return r;
  242. }
  243. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  244. if (unlikely(r != 0))
  245. return r;
  246. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  247. &rdev->wb.gpu_addr);
  248. if (r) {
  249. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  250. radeon_bo_unreserve(rdev->wb.wb_obj);
  251. return r;
  252. }
  253. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  254. radeon_bo_unreserve(rdev->wb.wb_obj);
  255. if (r) {
  256. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  257. return r;
  258. }
  259. }
  260. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  261. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  262. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  263. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  264. return 0;
  265. }
  266. void r100_wb_disable(struct radeon_device *rdev)
  267. {
  268. WREG32(R_000770_SCRATCH_UMSK, 0);
  269. }
  270. void r100_wb_fini(struct radeon_device *rdev)
  271. {
  272. int r;
  273. r100_wb_disable(rdev);
  274. if (rdev->wb.wb_obj) {
  275. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  276. if (unlikely(r != 0)) {
  277. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  278. return;
  279. }
  280. radeon_bo_kunmap(rdev->wb.wb_obj);
  281. radeon_bo_unpin(rdev->wb.wb_obj);
  282. radeon_bo_unreserve(rdev->wb.wb_obj);
  283. radeon_bo_unref(&rdev->wb.wb_obj);
  284. rdev->wb.wb = NULL;
  285. rdev->wb.wb_obj = NULL;
  286. }
  287. }
  288. int r100_copy_blit(struct radeon_device *rdev,
  289. uint64_t src_offset,
  290. uint64_t dst_offset,
  291. unsigned num_pages,
  292. struct radeon_fence *fence)
  293. {
  294. uint32_t cur_pages;
  295. uint32_t stride_bytes = PAGE_SIZE;
  296. uint32_t pitch;
  297. uint32_t stride_pixels;
  298. unsigned ndw;
  299. int num_loops;
  300. int r = 0;
  301. /* radeon limited to 16k stride */
  302. stride_bytes &= 0x3fff;
  303. /* radeon pitch is /64 */
  304. pitch = stride_bytes / 64;
  305. stride_pixels = stride_bytes / 4;
  306. num_loops = DIV_ROUND_UP(num_pages, 8191);
  307. /* Ask for enough room for blit + flush + fence */
  308. ndw = 64 + (10 * num_loops);
  309. r = radeon_ring_lock(rdev, ndw);
  310. if (r) {
  311. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  312. return -EINVAL;
  313. }
  314. while (num_pages > 0) {
  315. cur_pages = num_pages;
  316. if (cur_pages > 8191) {
  317. cur_pages = 8191;
  318. }
  319. num_pages -= cur_pages;
  320. /* pages are in Y direction - height
  321. page width in X direction - width */
  322. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  323. radeon_ring_write(rdev,
  324. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  325. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  326. RADEON_GMC_SRC_CLIPPING |
  327. RADEON_GMC_DST_CLIPPING |
  328. RADEON_GMC_BRUSH_NONE |
  329. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  330. RADEON_GMC_SRC_DATATYPE_COLOR |
  331. RADEON_ROP3_S |
  332. RADEON_DP_SRC_SOURCE_MEMORY |
  333. RADEON_GMC_CLR_CMP_CNTL_DIS |
  334. RADEON_GMC_WR_MSK_DIS);
  335. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  336. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  337. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  338. radeon_ring_write(rdev, 0);
  339. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  340. radeon_ring_write(rdev, num_pages);
  341. radeon_ring_write(rdev, num_pages);
  342. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  343. }
  344. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  345. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  346. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  347. radeon_ring_write(rdev,
  348. RADEON_WAIT_2D_IDLECLEAN |
  349. RADEON_WAIT_HOST_IDLECLEAN |
  350. RADEON_WAIT_DMA_GUI_IDLE);
  351. if (fence) {
  352. r = radeon_fence_emit(rdev, fence);
  353. }
  354. radeon_ring_unlock_commit(rdev);
  355. return r;
  356. }
  357. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  358. {
  359. unsigned i;
  360. u32 tmp;
  361. for (i = 0; i < rdev->usec_timeout; i++) {
  362. tmp = RREG32(R_000E40_RBBM_STATUS);
  363. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  364. return 0;
  365. }
  366. udelay(1);
  367. }
  368. return -1;
  369. }
  370. void r100_ring_start(struct radeon_device *rdev)
  371. {
  372. int r;
  373. r = radeon_ring_lock(rdev, 2);
  374. if (r) {
  375. return;
  376. }
  377. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  378. radeon_ring_write(rdev,
  379. RADEON_ISYNC_ANY2D_IDLE3D |
  380. RADEON_ISYNC_ANY3D_IDLE2D |
  381. RADEON_ISYNC_WAIT_IDLEGUI |
  382. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  383. radeon_ring_unlock_commit(rdev);
  384. }
  385. /* Load the microcode for the CP */
  386. static int r100_cp_init_microcode(struct radeon_device *rdev)
  387. {
  388. struct platform_device *pdev;
  389. const char *fw_name = NULL;
  390. int err;
  391. DRM_DEBUG("\n");
  392. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  393. err = IS_ERR(pdev);
  394. if (err) {
  395. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  396. return -EINVAL;
  397. }
  398. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  399. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  400. (rdev->family == CHIP_RS200)) {
  401. DRM_INFO("Loading R100 Microcode\n");
  402. fw_name = FIRMWARE_R100;
  403. } else if ((rdev->family == CHIP_R200) ||
  404. (rdev->family == CHIP_RV250) ||
  405. (rdev->family == CHIP_RV280) ||
  406. (rdev->family == CHIP_RS300)) {
  407. DRM_INFO("Loading R200 Microcode\n");
  408. fw_name = FIRMWARE_R200;
  409. } else if ((rdev->family == CHIP_R300) ||
  410. (rdev->family == CHIP_R350) ||
  411. (rdev->family == CHIP_RV350) ||
  412. (rdev->family == CHIP_RV380) ||
  413. (rdev->family == CHIP_RS400) ||
  414. (rdev->family == CHIP_RS480)) {
  415. DRM_INFO("Loading R300 Microcode\n");
  416. fw_name = FIRMWARE_R300;
  417. } else if ((rdev->family == CHIP_R420) ||
  418. (rdev->family == CHIP_R423) ||
  419. (rdev->family == CHIP_RV410)) {
  420. DRM_INFO("Loading R400 Microcode\n");
  421. fw_name = FIRMWARE_R420;
  422. } else if ((rdev->family == CHIP_RS690) ||
  423. (rdev->family == CHIP_RS740)) {
  424. DRM_INFO("Loading RS690/RS740 Microcode\n");
  425. fw_name = FIRMWARE_RS690;
  426. } else if (rdev->family == CHIP_RS600) {
  427. DRM_INFO("Loading RS600 Microcode\n");
  428. fw_name = FIRMWARE_RS600;
  429. } else if ((rdev->family == CHIP_RV515) ||
  430. (rdev->family == CHIP_R520) ||
  431. (rdev->family == CHIP_RV530) ||
  432. (rdev->family == CHIP_R580) ||
  433. (rdev->family == CHIP_RV560) ||
  434. (rdev->family == CHIP_RV570)) {
  435. DRM_INFO("Loading R500 Microcode\n");
  436. fw_name = FIRMWARE_R520;
  437. }
  438. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  439. platform_device_unregister(pdev);
  440. if (err) {
  441. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  442. fw_name);
  443. } else if (rdev->me_fw->size % 8) {
  444. printk(KERN_ERR
  445. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  446. rdev->me_fw->size, fw_name);
  447. err = -EINVAL;
  448. release_firmware(rdev->me_fw);
  449. rdev->me_fw = NULL;
  450. }
  451. return err;
  452. }
  453. static void r100_cp_load_microcode(struct radeon_device *rdev)
  454. {
  455. const __be32 *fw_data;
  456. int i, size;
  457. if (r100_gui_wait_for_idle(rdev)) {
  458. printk(KERN_WARNING "Failed to wait GUI idle while "
  459. "programming pipes. Bad things might happen.\n");
  460. }
  461. if (rdev->me_fw) {
  462. size = rdev->me_fw->size / 4;
  463. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  464. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  465. for (i = 0; i < size; i += 2) {
  466. WREG32(RADEON_CP_ME_RAM_DATAH,
  467. be32_to_cpup(&fw_data[i]));
  468. WREG32(RADEON_CP_ME_RAM_DATAL,
  469. be32_to_cpup(&fw_data[i + 1]));
  470. }
  471. }
  472. }
  473. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  474. {
  475. unsigned rb_bufsz;
  476. unsigned rb_blksz;
  477. unsigned max_fetch;
  478. unsigned pre_write_timer;
  479. unsigned pre_write_limit;
  480. unsigned indirect2_start;
  481. unsigned indirect1_start;
  482. uint32_t tmp;
  483. int r;
  484. if (r100_debugfs_cp_init(rdev)) {
  485. DRM_ERROR("Failed to register debugfs file for CP !\n");
  486. }
  487. /* Reset CP */
  488. tmp = RREG32(RADEON_CP_CSQ_STAT);
  489. if ((tmp & (1 << 31))) {
  490. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  491. WREG32(RADEON_CP_CSQ_MODE, 0);
  492. WREG32(RADEON_CP_CSQ_CNTL, 0);
  493. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  494. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  495. mdelay(2);
  496. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  497. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  498. mdelay(2);
  499. tmp = RREG32(RADEON_CP_CSQ_STAT);
  500. if ((tmp & (1 << 31))) {
  501. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  502. }
  503. } else {
  504. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  505. }
  506. if (!rdev->me_fw) {
  507. r = r100_cp_init_microcode(rdev);
  508. if (r) {
  509. DRM_ERROR("Failed to load firmware!\n");
  510. return r;
  511. }
  512. }
  513. /* Align ring size */
  514. rb_bufsz = drm_order(ring_size / 8);
  515. ring_size = (1 << (rb_bufsz + 1)) * 4;
  516. r100_cp_load_microcode(rdev);
  517. r = radeon_ring_init(rdev, ring_size);
  518. if (r) {
  519. return r;
  520. }
  521. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  522. * the rptr copy in system ram */
  523. rb_blksz = 9;
  524. /* cp will read 128bytes at a time (4 dwords) */
  525. max_fetch = 1;
  526. rdev->cp.align_mask = 16 - 1;
  527. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  528. pre_write_timer = 64;
  529. /* Force CP_RB_WPTR write if written more than one time before the
  530. * delay expire
  531. */
  532. pre_write_limit = 0;
  533. /* Setup the cp cache like this (cache size is 96 dwords) :
  534. * RING 0 to 15
  535. * INDIRECT1 16 to 79
  536. * INDIRECT2 80 to 95
  537. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  538. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  539. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  540. * Idea being that most of the gpu cmd will be through indirect1 buffer
  541. * so it gets the bigger cache.
  542. */
  543. indirect2_start = 80;
  544. indirect1_start = 16;
  545. /* cp setup */
  546. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  547. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  548. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  549. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  550. RADEON_RB_NO_UPDATE);
  551. #ifdef __BIG_ENDIAN
  552. tmp |= RADEON_BUF_SWAP_32BIT;
  553. #endif
  554. WREG32(RADEON_CP_RB_CNTL, tmp);
  555. /* Set ring address */
  556. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  557. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  558. /* Force read & write ptr to 0 */
  559. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  560. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  561. WREG32(RADEON_CP_RB_WPTR, 0);
  562. WREG32(RADEON_CP_RB_CNTL, tmp);
  563. udelay(10);
  564. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  565. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  566. /* Set cp mode to bus mastering & enable cp*/
  567. WREG32(RADEON_CP_CSQ_MODE,
  568. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  569. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  570. WREG32(0x718, 0);
  571. WREG32(0x744, 0x00004D4D);
  572. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  573. radeon_ring_start(rdev);
  574. r = radeon_ring_test(rdev);
  575. if (r) {
  576. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  577. return r;
  578. }
  579. rdev->cp.ready = true;
  580. return 0;
  581. }
  582. void r100_cp_fini(struct radeon_device *rdev)
  583. {
  584. if (r100_cp_wait_for_idle(rdev)) {
  585. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  586. }
  587. /* Disable ring */
  588. r100_cp_disable(rdev);
  589. radeon_ring_fini(rdev);
  590. DRM_INFO("radeon: cp finalized\n");
  591. }
  592. void r100_cp_disable(struct radeon_device *rdev)
  593. {
  594. /* Disable ring */
  595. rdev->cp.ready = false;
  596. WREG32(RADEON_CP_CSQ_MODE, 0);
  597. WREG32(RADEON_CP_CSQ_CNTL, 0);
  598. if (r100_gui_wait_for_idle(rdev)) {
  599. printk(KERN_WARNING "Failed to wait GUI idle while "
  600. "programming pipes. Bad things might happen.\n");
  601. }
  602. }
  603. int r100_cp_reset(struct radeon_device *rdev)
  604. {
  605. uint32_t tmp;
  606. bool reinit_cp;
  607. int i;
  608. reinit_cp = rdev->cp.ready;
  609. rdev->cp.ready = false;
  610. WREG32(RADEON_CP_CSQ_MODE, 0);
  611. WREG32(RADEON_CP_CSQ_CNTL, 0);
  612. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  613. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  614. udelay(200);
  615. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  616. /* Wait to prevent race in RBBM_STATUS */
  617. mdelay(1);
  618. for (i = 0; i < rdev->usec_timeout; i++) {
  619. tmp = RREG32(RADEON_RBBM_STATUS);
  620. if (!(tmp & (1 << 16))) {
  621. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  622. tmp);
  623. if (reinit_cp) {
  624. return r100_cp_init(rdev, rdev->cp.ring_size);
  625. }
  626. return 0;
  627. }
  628. DRM_UDELAY(1);
  629. }
  630. tmp = RREG32(RADEON_RBBM_STATUS);
  631. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  632. return -1;
  633. }
  634. void r100_cp_commit(struct radeon_device *rdev)
  635. {
  636. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  637. (void)RREG32(RADEON_CP_RB_WPTR);
  638. }
  639. /*
  640. * CS functions
  641. */
  642. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  643. struct radeon_cs_packet *pkt,
  644. const unsigned *auth, unsigned n,
  645. radeon_packet0_check_t check)
  646. {
  647. unsigned reg;
  648. unsigned i, j, m;
  649. unsigned idx;
  650. int r;
  651. idx = pkt->idx + 1;
  652. reg = pkt->reg;
  653. /* Check that register fall into register range
  654. * determined by the number of entry (n) in the
  655. * safe register bitmap.
  656. */
  657. if (pkt->one_reg_wr) {
  658. if ((reg >> 7) > n) {
  659. return -EINVAL;
  660. }
  661. } else {
  662. if (((reg + (pkt->count << 2)) >> 7) > n) {
  663. return -EINVAL;
  664. }
  665. }
  666. for (i = 0; i <= pkt->count; i++, idx++) {
  667. j = (reg >> 7);
  668. m = 1 << ((reg >> 2) & 31);
  669. if (auth[j] & m) {
  670. r = check(p, pkt, idx, reg);
  671. if (r) {
  672. return r;
  673. }
  674. }
  675. if (pkt->one_reg_wr) {
  676. if (!(auth[j] & m)) {
  677. break;
  678. }
  679. } else {
  680. reg += 4;
  681. }
  682. }
  683. return 0;
  684. }
  685. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  686. struct radeon_cs_packet *pkt)
  687. {
  688. volatile uint32_t *ib;
  689. unsigned i;
  690. unsigned idx;
  691. ib = p->ib->ptr;
  692. idx = pkt->idx;
  693. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  694. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  695. }
  696. }
  697. /**
  698. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  699. * @parser: parser structure holding parsing context.
  700. * @pkt: where to store packet informations
  701. *
  702. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  703. * if packet is bigger than remaining ib size. or if packets is unknown.
  704. **/
  705. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  706. struct radeon_cs_packet *pkt,
  707. unsigned idx)
  708. {
  709. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  710. uint32_t header;
  711. if (idx >= ib_chunk->length_dw) {
  712. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  713. idx, ib_chunk->length_dw);
  714. return -EINVAL;
  715. }
  716. header = radeon_get_ib_value(p, idx);
  717. pkt->idx = idx;
  718. pkt->type = CP_PACKET_GET_TYPE(header);
  719. pkt->count = CP_PACKET_GET_COUNT(header);
  720. switch (pkt->type) {
  721. case PACKET_TYPE0:
  722. pkt->reg = CP_PACKET0_GET_REG(header);
  723. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  724. break;
  725. case PACKET_TYPE3:
  726. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  727. break;
  728. case PACKET_TYPE2:
  729. pkt->count = -1;
  730. break;
  731. default:
  732. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  733. return -EINVAL;
  734. }
  735. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  736. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  737. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  738. return -EINVAL;
  739. }
  740. return 0;
  741. }
  742. /**
  743. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  744. * @parser: parser structure holding parsing context.
  745. *
  746. * Userspace sends a special sequence for VLINE waits.
  747. * PACKET0 - VLINE_START_END + value
  748. * PACKET0 - WAIT_UNTIL +_value
  749. * RELOC (P3) - crtc_id in reloc.
  750. *
  751. * This function parses this and relocates the VLINE START END
  752. * and WAIT UNTIL packets to the correct crtc.
  753. * It also detects a switched off crtc and nulls out the
  754. * wait in that case.
  755. */
  756. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  757. {
  758. struct drm_mode_object *obj;
  759. struct drm_crtc *crtc;
  760. struct radeon_crtc *radeon_crtc;
  761. struct radeon_cs_packet p3reloc, waitreloc;
  762. int crtc_id;
  763. int r;
  764. uint32_t header, h_idx, reg;
  765. volatile uint32_t *ib;
  766. ib = p->ib->ptr;
  767. /* parse the wait until */
  768. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  769. if (r)
  770. return r;
  771. /* check its a wait until and only 1 count */
  772. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  773. waitreloc.count != 0) {
  774. DRM_ERROR("vline wait had illegal wait until segment\n");
  775. r = -EINVAL;
  776. return r;
  777. }
  778. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  779. DRM_ERROR("vline wait had illegal wait until\n");
  780. r = -EINVAL;
  781. return r;
  782. }
  783. /* jump over the NOP */
  784. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  785. if (r)
  786. return r;
  787. h_idx = p->idx - 2;
  788. p->idx += waitreloc.count + 2;
  789. p->idx += p3reloc.count + 2;
  790. header = radeon_get_ib_value(p, h_idx);
  791. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  792. reg = CP_PACKET0_GET_REG(header);
  793. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  794. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  795. if (!obj) {
  796. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  797. r = -EINVAL;
  798. goto out;
  799. }
  800. crtc = obj_to_crtc(obj);
  801. radeon_crtc = to_radeon_crtc(crtc);
  802. crtc_id = radeon_crtc->crtc_id;
  803. if (!crtc->enabled) {
  804. /* if the CRTC isn't enabled - we need to nop out the wait until */
  805. ib[h_idx + 2] = PACKET2(0);
  806. ib[h_idx + 3] = PACKET2(0);
  807. } else if (crtc_id == 1) {
  808. switch (reg) {
  809. case AVIVO_D1MODE_VLINE_START_END:
  810. header &= ~R300_CP_PACKET0_REG_MASK;
  811. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  812. break;
  813. case RADEON_CRTC_GUI_TRIG_VLINE:
  814. header &= ~R300_CP_PACKET0_REG_MASK;
  815. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  816. break;
  817. default:
  818. DRM_ERROR("unknown crtc reloc\n");
  819. r = -EINVAL;
  820. goto out;
  821. }
  822. ib[h_idx] = header;
  823. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  824. }
  825. out:
  826. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  827. return r;
  828. }
  829. /**
  830. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  831. * @parser: parser structure holding parsing context.
  832. * @data: pointer to relocation data
  833. * @offset_start: starting offset
  834. * @offset_mask: offset mask (to align start offset on)
  835. * @reloc: reloc informations
  836. *
  837. * Check next packet is relocation packet3, do bo validation and compute
  838. * GPU offset using the provided start.
  839. **/
  840. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  841. struct radeon_cs_reloc **cs_reloc)
  842. {
  843. struct radeon_cs_chunk *relocs_chunk;
  844. struct radeon_cs_packet p3reloc;
  845. unsigned idx;
  846. int r;
  847. if (p->chunk_relocs_idx == -1) {
  848. DRM_ERROR("No relocation chunk !\n");
  849. return -EINVAL;
  850. }
  851. *cs_reloc = NULL;
  852. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  853. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  854. if (r) {
  855. return r;
  856. }
  857. p->idx += p3reloc.count + 2;
  858. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  859. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  860. p3reloc.idx);
  861. r100_cs_dump_packet(p, &p3reloc);
  862. return -EINVAL;
  863. }
  864. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  865. if (idx >= relocs_chunk->length_dw) {
  866. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  867. idx, relocs_chunk->length_dw);
  868. r100_cs_dump_packet(p, &p3reloc);
  869. return -EINVAL;
  870. }
  871. /* FIXME: we assume reloc size is 4 dwords */
  872. *cs_reloc = p->relocs_ptr[(idx / 4)];
  873. return 0;
  874. }
  875. static int r100_get_vtx_size(uint32_t vtx_fmt)
  876. {
  877. int vtx_size;
  878. vtx_size = 2;
  879. /* ordered according to bits in spec */
  880. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  881. vtx_size++;
  882. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  883. vtx_size += 3;
  884. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  885. vtx_size++;
  886. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  887. vtx_size++;
  888. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  889. vtx_size += 3;
  890. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  891. vtx_size++;
  892. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  893. vtx_size++;
  894. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  895. vtx_size += 2;
  896. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  897. vtx_size += 2;
  898. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  899. vtx_size++;
  900. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  901. vtx_size += 2;
  902. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  903. vtx_size++;
  904. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  905. vtx_size += 2;
  906. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  907. vtx_size++;
  908. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  909. vtx_size++;
  910. /* blend weight */
  911. if (vtx_fmt & (0x7 << 15))
  912. vtx_size += (vtx_fmt >> 15) & 0x7;
  913. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  914. vtx_size += 3;
  915. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  916. vtx_size += 2;
  917. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  918. vtx_size++;
  919. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  920. vtx_size++;
  921. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  922. vtx_size++;
  923. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  924. vtx_size++;
  925. return vtx_size;
  926. }
  927. static int r100_packet0_check(struct radeon_cs_parser *p,
  928. struct radeon_cs_packet *pkt,
  929. unsigned idx, unsigned reg)
  930. {
  931. struct radeon_cs_reloc *reloc;
  932. struct r100_cs_track *track;
  933. volatile uint32_t *ib;
  934. uint32_t tmp;
  935. int r;
  936. int i, face;
  937. u32 tile_flags = 0;
  938. u32 idx_value;
  939. ib = p->ib->ptr;
  940. track = (struct r100_cs_track *)p->track;
  941. idx_value = radeon_get_ib_value(p, idx);
  942. switch (reg) {
  943. case RADEON_CRTC_GUI_TRIG_VLINE:
  944. r = r100_cs_packet_parse_vline(p);
  945. if (r) {
  946. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  947. idx, reg);
  948. r100_cs_dump_packet(p, pkt);
  949. return r;
  950. }
  951. break;
  952. /* FIXME: only allow PACKET3 blit? easier to check for out of
  953. * range access */
  954. case RADEON_DST_PITCH_OFFSET:
  955. case RADEON_SRC_PITCH_OFFSET:
  956. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  957. if (r)
  958. return r;
  959. break;
  960. case RADEON_RB3D_DEPTHOFFSET:
  961. r = r100_cs_packet_next_reloc(p, &reloc);
  962. if (r) {
  963. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  964. idx, reg);
  965. r100_cs_dump_packet(p, pkt);
  966. return r;
  967. }
  968. track->zb.robj = reloc->robj;
  969. track->zb.offset = idx_value;
  970. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  971. break;
  972. case RADEON_RB3D_COLOROFFSET:
  973. r = r100_cs_packet_next_reloc(p, &reloc);
  974. if (r) {
  975. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  976. idx, reg);
  977. r100_cs_dump_packet(p, pkt);
  978. return r;
  979. }
  980. track->cb[0].robj = reloc->robj;
  981. track->cb[0].offset = idx_value;
  982. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  983. break;
  984. case RADEON_PP_TXOFFSET_0:
  985. case RADEON_PP_TXOFFSET_1:
  986. case RADEON_PP_TXOFFSET_2:
  987. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  988. r = r100_cs_packet_next_reloc(p, &reloc);
  989. if (r) {
  990. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  991. idx, reg);
  992. r100_cs_dump_packet(p, pkt);
  993. return r;
  994. }
  995. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  996. track->textures[i].robj = reloc->robj;
  997. break;
  998. case RADEON_PP_CUBIC_OFFSET_T0_0:
  999. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1000. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1001. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1002. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1003. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1004. r = r100_cs_packet_next_reloc(p, &reloc);
  1005. if (r) {
  1006. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1007. idx, reg);
  1008. r100_cs_dump_packet(p, pkt);
  1009. return r;
  1010. }
  1011. track->textures[0].cube_info[i].offset = idx_value;
  1012. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1013. track->textures[0].cube_info[i].robj = reloc->robj;
  1014. break;
  1015. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1016. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1017. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1018. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1019. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1020. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1021. r = r100_cs_packet_next_reloc(p, &reloc);
  1022. if (r) {
  1023. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1024. idx, reg);
  1025. r100_cs_dump_packet(p, pkt);
  1026. return r;
  1027. }
  1028. track->textures[1].cube_info[i].offset = idx_value;
  1029. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1030. track->textures[1].cube_info[i].robj = reloc->robj;
  1031. break;
  1032. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1033. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1034. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1035. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1036. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1037. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1038. r = r100_cs_packet_next_reloc(p, &reloc);
  1039. if (r) {
  1040. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1041. idx, reg);
  1042. r100_cs_dump_packet(p, pkt);
  1043. return r;
  1044. }
  1045. track->textures[2].cube_info[i].offset = idx_value;
  1046. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1047. track->textures[2].cube_info[i].robj = reloc->robj;
  1048. break;
  1049. case RADEON_RE_WIDTH_HEIGHT:
  1050. track->maxy = ((idx_value >> 16) & 0x7FF);
  1051. break;
  1052. case RADEON_RB3D_COLORPITCH:
  1053. r = r100_cs_packet_next_reloc(p, &reloc);
  1054. if (r) {
  1055. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1056. idx, reg);
  1057. r100_cs_dump_packet(p, pkt);
  1058. return r;
  1059. }
  1060. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1061. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1062. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1063. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1064. tmp = idx_value & ~(0x7 << 16);
  1065. tmp |= tile_flags;
  1066. ib[idx] = tmp;
  1067. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1068. break;
  1069. case RADEON_RB3D_DEPTHPITCH:
  1070. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1071. break;
  1072. case RADEON_RB3D_CNTL:
  1073. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1074. case 7:
  1075. case 8:
  1076. case 9:
  1077. case 11:
  1078. case 12:
  1079. track->cb[0].cpp = 1;
  1080. break;
  1081. case 3:
  1082. case 4:
  1083. case 15:
  1084. track->cb[0].cpp = 2;
  1085. break;
  1086. case 6:
  1087. track->cb[0].cpp = 4;
  1088. break;
  1089. default:
  1090. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1091. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1092. return -EINVAL;
  1093. }
  1094. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1095. break;
  1096. case RADEON_RB3D_ZSTENCILCNTL:
  1097. switch (idx_value & 0xf) {
  1098. case 0:
  1099. track->zb.cpp = 2;
  1100. break;
  1101. case 2:
  1102. case 3:
  1103. case 4:
  1104. case 5:
  1105. case 9:
  1106. case 11:
  1107. track->zb.cpp = 4;
  1108. break;
  1109. default:
  1110. break;
  1111. }
  1112. break;
  1113. case RADEON_RB3D_ZPASS_ADDR:
  1114. r = r100_cs_packet_next_reloc(p, &reloc);
  1115. if (r) {
  1116. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1117. idx, reg);
  1118. r100_cs_dump_packet(p, pkt);
  1119. return r;
  1120. }
  1121. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1122. break;
  1123. case RADEON_PP_CNTL:
  1124. {
  1125. uint32_t temp = idx_value >> 4;
  1126. for (i = 0; i < track->num_texture; i++)
  1127. track->textures[i].enabled = !!(temp & (1 << i));
  1128. }
  1129. break;
  1130. case RADEON_SE_VF_CNTL:
  1131. track->vap_vf_cntl = idx_value;
  1132. break;
  1133. case RADEON_SE_VTX_FMT:
  1134. track->vtx_size = r100_get_vtx_size(idx_value);
  1135. break;
  1136. case RADEON_PP_TEX_SIZE_0:
  1137. case RADEON_PP_TEX_SIZE_1:
  1138. case RADEON_PP_TEX_SIZE_2:
  1139. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1140. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1141. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1142. break;
  1143. case RADEON_PP_TEX_PITCH_0:
  1144. case RADEON_PP_TEX_PITCH_1:
  1145. case RADEON_PP_TEX_PITCH_2:
  1146. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1147. track->textures[i].pitch = idx_value + 32;
  1148. break;
  1149. case RADEON_PP_TXFILTER_0:
  1150. case RADEON_PP_TXFILTER_1:
  1151. case RADEON_PP_TXFILTER_2:
  1152. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1153. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1154. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1155. tmp = (idx_value >> 23) & 0x7;
  1156. if (tmp == 2 || tmp == 6)
  1157. track->textures[i].roundup_w = false;
  1158. tmp = (idx_value >> 27) & 0x7;
  1159. if (tmp == 2 || tmp == 6)
  1160. track->textures[i].roundup_h = false;
  1161. break;
  1162. case RADEON_PP_TXFORMAT_0:
  1163. case RADEON_PP_TXFORMAT_1:
  1164. case RADEON_PP_TXFORMAT_2:
  1165. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1166. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1167. track->textures[i].use_pitch = 1;
  1168. } else {
  1169. track->textures[i].use_pitch = 0;
  1170. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1171. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1172. }
  1173. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1174. track->textures[i].tex_coord_type = 2;
  1175. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1176. case RADEON_TXFORMAT_I8:
  1177. case RADEON_TXFORMAT_RGB332:
  1178. case RADEON_TXFORMAT_Y8:
  1179. track->textures[i].cpp = 1;
  1180. break;
  1181. case RADEON_TXFORMAT_AI88:
  1182. case RADEON_TXFORMAT_ARGB1555:
  1183. case RADEON_TXFORMAT_RGB565:
  1184. case RADEON_TXFORMAT_ARGB4444:
  1185. case RADEON_TXFORMAT_VYUY422:
  1186. case RADEON_TXFORMAT_YVYU422:
  1187. case RADEON_TXFORMAT_DXT1:
  1188. case RADEON_TXFORMAT_SHADOW16:
  1189. case RADEON_TXFORMAT_LDUDV655:
  1190. case RADEON_TXFORMAT_DUDV88:
  1191. track->textures[i].cpp = 2;
  1192. break;
  1193. case RADEON_TXFORMAT_ARGB8888:
  1194. case RADEON_TXFORMAT_RGBA8888:
  1195. case RADEON_TXFORMAT_DXT23:
  1196. case RADEON_TXFORMAT_DXT45:
  1197. case RADEON_TXFORMAT_SHADOW32:
  1198. case RADEON_TXFORMAT_LDUDUV8888:
  1199. track->textures[i].cpp = 4;
  1200. break;
  1201. }
  1202. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1203. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1204. break;
  1205. case RADEON_PP_CUBIC_FACES_0:
  1206. case RADEON_PP_CUBIC_FACES_1:
  1207. case RADEON_PP_CUBIC_FACES_2:
  1208. tmp = idx_value;
  1209. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1210. for (face = 0; face < 4; face++) {
  1211. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1212. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1213. }
  1214. break;
  1215. default:
  1216. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1217. reg, idx);
  1218. return -EINVAL;
  1219. }
  1220. return 0;
  1221. }
  1222. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1223. struct radeon_cs_packet *pkt,
  1224. struct radeon_bo *robj)
  1225. {
  1226. unsigned idx;
  1227. u32 value;
  1228. idx = pkt->idx + 1;
  1229. value = radeon_get_ib_value(p, idx + 2);
  1230. if ((value + 1) > radeon_bo_size(robj)) {
  1231. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1232. "(need %u have %lu) !\n",
  1233. value + 1,
  1234. radeon_bo_size(robj));
  1235. return -EINVAL;
  1236. }
  1237. return 0;
  1238. }
  1239. static int r100_packet3_check(struct radeon_cs_parser *p,
  1240. struct radeon_cs_packet *pkt)
  1241. {
  1242. struct radeon_cs_reloc *reloc;
  1243. struct r100_cs_track *track;
  1244. unsigned idx;
  1245. volatile uint32_t *ib;
  1246. int r;
  1247. ib = p->ib->ptr;
  1248. idx = pkt->idx + 1;
  1249. track = (struct r100_cs_track *)p->track;
  1250. switch (pkt->opcode) {
  1251. case PACKET3_3D_LOAD_VBPNTR:
  1252. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1253. if (r)
  1254. return r;
  1255. break;
  1256. case PACKET3_INDX_BUFFER:
  1257. r = r100_cs_packet_next_reloc(p, &reloc);
  1258. if (r) {
  1259. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1260. r100_cs_dump_packet(p, pkt);
  1261. return r;
  1262. }
  1263. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1264. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1265. if (r) {
  1266. return r;
  1267. }
  1268. break;
  1269. case 0x23:
  1270. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1271. r = r100_cs_packet_next_reloc(p, &reloc);
  1272. if (r) {
  1273. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1274. r100_cs_dump_packet(p, pkt);
  1275. return r;
  1276. }
  1277. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1278. track->num_arrays = 1;
  1279. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1280. track->arrays[0].robj = reloc->robj;
  1281. track->arrays[0].esize = track->vtx_size;
  1282. track->max_indx = radeon_get_ib_value(p, idx+1);
  1283. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1284. track->immd_dwords = pkt->count - 1;
  1285. r = r100_cs_track_check(p->rdev, track);
  1286. if (r)
  1287. return r;
  1288. break;
  1289. case PACKET3_3D_DRAW_IMMD:
  1290. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1291. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1292. return -EINVAL;
  1293. }
  1294. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1295. track->immd_dwords = pkt->count - 1;
  1296. r = r100_cs_track_check(p->rdev, track);
  1297. if (r)
  1298. return r;
  1299. break;
  1300. /* triggers drawing using in-packet vertex data */
  1301. case PACKET3_3D_DRAW_IMMD_2:
  1302. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1303. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1304. return -EINVAL;
  1305. }
  1306. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1307. track->immd_dwords = pkt->count;
  1308. r = r100_cs_track_check(p->rdev, track);
  1309. if (r)
  1310. return r;
  1311. break;
  1312. /* triggers drawing using in-packet vertex data */
  1313. case PACKET3_3D_DRAW_VBUF_2:
  1314. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1315. r = r100_cs_track_check(p->rdev, track);
  1316. if (r)
  1317. return r;
  1318. break;
  1319. /* triggers drawing of vertex buffers setup elsewhere */
  1320. case PACKET3_3D_DRAW_INDX_2:
  1321. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1322. r = r100_cs_track_check(p->rdev, track);
  1323. if (r)
  1324. return r;
  1325. break;
  1326. /* triggers drawing using indices to vertex buffer */
  1327. case PACKET3_3D_DRAW_VBUF:
  1328. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1329. r = r100_cs_track_check(p->rdev, track);
  1330. if (r)
  1331. return r;
  1332. break;
  1333. /* triggers drawing of vertex buffers setup elsewhere */
  1334. case PACKET3_3D_DRAW_INDX:
  1335. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1336. r = r100_cs_track_check(p->rdev, track);
  1337. if (r)
  1338. return r;
  1339. break;
  1340. /* triggers drawing using indices to vertex buffer */
  1341. case PACKET3_NOP:
  1342. break;
  1343. default:
  1344. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1345. return -EINVAL;
  1346. }
  1347. return 0;
  1348. }
  1349. int r100_cs_parse(struct radeon_cs_parser *p)
  1350. {
  1351. struct radeon_cs_packet pkt;
  1352. struct r100_cs_track *track;
  1353. int r;
  1354. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1355. r100_cs_track_clear(p->rdev, track);
  1356. p->track = track;
  1357. do {
  1358. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1359. if (r) {
  1360. return r;
  1361. }
  1362. p->idx += pkt.count + 2;
  1363. switch (pkt.type) {
  1364. case PACKET_TYPE0:
  1365. if (p->rdev->family >= CHIP_R200)
  1366. r = r100_cs_parse_packet0(p, &pkt,
  1367. p->rdev->config.r100.reg_safe_bm,
  1368. p->rdev->config.r100.reg_safe_bm_size,
  1369. &r200_packet0_check);
  1370. else
  1371. r = r100_cs_parse_packet0(p, &pkt,
  1372. p->rdev->config.r100.reg_safe_bm,
  1373. p->rdev->config.r100.reg_safe_bm_size,
  1374. &r100_packet0_check);
  1375. break;
  1376. case PACKET_TYPE2:
  1377. break;
  1378. case PACKET_TYPE3:
  1379. r = r100_packet3_check(p, &pkt);
  1380. break;
  1381. default:
  1382. DRM_ERROR("Unknown packet type %d !\n",
  1383. pkt.type);
  1384. return -EINVAL;
  1385. }
  1386. if (r) {
  1387. return r;
  1388. }
  1389. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1390. return 0;
  1391. }
  1392. /*
  1393. * Global GPU functions
  1394. */
  1395. void r100_errata(struct radeon_device *rdev)
  1396. {
  1397. rdev->pll_errata = 0;
  1398. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1399. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1400. }
  1401. if (rdev->family == CHIP_RV100 ||
  1402. rdev->family == CHIP_RS100 ||
  1403. rdev->family == CHIP_RS200) {
  1404. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1405. }
  1406. }
  1407. /* Wait for vertical sync on primary CRTC */
  1408. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1409. {
  1410. uint32_t crtc_gen_cntl, tmp;
  1411. int i;
  1412. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1413. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1414. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1415. return;
  1416. }
  1417. /* Clear the CRTC_VBLANK_SAVE bit */
  1418. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1419. for (i = 0; i < rdev->usec_timeout; i++) {
  1420. tmp = RREG32(RADEON_CRTC_STATUS);
  1421. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1422. return;
  1423. }
  1424. DRM_UDELAY(1);
  1425. }
  1426. }
  1427. /* Wait for vertical sync on secondary CRTC */
  1428. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1429. {
  1430. uint32_t crtc2_gen_cntl, tmp;
  1431. int i;
  1432. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1433. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1434. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1435. return;
  1436. /* Clear the CRTC_VBLANK_SAVE bit */
  1437. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1438. for (i = 0; i < rdev->usec_timeout; i++) {
  1439. tmp = RREG32(RADEON_CRTC2_STATUS);
  1440. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1441. return;
  1442. }
  1443. DRM_UDELAY(1);
  1444. }
  1445. }
  1446. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1447. {
  1448. unsigned i;
  1449. uint32_t tmp;
  1450. for (i = 0; i < rdev->usec_timeout; i++) {
  1451. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1452. if (tmp >= n) {
  1453. return 0;
  1454. }
  1455. DRM_UDELAY(1);
  1456. }
  1457. return -1;
  1458. }
  1459. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1460. {
  1461. unsigned i;
  1462. uint32_t tmp;
  1463. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1464. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1465. " Bad things might happen.\n");
  1466. }
  1467. for (i = 0; i < rdev->usec_timeout; i++) {
  1468. tmp = RREG32(RADEON_RBBM_STATUS);
  1469. if (!(tmp & (1 << 31))) {
  1470. return 0;
  1471. }
  1472. DRM_UDELAY(1);
  1473. }
  1474. return -1;
  1475. }
  1476. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1477. {
  1478. unsigned i;
  1479. uint32_t tmp;
  1480. for (i = 0; i < rdev->usec_timeout; i++) {
  1481. /* read MC_STATUS */
  1482. tmp = RREG32(0x0150);
  1483. if (tmp & (1 << 2)) {
  1484. return 0;
  1485. }
  1486. DRM_UDELAY(1);
  1487. }
  1488. return -1;
  1489. }
  1490. void r100_gpu_init(struct radeon_device *rdev)
  1491. {
  1492. /* TODO: anythings to do here ? pipes ? */
  1493. r100_hdp_reset(rdev);
  1494. }
  1495. void r100_hdp_flush(struct radeon_device *rdev)
  1496. {
  1497. u32 tmp;
  1498. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1499. tmp |= RADEON_HDP_READ_BUFFER_INVALIDATE;
  1500. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1501. }
  1502. void r100_hdp_reset(struct radeon_device *rdev)
  1503. {
  1504. uint32_t tmp;
  1505. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1506. tmp |= (7 << 28);
  1507. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1508. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1509. udelay(200);
  1510. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1511. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1512. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1513. }
  1514. int r100_rb2d_reset(struct radeon_device *rdev)
  1515. {
  1516. uint32_t tmp;
  1517. int i;
  1518. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1519. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1520. udelay(200);
  1521. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1522. /* Wait to prevent race in RBBM_STATUS */
  1523. mdelay(1);
  1524. for (i = 0; i < rdev->usec_timeout; i++) {
  1525. tmp = RREG32(RADEON_RBBM_STATUS);
  1526. if (!(tmp & (1 << 26))) {
  1527. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1528. tmp);
  1529. return 0;
  1530. }
  1531. DRM_UDELAY(1);
  1532. }
  1533. tmp = RREG32(RADEON_RBBM_STATUS);
  1534. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1535. return -1;
  1536. }
  1537. int r100_gpu_reset(struct radeon_device *rdev)
  1538. {
  1539. uint32_t status;
  1540. /* reset order likely matter */
  1541. status = RREG32(RADEON_RBBM_STATUS);
  1542. /* reset HDP */
  1543. r100_hdp_reset(rdev);
  1544. /* reset rb2d */
  1545. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1546. r100_rb2d_reset(rdev);
  1547. }
  1548. /* TODO: reset 3D engine */
  1549. /* reset CP */
  1550. status = RREG32(RADEON_RBBM_STATUS);
  1551. if (status & (1 << 16)) {
  1552. r100_cp_reset(rdev);
  1553. }
  1554. /* Check if GPU is idle */
  1555. status = RREG32(RADEON_RBBM_STATUS);
  1556. if (status & (1 << 31)) {
  1557. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1558. return -1;
  1559. }
  1560. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1561. return 0;
  1562. }
  1563. void r100_set_common_regs(struct radeon_device *rdev)
  1564. {
  1565. /* set these so they don't interfere with anything */
  1566. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1567. WREG32(RADEON_SUBPIC_CNTL, 0);
  1568. WREG32(RADEON_VIPH_CONTROL, 0);
  1569. WREG32(RADEON_I2C_CNTL_1, 0);
  1570. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1571. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1572. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1573. }
  1574. /*
  1575. * VRAM info
  1576. */
  1577. static void r100_vram_get_type(struct radeon_device *rdev)
  1578. {
  1579. uint32_t tmp;
  1580. rdev->mc.vram_is_ddr = false;
  1581. if (rdev->flags & RADEON_IS_IGP)
  1582. rdev->mc.vram_is_ddr = true;
  1583. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1584. rdev->mc.vram_is_ddr = true;
  1585. if ((rdev->family == CHIP_RV100) ||
  1586. (rdev->family == CHIP_RS100) ||
  1587. (rdev->family == CHIP_RS200)) {
  1588. tmp = RREG32(RADEON_MEM_CNTL);
  1589. if (tmp & RV100_HALF_MODE) {
  1590. rdev->mc.vram_width = 32;
  1591. } else {
  1592. rdev->mc.vram_width = 64;
  1593. }
  1594. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1595. rdev->mc.vram_width /= 4;
  1596. rdev->mc.vram_is_ddr = true;
  1597. }
  1598. } else if (rdev->family <= CHIP_RV280) {
  1599. tmp = RREG32(RADEON_MEM_CNTL);
  1600. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1601. rdev->mc.vram_width = 128;
  1602. } else {
  1603. rdev->mc.vram_width = 64;
  1604. }
  1605. } else {
  1606. /* newer IGPs */
  1607. rdev->mc.vram_width = 128;
  1608. }
  1609. }
  1610. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1611. {
  1612. u32 aper_size;
  1613. u8 byte;
  1614. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1615. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1616. * that is has the 2nd generation multifunction PCI interface
  1617. */
  1618. if (rdev->family == CHIP_RV280 ||
  1619. rdev->family >= CHIP_RV350) {
  1620. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1621. ~RADEON_HDP_APER_CNTL);
  1622. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1623. return aper_size * 2;
  1624. }
  1625. /* Older cards have all sorts of funny issues to deal with. First
  1626. * check if it's a multifunction card by reading the PCI config
  1627. * header type... Limit those to one aperture size
  1628. */
  1629. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1630. if (byte & 0x80) {
  1631. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1632. DRM_INFO("Limiting VRAM to one aperture\n");
  1633. return aper_size;
  1634. }
  1635. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1636. * have set it up. We don't write this as it's broken on some ASICs but
  1637. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1638. */
  1639. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1640. return aper_size * 2;
  1641. return aper_size;
  1642. }
  1643. void r100_vram_init_sizes(struct radeon_device *rdev)
  1644. {
  1645. u64 config_aper_size;
  1646. u32 accessible;
  1647. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1648. if (rdev->flags & RADEON_IS_IGP) {
  1649. uint32_t tom;
  1650. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1651. tom = RREG32(RADEON_NB_TOM);
  1652. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1653. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1654. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1655. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1656. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1657. } else {
  1658. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1659. /* Some production boards of m6 will report 0
  1660. * if it's 8 MB
  1661. */
  1662. if (rdev->mc.real_vram_size == 0) {
  1663. rdev->mc.real_vram_size = 8192 * 1024;
  1664. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1665. }
  1666. /* let driver place VRAM */
  1667. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1668. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1669. * Novell bug 204882 + along with lots of ubuntu ones */
  1670. if (config_aper_size > rdev->mc.real_vram_size)
  1671. rdev->mc.mc_vram_size = config_aper_size;
  1672. else
  1673. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1674. }
  1675. /* work out accessible VRAM */
  1676. accessible = r100_get_accessible_vram(rdev);
  1677. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1678. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1679. if (accessible > rdev->mc.aper_size)
  1680. accessible = rdev->mc.aper_size;
  1681. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1682. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1683. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1684. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1685. }
  1686. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1687. {
  1688. uint32_t temp;
  1689. temp = RREG32(RADEON_CONFIG_CNTL);
  1690. if (state == false) {
  1691. temp &= ~(1<<8);
  1692. temp |= (1<<9);
  1693. } else {
  1694. temp &= ~(1<<9);
  1695. }
  1696. WREG32(RADEON_CONFIG_CNTL, temp);
  1697. }
  1698. void r100_vram_info(struct radeon_device *rdev)
  1699. {
  1700. r100_vram_get_type(rdev);
  1701. r100_vram_init_sizes(rdev);
  1702. }
  1703. /*
  1704. * Indirect registers accessor
  1705. */
  1706. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1707. {
  1708. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1709. return;
  1710. }
  1711. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1712. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1713. }
  1714. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1715. {
  1716. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1717. * or the chip could hang on a subsequent access
  1718. */
  1719. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1720. udelay(5000);
  1721. }
  1722. /* This function is required to workaround a hardware bug in some (all?)
  1723. * revisions of the R300. This workaround should be called after every
  1724. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1725. * may not be correct.
  1726. */
  1727. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1728. uint32_t save, tmp;
  1729. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1730. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1731. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1732. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1733. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1734. }
  1735. }
  1736. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1737. {
  1738. uint32_t data;
  1739. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1740. r100_pll_errata_after_index(rdev);
  1741. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1742. r100_pll_errata_after_data(rdev);
  1743. return data;
  1744. }
  1745. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1746. {
  1747. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1748. r100_pll_errata_after_index(rdev);
  1749. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1750. r100_pll_errata_after_data(rdev);
  1751. }
  1752. void r100_set_safe_registers(struct radeon_device *rdev)
  1753. {
  1754. if (ASIC_IS_RN50(rdev)) {
  1755. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1756. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1757. } else if (rdev->family < CHIP_R200) {
  1758. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1759. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1760. } else {
  1761. r200_set_safe_registers(rdev);
  1762. }
  1763. }
  1764. /*
  1765. * Debugfs info
  1766. */
  1767. #if defined(CONFIG_DEBUG_FS)
  1768. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1769. {
  1770. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1771. struct drm_device *dev = node->minor->dev;
  1772. struct radeon_device *rdev = dev->dev_private;
  1773. uint32_t reg, value;
  1774. unsigned i;
  1775. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1776. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1777. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1778. for (i = 0; i < 64; i++) {
  1779. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1780. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1781. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1782. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1783. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1784. }
  1785. return 0;
  1786. }
  1787. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1788. {
  1789. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1790. struct drm_device *dev = node->minor->dev;
  1791. struct radeon_device *rdev = dev->dev_private;
  1792. uint32_t rdp, wdp;
  1793. unsigned count, i, j;
  1794. radeon_ring_free_size(rdev);
  1795. rdp = RREG32(RADEON_CP_RB_RPTR);
  1796. wdp = RREG32(RADEON_CP_RB_WPTR);
  1797. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1798. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1799. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1800. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1801. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1802. seq_printf(m, "%u dwords in ring\n", count);
  1803. for (j = 0; j <= count; j++) {
  1804. i = (rdp + j) & rdev->cp.ptr_mask;
  1805. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1806. }
  1807. return 0;
  1808. }
  1809. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1810. {
  1811. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1812. struct drm_device *dev = node->minor->dev;
  1813. struct radeon_device *rdev = dev->dev_private;
  1814. uint32_t csq_stat, csq2_stat, tmp;
  1815. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1816. unsigned i;
  1817. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1818. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1819. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1820. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1821. r_rptr = (csq_stat >> 0) & 0x3ff;
  1822. r_wptr = (csq_stat >> 10) & 0x3ff;
  1823. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1824. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1825. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1826. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1827. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1828. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1829. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1830. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1831. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1832. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1833. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1834. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1835. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1836. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1837. seq_printf(m, "Ring fifo:\n");
  1838. for (i = 0; i < 256; i++) {
  1839. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1840. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1841. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1842. }
  1843. seq_printf(m, "Indirect1 fifo:\n");
  1844. for (i = 256; i <= 512; i++) {
  1845. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1846. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1847. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1848. }
  1849. seq_printf(m, "Indirect2 fifo:\n");
  1850. for (i = 640; i < ib1_wptr; i++) {
  1851. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1852. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1853. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1854. }
  1855. return 0;
  1856. }
  1857. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1858. {
  1859. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1860. struct drm_device *dev = node->minor->dev;
  1861. struct radeon_device *rdev = dev->dev_private;
  1862. uint32_t tmp;
  1863. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1864. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1865. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1866. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1867. tmp = RREG32(RADEON_BUS_CNTL);
  1868. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1869. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1870. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1871. tmp = RREG32(RADEON_AGP_BASE);
  1872. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1873. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1874. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1875. tmp = RREG32(0x01D0);
  1876. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1877. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1878. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1879. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1880. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1881. tmp = RREG32(0x01E4);
  1882. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1883. return 0;
  1884. }
  1885. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1886. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1887. };
  1888. static struct drm_info_list r100_debugfs_cp_list[] = {
  1889. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1890. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1891. };
  1892. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1893. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1894. };
  1895. #endif
  1896. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  1897. {
  1898. #if defined(CONFIG_DEBUG_FS)
  1899. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  1900. #else
  1901. return 0;
  1902. #endif
  1903. }
  1904. int r100_debugfs_cp_init(struct radeon_device *rdev)
  1905. {
  1906. #if defined(CONFIG_DEBUG_FS)
  1907. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  1908. #else
  1909. return 0;
  1910. #endif
  1911. }
  1912. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  1913. {
  1914. #if defined(CONFIG_DEBUG_FS)
  1915. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  1916. #else
  1917. return 0;
  1918. #endif
  1919. }
  1920. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  1921. uint32_t tiling_flags, uint32_t pitch,
  1922. uint32_t offset, uint32_t obj_size)
  1923. {
  1924. int surf_index = reg * 16;
  1925. int flags = 0;
  1926. /* r100/r200 divide by 16 */
  1927. if (rdev->family < CHIP_R300)
  1928. flags = pitch / 16;
  1929. else
  1930. flags = pitch / 8;
  1931. if (rdev->family <= CHIP_RS200) {
  1932. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  1933. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  1934. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  1935. if (tiling_flags & RADEON_TILING_MACRO)
  1936. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  1937. } else if (rdev->family <= CHIP_RV280) {
  1938. if (tiling_flags & (RADEON_TILING_MACRO))
  1939. flags |= R200_SURF_TILE_COLOR_MACRO;
  1940. if (tiling_flags & RADEON_TILING_MICRO)
  1941. flags |= R200_SURF_TILE_COLOR_MICRO;
  1942. } else {
  1943. if (tiling_flags & RADEON_TILING_MACRO)
  1944. flags |= R300_SURF_TILE_MACRO;
  1945. if (tiling_flags & RADEON_TILING_MICRO)
  1946. flags |= R300_SURF_TILE_MICRO;
  1947. }
  1948. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  1949. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  1950. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  1951. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  1952. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  1953. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  1954. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  1955. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  1956. return 0;
  1957. }
  1958. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  1959. {
  1960. int surf_index = reg * 16;
  1961. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  1962. }
  1963. void r100_bandwidth_update(struct radeon_device *rdev)
  1964. {
  1965. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  1966. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  1967. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  1968. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  1969. fixed20_12 memtcas_ff[8] = {
  1970. fixed_init(1),
  1971. fixed_init(2),
  1972. fixed_init(3),
  1973. fixed_init(0),
  1974. fixed_init_half(1),
  1975. fixed_init_half(2),
  1976. fixed_init(0),
  1977. };
  1978. fixed20_12 memtcas_rs480_ff[8] = {
  1979. fixed_init(0),
  1980. fixed_init(1),
  1981. fixed_init(2),
  1982. fixed_init(3),
  1983. fixed_init(0),
  1984. fixed_init_half(1),
  1985. fixed_init_half(2),
  1986. fixed_init_half(3),
  1987. };
  1988. fixed20_12 memtcas2_ff[8] = {
  1989. fixed_init(0),
  1990. fixed_init(1),
  1991. fixed_init(2),
  1992. fixed_init(3),
  1993. fixed_init(4),
  1994. fixed_init(5),
  1995. fixed_init(6),
  1996. fixed_init(7),
  1997. };
  1998. fixed20_12 memtrbs[8] = {
  1999. fixed_init(1),
  2000. fixed_init_half(1),
  2001. fixed_init(2),
  2002. fixed_init_half(2),
  2003. fixed_init(3),
  2004. fixed_init_half(3),
  2005. fixed_init(4),
  2006. fixed_init_half(4)
  2007. };
  2008. fixed20_12 memtrbs_r4xx[8] = {
  2009. fixed_init(4),
  2010. fixed_init(5),
  2011. fixed_init(6),
  2012. fixed_init(7),
  2013. fixed_init(8),
  2014. fixed_init(9),
  2015. fixed_init(10),
  2016. fixed_init(11)
  2017. };
  2018. fixed20_12 min_mem_eff;
  2019. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2020. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2021. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2022. disp_drain_rate2, read_return_rate;
  2023. fixed20_12 time_disp1_drop_priority;
  2024. int c;
  2025. int cur_size = 16; /* in octawords */
  2026. int critical_point = 0, critical_point2;
  2027. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2028. int stop_req, max_stop_req;
  2029. struct drm_display_mode *mode1 = NULL;
  2030. struct drm_display_mode *mode2 = NULL;
  2031. uint32_t pixel_bytes1 = 0;
  2032. uint32_t pixel_bytes2 = 0;
  2033. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2034. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2035. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2036. }
  2037. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2038. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2039. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2040. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2041. }
  2042. }
  2043. min_mem_eff.full = rfixed_const_8(0);
  2044. /* get modes */
  2045. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2046. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2047. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2048. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2049. /* check crtc enables */
  2050. if (mode2)
  2051. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2052. if (mode1)
  2053. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2054. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2055. }
  2056. /*
  2057. * determine is there is enough bw for current mode
  2058. */
  2059. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2060. temp_ff.full = rfixed_const(100);
  2061. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2062. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2063. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2064. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2065. temp_ff.full = rfixed_const(temp);
  2066. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2067. pix_clk.full = 0;
  2068. pix_clk2.full = 0;
  2069. peak_disp_bw.full = 0;
  2070. if (mode1) {
  2071. temp_ff.full = rfixed_const(1000);
  2072. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2073. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2074. temp_ff.full = rfixed_const(pixel_bytes1);
  2075. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2076. }
  2077. if (mode2) {
  2078. temp_ff.full = rfixed_const(1000);
  2079. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2080. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2081. temp_ff.full = rfixed_const(pixel_bytes2);
  2082. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2083. }
  2084. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2085. if (peak_disp_bw.full >= mem_bw.full) {
  2086. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2087. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2088. }
  2089. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2090. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2091. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2092. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2093. mem_trp = ((temp & 0x3)) + 1;
  2094. mem_tras = ((temp & 0x70) >> 4) + 1;
  2095. } else if (rdev->family == CHIP_R300 ||
  2096. rdev->family == CHIP_R350) { /* r300, r350 */
  2097. mem_trcd = (temp & 0x7) + 1;
  2098. mem_trp = ((temp >> 8) & 0x7) + 1;
  2099. mem_tras = ((temp >> 11) & 0xf) + 4;
  2100. } else if (rdev->family == CHIP_RV350 ||
  2101. rdev->family <= CHIP_RV380) {
  2102. /* rv3x0 */
  2103. mem_trcd = (temp & 0x7) + 3;
  2104. mem_trp = ((temp >> 8) & 0x7) + 3;
  2105. mem_tras = ((temp >> 11) & 0xf) + 6;
  2106. } else if (rdev->family == CHIP_R420 ||
  2107. rdev->family == CHIP_R423 ||
  2108. rdev->family == CHIP_RV410) {
  2109. /* r4xx */
  2110. mem_trcd = (temp & 0xf) + 3;
  2111. if (mem_trcd > 15)
  2112. mem_trcd = 15;
  2113. mem_trp = ((temp >> 8) & 0xf) + 3;
  2114. if (mem_trp > 15)
  2115. mem_trp = 15;
  2116. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2117. if (mem_tras > 31)
  2118. mem_tras = 31;
  2119. } else { /* RV200, R200 */
  2120. mem_trcd = (temp & 0x7) + 1;
  2121. mem_trp = ((temp >> 8) & 0x7) + 1;
  2122. mem_tras = ((temp >> 12) & 0xf) + 4;
  2123. }
  2124. /* convert to FF */
  2125. trcd_ff.full = rfixed_const(mem_trcd);
  2126. trp_ff.full = rfixed_const(mem_trp);
  2127. tras_ff.full = rfixed_const(mem_tras);
  2128. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2129. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2130. data = (temp & (7 << 20)) >> 20;
  2131. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2132. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2133. tcas_ff = memtcas_rs480_ff[data];
  2134. else
  2135. tcas_ff = memtcas_ff[data];
  2136. } else
  2137. tcas_ff = memtcas2_ff[data];
  2138. if (rdev->family == CHIP_RS400 ||
  2139. rdev->family == CHIP_RS480) {
  2140. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2141. data = (temp >> 23) & 0x7;
  2142. if (data < 5)
  2143. tcas_ff.full += rfixed_const(data);
  2144. }
  2145. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2146. /* on the R300, Tcas is included in Trbs.
  2147. */
  2148. temp = RREG32(RADEON_MEM_CNTL);
  2149. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2150. if (data == 1) {
  2151. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2152. temp = RREG32(R300_MC_IND_INDEX);
  2153. temp &= ~R300_MC_IND_ADDR_MASK;
  2154. temp |= R300_MC_READ_CNTL_CD_mcind;
  2155. WREG32(R300_MC_IND_INDEX, temp);
  2156. temp = RREG32(R300_MC_IND_DATA);
  2157. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2158. } else {
  2159. temp = RREG32(R300_MC_READ_CNTL_AB);
  2160. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2161. }
  2162. } else {
  2163. temp = RREG32(R300_MC_READ_CNTL_AB);
  2164. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2165. }
  2166. if (rdev->family == CHIP_RV410 ||
  2167. rdev->family == CHIP_R420 ||
  2168. rdev->family == CHIP_R423)
  2169. trbs_ff = memtrbs_r4xx[data];
  2170. else
  2171. trbs_ff = memtrbs[data];
  2172. tcas_ff.full += trbs_ff.full;
  2173. }
  2174. sclk_eff_ff.full = sclk_ff.full;
  2175. if (rdev->flags & RADEON_IS_AGP) {
  2176. fixed20_12 agpmode_ff;
  2177. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2178. temp_ff.full = rfixed_const_666(16);
  2179. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2180. }
  2181. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2182. if (ASIC_IS_R300(rdev)) {
  2183. sclk_delay_ff.full = rfixed_const(250);
  2184. } else {
  2185. if ((rdev->family == CHIP_RV100) ||
  2186. rdev->flags & RADEON_IS_IGP) {
  2187. if (rdev->mc.vram_is_ddr)
  2188. sclk_delay_ff.full = rfixed_const(41);
  2189. else
  2190. sclk_delay_ff.full = rfixed_const(33);
  2191. } else {
  2192. if (rdev->mc.vram_width == 128)
  2193. sclk_delay_ff.full = rfixed_const(57);
  2194. else
  2195. sclk_delay_ff.full = rfixed_const(41);
  2196. }
  2197. }
  2198. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2199. if (rdev->mc.vram_is_ddr) {
  2200. if (rdev->mc.vram_width == 32) {
  2201. k1.full = rfixed_const(40);
  2202. c = 3;
  2203. } else {
  2204. k1.full = rfixed_const(20);
  2205. c = 1;
  2206. }
  2207. } else {
  2208. k1.full = rfixed_const(40);
  2209. c = 3;
  2210. }
  2211. temp_ff.full = rfixed_const(2);
  2212. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2213. temp_ff.full = rfixed_const(c);
  2214. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2215. temp_ff.full = rfixed_const(4);
  2216. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2217. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2218. mc_latency_mclk.full += k1.full;
  2219. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2220. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2221. /*
  2222. HW cursor time assuming worst case of full size colour cursor.
  2223. */
  2224. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2225. temp_ff.full += trcd_ff.full;
  2226. if (temp_ff.full < tras_ff.full)
  2227. temp_ff.full = tras_ff.full;
  2228. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2229. temp_ff.full = rfixed_const(cur_size);
  2230. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2231. /*
  2232. Find the total latency for the display data.
  2233. */
  2234. disp_latency_overhead.full = rfixed_const(8);
  2235. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2236. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2237. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2238. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2239. disp_latency.full = mc_latency_mclk.full;
  2240. else
  2241. disp_latency.full = mc_latency_sclk.full;
  2242. /* setup Max GRPH_STOP_REQ default value */
  2243. if (ASIC_IS_RV100(rdev))
  2244. max_stop_req = 0x5c;
  2245. else
  2246. max_stop_req = 0x7c;
  2247. if (mode1) {
  2248. /* CRTC1
  2249. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2250. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2251. */
  2252. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2253. if (stop_req > max_stop_req)
  2254. stop_req = max_stop_req;
  2255. /*
  2256. Find the drain rate of the display buffer.
  2257. */
  2258. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2259. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2260. /*
  2261. Find the critical point of the display buffer.
  2262. */
  2263. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2264. crit_point_ff.full += rfixed_const_half(0);
  2265. critical_point = rfixed_trunc(crit_point_ff);
  2266. if (rdev->disp_priority == 2) {
  2267. critical_point = 0;
  2268. }
  2269. /*
  2270. The critical point should never be above max_stop_req-4. Setting
  2271. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2272. */
  2273. if (max_stop_req - critical_point < 4)
  2274. critical_point = 0;
  2275. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2276. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2277. critical_point = 0x10;
  2278. }
  2279. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2280. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2281. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2282. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2283. if ((rdev->family == CHIP_R350) &&
  2284. (stop_req > 0x15)) {
  2285. stop_req -= 0x10;
  2286. }
  2287. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2288. temp |= RADEON_GRPH_BUFFER_SIZE;
  2289. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2290. RADEON_GRPH_CRITICAL_AT_SOF |
  2291. RADEON_GRPH_STOP_CNTL);
  2292. /*
  2293. Write the result into the register.
  2294. */
  2295. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2296. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2297. #if 0
  2298. if ((rdev->family == CHIP_RS400) ||
  2299. (rdev->family == CHIP_RS480)) {
  2300. /* attempt to program RS400 disp regs correctly ??? */
  2301. temp = RREG32(RS400_DISP1_REG_CNTL);
  2302. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2303. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2304. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2305. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2306. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2307. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2308. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2309. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2310. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2311. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2312. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2313. }
  2314. #endif
  2315. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2316. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2317. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2318. }
  2319. if (mode2) {
  2320. u32 grph2_cntl;
  2321. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2322. if (stop_req > max_stop_req)
  2323. stop_req = max_stop_req;
  2324. /*
  2325. Find the drain rate of the display buffer.
  2326. */
  2327. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2328. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2329. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2330. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2331. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2332. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2333. if ((rdev->family == CHIP_R350) &&
  2334. (stop_req > 0x15)) {
  2335. stop_req -= 0x10;
  2336. }
  2337. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2338. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2339. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2340. RADEON_GRPH_CRITICAL_AT_SOF |
  2341. RADEON_GRPH_STOP_CNTL);
  2342. if ((rdev->family == CHIP_RS100) ||
  2343. (rdev->family == CHIP_RS200))
  2344. critical_point2 = 0;
  2345. else {
  2346. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2347. temp_ff.full = rfixed_const(temp);
  2348. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2349. if (sclk_ff.full < temp_ff.full)
  2350. temp_ff.full = sclk_ff.full;
  2351. read_return_rate.full = temp_ff.full;
  2352. if (mode1) {
  2353. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2354. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2355. } else {
  2356. time_disp1_drop_priority.full = 0;
  2357. }
  2358. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2359. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2360. crit_point_ff.full += rfixed_const_half(0);
  2361. critical_point2 = rfixed_trunc(crit_point_ff);
  2362. if (rdev->disp_priority == 2) {
  2363. critical_point2 = 0;
  2364. }
  2365. if (max_stop_req - critical_point2 < 4)
  2366. critical_point2 = 0;
  2367. }
  2368. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2369. /* some R300 cards have problem with this set to 0 */
  2370. critical_point2 = 0x10;
  2371. }
  2372. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2373. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2374. if ((rdev->family == CHIP_RS400) ||
  2375. (rdev->family == CHIP_RS480)) {
  2376. #if 0
  2377. /* attempt to program RS400 disp2 regs correctly ??? */
  2378. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2379. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2380. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2381. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2382. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2383. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2384. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2385. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2386. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2387. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2388. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2389. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2390. #endif
  2391. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2392. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2393. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2394. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2395. }
  2396. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2397. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2398. }
  2399. }
  2400. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2401. {
  2402. DRM_ERROR("pitch %d\n", t->pitch);
  2403. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2404. DRM_ERROR("width %d\n", t->width);
  2405. DRM_ERROR("width_11 %d\n", t->width_11);
  2406. DRM_ERROR("height %d\n", t->height);
  2407. DRM_ERROR("height_11 %d\n", t->height_11);
  2408. DRM_ERROR("num levels %d\n", t->num_levels);
  2409. DRM_ERROR("depth %d\n", t->txdepth);
  2410. DRM_ERROR("bpp %d\n", t->cpp);
  2411. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2412. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2413. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2414. }
  2415. static int r100_cs_track_cube(struct radeon_device *rdev,
  2416. struct r100_cs_track *track, unsigned idx)
  2417. {
  2418. unsigned face, w, h;
  2419. struct radeon_bo *cube_robj;
  2420. unsigned long size;
  2421. for (face = 0; face < 5; face++) {
  2422. cube_robj = track->textures[idx].cube_info[face].robj;
  2423. w = track->textures[idx].cube_info[face].width;
  2424. h = track->textures[idx].cube_info[face].height;
  2425. size = w * h;
  2426. size *= track->textures[idx].cpp;
  2427. size += track->textures[idx].cube_info[face].offset;
  2428. if (size > radeon_bo_size(cube_robj)) {
  2429. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2430. size, radeon_bo_size(cube_robj));
  2431. r100_cs_track_texture_print(&track->textures[idx]);
  2432. return -1;
  2433. }
  2434. }
  2435. return 0;
  2436. }
  2437. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2438. struct r100_cs_track *track)
  2439. {
  2440. struct radeon_bo *robj;
  2441. unsigned long size;
  2442. unsigned u, i, w, h;
  2443. int ret;
  2444. for (u = 0; u < track->num_texture; u++) {
  2445. if (!track->textures[u].enabled)
  2446. continue;
  2447. robj = track->textures[u].robj;
  2448. if (robj == NULL) {
  2449. DRM_ERROR("No texture bound to unit %u\n", u);
  2450. return -EINVAL;
  2451. }
  2452. size = 0;
  2453. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2454. if (track->textures[u].use_pitch) {
  2455. if (rdev->family < CHIP_R300)
  2456. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2457. else
  2458. w = track->textures[u].pitch / (1 << i);
  2459. } else {
  2460. w = track->textures[u].width;
  2461. if (rdev->family >= CHIP_RV515)
  2462. w |= track->textures[u].width_11;
  2463. w = w / (1 << i);
  2464. if (track->textures[u].roundup_w)
  2465. w = roundup_pow_of_two(w);
  2466. }
  2467. h = track->textures[u].height;
  2468. if (rdev->family >= CHIP_RV515)
  2469. h |= track->textures[u].height_11;
  2470. h = h / (1 << i);
  2471. if (track->textures[u].roundup_h)
  2472. h = roundup_pow_of_two(h);
  2473. size += w * h;
  2474. }
  2475. size *= track->textures[u].cpp;
  2476. switch (track->textures[u].tex_coord_type) {
  2477. case 0:
  2478. break;
  2479. case 1:
  2480. size *= (1 << track->textures[u].txdepth);
  2481. break;
  2482. case 2:
  2483. if (track->separate_cube) {
  2484. ret = r100_cs_track_cube(rdev, track, u);
  2485. if (ret)
  2486. return ret;
  2487. } else
  2488. size *= 6;
  2489. break;
  2490. default:
  2491. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2492. "%u\n", track->textures[u].tex_coord_type, u);
  2493. return -EINVAL;
  2494. }
  2495. if (size > radeon_bo_size(robj)) {
  2496. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2497. "%lu\n", u, size, radeon_bo_size(robj));
  2498. r100_cs_track_texture_print(&track->textures[u]);
  2499. return -EINVAL;
  2500. }
  2501. }
  2502. return 0;
  2503. }
  2504. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2505. {
  2506. unsigned i;
  2507. unsigned long size;
  2508. unsigned prim_walk;
  2509. unsigned nverts;
  2510. for (i = 0; i < track->num_cb; i++) {
  2511. if (track->cb[i].robj == NULL) {
  2512. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2513. return -EINVAL;
  2514. }
  2515. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2516. size += track->cb[i].offset;
  2517. if (size > radeon_bo_size(track->cb[i].robj)) {
  2518. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2519. "(need %lu have %lu) !\n", i, size,
  2520. radeon_bo_size(track->cb[i].robj));
  2521. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2522. i, track->cb[i].pitch, track->cb[i].cpp,
  2523. track->cb[i].offset, track->maxy);
  2524. return -EINVAL;
  2525. }
  2526. }
  2527. if (track->z_enabled) {
  2528. if (track->zb.robj == NULL) {
  2529. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2530. return -EINVAL;
  2531. }
  2532. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2533. size += track->zb.offset;
  2534. if (size > radeon_bo_size(track->zb.robj)) {
  2535. DRM_ERROR("[drm] Buffer too small for z buffer "
  2536. "(need %lu have %lu) !\n", size,
  2537. radeon_bo_size(track->zb.robj));
  2538. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2539. track->zb.pitch, track->zb.cpp,
  2540. track->zb.offset, track->maxy);
  2541. return -EINVAL;
  2542. }
  2543. }
  2544. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2545. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2546. switch (prim_walk) {
  2547. case 1:
  2548. for (i = 0; i < track->num_arrays; i++) {
  2549. size = track->arrays[i].esize * track->max_indx * 4;
  2550. if (track->arrays[i].robj == NULL) {
  2551. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2552. "bound\n", prim_walk, i);
  2553. return -EINVAL;
  2554. }
  2555. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2556. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2557. "need %lu dwords have %lu dwords\n",
  2558. prim_walk, i, size >> 2,
  2559. radeon_bo_size(track->arrays[i].robj)
  2560. >> 2);
  2561. DRM_ERROR("Max indices %u\n", track->max_indx);
  2562. return -EINVAL;
  2563. }
  2564. }
  2565. break;
  2566. case 2:
  2567. for (i = 0; i < track->num_arrays; i++) {
  2568. size = track->arrays[i].esize * (nverts - 1) * 4;
  2569. if (track->arrays[i].robj == NULL) {
  2570. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2571. "bound\n", prim_walk, i);
  2572. return -EINVAL;
  2573. }
  2574. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2575. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2576. "need %lu dwords have %lu dwords\n",
  2577. prim_walk, i, size >> 2,
  2578. radeon_bo_size(track->arrays[i].robj)
  2579. >> 2);
  2580. return -EINVAL;
  2581. }
  2582. }
  2583. break;
  2584. case 3:
  2585. size = track->vtx_size * nverts;
  2586. if (size != track->immd_dwords) {
  2587. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2588. track->immd_dwords, size);
  2589. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2590. nverts, track->vtx_size);
  2591. return -EINVAL;
  2592. }
  2593. break;
  2594. default:
  2595. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2596. prim_walk);
  2597. return -EINVAL;
  2598. }
  2599. return r100_cs_track_texture_check(rdev, track);
  2600. }
  2601. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2602. {
  2603. unsigned i, face;
  2604. if (rdev->family < CHIP_R300) {
  2605. track->num_cb = 1;
  2606. if (rdev->family <= CHIP_RS200)
  2607. track->num_texture = 3;
  2608. else
  2609. track->num_texture = 6;
  2610. track->maxy = 2048;
  2611. track->separate_cube = 1;
  2612. } else {
  2613. track->num_cb = 4;
  2614. track->num_texture = 16;
  2615. track->maxy = 4096;
  2616. track->separate_cube = 0;
  2617. }
  2618. for (i = 0; i < track->num_cb; i++) {
  2619. track->cb[i].robj = NULL;
  2620. track->cb[i].pitch = 8192;
  2621. track->cb[i].cpp = 16;
  2622. track->cb[i].offset = 0;
  2623. }
  2624. track->z_enabled = true;
  2625. track->zb.robj = NULL;
  2626. track->zb.pitch = 8192;
  2627. track->zb.cpp = 4;
  2628. track->zb.offset = 0;
  2629. track->vtx_size = 0x7F;
  2630. track->immd_dwords = 0xFFFFFFFFUL;
  2631. track->num_arrays = 11;
  2632. track->max_indx = 0x00FFFFFFUL;
  2633. for (i = 0; i < track->num_arrays; i++) {
  2634. track->arrays[i].robj = NULL;
  2635. track->arrays[i].esize = 0x7F;
  2636. }
  2637. for (i = 0; i < track->num_texture; i++) {
  2638. track->textures[i].pitch = 16536;
  2639. track->textures[i].width = 16536;
  2640. track->textures[i].height = 16536;
  2641. track->textures[i].width_11 = 1 << 11;
  2642. track->textures[i].height_11 = 1 << 11;
  2643. track->textures[i].num_levels = 12;
  2644. if (rdev->family <= CHIP_RS200) {
  2645. track->textures[i].tex_coord_type = 0;
  2646. track->textures[i].txdepth = 0;
  2647. } else {
  2648. track->textures[i].txdepth = 16;
  2649. track->textures[i].tex_coord_type = 1;
  2650. }
  2651. track->textures[i].cpp = 64;
  2652. track->textures[i].robj = NULL;
  2653. /* CS IB emission code makes sure texture unit are disabled */
  2654. track->textures[i].enabled = false;
  2655. track->textures[i].roundup_w = true;
  2656. track->textures[i].roundup_h = true;
  2657. if (track->separate_cube)
  2658. for (face = 0; face < 5; face++) {
  2659. track->textures[i].cube_info[face].robj = NULL;
  2660. track->textures[i].cube_info[face].width = 16536;
  2661. track->textures[i].cube_info[face].height = 16536;
  2662. track->textures[i].cube_info[face].offset = 0;
  2663. }
  2664. }
  2665. }
  2666. int r100_ring_test(struct radeon_device *rdev)
  2667. {
  2668. uint32_t scratch;
  2669. uint32_t tmp = 0;
  2670. unsigned i;
  2671. int r;
  2672. r = radeon_scratch_get(rdev, &scratch);
  2673. if (r) {
  2674. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2675. return r;
  2676. }
  2677. WREG32(scratch, 0xCAFEDEAD);
  2678. r = radeon_ring_lock(rdev, 2);
  2679. if (r) {
  2680. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2681. radeon_scratch_free(rdev, scratch);
  2682. return r;
  2683. }
  2684. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2685. radeon_ring_write(rdev, 0xDEADBEEF);
  2686. radeon_ring_unlock_commit(rdev);
  2687. for (i = 0; i < rdev->usec_timeout; i++) {
  2688. tmp = RREG32(scratch);
  2689. if (tmp == 0xDEADBEEF) {
  2690. break;
  2691. }
  2692. DRM_UDELAY(1);
  2693. }
  2694. if (i < rdev->usec_timeout) {
  2695. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2696. } else {
  2697. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2698. scratch, tmp);
  2699. r = -EINVAL;
  2700. }
  2701. radeon_scratch_free(rdev, scratch);
  2702. return r;
  2703. }
  2704. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2705. {
  2706. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2707. radeon_ring_write(rdev, ib->gpu_addr);
  2708. radeon_ring_write(rdev, ib->length_dw);
  2709. }
  2710. int r100_ib_test(struct radeon_device *rdev)
  2711. {
  2712. struct radeon_ib *ib;
  2713. uint32_t scratch;
  2714. uint32_t tmp = 0;
  2715. unsigned i;
  2716. int r;
  2717. r = radeon_scratch_get(rdev, &scratch);
  2718. if (r) {
  2719. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2720. return r;
  2721. }
  2722. WREG32(scratch, 0xCAFEDEAD);
  2723. r = radeon_ib_get(rdev, &ib);
  2724. if (r) {
  2725. return r;
  2726. }
  2727. ib->ptr[0] = PACKET0(scratch, 0);
  2728. ib->ptr[1] = 0xDEADBEEF;
  2729. ib->ptr[2] = PACKET2(0);
  2730. ib->ptr[3] = PACKET2(0);
  2731. ib->ptr[4] = PACKET2(0);
  2732. ib->ptr[5] = PACKET2(0);
  2733. ib->ptr[6] = PACKET2(0);
  2734. ib->ptr[7] = PACKET2(0);
  2735. ib->length_dw = 8;
  2736. r = radeon_ib_schedule(rdev, ib);
  2737. if (r) {
  2738. radeon_scratch_free(rdev, scratch);
  2739. radeon_ib_free(rdev, &ib);
  2740. return r;
  2741. }
  2742. r = radeon_fence_wait(ib->fence, false);
  2743. if (r) {
  2744. return r;
  2745. }
  2746. for (i = 0; i < rdev->usec_timeout; i++) {
  2747. tmp = RREG32(scratch);
  2748. if (tmp == 0xDEADBEEF) {
  2749. break;
  2750. }
  2751. DRM_UDELAY(1);
  2752. }
  2753. if (i < rdev->usec_timeout) {
  2754. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2755. } else {
  2756. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2757. scratch, tmp);
  2758. r = -EINVAL;
  2759. }
  2760. radeon_scratch_free(rdev, scratch);
  2761. radeon_ib_free(rdev, &ib);
  2762. return r;
  2763. }
  2764. void r100_ib_fini(struct radeon_device *rdev)
  2765. {
  2766. radeon_ib_pool_fini(rdev);
  2767. }
  2768. int r100_ib_init(struct radeon_device *rdev)
  2769. {
  2770. int r;
  2771. r = radeon_ib_pool_init(rdev);
  2772. if (r) {
  2773. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2774. r100_ib_fini(rdev);
  2775. return r;
  2776. }
  2777. r = r100_ib_test(rdev);
  2778. if (r) {
  2779. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2780. r100_ib_fini(rdev);
  2781. return r;
  2782. }
  2783. return 0;
  2784. }
  2785. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2786. {
  2787. /* Shutdown CP we shouldn't need to do that but better be safe than
  2788. * sorry
  2789. */
  2790. rdev->cp.ready = false;
  2791. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2792. /* Save few CRTC registers */
  2793. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  2794. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2795. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2796. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2797. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2798. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2799. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2800. }
  2801. /* Disable VGA aperture access */
  2802. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  2803. /* Disable cursor, overlay, crtc */
  2804. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2805. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2806. S_000054_CRTC_DISPLAY_DIS(1));
  2807. WREG32(R_000050_CRTC_GEN_CNTL,
  2808. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2809. S_000050_CRTC_DISP_REQ_EN_B(1));
  2810. WREG32(R_000420_OV0_SCALE_CNTL,
  2811. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2812. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2813. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2814. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2815. S_000360_CUR2_LOCK(1));
  2816. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2817. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2818. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2819. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2820. WREG32(R_000360_CUR2_OFFSET,
  2821. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2822. }
  2823. }
  2824. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2825. {
  2826. /* Update base address for crtc */
  2827. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2828. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2829. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2830. rdev->mc.vram_location);
  2831. }
  2832. /* Restore CRTC registers */
  2833. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  2834. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2835. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2836. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2837. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2838. }
  2839. }
  2840. void r100_vga_render_disable(struct radeon_device *rdev)
  2841. {
  2842. u32 tmp;
  2843. tmp = RREG8(R_0003C2_GENMO_WT);
  2844. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  2845. }
  2846. static void r100_debugfs(struct radeon_device *rdev)
  2847. {
  2848. int r;
  2849. r = r100_debugfs_mc_info_init(rdev);
  2850. if (r)
  2851. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  2852. }
  2853. static void r100_mc_program(struct radeon_device *rdev)
  2854. {
  2855. struct r100_mc_save save;
  2856. /* Stops all mc clients */
  2857. r100_mc_stop(rdev, &save);
  2858. if (rdev->flags & RADEON_IS_AGP) {
  2859. WREG32(R_00014C_MC_AGP_LOCATION,
  2860. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  2861. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  2862. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  2863. if (rdev->family > CHIP_RV200)
  2864. WREG32(R_00015C_AGP_BASE_2,
  2865. upper_32_bits(rdev->mc.agp_base) & 0xff);
  2866. } else {
  2867. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  2868. WREG32(R_000170_AGP_BASE, 0);
  2869. if (rdev->family > CHIP_RV200)
  2870. WREG32(R_00015C_AGP_BASE_2, 0);
  2871. }
  2872. /* Wait for mc idle */
  2873. if (r100_mc_wait_for_idle(rdev))
  2874. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  2875. /* Program MC, should be a 32bits limited address space */
  2876. WREG32(R_000148_MC_FB_LOCATION,
  2877. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  2878. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  2879. r100_mc_resume(rdev, &save);
  2880. }
  2881. void r100_clock_startup(struct radeon_device *rdev)
  2882. {
  2883. u32 tmp;
  2884. if (radeon_dynclks != -1 && radeon_dynclks)
  2885. radeon_legacy_set_clock_gating(rdev, 1);
  2886. /* We need to force on some of the block */
  2887. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  2888. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  2889. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  2890. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  2891. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  2892. }
  2893. static int r100_startup(struct radeon_device *rdev)
  2894. {
  2895. int r;
  2896. /* set common regs */
  2897. r100_set_common_regs(rdev);
  2898. /* program mc */
  2899. r100_mc_program(rdev);
  2900. /* Resume clock */
  2901. r100_clock_startup(rdev);
  2902. /* Initialize GPU configuration (# pipes, ...) */
  2903. r100_gpu_init(rdev);
  2904. /* Initialize GART (initialize after TTM so we can allocate
  2905. * memory through TTM but finalize after TTM) */
  2906. r100_enable_bm(rdev);
  2907. if (rdev->flags & RADEON_IS_PCI) {
  2908. r = r100_pci_gart_enable(rdev);
  2909. if (r)
  2910. return r;
  2911. }
  2912. /* Enable IRQ */
  2913. r100_irq_set(rdev);
  2914. /* 1M ring buffer */
  2915. r = r100_cp_init(rdev, 1024 * 1024);
  2916. if (r) {
  2917. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  2918. return r;
  2919. }
  2920. r = r100_wb_init(rdev);
  2921. if (r)
  2922. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  2923. r = r100_ib_init(rdev);
  2924. if (r) {
  2925. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  2926. return r;
  2927. }
  2928. return 0;
  2929. }
  2930. int r100_resume(struct radeon_device *rdev)
  2931. {
  2932. /* Make sur GART are not working */
  2933. if (rdev->flags & RADEON_IS_PCI)
  2934. r100_pci_gart_disable(rdev);
  2935. /* Resume clock before doing reset */
  2936. r100_clock_startup(rdev);
  2937. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  2938. if (radeon_gpu_reset(rdev)) {
  2939. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  2940. RREG32(R_000E40_RBBM_STATUS),
  2941. RREG32(R_0007C0_CP_STAT));
  2942. }
  2943. /* post */
  2944. radeon_combios_asic_init(rdev->ddev);
  2945. /* Resume clock after posting */
  2946. r100_clock_startup(rdev);
  2947. return r100_startup(rdev);
  2948. }
  2949. int r100_suspend(struct radeon_device *rdev)
  2950. {
  2951. r100_cp_disable(rdev);
  2952. r100_wb_disable(rdev);
  2953. r100_irq_disable(rdev);
  2954. if (rdev->flags & RADEON_IS_PCI)
  2955. r100_pci_gart_disable(rdev);
  2956. return 0;
  2957. }
  2958. void r100_fini(struct radeon_device *rdev)
  2959. {
  2960. r100_suspend(rdev);
  2961. r100_cp_fini(rdev);
  2962. r100_wb_fini(rdev);
  2963. r100_ib_fini(rdev);
  2964. radeon_gem_fini(rdev);
  2965. if (rdev->flags & RADEON_IS_PCI)
  2966. r100_pci_gart_fini(rdev);
  2967. radeon_irq_kms_fini(rdev);
  2968. radeon_fence_driver_fini(rdev);
  2969. radeon_bo_fini(rdev);
  2970. radeon_atombios_fini(rdev);
  2971. kfree(rdev->bios);
  2972. rdev->bios = NULL;
  2973. }
  2974. int r100_mc_init(struct radeon_device *rdev)
  2975. {
  2976. int r;
  2977. u32 tmp;
  2978. /* Setup GPU memory space */
  2979. rdev->mc.vram_location = 0xFFFFFFFFUL;
  2980. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  2981. if (rdev->flags & RADEON_IS_IGP) {
  2982. tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM));
  2983. rdev->mc.vram_location = tmp << 16;
  2984. }
  2985. if (rdev->flags & RADEON_IS_AGP) {
  2986. r = radeon_agp_init(rdev);
  2987. if (r) {
  2988. printk(KERN_WARNING "[drm] Disabling AGP\n");
  2989. rdev->flags &= ~RADEON_IS_AGP;
  2990. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  2991. } else {
  2992. rdev->mc.gtt_location = rdev->mc.agp_base;
  2993. }
  2994. }
  2995. r = radeon_mc_setup(rdev);
  2996. if (r)
  2997. return r;
  2998. return 0;
  2999. }
  3000. int r100_init(struct radeon_device *rdev)
  3001. {
  3002. int r;
  3003. /* Register debugfs file specific to this group of asics */
  3004. r100_debugfs(rdev);
  3005. /* Disable VGA */
  3006. r100_vga_render_disable(rdev);
  3007. /* Initialize scratch registers */
  3008. radeon_scratch_init(rdev);
  3009. /* Initialize surface registers */
  3010. radeon_surface_init(rdev);
  3011. /* TODO: disable VGA need to use VGA request */
  3012. /* BIOS*/
  3013. if (!radeon_get_bios(rdev)) {
  3014. if (ASIC_IS_AVIVO(rdev))
  3015. return -EINVAL;
  3016. }
  3017. if (rdev->is_atom_bios) {
  3018. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3019. return -EINVAL;
  3020. } else {
  3021. r = radeon_combios_init(rdev);
  3022. if (r)
  3023. return r;
  3024. }
  3025. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3026. if (radeon_gpu_reset(rdev)) {
  3027. dev_warn(rdev->dev,
  3028. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3029. RREG32(R_000E40_RBBM_STATUS),
  3030. RREG32(R_0007C0_CP_STAT));
  3031. }
  3032. /* check if cards are posted or not */
  3033. if (radeon_boot_test_post_card(rdev) == false)
  3034. return -EINVAL;
  3035. /* Set asic errata */
  3036. r100_errata(rdev);
  3037. /* Initialize clocks */
  3038. radeon_get_clock_info(rdev->ddev);
  3039. /* Get vram informations */
  3040. r100_vram_info(rdev);
  3041. /* Initialize memory controller (also test AGP) */
  3042. r = r100_mc_init(rdev);
  3043. if (r)
  3044. return r;
  3045. /* Fence driver */
  3046. r = radeon_fence_driver_init(rdev);
  3047. if (r)
  3048. return r;
  3049. r = radeon_irq_kms_init(rdev);
  3050. if (r)
  3051. return r;
  3052. /* Memory manager */
  3053. r = radeon_bo_init(rdev);
  3054. if (r)
  3055. return r;
  3056. if (rdev->flags & RADEON_IS_PCI) {
  3057. r = r100_pci_gart_init(rdev);
  3058. if (r)
  3059. return r;
  3060. }
  3061. r100_set_safe_registers(rdev);
  3062. rdev->accel_working = true;
  3063. r = r100_startup(rdev);
  3064. if (r) {
  3065. /* Somethings want wront with the accel init stop accel */
  3066. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3067. r100_suspend(rdev);
  3068. r100_cp_fini(rdev);
  3069. r100_wb_fini(rdev);
  3070. r100_ib_fini(rdev);
  3071. if (rdev->flags & RADEON_IS_PCI)
  3072. r100_pci_gart_fini(rdev);
  3073. radeon_irq_kms_fini(rdev);
  3074. rdev->accel_working = false;
  3075. }
  3076. return 0;
  3077. }