fw.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "Dual Port Different Protocol (DPDP) support",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [53] = "Port ETS Scheduler support",
  105. [55] = "Port link type sensing support",
  106. [59] = "Port management change event support",
  107. [61] = "64 byte EQE support",
  108. [62] = "64 byte CQE support",
  109. };
  110. int i;
  111. mlx4_dbg(dev, "DEV_CAP flags:\n");
  112. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  113. if (fname[i] && (flags & (1LL << i)))
  114. mlx4_dbg(dev, " %s\n", fname[i]);
  115. }
  116. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  117. {
  118. static const char * const fname[] = {
  119. [0] = "RSS support",
  120. [1] = "RSS Toeplitz Hash Function support",
  121. [2] = "RSS XOR Hash Function support",
  122. [3] = "Device manage flow steering support",
  123. [4] = "Automatic MAC reassignment support",
  124. [5] = "Time stamping support"
  125. };
  126. int i;
  127. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  128. if (fname[i] && (flags & (1LL << i)))
  129. mlx4_dbg(dev, " %s\n", fname[i]);
  130. }
  131. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  132. {
  133. struct mlx4_cmd_mailbox *mailbox;
  134. u32 *inbox;
  135. int err = 0;
  136. #define MOD_STAT_CFG_IN_SIZE 0x100
  137. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  138. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  139. mailbox = mlx4_alloc_cmd_mailbox(dev);
  140. if (IS_ERR(mailbox))
  141. return PTR_ERR(mailbox);
  142. inbox = mailbox->buf;
  143. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  144. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  145. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  146. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  147. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  148. mlx4_free_cmd_mailbox(dev, mailbox);
  149. return err;
  150. }
  151. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  152. struct mlx4_vhcr *vhcr,
  153. struct mlx4_cmd_mailbox *inbox,
  154. struct mlx4_cmd_mailbox *outbox,
  155. struct mlx4_cmd_info *cmd)
  156. {
  157. u8 field;
  158. u32 size;
  159. int err = 0;
  160. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  161. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  162. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  163. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  164. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
  165. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
  166. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
  167. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
  168. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
  169. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
  170. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  171. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  172. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  173. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  174. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  175. /* when opcode modifier = 1 */
  176. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  177. #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
  178. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  179. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  180. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  181. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  182. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  183. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
  184. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
  185. #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
  186. if (vhcr->op_modifier == 1) {
  187. field = 0;
  188. /* ensure force vlan and force mac bits are not set */
  189. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  190. /* ensure that phy_wqe_gid bit is not set */
  191. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  192. field = vhcr->in_modifier; /* phys-port = logical-port */
  193. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  194. /* size is now the QP number */
  195. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + field - 1;
  196. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  197. size += 2;
  198. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  199. size = dev->phys_caps.base_proxy_sqpn + 8 * slave + field - 1;
  200. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_PROXY);
  201. size += 2;
  202. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_PROXY);
  203. } else if (vhcr->op_modifier == 0) {
  204. /* enable rdma and ethernet interfaces */
  205. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA);
  206. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  207. field = dev->caps.num_ports;
  208. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  209. size = dev->caps.function_caps; /* set PF behaviours */
  210. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  211. field = 0; /* protected FMR support not available as yet */
  212. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  213. size = dev->caps.num_qps;
  214. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  215. size = dev->caps.num_srqs;
  216. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  217. size = dev->caps.num_cqs;
  218. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  219. size = dev->caps.num_eqs;
  220. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  221. size = dev->caps.reserved_eqs;
  222. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  223. size = dev->caps.num_mpts;
  224. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  225. size = dev->caps.num_mtts;
  226. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  227. size = dev->caps.num_mgms + dev->caps.num_amgms;
  228. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  229. } else
  230. err = -EINVAL;
  231. return err;
  232. }
  233. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
  234. struct mlx4_func_cap *func_cap)
  235. {
  236. struct mlx4_cmd_mailbox *mailbox;
  237. u32 *outbox;
  238. u8 field, op_modifier;
  239. u32 size;
  240. int err = 0;
  241. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  242. mailbox = mlx4_alloc_cmd_mailbox(dev);
  243. if (IS_ERR(mailbox))
  244. return PTR_ERR(mailbox);
  245. err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
  246. MLX4_CMD_QUERY_FUNC_CAP,
  247. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  248. if (err)
  249. goto out;
  250. outbox = mailbox->buf;
  251. if (!op_modifier) {
  252. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  253. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  254. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  255. err = -EPROTONOSUPPORT;
  256. goto out;
  257. }
  258. func_cap->flags = field;
  259. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  260. func_cap->num_ports = field;
  261. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  262. func_cap->pf_context_behaviour = size;
  263. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  264. func_cap->qp_quota = size & 0xFFFFFF;
  265. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  266. func_cap->srq_quota = size & 0xFFFFFF;
  267. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  268. func_cap->cq_quota = size & 0xFFFFFF;
  269. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  270. func_cap->max_eq = size & 0xFFFFFF;
  271. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  272. func_cap->reserved_eq = size & 0xFFFFFF;
  273. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  274. func_cap->mpt_quota = size & 0xFFFFFF;
  275. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  276. func_cap->mtt_quota = size & 0xFFFFFF;
  277. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  278. func_cap->mcg_quota = size & 0xFFFFFF;
  279. goto out;
  280. }
  281. /* logical port query */
  282. if (gen_or_port > dev->caps.num_ports) {
  283. err = -EINVAL;
  284. goto out;
  285. }
  286. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  287. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  288. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
  289. mlx4_err(dev, "VLAN is enforced on this port\n");
  290. err = -EPROTONOSUPPORT;
  291. goto out;
  292. }
  293. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
  294. mlx4_err(dev, "Force mac is enabled on this port\n");
  295. err = -EPROTONOSUPPORT;
  296. goto out;
  297. }
  298. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  299. MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  300. if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
  301. mlx4_err(dev, "phy_wqe_gid is "
  302. "enforced on this ib port\n");
  303. err = -EPROTONOSUPPORT;
  304. goto out;
  305. }
  306. }
  307. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  308. func_cap->physical_port = field;
  309. if (func_cap->physical_port != gen_or_port) {
  310. err = -ENOSYS;
  311. goto out;
  312. }
  313. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  314. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  315. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  316. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  317. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  318. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  319. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  320. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  321. /* All other resources are allocated by the master, but we still report
  322. * 'num' and 'reserved' capabilities as follows:
  323. * - num remains the maximum resource index
  324. * - 'num - reserved' is the total available objects of a resource, but
  325. * resource indices may be less than 'reserved'
  326. * TODO: set per-resource quotas */
  327. out:
  328. mlx4_free_cmd_mailbox(dev, mailbox);
  329. return err;
  330. }
  331. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  332. {
  333. struct mlx4_cmd_mailbox *mailbox;
  334. u32 *outbox;
  335. u8 field;
  336. u32 field32, flags, ext_flags;
  337. u16 size;
  338. u16 stat_rate;
  339. int err;
  340. int i;
  341. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  342. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  343. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  344. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  345. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  346. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  347. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  348. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  349. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  350. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  351. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  352. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  353. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  354. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  355. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  356. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  357. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  358. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  359. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  360. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  361. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  362. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  363. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  364. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  365. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  366. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  367. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  368. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  369. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  370. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  371. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  372. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  373. #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
  374. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  375. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  376. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  377. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  378. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  379. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  380. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  381. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  382. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  383. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  384. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  385. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  386. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  387. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  388. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  389. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  390. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  391. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  392. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  393. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  394. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  395. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  396. #define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
  397. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  398. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  399. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  400. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  401. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  402. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  403. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  404. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  405. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  406. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  407. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  408. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  409. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  410. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  411. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  412. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  413. dev_cap->flags2 = 0;
  414. mailbox = mlx4_alloc_cmd_mailbox(dev);
  415. if (IS_ERR(mailbox))
  416. return PTR_ERR(mailbox);
  417. outbox = mailbox->buf;
  418. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  419. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  420. if (err)
  421. goto out;
  422. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  423. dev_cap->reserved_qps = 1 << (field & 0xf);
  424. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  425. dev_cap->max_qps = 1 << (field & 0x1f);
  426. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  427. dev_cap->reserved_srqs = 1 << (field >> 4);
  428. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  429. dev_cap->max_srqs = 1 << (field & 0x1f);
  430. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  431. dev_cap->max_cq_sz = 1 << field;
  432. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  433. dev_cap->reserved_cqs = 1 << (field & 0xf);
  434. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  435. dev_cap->max_cqs = 1 << (field & 0x1f);
  436. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  437. dev_cap->max_mpts = 1 << (field & 0x3f);
  438. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  439. dev_cap->reserved_eqs = field & 0xf;
  440. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  441. dev_cap->max_eqs = 1 << (field & 0xf);
  442. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  443. dev_cap->reserved_mtts = 1 << (field >> 4);
  444. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  445. dev_cap->max_mrw_sz = 1 << field;
  446. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  447. dev_cap->reserved_mrws = 1 << (field & 0xf);
  448. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  449. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  450. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  451. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  452. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  453. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  454. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  455. field &= 0x1f;
  456. if (!field)
  457. dev_cap->max_gso_sz = 0;
  458. else
  459. dev_cap->max_gso_sz = 1 << field;
  460. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  461. if (field & 0x20)
  462. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  463. if (field & 0x10)
  464. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  465. field &= 0xf;
  466. if (field) {
  467. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  468. dev_cap->max_rss_tbl_sz = 1 << field;
  469. } else
  470. dev_cap->max_rss_tbl_sz = 0;
  471. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  472. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  473. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  474. dev_cap->local_ca_ack_delay = field & 0x1f;
  475. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  476. dev_cap->num_ports = field & 0xf;
  477. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  478. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  479. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  480. if (field & 0x80)
  481. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  482. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  483. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  484. dev_cap->fs_max_num_qp_per_entry = field;
  485. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  486. dev_cap->stat_rate_support = stat_rate;
  487. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  488. if (field & 0x80)
  489. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
  490. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  491. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  492. dev_cap->flags = flags | (u64)ext_flags << 32;
  493. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  494. dev_cap->reserved_uars = field >> 4;
  495. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  496. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  497. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  498. dev_cap->min_page_sz = 1 << field;
  499. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  500. if (field & 0x80) {
  501. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  502. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  503. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  504. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  505. field = 3;
  506. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  507. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  508. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  509. } else {
  510. dev_cap->bf_reg_size = 0;
  511. mlx4_dbg(dev, "BlueFlame not available\n");
  512. }
  513. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  514. dev_cap->max_sq_sg = field;
  515. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  516. dev_cap->max_sq_desc_sz = size;
  517. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  518. dev_cap->max_qp_per_mcg = 1 << field;
  519. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  520. dev_cap->reserved_mgms = field & 0xf;
  521. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  522. dev_cap->max_mcgs = 1 << field;
  523. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  524. dev_cap->reserved_pds = field >> 4;
  525. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  526. dev_cap->max_pds = 1 << (field & 0x3f);
  527. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  528. dev_cap->reserved_xrcds = field >> 4;
  529. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  530. dev_cap->max_xrcds = 1 << (field & 0x1f);
  531. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  532. dev_cap->rdmarc_entry_sz = size;
  533. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  534. dev_cap->qpc_entry_sz = size;
  535. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  536. dev_cap->aux_entry_sz = size;
  537. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  538. dev_cap->altc_entry_sz = size;
  539. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  540. dev_cap->eqc_entry_sz = size;
  541. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  542. dev_cap->cqc_entry_sz = size;
  543. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  544. dev_cap->srq_entry_sz = size;
  545. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  546. dev_cap->cmpt_entry_sz = size;
  547. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  548. dev_cap->mtt_entry_sz = size;
  549. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  550. dev_cap->dmpt_entry_sz = size;
  551. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  552. dev_cap->max_srq_sz = 1 << field;
  553. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  554. dev_cap->max_qp_sz = 1 << field;
  555. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  556. dev_cap->resize_srq = field & 1;
  557. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  558. dev_cap->max_rq_sg = field;
  559. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  560. dev_cap->max_rq_desc_sz = size;
  561. MLX4_GET(dev_cap->bmme_flags, outbox,
  562. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  563. MLX4_GET(dev_cap->reserved_lkey, outbox,
  564. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  565. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  566. if (field & 1<<6)
  567. dev_cap->flags2 |= MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN;
  568. MLX4_GET(dev_cap->max_icm_sz, outbox,
  569. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  570. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  571. MLX4_GET(dev_cap->max_counters, outbox,
  572. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  573. MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  574. if (field32 & (1 << 26))
  575. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
  576. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  577. for (i = 1; i <= dev_cap->num_ports; ++i) {
  578. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  579. dev_cap->max_vl[i] = field >> 4;
  580. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  581. dev_cap->ib_mtu[i] = field >> 4;
  582. dev_cap->max_port_width[i] = field & 0xf;
  583. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  584. dev_cap->max_gids[i] = 1 << (field & 0xf);
  585. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  586. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  587. }
  588. } else {
  589. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  590. #define QUERY_PORT_MTU_OFFSET 0x01
  591. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  592. #define QUERY_PORT_WIDTH_OFFSET 0x06
  593. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  594. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  595. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  596. #define QUERY_PORT_MAC_OFFSET 0x10
  597. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  598. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  599. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  600. for (i = 1; i <= dev_cap->num_ports; ++i) {
  601. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  602. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  603. if (err)
  604. goto out;
  605. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  606. dev_cap->supported_port_types[i] = field & 3;
  607. dev_cap->suggested_type[i] = (field >> 3) & 1;
  608. dev_cap->default_sense[i] = (field >> 4) & 1;
  609. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  610. dev_cap->ib_mtu[i] = field & 0xf;
  611. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  612. dev_cap->max_port_width[i] = field & 0xf;
  613. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  614. dev_cap->max_gids[i] = 1 << (field >> 4);
  615. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  616. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  617. dev_cap->max_vl[i] = field & 0xf;
  618. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  619. dev_cap->log_max_macs[i] = field & 0xf;
  620. dev_cap->log_max_vlans[i] = field >> 4;
  621. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  622. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  623. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  624. dev_cap->trans_type[i] = field32 >> 24;
  625. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  626. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  627. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  628. }
  629. }
  630. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  631. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  632. /*
  633. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  634. * we can't use any EQs whose doorbell falls on that page,
  635. * even if the EQ itself isn't reserved.
  636. */
  637. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  638. dev_cap->reserved_eqs);
  639. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  640. (unsigned long long) dev_cap->max_icm_sz >> 20);
  641. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  642. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  643. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  644. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  645. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  646. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  647. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  648. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  649. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  650. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  651. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  652. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  653. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  654. dev_cap->max_pds, dev_cap->reserved_mgms);
  655. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  656. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  657. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  658. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  659. dev_cap->max_port_width[1]);
  660. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  661. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  662. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  663. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  664. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  665. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  666. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  667. dump_dev_cap_flags(dev, dev_cap->flags);
  668. dump_dev_cap_flags2(dev, dev_cap->flags2);
  669. out:
  670. mlx4_free_cmd_mailbox(dev, mailbox);
  671. return err;
  672. }
  673. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  674. struct mlx4_vhcr *vhcr,
  675. struct mlx4_cmd_mailbox *inbox,
  676. struct mlx4_cmd_mailbox *outbox,
  677. struct mlx4_cmd_info *cmd)
  678. {
  679. u64 flags;
  680. int err = 0;
  681. u8 field;
  682. u32 bmme_flags;
  683. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  684. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  685. if (err)
  686. return err;
  687. /* add port mng change event capability and disable mw type 1
  688. * unconditionally to slaves
  689. */
  690. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  691. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  692. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  693. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  694. /* For guests, disable timestamp */
  695. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  696. field &= 0x7f;
  697. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  698. /* For guests, report Blueflame disabled */
  699. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  700. field &= 0x7f;
  701. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  702. /* For guests, disable mw type 2 */
  703. MLX4_GET(bmme_flags, outbox, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  704. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  705. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  706. /* turn off device-managed steering capability if not enabled */
  707. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  708. MLX4_GET(field, outbox->buf,
  709. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  710. field &= 0x7f;
  711. MLX4_PUT(outbox->buf, field,
  712. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  713. }
  714. return 0;
  715. }
  716. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  717. struct mlx4_vhcr *vhcr,
  718. struct mlx4_cmd_mailbox *inbox,
  719. struct mlx4_cmd_mailbox *outbox,
  720. struct mlx4_cmd_info *cmd)
  721. {
  722. struct mlx4_priv *priv = mlx4_priv(dev);
  723. u64 def_mac;
  724. u8 port_type;
  725. u16 short_field;
  726. int err;
  727. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  728. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  729. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  730. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  731. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  732. MLX4_CMD_NATIVE);
  733. if (!err && dev->caps.function != slave) {
  734. /* set slave default_mac address */
  735. MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
  736. def_mac += slave << 8;
  737. /* if config MAC in DB use it */
  738. if (priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac)
  739. def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
  740. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  741. /* get port type - currently only eth is enabled */
  742. MLX4_GET(port_type, outbox->buf,
  743. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  744. /* No link sensing allowed */
  745. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  746. /* set port type to currently operating port type */
  747. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  748. MLX4_PUT(outbox->buf, port_type,
  749. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  750. short_field = 1; /* slave max gids */
  751. MLX4_PUT(outbox->buf, short_field,
  752. QUERY_PORT_CUR_MAX_GID_OFFSET);
  753. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  754. MLX4_PUT(outbox->buf, short_field,
  755. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  756. }
  757. return err;
  758. }
  759. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  760. int *gid_tbl_len, int *pkey_tbl_len)
  761. {
  762. struct mlx4_cmd_mailbox *mailbox;
  763. u32 *outbox;
  764. u16 field;
  765. int err;
  766. mailbox = mlx4_alloc_cmd_mailbox(dev);
  767. if (IS_ERR(mailbox))
  768. return PTR_ERR(mailbox);
  769. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  770. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  771. MLX4_CMD_WRAPPED);
  772. if (err)
  773. goto out;
  774. outbox = mailbox->buf;
  775. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  776. *gid_tbl_len = field;
  777. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  778. *pkey_tbl_len = field;
  779. out:
  780. mlx4_free_cmd_mailbox(dev, mailbox);
  781. return err;
  782. }
  783. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  784. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  785. {
  786. struct mlx4_cmd_mailbox *mailbox;
  787. struct mlx4_icm_iter iter;
  788. __be64 *pages;
  789. int lg;
  790. int nent = 0;
  791. int i;
  792. int err = 0;
  793. int ts = 0, tc = 0;
  794. mailbox = mlx4_alloc_cmd_mailbox(dev);
  795. if (IS_ERR(mailbox))
  796. return PTR_ERR(mailbox);
  797. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  798. pages = mailbox->buf;
  799. for (mlx4_icm_first(icm, &iter);
  800. !mlx4_icm_last(&iter);
  801. mlx4_icm_next(&iter)) {
  802. /*
  803. * We have to pass pages that are aligned to their
  804. * size, so find the least significant 1 in the
  805. * address or size and use that as our log2 size.
  806. */
  807. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  808. if (lg < MLX4_ICM_PAGE_SHIFT) {
  809. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  810. MLX4_ICM_PAGE_SIZE,
  811. (unsigned long long) mlx4_icm_addr(&iter),
  812. mlx4_icm_size(&iter));
  813. err = -EINVAL;
  814. goto out;
  815. }
  816. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  817. if (virt != -1) {
  818. pages[nent * 2] = cpu_to_be64(virt);
  819. virt += 1 << lg;
  820. }
  821. pages[nent * 2 + 1] =
  822. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  823. (lg - MLX4_ICM_PAGE_SHIFT));
  824. ts += 1 << (lg - 10);
  825. ++tc;
  826. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  827. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  828. MLX4_CMD_TIME_CLASS_B,
  829. MLX4_CMD_NATIVE);
  830. if (err)
  831. goto out;
  832. nent = 0;
  833. }
  834. }
  835. }
  836. if (nent)
  837. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  838. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  839. if (err)
  840. goto out;
  841. switch (op) {
  842. case MLX4_CMD_MAP_FA:
  843. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  844. break;
  845. case MLX4_CMD_MAP_ICM_AUX:
  846. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  847. break;
  848. case MLX4_CMD_MAP_ICM:
  849. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  850. tc, ts, (unsigned long long) virt - (ts << 10));
  851. break;
  852. }
  853. out:
  854. mlx4_free_cmd_mailbox(dev, mailbox);
  855. return err;
  856. }
  857. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  858. {
  859. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  860. }
  861. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  862. {
  863. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  864. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  865. }
  866. int mlx4_RUN_FW(struct mlx4_dev *dev)
  867. {
  868. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  869. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  870. }
  871. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  872. {
  873. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  874. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  875. struct mlx4_cmd_mailbox *mailbox;
  876. u32 *outbox;
  877. int err = 0;
  878. u64 fw_ver;
  879. u16 cmd_if_rev;
  880. u8 lg;
  881. #define QUERY_FW_OUT_SIZE 0x100
  882. #define QUERY_FW_VER_OFFSET 0x00
  883. #define QUERY_FW_PPF_ID 0x09
  884. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  885. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  886. #define QUERY_FW_ERR_START_OFFSET 0x30
  887. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  888. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  889. #define QUERY_FW_SIZE_OFFSET 0x00
  890. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  891. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  892. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  893. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  894. #define QUERY_FW_CLOCK_OFFSET 0x50
  895. #define QUERY_FW_CLOCK_BAR 0x58
  896. mailbox = mlx4_alloc_cmd_mailbox(dev);
  897. if (IS_ERR(mailbox))
  898. return PTR_ERR(mailbox);
  899. outbox = mailbox->buf;
  900. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  901. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  902. if (err)
  903. goto out;
  904. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  905. /*
  906. * FW subminor version is at more significant bits than minor
  907. * version, so swap here.
  908. */
  909. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  910. ((fw_ver & 0xffff0000ull) >> 16) |
  911. ((fw_ver & 0x0000ffffull) << 16);
  912. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  913. dev->caps.function = lg;
  914. if (mlx4_is_slave(dev))
  915. goto out;
  916. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  917. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  918. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  919. mlx4_err(dev, "Installed FW has unsupported "
  920. "command interface revision %d.\n",
  921. cmd_if_rev);
  922. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  923. (int) (dev->caps.fw_ver >> 32),
  924. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  925. (int) dev->caps.fw_ver & 0xffff);
  926. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  927. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  928. err = -ENODEV;
  929. goto out;
  930. }
  931. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  932. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  933. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  934. cmd->max_cmds = 1 << lg;
  935. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  936. (int) (dev->caps.fw_ver >> 32),
  937. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  938. (int) dev->caps.fw_ver & 0xffff,
  939. cmd_if_rev, cmd->max_cmds);
  940. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  941. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  942. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  943. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  944. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  945. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  946. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  947. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  948. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  949. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  950. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  951. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  952. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  953. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  954. fw->comm_bar, fw->comm_base);
  955. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  956. MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
  957. MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
  958. fw->clock_bar = (fw->clock_bar >> 6) * 2;
  959. mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
  960. fw->clock_bar, fw->clock_offset);
  961. /*
  962. * Round up number of system pages needed in case
  963. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  964. */
  965. fw->fw_pages =
  966. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  967. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  968. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  969. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  970. out:
  971. mlx4_free_cmd_mailbox(dev, mailbox);
  972. return err;
  973. }
  974. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  975. struct mlx4_vhcr *vhcr,
  976. struct mlx4_cmd_mailbox *inbox,
  977. struct mlx4_cmd_mailbox *outbox,
  978. struct mlx4_cmd_info *cmd)
  979. {
  980. u8 *outbuf;
  981. int err;
  982. outbuf = outbox->buf;
  983. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  984. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  985. if (err)
  986. return err;
  987. /* for slaves, set pci PPF ID to invalid and zero out everything
  988. * else except FW version */
  989. outbuf[0] = outbuf[1] = 0;
  990. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  991. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  992. return 0;
  993. }
  994. static void get_board_id(void *vsd, char *board_id)
  995. {
  996. int i;
  997. #define VSD_OFFSET_SIG1 0x00
  998. #define VSD_OFFSET_SIG2 0xde
  999. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1000. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1001. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1002. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  1003. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1004. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1005. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  1006. } else {
  1007. /*
  1008. * The board ID is a string but the firmware byte
  1009. * swaps each 4-byte word before passing it back to
  1010. * us. Therefore we need to swab it before printing.
  1011. */
  1012. for (i = 0; i < 4; ++i)
  1013. ((u32 *) board_id)[i] =
  1014. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1015. }
  1016. }
  1017. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  1018. {
  1019. struct mlx4_cmd_mailbox *mailbox;
  1020. u32 *outbox;
  1021. int err;
  1022. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1023. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1024. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1025. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1026. if (IS_ERR(mailbox))
  1027. return PTR_ERR(mailbox);
  1028. outbox = mailbox->buf;
  1029. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1030. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1031. if (err)
  1032. goto out;
  1033. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1034. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1035. adapter->board_id);
  1036. out:
  1037. mlx4_free_cmd_mailbox(dev, mailbox);
  1038. return err;
  1039. }
  1040. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1041. {
  1042. struct mlx4_cmd_mailbox *mailbox;
  1043. __be32 *inbox;
  1044. int err;
  1045. #define INIT_HCA_IN_SIZE 0x200
  1046. #define INIT_HCA_VERSION_OFFSET 0x000
  1047. #define INIT_HCA_VERSION 2
  1048. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1049. #define INIT_HCA_FLAGS_OFFSET 0x014
  1050. #define INIT_HCA_QPC_OFFSET 0x020
  1051. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1052. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1053. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1054. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1055. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1056. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1057. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1058. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1059. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1060. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1061. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1062. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1063. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1064. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1065. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1066. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1067. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1068. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1069. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1070. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1071. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1072. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1073. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1074. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1075. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1076. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1077. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1078. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1079. #define INIT_HCA_TPT_OFFSET 0x0f0
  1080. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1081. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1082. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1083. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1084. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1085. #define INIT_HCA_UAR_OFFSET 0x120
  1086. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1087. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1088. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1089. if (IS_ERR(mailbox))
  1090. return PTR_ERR(mailbox);
  1091. inbox = mailbox->buf;
  1092. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1093. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1094. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1095. (ilog2(cache_line_size()) - 4) << 5;
  1096. #if defined(__LITTLE_ENDIAN)
  1097. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1098. #elif defined(__BIG_ENDIAN)
  1099. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1100. #else
  1101. #error Host endianness not defined
  1102. #endif
  1103. /* Check port for UD address vector: */
  1104. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1105. /* Enable IPoIB checksumming if we can: */
  1106. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1107. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1108. /* Enable QoS support if module parameter set */
  1109. if (enable_qos)
  1110. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1111. /* enable counters */
  1112. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1113. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1114. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1115. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1116. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1117. dev->caps.eqe_size = 64;
  1118. dev->caps.eqe_factor = 1;
  1119. } else {
  1120. dev->caps.eqe_size = 32;
  1121. dev->caps.eqe_factor = 0;
  1122. }
  1123. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1124. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1125. dev->caps.cqe_size = 64;
  1126. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  1127. } else {
  1128. dev->caps.cqe_size = 32;
  1129. }
  1130. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1131. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1132. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1133. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1134. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1135. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1136. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1137. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1138. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1139. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1140. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1141. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1142. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1143. /* steering attributes */
  1144. if (dev->caps.steering_mode ==
  1145. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1146. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1147. cpu_to_be32(1 <<
  1148. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1149. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1150. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1151. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1152. MLX4_PUT(inbox, param->log_mc_table_sz,
  1153. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1154. /* Enable Ethernet flow steering
  1155. * with udp unicast and tcp unicast
  1156. */
  1157. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1158. INIT_HCA_FS_ETH_BITS_OFFSET);
  1159. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1160. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1161. /* Enable IPoIB flow steering
  1162. * with udp unicast and tcp unicast
  1163. */
  1164. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1165. INIT_HCA_FS_IB_BITS_OFFSET);
  1166. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1167. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1168. } else {
  1169. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1170. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1171. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1172. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1173. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1174. MLX4_PUT(inbox, param->log_mc_table_sz,
  1175. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1176. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1177. MLX4_PUT(inbox, (u8) (1 << 3),
  1178. INIT_HCA_UC_STEERING_OFFSET);
  1179. }
  1180. /* TPT attributes */
  1181. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1182. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1183. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1184. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1185. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1186. /* UAR attributes */
  1187. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1188. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1189. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1190. MLX4_CMD_NATIVE);
  1191. if (err)
  1192. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1193. mlx4_free_cmd_mailbox(dev, mailbox);
  1194. return err;
  1195. }
  1196. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1197. struct mlx4_init_hca_param *param)
  1198. {
  1199. struct mlx4_cmd_mailbox *mailbox;
  1200. __be32 *outbox;
  1201. u32 dword_field;
  1202. int err;
  1203. u8 byte_field;
  1204. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1205. #define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
  1206. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1207. if (IS_ERR(mailbox))
  1208. return PTR_ERR(mailbox);
  1209. outbox = mailbox->buf;
  1210. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1211. MLX4_CMD_QUERY_HCA,
  1212. MLX4_CMD_TIME_CLASS_B,
  1213. !mlx4_is_slave(dev));
  1214. if (err)
  1215. goto out;
  1216. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1217. MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1218. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1219. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1220. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1221. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1222. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1223. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1224. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1225. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1226. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1227. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1228. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1229. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1230. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1231. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1232. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1233. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1234. } else {
  1235. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1236. if (byte_field & 0x8)
  1237. param->steering_mode = MLX4_STEERING_MODE_B0;
  1238. else
  1239. param->steering_mode = MLX4_STEERING_MODE_A0;
  1240. }
  1241. /* steering attributes */
  1242. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1243. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1244. MLX4_GET(param->log_mc_entry_sz, outbox,
  1245. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1246. MLX4_GET(param->log_mc_table_sz, outbox,
  1247. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1248. } else {
  1249. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1250. MLX4_GET(param->log_mc_entry_sz, outbox,
  1251. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1252. MLX4_GET(param->log_mc_hash_sz, outbox,
  1253. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1254. MLX4_GET(param->log_mc_table_sz, outbox,
  1255. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1256. }
  1257. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1258. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1259. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1260. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1261. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1262. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1263. /* TPT attributes */
  1264. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1265. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1266. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1267. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1268. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1269. /* UAR attributes */
  1270. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1271. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1272. out:
  1273. mlx4_free_cmd_mailbox(dev, mailbox);
  1274. return err;
  1275. }
  1276. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1277. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1278. * to operate */
  1279. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1280. {
  1281. struct mlx4_priv *priv = mlx4_priv(dev);
  1282. /* irrelevant if not infiniband */
  1283. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1284. priv->mfunc.master.qp0_state[port].qp0_active)
  1285. return 1;
  1286. return 0;
  1287. }
  1288. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1289. struct mlx4_vhcr *vhcr,
  1290. struct mlx4_cmd_mailbox *inbox,
  1291. struct mlx4_cmd_mailbox *outbox,
  1292. struct mlx4_cmd_info *cmd)
  1293. {
  1294. struct mlx4_priv *priv = mlx4_priv(dev);
  1295. int port = vhcr->in_modifier;
  1296. int err;
  1297. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1298. return 0;
  1299. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1300. /* Enable port only if it was previously disabled */
  1301. if (!priv->mfunc.master.init_port_ref[port]) {
  1302. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1303. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1304. if (err)
  1305. return err;
  1306. }
  1307. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1308. } else {
  1309. if (slave == mlx4_master_func_num(dev)) {
  1310. if (check_qp0_state(dev, slave, port) &&
  1311. !priv->mfunc.master.qp0_state[port].port_active) {
  1312. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1313. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1314. if (err)
  1315. return err;
  1316. priv->mfunc.master.qp0_state[port].port_active = 1;
  1317. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1318. }
  1319. } else
  1320. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1321. }
  1322. ++priv->mfunc.master.init_port_ref[port];
  1323. return 0;
  1324. }
  1325. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1326. {
  1327. struct mlx4_cmd_mailbox *mailbox;
  1328. u32 *inbox;
  1329. int err;
  1330. u32 flags;
  1331. u16 field;
  1332. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1333. #define INIT_PORT_IN_SIZE 256
  1334. #define INIT_PORT_FLAGS_OFFSET 0x00
  1335. #define INIT_PORT_FLAG_SIG (1 << 18)
  1336. #define INIT_PORT_FLAG_NG (1 << 17)
  1337. #define INIT_PORT_FLAG_G0 (1 << 16)
  1338. #define INIT_PORT_VL_SHIFT 4
  1339. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1340. #define INIT_PORT_MTU_OFFSET 0x04
  1341. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1342. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1343. #define INIT_PORT_GUID0_OFFSET 0x10
  1344. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1345. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1346. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1347. if (IS_ERR(mailbox))
  1348. return PTR_ERR(mailbox);
  1349. inbox = mailbox->buf;
  1350. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1351. flags = 0;
  1352. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1353. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1354. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1355. field = 128 << dev->caps.ib_mtu_cap[port];
  1356. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1357. field = dev->caps.gid_table_len[port];
  1358. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1359. field = dev->caps.pkey_table_len[port];
  1360. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1361. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1362. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1363. mlx4_free_cmd_mailbox(dev, mailbox);
  1364. } else
  1365. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1366. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1367. return err;
  1368. }
  1369. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1370. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1371. struct mlx4_vhcr *vhcr,
  1372. struct mlx4_cmd_mailbox *inbox,
  1373. struct mlx4_cmd_mailbox *outbox,
  1374. struct mlx4_cmd_info *cmd)
  1375. {
  1376. struct mlx4_priv *priv = mlx4_priv(dev);
  1377. int port = vhcr->in_modifier;
  1378. int err;
  1379. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1380. (1 << port)))
  1381. return 0;
  1382. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1383. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1384. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1385. 1000, MLX4_CMD_NATIVE);
  1386. if (err)
  1387. return err;
  1388. }
  1389. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1390. } else {
  1391. /* infiniband port */
  1392. if (slave == mlx4_master_func_num(dev)) {
  1393. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1394. priv->mfunc.master.qp0_state[port].port_active) {
  1395. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1396. 1000, MLX4_CMD_NATIVE);
  1397. if (err)
  1398. return err;
  1399. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1400. priv->mfunc.master.qp0_state[port].port_active = 0;
  1401. }
  1402. } else
  1403. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1404. }
  1405. --priv->mfunc.master.init_port_ref[port];
  1406. return 0;
  1407. }
  1408. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1409. {
  1410. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1411. MLX4_CMD_WRAPPED);
  1412. }
  1413. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1414. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1415. {
  1416. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1417. MLX4_CMD_NATIVE);
  1418. }
  1419. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1420. {
  1421. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1422. MLX4_CMD_SET_ICM_SIZE,
  1423. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1424. if (ret)
  1425. return ret;
  1426. /*
  1427. * Round up number of system pages needed in case
  1428. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1429. */
  1430. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1431. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1432. return 0;
  1433. }
  1434. int mlx4_NOP(struct mlx4_dev *dev)
  1435. {
  1436. /* Input modifier of 0x1f means "finish as soon as possible." */
  1437. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1438. }
  1439. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1440. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1441. {
  1442. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1443. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1444. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1445. MLX4_CMD_NATIVE);
  1446. }
  1447. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1448. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1449. {
  1450. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1451. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1452. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1453. }
  1454. EXPORT_SYMBOL_GPL(mlx4_wol_write);