smpboot.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/setup.h>
  66. #include <asm/uv/uv.h>
  67. #include <linux/mc146818rtc.h>
  68. #include <asm/smpboot_hooks.h>
  69. #include <asm/i8259.h>
  70. #ifdef CONFIG_X86_32
  71. u8 apicid_2_node[MAX_LOCAL_APIC];
  72. #endif
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. /* Store all idle threads, this can be reused instead of creating
  76. * a new thread. Also avoids complicated thread destroy functionality
  77. * for idle threads.
  78. */
  79. #ifdef CONFIG_HOTPLUG_CPU
  80. /*
  81. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  82. * removed after init for !CONFIG_HOTPLUG_CPU.
  83. */
  84. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  85. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  86. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  87. /*
  88. * We need this for trampoline_base protection from concurrent accesses when
  89. * off- and onlining cores wildly.
  90. */
  91. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  92. void cpu_hotplug_driver_lock(void)
  93. {
  94. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  95. }
  96. void cpu_hotplug_driver_unlock(void)
  97. {
  98. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  99. }
  100. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  101. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  102. #else
  103. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  104. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  105. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  106. #endif
  107. /* Number of siblings per CPU package */
  108. int smp_num_siblings = 1;
  109. EXPORT_SYMBOL(smp_num_siblings);
  110. /* Last level cache ID of each logical CPU */
  111. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  112. /* representing HT siblings of each logical CPU */
  113. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  114. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  115. /* representing HT and core siblings of each logical CPU */
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  117. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  118. /* Per CPU bogomips and other parameters */
  119. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  120. EXPORT_PER_CPU_SYMBOL(cpu_info);
  121. atomic_t init_deasserted;
  122. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  123. /* which node each logical CPU is on */
  124. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  125. EXPORT_SYMBOL(cpu_to_node_map);
  126. /* set up a mapping between cpu and node. */
  127. static void map_cpu_to_node(int cpu, int node)
  128. {
  129. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  130. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  131. cpu_to_node_map[cpu] = node;
  132. }
  133. /* undo a mapping between cpu and node. */
  134. static void unmap_cpu_to_node(int cpu)
  135. {
  136. int node;
  137. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  138. for (node = 0; node < MAX_NUMNODES; node++)
  139. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  140. cpu_to_node_map[cpu] = 0;
  141. }
  142. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  143. #define map_cpu_to_node(cpu, node) ({})
  144. #define unmap_cpu_to_node(cpu) ({})
  145. #endif
  146. #ifdef CONFIG_X86_32
  147. static void map_cpu_to_logical_apicid(void)
  148. {
  149. int cpu = smp_processor_id();
  150. int logical_apicid = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
  151. int node;
  152. node = apic->apicid_to_node(logical_apicid);
  153. if (!node_online(node))
  154. node = first_online_node;
  155. map_cpu_to_node(cpu, node);
  156. }
  157. void numa_remove_cpu(int cpu)
  158. {
  159. unmap_cpu_to_node(cpu);
  160. }
  161. #else
  162. #define map_cpu_to_logical_apicid() do {} while (0)
  163. #endif
  164. /*
  165. * Report back to the Boot Processor.
  166. * Running on AP.
  167. */
  168. static void __cpuinit smp_callin(void)
  169. {
  170. int cpuid, phys_id;
  171. unsigned long timeout;
  172. /*
  173. * If waken up by an INIT in an 82489DX configuration
  174. * we may get here before an INIT-deassert IPI reaches
  175. * our local APIC. We have to wait for the IPI or we'll
  176. * lock up on an APIC access.
  177. */
  178. if (apic->wait_for_init_deassert)
  179. apic->wait_for_init_deassert(&init_deasserted);
  180. /*
  181. * (This works even if the APIC is not enabled.)
  182. */
  183. phys_id = read_apic_id();
  184. cpuid = smp_processor_id();
  185. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  186. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  187. phys_id, cpuid);
  188. }
  189. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  190. /*
  191. * STARTUP IPIs are fragile beasts as they might sometimes
  192. * trigger some glue motherboard logic. Complete APIC bus
  193. * silence for 1 second, this overestimates the time the
  194. * boot CPU is spending to send the up to 2 STARTUP IPIs
  195. * by a factor of two. This should be enough.
  196. */
  197. /*
  198. * Waiting 2s total for startup (udelay is not yet working)
  199. */
  200. timeout = jiffies + 2*HZ;
  201. while (time_before(jiffies, timeout)) {
  202. /*
  203. * Has the boot CPU finished it's STARTUP sequence?
  204. */
  205. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  206. break;
  207. cpu_relax();
  208. }
  209. if (!time_before(jiffies, timeout)) {
  210. panic("%s: CPU%d started up but did not get a callout!\n",
  211. __func__, cpuid);
  212. }
  213. /*
  214. * the boot CPU has finished the init stage and is spinning
  215. * on callin_map until we finish. We are free to set up this
  216. * CPU, first the APIC. (this is probably redundant on most
  217. * boards)
  218. */
  219. pr_debug("CALLIN, before setup_local_APIC().\n");
  220. if (apic->smp_callin_clear_local_apic)
  221. apic->smp_callin_clear_local_apic();
  222. setup_local_APIC();
  223. end_local_APIC_setup();
  224. map_cpu_to_logical_apicid();
  225. /*
  226. * Need to setup vector mappings before we enable interrupts.
  227. */
  228. setup_vector_irq(smp_processor_id());
  229. /*
  230. * Get our bogomips.
  231. *
  232. * Need to enable IRQs because it can take longer and then
  233. * the NMI watchdog might kill us.
  234. */
  235. local_irq_enable();
  236. calibrate_delay();
  237. local_irq_disable();
  238. pr_debug("Stack at about %p\n", &cpuid);
  239. /*
  240. * Save our processor parameters
  241. */
  242. smp_store_cpu_info(cpuid);
  243. /*
  244. * This must be done before setting cpu_online_mask
  245. * or calling notify_cpu_starting.
  246. */
  247. set_cpu_sibling_map(raw_smp_processor_id());
  248. wmb();
  249. notify_cpu_starting(cpuid);
  250. /*
  251. * Allow the master to continue.
  252. */
  253. cpumask_set_cpu(cpuid, cpu_callin_mask);
  254. }
  255. /*
  256. * Activate a secondary processor.
  257. */
  258. notrace static void __cpuinit start_secondary(void *unused)
  259. {
  260. /*
  261. * Don't put *anything* before cpu_init(), SMP booting is too
  262. * fragile that we want to limit the things done here to the
  263. * most necessary things.
  264. */
  265. cpu_init();
  266. preempt_disable();
  267. smp_callin();
  268. #ifdef CONFIG_X86_32
  269. /* switch away from the initial page table */
  270. load_cr3(swapper_pg_dir);
  271. __flush_tlb_all();
  272. #endif
  273. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  274. barrier();
  275. /*
  276. * Check TSC synchronization with the BP:
  277. */
  278. check_tsc_sync_target();
  279. /*
  280. * We need to hold call_lock, so there is no inconsistency
  281. * between the time smp_call_function() determines number of
  282. * IPI recipients, and the time when the determination is made
  283. * for which cpus receive the IPI. Holding this
  284. * lock helps us to not include this cpu in a currently in progress
  285. * smp_call_function().
  286. *
  287. * We need to hold vector_lock so there the set of online cpus
  288. * does not change while we are assigning vectors to cpus. Holding
  289. * this lock ensures we don't half assign or remove an irq from a cpu.
  290. */
  291. ipi_call_lock();
  292. lock_vector_lock();
  293. set_cpu_online(smp_processor_id(), true);
  294. unlock_vector_lock();
  295. ipi_call_unlock();
  296. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  297. x86_platform.nmi_init();
  298. /* enable local interrupts */
  299. local_irq_enable();
  300. /* to prevent fake stack check failure in clock setup */
  301. boot_init_stack_canary();
  302. x86_cpuinit.setup_percpu_clockev();
  303. wmb();
  304. cpu_idle();
  305. }
  306. #ifdef CONFIG_CPUMASK_OFFSTACK
  307. /* In this case, llc_shared_map is a pointer to a cpumask. */
  308. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  309. const struct cpuinfo_x86 *src)
  310. {
  311. struct cpumask *llc = dst->llc_shared_map;
  312. *dst = *src;
  313. dst->llc_shared_map = llc;
  314. }
  315. #else
  316. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  317. const struct cpuinfo_x86 *src)
  318. {
  319. *dst = *src;
  320. }
  321. #endif /* CONFIG_CPUMASK_OFFSTACK */
  322. /*
  323. * The bootstrap kernel entry code has set these up. Save them for
  324. * a given CPU
  325. */
  326. void __cpuinit smp_store_cpu_info(int id)
  327. {
  328. struct cpuinfo_x86 *c = &cpu_data(id);
  329. copy_cpuinfo_x86(c, &boot_cpu_data);
  330. c->cpu_index = id;
  331. if (id != 0)
  332. identify_secondary_cpu(c);
  333. }
  334. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  335. {
  336. struct cpuinfo_x86 *c1 = &cpu_data(cpu1);
  337. struct cpuinfo_x86 *c2 = &cpu_data(cpu2);
  338. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  339. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  340. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  341. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  342. cpumask_set_cpu(cpu1, c2->llc_shared_map);
  343. cpumask_set_cpu(cpu2, c1->llc_shared_map);
  344. }
  345. void __cpuinit set_cpu_sibling_map(int cpu)
  346. {
  347. int i;
  348. struct cpuinfo_x86 *c = &cpu_data(cpu);
  349. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  350. if (smp_num_siblings > 1) {
  351. for_each_cpu(i, cpu_sibling_setup_mask) {
  352. struct cpuinfo_x86 *o = &cpu_data(i);
  353. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  354. if (c->phys_proc_id == o->phys_proc_id &&
  355. c->compute_unit_id == o->compute_unit_id)
  356. link_thread_siblings(cpu, i);
  357. } else if (c->phys_proc_id == o->phys_proc_id &&
  358. c->cpu_core_id == o->cpu_core_id) {
  359. link_thread_siblings(cpu, i);
  360. }
  361. }
  362. } else {
  363. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  364. }
  365. cpumask_set_cpu(cpu, c->llc_shared_map);
  366. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  367. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  368. c->booted_cores = 1;
  369. return;
  370. }
  371. for_each_cpu(i, cpu_sibling_setup_mask) {
  372. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  373. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  374. cpumask_set_cpu(i, c->llc_shared_map);
  375. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  376. }
  377. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  378. cpumask_set_cpu(i, cpu_core_mask(cpu));
  379. cpumask_set_cpu(cpu, cpu_core_mask(i));
  380. /*
  381. * Does this new cpu bringup a new core?
  382. */
  383. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  384. /*
  385. * for each core in package, increment
  386. * the booted_cores for this new cpu
  387. */
  388. if (cpumask_first(cpu_sibling_mask(i)) == i)
  389. c->booted_cores++;
  390. /*
  391. * increment the core count for all
  392. * the other cpus in this package
  393. */
  394. if (i != cpu)
  395. cpu_data(i).booted_cores++;
  396. } else if (i != cpu && !c->booted_cores)
  397. c->booted_cores = cpu_data(i).booted_cores;
  398. }
  399. }
  400. }
  401. /* maps the cpu to the sched domain representing multi-core */
  402. const struct cpumask *cpu_coregroup_mask(int cpu)
  403. {
  404. struct cpuinfo_x86 *c = &cpu_data(cpu);
  405. /*
  406. * For perf, we return last level cache shared map.
  407. * And for power savings, we return cpu_core_map
  408. */
  409. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  410. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  411. return cpu_core_mask(cpu);
  412. else
  413. return c->llc_shared_map;
  414. }
  415. static void impress_friends(void)
  416. {
  417. int cpu;
  418. unsigned long bogosum = 0;
  419. /*
  420. * Allow the user to impress friends.
  421. */
  422. pr_debug("Before bogomips.\n");
  423. for_each_possible_cpu(cpu)
  424. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  425. bogosum += cpu_data(cpu).loops_per_jiffy;
  426. printk(KERN_INFO
  427. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  428. num_online_cpus(),
  429. bogosum/(500000/HZ),
  430. (bogosum/(5000/HZ))%100);
  431. pr_debug("Before bogocount - setting activated=1.\n");
  432. }
  433. void __inquire_remote_apic(int apicid)
  434. {
  435. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  436. char *names[] = { "ID", "VERSION", "SPIV" };
  437. int timeout;
  438. u32 status;
  439. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  440. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  441. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  442. /*
  443. * Wait for idle.
  444. */
  445. status = safe_apic_wait_icr_idle();
  446. if (status)
  447. printk(KERN_CONT
  448. "a previous APIC delivery may have failed\n");
  449. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  450. timeout = 0;
  451. do {
  452. udelay(100);
  453. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  454. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  455. switch (status) {
  456. case APIC_ICR_RR_VALID:
  457. status = apic_read(APIC_RRR);
  458. printk(KERN_CONT "%08x\n", status);
  459. break;
  460. default:
  461. printk(KERN_CONT "failed\n");
  462. }
  463. }
  464. }
  465. /*
  466. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  467. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  468. * won't ... remember to clear down the APIC, etc later.
  469. */
  470. int __cpuinit
  471. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  472. {
  473. unsigned long send_status, accept_status = 0;
  474. int maxlvt;
  475. /* Target chip */
  476. /* Boot on the stack */
  477. /* Kick the second */
  478. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  479. pr_debug("Waiting for send to finish...\n");
  480. send_status = safe_apic_wait_icr_idle();
  481. /*
  482. * Give the other CPU some time to accept the IPI.
  483. */
  484. udelay(200);
  485. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  486. maxlvt = lapic_get_maxlvt();
  487. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  488. apic_write(APIC_ESR, 0);
  489. accept_status = (apic_read(APIC_ESR) & 0xEF);
  490. }
  491. pr_debug("NMI sent.\n");
  492. if (send_status)
  493. printk(KERN_ERR "APIC never delivered???\n");
  494. if (accept_status)
  495. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  496. return (send_status | accept_status);
  497. }
  498. static int __cpuinit
  499. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  500. {
  501. unsigned long send_status, accept_status = 0;
  502. int maxlvt, num_starts, j;
  503. maxlvt = lapic_get_maxlvt();
  504. /*
  505. * Be paranoid about clearing APIC errors.
  506. */
  507. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  508. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  509. apic_write(APIC_ESR, 0);
  510. apic_read(APIC_ESR);
  511. }
  512. pr_debug("Asserting INIT.\n");
  513. /*
  514. * Turn INIT on target chip
  515. */
  516. /*
  517. * Send IPI
  518. */
  519. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  520. phys_apicid);
  521. pr_debug("Waiting for send to finish...\n");
  522. send_status = safe_apic_wait_icr_idle();
  523. mdelay(10);
  524. pr_debug("Deasserting INIT.\n");
  525. /* Target chip */
  526. /* Send IPI */
  527. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  528. pr_debug("Waiting for send to finish...\n");
  529. send_status = safe_apic_wait_icr_idle();
  530. mb();
  531. atomic_set(&init_deasserted, 1);
  532. /*
  533. * Should we send STARTUP IPIs ?
  534. *
  535. * Determine this based on the APIC version.
  536. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  537. */
  538. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  539. num_starts = 2;
  540. else
  541. num_starts = 0;
  542. /*
  543. * Paravirt / VMI wants a startup IPI hook here to set up the
  544. * target processor state.
  545. */
  546. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  547. (unsigned long)stack_start.sp);
  548. /*
  549. * Run STARTUP IPI loop.
  550. */
  551. pr_debug("#startup loops: %d.\n", num_starts);
  552. for (j = 1; j <= num_starts; j++) {
  553. pr_debug("Sending STARTUP #%d.\n", j);
  554. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  555. apic_write(APIC_ESR, 0);
  556. apic_read(APIC_ESR);
  557. pr_debug("After apic_write.\n");
  558. /*
  559. * STARTUP IPI
  560. */
  561. /* Target chip */
  562. /* Boot on the stack */
  563. /* Kick the second */
  564. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  565. phys_apicid);
  566. /*
  567. * Give the other CPU some time to accept the IPI.
  568. */
  569. udelay(300);
  570. pr_debug("Startup point 1.\n");
  571. pr_debug("Waiting for send to finish...\n");
  572. send_status = safe_apic_wait_icr_idle();
  573. /*
  574. * Give the other CPU some time to accept the IPI.
  575. */
  576. udelay(200);
  577. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  578. apic_write(APIC_ESR, 0);
  579. accept_status = (apic_read(APIC_ESR) & 0xEF);
  580. if (send_status || accept_status)
  581. break;
  582. }
  583. pr_debug("After Startup.\n");
  584. if (send_status)
  585. printk(KERN_ERR "APIC never delivered???\n");
  586. if (accept_status)
  587. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  588. return (send_status | accept_status);
  589. }
  590. struct create_idle {
  591. struct work_struct work;
  592. struct task_struct *idle;
  593. struct completion done;
  594. int cpu;
  595. };
  596. static void __cpuinit do_fork_idle(struct work_struct *work)
  597. {
  598. struct create_idle *c_idle =
  599. container_of(work, struct create_idle, work);
  600. c_idle->idle = fork_idle(c_idle->cpu);
  601. complete(&c_idle->done);
  602. }
  603. /* reduce the number of lines printed when booting a large cpu count system */
  604. static void __cpuinit announce_cpu(int cpu, int apicid)
  605. {
  606. static int current_node = -1;
  607. int node = early_cpu_to_node(cpu);
  608. if (system_state == SYSTEM_BOOTING) {
  609. if (node != current_node) {
  610. if (current_node > (-1))
  611. pr_cont(" Ok.\n");
  612. current_node = node;
  613. pr_info("Booting Node %3d, Processors ", node);
  614. }
  615. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  616. return;
  617. } else
  618. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  619. node, cpu, apicid);
  620. }
  621. /*
  622. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  623. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  624. * Returns zero if CPU booted OK, else error code from
  625. * ->wakeup_secondary_cpu.
  626. */
  627. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  628. {
  629. unsigned long boot_error = 0;
  630. unsigned long start_ip;
  631. int timeout;
  632. struct create_idle c_idle = {
  633. .cpu = cpu,
  634. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  635. };
  636. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  637. alternatives_smp_switch(1);
  638. c_idle.idle = get_idle_for_cpu(cpu);
  639. /*
  640. * We can't use kernel_thread since we must avoid to
  641. * reschedule the child.
  642. */
  643. if (c_idle.idle) {
  644. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  645. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  646. init_idle(c_idle.idle, cpu);
  647. goto do_rest;
  648. }
  649. schedule_work(&c_idle.work);
  650. wait_for_completion(&c_idle.done);
  651. if (IS_ERR(c_idle.idle)) {
  652. printk("failed fork for CPU %d\n", cpu);
  653. destroy_work_on_stack(&c_idle.work);
  654. return PTR_ERR(c_idle.idle);
  655. }
  656. set_idle_for_cpu(cpu, c_idle.idle);
  657. do_rest:
  658. per_cpu(current_task, cpu) = c_idle.idle;
  659. #ifdef CONFIG_X86_32
  660. /* Stack for startup_32 can be just as for start_secondary onwards */
  661. irq_ctx_init(cpu);
  662. #else
  663. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  664. initial_gs = per_cpu_offset(cpu);
  665. per_cpu(kernel_stack, cpu) =
  666. (unsigned long)task_stack_page(c_idle.idle) -
  667. KERNEL_STACK_OFFSET + THREAD_SIZE;
  668. #endif
  669. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  670. initial_code = (unsigned long)start_secondary;
  671. stack_start.sp = (void *) c_idle.idle->thread.sp;
  672. /* start_ip had better be page-aligned! */
  673. start_ip = setup_trampoline();
  674. /* So we see what's up */
  675. announce_cpu(cpu, apicid);
  676. /*
  677. * This grunge runs the startup process for
  678. * the targeted processor.
  679. */
  680. atomic_set(&init_deasserted, 0);
  681. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  682. pr_debug("Setting warm reset code and vector.\n");
  683. smpboot_setup_warm_reset_vector(start_ip);
  684. /*
  685. * Be paranoid about clearing APIC errors.
  686. */
  687. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  688. apic_write(APIC_ESR, 0);
  689. apic_read(APIC_ESR);
  690. }
  691. }
  692. /*
  693. * Kick the secondary CPU. Use the method in the APIC driver
  694. * if it's defined - or use an INIT boot APIC message otherwise:
  695. */
  696. if (apic->wakeup_secondary_cpu)
  697. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  698. else
  699. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  700. if (!boot_error) {
  701. /*
  702. * allow APs to start initializing.
  703. */
  704. pr_debug("Before Callout %d.\n", cpu);
  705. cpumask_set_cpu(cpu, cpu_callout_mask);
  706. pr_debug("After Callout %d.\n", cpu);
  707. /*
  708. * Wait 5s total for a response
  709. */
  710. for (timeout = 0; timeout < 50000; timeout++) {
  711. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  712. break; /* It has booted */
  713. udelay(100);
  714. /*
  715. * Allow other tasks to run while we wait for the
  716. * AP to come online. This also gives a chance
  717. * for the MTRR work(triggered by the AP coming online)
  718. * to be completed in the stop machine context.
  719. */
  720. schedule();
  721. }
  722. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  723. pr_debug("CPU%d: has booted.\n", cpu);
  724. else {
  725. boot_error = 1;
  726. if (*((volatile unsigned char *)trampoline_base)
  727. == 0xA5)
  728. /* trampoline started but...? */
  729. pr_err("CPU%d: Stuck ??\n", cpu);
  730. else
  731. /* trampoline code not run */
  732. pr_err("CPU%d: Not responding.\n", cpu);
  733. if (apic->inquire_remote_apic)
  734. apic->inquire_remote_apic(apicid);
  735. }
  736. }
  737. if (boot_error) {
  738. /* Try to put things back the way they were before ... */
  739. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  740. /* was set by do_boot_cpu() */
  741. cpumask_clear_cpu(cpu, cpu_callout_mask);
  742. /* was set by cpu_init() */
  743. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  744. set_cpu_present(cpu, false);
  745. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  746. }
  747. /* mark "stuck" area as not stuck */
  748. *((volatile unsigned long *)trampoline_base) = 0;
  749. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  750. /*
  751. * Cleanup possible dangling ends...
  752. */
  753. smpboot_restore_warm_reset_vector();
  754. }
  755. destroy_work_on_stack(&c_idle.work);
  756. return boot_error;
  757. }
  758. int __cpuinit native_cpu_up(unsigned int cpu)
  759. {
  760. int apicid = apic->cpu_present_to_apicid(cpu);
  761. unsigned long flags;
  762. int err;
  763. WARN_ON(irqs_disabled());
  764. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  765. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  766. !physid_isset(apicid, phys_cpu_present_map)) {
  767. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  768. return -EINVAL;
  769. }
  770. /*
  771. * Already booted CPU?
  772. */
  773. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  774. pr_debug("do_boot_cpu %d Already started\n", cpu);
  775. return -ENOSYS;
  776. }
  777. /*
  778. * Save current MTRR state in case it was changed since early boot
  779. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  780. */
  781. mtrr_save_state();
  782. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  783. err = do_boot_cpu(apicid, cpu);
  784. if (err) {
  785. pr_debug("do_boot_cpu failed %d\n", err);
  786. return -EIO;
  787. }
  788. /*
  789. * Check TSC synchronization with the AP (keep irqs disabled
  790. * while doing so):
  791. */
  792. local_irq_save(flags);
  793. check_tsc_sync_source(cpu);
  794. local_irq_restore(flags);
  795. while (!cpu_online(cpu)) {
  796. cpu_relax();
  797. touch_nmi_watchdog();
  798. }
  799. return 0;
  800. }
  801. /*
  802. * Fall back to non SMP mode after errors.
  803. *
  804. * RED-PEN audit/test this more. I bet there is more state messed up here.
  805. */
  806. static __init void disable_smp(void)
  807. {
  808. init_cpu_present(cpumask_of(0));
  809. init_cpu_possible(cpumask_of(0));
  810. smpboot_clear_io_apic_irqs();
  811. if (smp_found_config)
  812. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  813. else
  814. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  815. map_cpu_to_logical_apicid();
  816. cpumask_set_cpu(0, cpu_sibling_mask(0));
  817. cpumask_set_cpu(0, cpu_core_mask(0));
  818. }
  819. /*
  820. * Various sanity checks.
  821. */
  822. static int __init smp_sanity_check(unsigned max_cpus)
  823. {
  824. preempt_disable();
  825. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  826. if (def_to_bigsmp && nr_cpu_ids > 8) {
  827. unsigned int cpu;
  828. unsigned nr;
  829. printk(KERN_WARNING
  830. "More than 8 CPUs detected - skipping them.\n"
  831. "Use CONFIG_X86_BIGSMP.\n");
  832. nr = 0;
  833. for_each_present_cpu(cpu) {
  834. if (nr >= 8)
  835. set_cpu_present(cpu, false);
  836. nr++;
  837. }
  838. nr = 0;
  839. for_each_possible_cpu(cpu) {
  840. if (nr >= 8)
  841. set_cpu_possible(cpu, false);
  842. nr++;
  843. }
  844. nr_cpu_ids = 8;
  845. }
  846. #endif
  847. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  848. printk(KERN_WARNING
  849. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  850. hard_smp_processor_id());
  851. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  852. }
  853. /*
  854. * If we couldn't find an SMP configuration at boot time,
  855. * get out of here now!
  856. */
  857. if (!smp_found_config && !acpi_lapic) {
  858. preempt_enable();
  859. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  860. disable_smp();
  861. if (APIC_init_uniprocessor())
  862. printk(KERN_NOTICE "Local APIC not detected."
  863. " Using dummy APIC emulation.\n");
  864. return -1;
  865. }
  866. /*
  867. * Should not be necessary because the MP table should list the boot
  868. * CPU too, but we do it for the sake of robustness anyway.
  869. */
  870. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  871. printk(KERN_NOTICE
  872. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  873. boot_cpu_physical_apicid);
  874. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  875. }
  876. preempt_enable();
  877. /*
  878. * If we couldn't find a local APIC, then get out of here now!
  879. */
  880. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  881. !cpu_has_apic) {
  882. if (!disable_apic) {
  883. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  884. boot_cpu_physical_apicid);
  885. pr_err("... forcing use of dummy APIC emulation."
  886. "(tell your hw vendor)\n");
  887. }
  888. smpboot_clear_io_apic();
  889. arch_disable_smp_support();
  890. return -1;
  891. }
  892. verify_local_APIC();
  893. /*
  894. * If SMP should be disabled, then really disable it!
  895. */
  896. if (!max_cpus) {
  897. printk(KERN_INFO "SMP mode deactivated.\n");
  898. smpboot_clear_io_apic();
  899. connect_bsp_APIC();
  900. setup_local_APIC();
  901. end_local_APIC_setup();
  902. return -1;
  903. }
  904. return 0;
  905. }
  906. static void __init smp_cpu_index_default(void)
  907. {
  908. int i;
  909. struct cpuinfo_x86 *c;
  910. for_each_possible_cpu(i) {
  911. c = &cpu_data(i);
  912. /* mark all to hotplug */
  913. c->cpu_index = nr_cpu_ids;
  914. }
  915. }
  916. /*
  917. * Prepare for SMP bootup. The MP table or ACPI has been read
  918. * earlier. Just do some sanity checking here and enable APIC mode.
  919. */
  920. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  921. {
  922. unsigned int i;
  923. preempt_disable();
  924. smp_cpu_index_default();
  925. memcpy(__this_cpu_ptr(&cpu_info), &boot_cpu_data, sizeof(cpu_info));
  926. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  927. mb();
  928. /*
  929. * Setup boot CPU information
  930. */
  931. smp_store_cpu_info(0); /* Final full version of the data */
  932. current_thread_info()->cpu = 0; /* needed? */
  933. for_each_possible_cpu(i) {
  934. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  935. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  936. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  937. }
  938. set_cpu_sibling_map(0);
  939. if (smp_sanity_check(max_cpus) < 0) {
  940. printk(KERN_INFO "SMP disabled\n");
  941. disable_smp();
  942. goto out;
  943. }
  944. default_setup_apic_routing();
  945. preempt_disable();
  946. if (read_apic_id() != boot_cpu_physical_apicid) {
  947. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  948. read_apic_id(), boot_cpu_physical_apicid);
  949. /* Or can we switch back to PIC here? */
  950. }
  951. preempt_enable();
  952. connect_bsp_APIC();
  953. /*
  954. * Switch from PIC to APIC mode.
  955. */
  956. setup_local_APIC();
  957. /*
  958. * Enable IO APIC before setting up error vector
  959. */
  960. if (!skip_ioapic_setup && nr_ioapics)
  961. enable_IO_APIC();
  962. end_local_APIC_setup();
  963. map_cpu_to_logical_apicid();
  964. if (apic->setup_portio_remap)
  965. apic->setup_portio_remap();
  966. smpboot_setup_io_apic();
  967. /*
  968. * Set up local APIC timer on boot CPU.
  969. */
  970. printk(KERN_INFO "CPU%d: ", 0);
  971. print_cpu_info(&cpu_data(0));
  972. x86_init.timers.setup_percpu_clockev();
  973. if (is_uv_system())
  974. uv_system_init();
  975. set_mtrr_aps_delayed_init();
  976. out:
  977. preempt_enable();
  978. }
  979. void arch_disable_nonboot_cpus_begin(void)
  980. {
  981. /*
  982. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  983. * In the suspend path, we will be back in the SMP mode shortly anyways.
  984. */
  985. skip_smp_alternatives = true;
  986. }
  987. void arch_disable_nonboot_cpus_end(void)
  988. {
  989. skip_smp_alternatives = false;
  990. }
  991. void arch_enable_nonboot_cpus_begin(void)
  992. {
  993. set_mtrr_aps_delayed_init();
  994. }
  995. void arch_enable_nonboot_cpus_end(void)
  996. {
  997. mtrr_aps_init();
  998. }
  999. /*
  1000. * Early setup to make printk work.
  1001. */
  1002. void __init native_smp_prepare_boot_cpu(void)
  1003. {
  1004. int me = smp_processor_id();
  1005. switch_to_new_gdt(me);
  1006. /* already set me in cpu_online_mask in boot_cpu_init() */
  1007. cpumask_set_cpu(me, cpu_callout_mask);
  1008. per_cpu(cpu_state, me) = CPU_ONLINE;
  1009. }
  1010. void __init native_smp_cpus_done(unsigned int max_cpus)
  1011. {
  1012. pr_debug("Boot done.\n");
  1013. impress_friends();
  1014. #ifdef CONFIG_X86_IO_APIC
  1015. setup_ioapic_dest();
  1016. #endif
  1017. mtrr_aps_init();
  1018. }
  1019. static int __initdata setup_possible_cpus = -1;
  1020. static int __init _setup_possible_cpus(char *str)
  1021. {
  1022. get_option(&str, &setup_possible_cpus);
  1023. return 0;
  1024. }
  1025. early_param("possible_cpus", _setup_possible_cpus);
  1026. /*
  1027. * cpu_possible_mask should be static, it cannot change as cpu's
  1028. * are onlined, or offlined. The reason is per-cpu data-structures
  1029. * are allocated by some modules at init time, and dont expect to
  1030. * do this dynamically on cpu arrival/departure.
  1031. * cpu_present_mask on the other hand can change dynamically.
  1032. * In case when cpu_hotplug is not compiled, then we resort to current
  1033. * behaviour, which is cpu_possible == cpu_present.
  1034. * - Ashok Raj
  1035. *
  1036. * Three ways to find out the number of additional hotplug CPUs:
  1037. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1038. * - The user can overwrite it with possible_cpus=NUM
  1039. * - Otherwise don't reserve additional CPUs.
  1040. * We do this because additional CPUs waste a lot of memory.
  1041. * -AK
  1042. */
  1043. __init void prefill_possible_map(void)
  1044. {
  1045. int i, possible;
  1046. /* no processor from mptable or madt */
  1047. if (!num_processors)
  1048. num_processors = 1;
  1049. i = setup_max_cpus ?: 1;
  1050. if (setup_possible_cpus == -1) {
  1051. possible = num_processors;
  1052. #ifdef CONFIG_HOTPLUG_CPU
  1053. if (setup_max_cpus)
  1054. possible += disabled_cpus;
  1055. #else
  1056. if (possible > i)
  1057. possible = i;
  1058. #endif
  1059. } else
  1060. possible = setup_possible_cpus;
  1061. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1062. /* nr_cpu_ids could be reduced via nr_cpus= */
  1063. if (possible > nr_cpu_ids) {
  1064. printk(KERN_WARNING
  1065. "%d Processors exceeds NR_CPUS limit of %d\n",
  1066. possible, nr_cpu_ids);
  1067. possible = nr_cpu_ids;
  1068. }
  1069. #ifdef CONFIG_HOTPLUG_CPU
  1070. if (!setup_max_cpus)
  1071. #endif
  1072. if (possible > i) {
  1073. printk(KERN_WARNING
  1074. "%d Processors exceeds max_cpus limit of %u\n",
  1075. possible, setup_max_cpus);
  1076. possible = i;
  1077. }
  1078. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1079. possible, max_t(int, possible - num_processors, 0));
  1080. for (i = 0; i < possible; i++)
  1081. set_cpu_possible(i, true);
  1082. for (; i < NR_CPUS; i++)
  1083. set_cpu_possible(i, false);
  1084. nr_cpu_ids = possible;
  1085. }
  1086. #ifdef CONFIG_HOTPLUG_CPU
  1087. static void remove_siblinginfo(int cpu)
  1088. {
  1089. int sibling;
  1090. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1091. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1092. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1093. /*/
  1094. * last thread sibling in this cpu core going down
  1095. */
  1096. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1097. cpu_data(sibling).booted_cores--;
  1098. }
  1099. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1100. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1101. cpumask_clear(cpu_sibling_mask(cpu));
  1102. cpumask_clear(cpu_core_mask(cpu));
  1103. c->phys_proc_id = 0;
  1104. c->cpu_core_id = 0;
  1105. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1106. }
  1107. static void __ref remove_cpu_from_maps(int cpu)
  1108. {
  1109. set_cpu_online(cpu, false);
  1110. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1111. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1112. /* was set by cpu_init() */
  1113. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1114. numa_remove_cpu(cpu);
  1115. }
  1116. void cpu_disable_common(void)
  1117. {
  1118. int cpu = smp_processor_id();
  1119. remove_siblinginfo(cpu);
  1120. /* It's now safe to remove this processor from the online map */
  1121. lock_vector_lock();
  1122. remove_cpu_from_maps(cpu);
  1123. unlock_vector_lock();
  1124. fixup_irqs();
  1125. }
  1126. int native_cpu_disable(void)
  1127. {
  1128. int cpu = smp_processor_id();
  1129. /*
  1130. * Perhaps use cpufreq to drop frequency, but that could go
  1131. * into generic code.
  1132. *
  1133. * We won't take down the boot processor on i386 due to some
  1134. * interrupts only being able to be serviced by the BSP.
  1135. * Especially so if we're not using an IOAPIC -zwane
  1136. */
  1137. if (cpu == 0)
  1138. return -EBUSY;
  1139. clear_local_APIC();
  1140. cpu_disable_common();
  1141. return 0;
  1142. }
  1143. void native_cpu_die(unsigned int cpu)
  1144. {
  1145. /* We don't do anything here: idle task is faking death itself. */
  1146. unsigned int i;
  1147. for (i = 0; i < 10; i++) {
  1148. /* They ack this in play_dead by setting CPU_DEAD */
  1149. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1150. if (system_state == SYSTEM_RUNNING)
  1151. pr_info("CPU %u is now offline\n", cpu);
  1152. if (1 == num_online_cpus())
  1153. alternatives_smp_switch(0);
  1154. return;
  1155. }
  1156. msleep(100);
  1157. }
  1158. pr_err("CPU %u didn't die...\n", cpu);
  1159. }
  1160. void play_dead_common(void)
  1161. {
  1162. idle_task_exit();
  1163. reset_lazy_tlbstate();
  1164. c1e_remove_cpu(raw_smp_processor_id());
  1165. mb();
  1166. /* Ack it */
  1167. __this_cpu_write(cpu_state, CPU_DEAD);
  1168. /*
  1169. * With physical CPU hotplug, we should halt the cpu
  1170. */
  1171. local_irq_disable();
  1172. }
  1173. /*
  1174. * We need to flush the caches before going to sleep, lest we have
  1175. * dirty data in our caches when we come back up.
  1176. */
  1177. static inline void mwait_play_dead(void)
  1178. {
  1179. unsigned int eax, ebx, ecx, edx;
  1180. unsigned int highest_cstate = 0;
  1181. unsigned int highest_subcstate = 0;
  1182. int i;
  1183. void *mwait_ptr;
  1184. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1185. if (!(cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)))
  1186. return;
  1187. if (!cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLSH))
  1188. return;
  1189. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1190. return;
  1191. eax = CPUID_MWAIT_LEAF;
  1192. ecx = 0;
  1193. native_cpuid(&eax, &ebx, &ecx, &edx);
  1194. /*
  1195. * eax will be 0 if EDX enumeration is not valid.
  1196. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1197. */
  1198. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1199. eax = 0;
  1200. } else {
  1201. edx >>= MWAIT_SUBSTATE_SIZE;
  1202. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1203. if (edx & MWAIT_SUBSTATE_MASK) {
  1204. highest_cstate = i;
  1205. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1206. }
  1207. }
  1208. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1209. (highest_subcstate - 1);
  1210. }
  1211. /*
  1212. * This should be a memory location in a cache line which is
  1213. * unlikely to be touched by other processors. The actual
  1214. * content is immaterial as it is not actually modified in any way.
  1215. */
  1216. mwait_ptr = &current_thread_info()->flags;
  1217. wbinvd();
  1218. while (1) {
  1219. /*
  1220. * The CLFLUSH is a workaround for erratum AAI65 for
  1221. * the Xeon 7400 series. It's not clear it is actually
  1222. * needed, but it should be harmless in either case.
  1223. * The WBINVD is insufficient due to the spurious-wakeup
  1224. * case where we return around the loop.
  1225. */
  1226. clflush(mwait_ptr);
  1227. __monitor(mwait_ptr, 0, 0);
  1228. mb();
  1229. __mwait(eax, 0);
  1230. }
  1231. }
  1232. static inline void hlt_play_dead(void)
  1233. {
  1234. if (__this_cpu_read(cpu_info.x86) >= 4)
  1235. wbinvd();
  1236. while (1) {
  1237. native_halt();
  1238. }
  1239. }
  1240. void native_play_dead(void)
  1241. {
  1242. play_dead_common();
  1243. tboot_shutdown(TB_SHUTDOWN_WFS);
  1244. mwait_play_dead(); /* Only returns on failure */
  1245. hlt_play_dead();
  1246. }
  1247. #else /* ... !CONFIG_HOTPLUG_CPU */
  1248. int native_cpu_disable(void)
  1249. {
  1250. return -ENOSYS;
  1251. }
  1252. void native_cpu_die(unsigned int cpu)
  1253. {
  1254. /* We said "no" in __cpu_disable */
  1255. BUG();
  1256. }
  1257. void native_play_dead(void)
  1258. {
  1259. BUG();
  1260. }
  1261. #endif