t3_hw.c 104 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525
  1. /*
  2. * Copyright (c) 2003-2007 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include "common.h"
  33. #include "regs.h"
  34. #include "sge_defs.h"
  35. #include "firmware_exports.h"
  36. /**
  37. * t3_wait_op_done_val - wait until an operation is completed
  38. * @adapter: the adapter performing the operation
  39. * @reg: the register to check for completion
  40. * @mask: a single-bit field within @reg that indicates completion
  41. * @polarity: the value of the field when the operation is completed
  42. * @attempts: number of check iterations
  43. * @delay: delay in usecs between iterations
  44. * @valp: where to store the value of the register at completion time
  45. *
  46. * Wait until an operation is completed by checking a bit in a register
  47. * up to @attempts times. If @valp is not NULL the value of the register
  48. * at the time it indicated completion is stored there. Returns 0 if the
  49. * operation completes and -EAGAIN otherwise.
  50. */
  51. int t3_wait_op_done_val(struct adapter *adapter, int reg, u32 mask,
  52. int polarity, int attempts, int delay, u32 *valp)
  53. {
  54. while (1) {
  55. u32 val = t3_read_reg(adapter, reg);
  56. if (!!(val & mask) == polarity) {
  57. if (valp)
  58. *valp = val;
  59. return 0;
  60. }
  61. if (--attempts == 0)
  62. return -EAGAIN;
  63. if (delay)
  64. udelay(delay);
  65. }
  66. }
  67. /**
  68. * t3_write_regs - write a bunch of registers
  69. * @adapter: the adapter to program
  70. * @p: an array of register address/register value pairs
  71. * @n: the number of address/value pairs
  72. * @offset: register address offset
  73. *
  74. * Takes an array of register address/register value pairs and writes each
  75. * value to the corresponding register. Register addresses are adjusted
  76. * by the supplied offset.
  77. */
  78. void t3_write_regs(struct adapter *adapter, const struct addr_val_pair *p,
  79. int n, unsigned int offset)
  80. {
  81. while (n--) {
  82. t3_write_reg(adapter, p->reg_addr + offset, p->val);
  83. p++;
  84. }
  85. }
  86. /**
  87. * t3_set_reg_field - set a register field to a value
  88. * @adapter: the adapter to program
  89. * @addr: the register address
  90. * @mask: specifies the portion of the register to modify
  91. * @val: the new value for the register field
  92. *
  93. * Sets a register field specified by the supplied mask to the
  94. * given value.
  95. */
  96. void t3_set_reg_field(struct adapter *adapter, unsigned int addr, u32 mask,
  97. u32 val)
  98. {
  99. u32 v = t3_read_reg(adapter, addr) & ~mask;
  100. t3_write_reg(adapter, addr, v | val);
  101. t3_read_reg(adapter, addr); /* flush */
  102. }
  103. /**
  104. * t3_read_indirect - read indirectly addressed registers
  105. * @adap: the adapter
  106. * @addr_reg: register holding the indirect address
  107. * @data_reg: register holding the value of the indirect register
  108. * @vals: where the read register values are stored
  109. * @start_idx: index of first indirect register to read
  110. * @nregs: how many indirect registers to read
  111. *
  112. * Reads registers that are accessed indirectly through an address/data
  113. * register pair.
  114. */
  115. void t3_read_indirect(struct adapter *adap, unsigned int addr_reg,
  116. unsigned int data_reg, u32 *vals, unsigned int nregs,
  117. unsigned int start_idx)
  118. {
  119. while (nregs--) {
  120. t3_write_reg(adap, addr_reg, start_idx);
  121. *vals++ = t3_read_reg(adap, data_reg);
  122. start_idx++;
  123. }
  124. }
  125. /**
  126. * t3_mc7_bd_read - read from MC7 through backdoor accesses
  127. * @mc7: identifies MC7 to read from
  128. * @start: index of first 64-bit word to read
  129. * @n: number of 64-bit words to read
  130. * @buf: where to store the read result
  131. *
  132. * Read n 64-bit words from MC7 starting at word start, using backdoor
  133. * accesses.
  134. */
  135. int t3_mc7_bd_read(struct mc7 *mc7, unsigned int start, unsigned int n,
  136. u64 *buf)
  137. {
  138. static const int shift[] = { 0, 0, 16, 24 };
  139. static const int step[] = { 0, 32, 16, 8 };
  140. unsigned int size64 = mc7->size / 8; /* # of 64-bit words */
  141. struct adapter *adap = mc7->adapter;
  142. if (start >= size64 || start + n > size64)
  143. return -EINVAL;
  144. start *= (8 << mc7->width);
  145. while (n--) {
  146. int i;
  147. u64 val64 = 0;
  148. for (i = (1 << mc7->width) - 1; i >= 0; --i) {
  149. int attempts = 10;
  150. u32 val;
  151. t3_write_reg(adap, mc7->offset + A_MC7_BD_ADDR, start);
  152. t3_write_reg(adap, mc7->offset + A_MC7_BD_OP, 0);
  153. val = t3_read_reg(adap, mc7->offset + A_MC7_BD_OP);
  154. while ((val & F_BUSY) && attempts--)
  155. val = t3_read_reg(adap,
  156. mc7->offset + A_MC7_BD_OP);
  157. if (val & F_BUSY)
  158. return -EIO;
  159. val = t3_read_reg(adap, mc7->offset + A_MC7_BD_DATA1);
  160. if (mc7->width == 0) {
  161. val64 = t3_read_reg(adap,
  162. mc7->offset +
  163. A_MC7_BD_DATA0);
  164. val64 |= (u64) val << 32;
  165. } else {
  166. if (mc7->width > 1)
  167. val >>= shift[mc7->width];
  168. val64 |= (u64) val << (step[mc7->width] * i);
  169. }
  170. start += 8;
  171. }
  172. *buf++ = val64;
  173. }
  174. return 0;
  175. }
  176. /*
  177. * Initialize MI1.
  178. */
  179. static void mi1_init(struct adapter *adap, const struct adapter_info *ai)
  180. {
  181. u32 clkdiv = adap->params.vpd.cclk / (2 * adap->params.vpd.mdc) - 1;
  182. u32 val = F_PREEN | V_MDIINV(ai->mdiinv) | V_MDIEN(ai->mdien) |
  183. V_CLKDIV(clkdiv);
  184. if (!(ai->caps & SUPPORTED_10000baseT_Full))
  185. val |= V_ST(1);
  186. t3_write_reg(adap, A_MI1_CFG, val);
  187. }
  188. #define MDIO_ATTEMPTS 10
  189. /*
  190. * MI1 read/write operations for direct-addressed PHYs.
  191. */
  192. static int mi1_read(struct adapter *adapter, int phy_addr, int mmd_addr,
  193. int reg_addr, unsigned int *valp)
  194. {
  195. int ret;
  196. u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
  197. if (mmd_addr)
  198. return -EINVAL;
  199. mutex_lock(&adapter->mdio_lock);
  200. t3_write_reg(adapter, A_MI1_ADDR, addr);
  201. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(2));
  202. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  203. if (!ret)
  204. *valp = t3_read_reg(adapter, A_MI1_DATA);
  205. mutex_unlock(&adapter->mdio_lock);
  206. return ret;
  207. }
  208. static int mi1_write(struct adapter *adapter, int phy_addr, int mmd_addr,
  209. int reg_addr, unsigned int val)
  210. {
  211. int ret;
  212. u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
  213. if (mmd_addr)
  214. return -EINVAL;
  215. mutex_lock(&adapter->mdio_lock);
  216. t3_write_reg(adapter, A_MI1_ADDR, addr);
  217. t3_write_reg(adapter, A_MI1_DATA, val);
  218. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
  219. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  220. mutex_unlock(&adapter->mdio_lock);
  221. return ret;
  222. }
  223. static const struct mdio_ops mi1_mdio_ops = {
  224. mi1_read,
  225. mi1_write
  226. };
  227. /*
  228. * MI1 read/write operations for indirect-addressed PHYs.
  229. */
  230. static int mi1_ext_read(struct adapter *adapter, int phy_addr, int mmd_addr,
  231. int reg_addr, unsigned int *valp)
  232. {
  233. int ret;
  234. u32 addr = V_REGADDR(mmd_addr) | V_PHYADDR(phy_addr);
  235. mutex_lock(&adapter->mdio_lock);
  236. t3_write_reg(adapter, A_MI1_ADDR, addr);
  237. t3_write_reg(adapter, A_MI1_DATA, reg_addr);
  238. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(0));
  239. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  240. if (!ret) {
  241. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(3));
  242. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
  243. MDIO_ATTEMPTS, 20);
  244. if (!ret)
  245. *valp = t3_read_reg(adapter, A_MI1_DATA);
  246. }
  247. mutex_unlock(&adapter->mdio_lock);
  248. return ret;
  249. }
  250. static int mi1_ext_write(struct adapter *adapter, int phy_addr, int mmd_addr,
  251. int reg_addr, unsigned int val)
  252. {
  253. int ret;
  254. u32 addr = V_REGADDR(mmd_addr) | V_PHYADDR(phy_addr);
  255. mutex_lock(&adapter->mdio_lock);
  256. t3_write_reg(adapter, A_MI1_ADDR, addr);
  257. t3_write_reg(adapter, A_MI1_DATA, reg_addr);
  258. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(0));
  259. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 20);
  260. if (!ret) {
  261. t3_write_reg(adapter, A_MI1_DATA, val);
  262. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
  263. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
  264. MDIO_ATTEMPTS, 20);
  265. }
  266. mutex_unlock(&adapter->mdio_lock);
  267. return ret;
  268. }
  269. static const struct mdio_ops mi1_mdio_ext_ops = {
  270. mi1_ext_read,
  271. mi1_ext_write
  272. };
  273. /**
  274. * t3_mdio_change_bits - modify the value of a PHY register
  275. * @phy: the PHY to operate on
  276. * @mmd: the device address
  277. * @reg: the register address
  278. * @clear: what part of the register value to mask off
  279. * @set: what part of the register value to set
  280. *
  281. * Changes the value of a PHY register by applying a mask to its current
  282. * value and ORing the result with a new value.
  283. */
  284. int t3_mdio_change_bits(struct cphy *phy, int mmd, int reg, unsigned int clear,
  285. unsigned int set)
  286. {
  287. int ret;
  288. unsigned int val;
  289. ret = mdio_read(phy, mmd, reg, &val);
  290. if (!ret) {
  291. val &= ~clear;
  292. ret = mdio_write(phy, mmd, reg, val | set);
  293. }
  294. return ret;
  295. }
  296. /**
  297. * t3_phy_reset - reset a PHY block
  298. * @phy: the PHY to operate on
  299. * @mmd: the device address of the PHY block to reset
  300. * @wait: how long to wait for the reset to complete in 1ms increments
  301. *
  302. * Resets a PHY block and optionally waits for the reset to complete.
  303. * @mmd should be 0 for 10/100/1000 PHYs and the device address to reset
  304. * for 10G PHYs.
  305. */
  306. int t3_phy_reset(struct cphy *phy, int mmd, int wait)
  307. {
  308. int err;
  309. unsigned int ctl;
  310. err = t3_mdio_change_bits(phy, mmd, MII_BMCR, BMCR_PDOWN, BMCR_RESET);
  311. if (err || !wait)
  312. return err;
  313. do {
  314. err = mdio_read(phy, mmd, MII_BMCR, &ctl);
  315. if (err)
  316. return err;
  317. ctl &= BMCR_RESET;
  318. if (ctl)
  319. msleep(1);
  320. } while (ctl && --wait);
  321. return ctl ? -1 : 0;
  322. }
  323. /**
  324. * t3_phy_advertise - set the PHY advertisement registers for autoneg
  325. * @phy: the PHY to operate on
  326. * @advert: bitmap of capabilities the PHY should advertise
  327. *
  328. * Sets a 10/100/1000 PHY's advertisement registers to advertise the
  329. * requested capabilities.
  330. */
  331. int t3_phy_advertise(struct cphy *phy, unsigned int advert)
  332. {
  333. int err;
  334. unsigned int val = 0;
  335. err = mdio_read(phy, 0, MII_CTRL1000, &val);
  336. if (err)
  337. return err;
  338. val &= ~(ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  339. if (advert & ADVERTISED_1000baseT_Half)
  340. val |= ADVERTISE_1000HALF;
  341. if (advert & ADVERTISED_1000baseT_Full)
  342. val |= ADVERTISE_1000FULL;
  343. err = mdio_write(phy, 0, MII_CTRL1000, val);
  344. if (err)
  345. return err;
  346. val = 1;
  347. if (advert & ADVERTISED_10baseT_Half)
  348. val |= ADVERTISE_10HALF;
  349. if (advert & ADVERTISED_10baseT_Full)
  350. val |= ADVERTISE_10FULL;
  351. if (advert & ADVERTISED_100baseT_Half)
  352. val |= ADVERTISE_100HALF;
  353. if (advert & ADVERTISED_100baseT_Full)
  354. val |= ADVERTISE_100FULL;
  355. if (advert & ADVERTISED_Pause)
  356. val |= ADVERTISE_PAUSE_CAP;
  357. if (advert & ADVERTISED_Asym_Pause)
  358. val |= ADVERTISE_PAUSE_ASYM;
  359. return mdio_write(phy, 0, MII_ADVERTISE, val);
  360. }
  361. /**
  362. * t3_set_phy_speed_duplex - force PHY speed and duplex
  363. * @phy: the PHY to operate on
  364. * @speed: requested PHY speed
  365. * @duplex: requested PHY duplex
  366. *
  367. * Force a 10/100/1000 PHY's speed and duplex. This also disables
  368. * auto-negotiation except for GigE, where auto-negotiation is mandatory.
  369. */
  370. int t3_set_phy_speed_duplex(struct cphy *phy, int speed, int duplex)
  371. {
  372. int err;
  373. unsigned int ctl;
  374. err = mdio_read(phy, 0, MII_BMCR, &ctl);
  375. if (err)
  376. return err;
  377. if (speed >= 0) {
  378. ctl &= ~(BMCR_SPEED100 | BMCR_SPEED1000 | BMCR_ANENABLE);
  379. if (speed == SPEED_100)
  380. ctl |= BMCR_SPEED100;
  381. else if (speed == SPEED_1000)
  382. ctl |= BMCR_SPEED1000;
  383. }
  384. if (duplex >= 0) {
  385. ctl &= ~(BMCR_FULLDPLX | BMCR_ANENABLE);
  386. if (duplex == DUPLEX_FULL)
  387. ctl |= BMCR_FULLDPLX;
  388. }
  389. if (ctl & BMCR_SPEED1000) /* auto-negotiation required for GigE */
  390. ctl |= BMCR_ANENABLE;
  391. return mdio_write(phy, 0, MII_BMCR, ctl);
  392. }
  393. static const struct adapter_info t3_adap_info[] = {
  394. {2, 0, 0, 0,
  395. F_GPIO2_OEN | F_GPIO4_OEN |
  396. F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, F_GPIO3 | F_GPIO5,
  397. 0,
  398. &mi1_mdio_ops, "Chelsio PE9000"},
  399. {2, 0, 0, 0,
  400. F_GPIO2_OEN | F_GPIO4_OEN |
  401. F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, F_GPIO3 | F_GPIO5,
  402. 0,
  403. &mi1_mdio_ops, "Chelsio T302"},
  404. {1, 0, 0, 0,
  405. F_GPIO1_OEN | F_GPIO6_OEN | F_GPIO7_OEN | F_GPIO10_OEN |
  406. F_GPIO1_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL, 0,
  407. SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
  408. &mi1_mdio_ext_ops, "Chelsio T310"},
  409. {2, 0, 0, 0,
  410. F_GPIO1_OEN | F_GPIO2_OEN | F_GPIO4_OEN | F_GPIO5_OEN | F_GPIO6_OEN |
  411. F_GPIO7_OEN | F_GPIO10_OEN | F_GPIO11_OEN | F_GPIO1_OUT_VAL |
  412. F_GPIO5_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL, 0,
  413. SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
  414. &mi1_mdio_ext_ops, "Chelsio T320"},
  415. };
  416. /*
  417. * Return the adapter_info structure with a given index. Out-of-range indices
  418. * return NULL.
  419. */
  420. const struct adapter_info *t3_get_adapter_info(unsigned int id)
  421. {
  422. return id < ARRAY_SIZE(t3_adap_info) ? &t3_adap_info[id] : NULL;
  423. }
  424. #define CAPS_1G (SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full | \
  425. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_MII)
  426. #define CAPS_10G (SUPPORTED_10000baseT_Full | SUPPORTED_AUI)
  427. static const struct port_type_info port_types[] = {
  428. {NULL},
  429. {t3_ael1002_phy_prep, CAPS_10G | SUPPORTED_FIBRE,
  430. "10GBASE-XR"},
  431. {t3_vsc8211_phy_prep, CAPS_1G | SUPPORTED_TP | SUPPORTED_IRQ,
  432. "10/100/1000BASE-T"},
  433. {NULL, CAPS_1G | SUPPORTED_TP | SUPPORTED_IRQ,
  434. "10/100/1000BASE-T"},
  435. {t3_xaui_direct_phy_prep, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
  436. {NULL, CAPS_10G, "10GBASE-KX4"},
  437. {t3_qt2045_phy_prep, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
  438. {t3_ael1006_phy_prep, CAPS_10G | SUPPORTED_FIBRE,
  439. "10GBASE-SR"},
  440. {NULL, CAPS_10G | SUPPORTED_TP, "10GBASE-CX4"},
  441. };
  442. #undef CAPS_1G
  443. #undef CAPS_10G
  444. #define VPD_ENTRY(name, len) \
  445. u8 name##_kword[2]; u8 name##_len; u8 name##_data[len]
  446. /*
  447. * Partial EEPROM Vital Product Data structure. Includes only the ID and
  448. * VPD-R sections.
  449. */
  450. struct t3_vpd {
  451. u8 id_tag;
  452. u8 id_len[2];
  453. u8 id_data[16];
  454. u8 vpdr_tag;
  455. u8 vpdr_len[2];
  456. VPD_ENTRY(pn, 16); /* part number */
  457. VPD_ENTRY(ec, 16); /* EC level */
  458. VPD_ENTRY(sn, SERNUM_LEN); /* serial number */
  459. VPD_ENTRY(na, 12); /* MAC address base */
  460. VPD_ENTRY(cclk, 6); /* core clock */
  461. VPD_ENTRY(mclk, 6); /* mem clock */
  462. VPD_ENTRY(uclk, 6); /* uP clk */
  463. VPD_ENTRY(mdc, 6); /* MDIO clk */
  464. VPD_ENTRY(mt, 2); /* mem timing */
  465. VPD_ENTRY(xaui0cfg, 6); /* XAUI0 config */
  466. VPD_ENTRY(xaui1cfg, 6); /* XAUI1 config */
  467. VPD_ENTRY(port0, 2); /* PHY0 complex */
  468. VPD_ENTRY(port1, 2); /* PHY1 complex */
  469. VPD_ENTRY(port2, 2); /* PHY2 complex */
  470. VPD_ENTRY(port3, 2); /* PHY3 complex */
  471. VPD_ENTRY(rv, 1); /* csum */
  472. u32 pad; /* for multiple-of-4 sizing and alignment */
  473. };
  474. #define EEPROM_MAX_POLL 4
  475. #define EEPROM_STAT_ADDR 0x4000
  476. #define VPD_BASE 0xc00
  477. /**
  478. * t3_seeprom_read - read a VPD EEPROM location
  479. * @adapter: adapter to read
  480. * @addr: EEPROM address
  481. * @data: where to store the read data
  482. *
  483. * Read a 32-bit word from a location in VPD EEPROM using the card's PCI
  484. * VPD ROM capability. A zero is written to the flag bit when the
  485. * addres is written to the control register. The hardware device will
  486. * set the flag to 1 when 4 bytes have been read into the data register.
  487. */
  488. int t3_seeprom_read(struct adapter *adapter, u32 addr, u32 *data)
  489. {
  490. u16 val;
  491. int attempts = EEPROM_MAX_POLL;
  492. unsigned int base = adapter->params.pci.vpd_cap_addr;
  493. if ((addr >= EEPROMSIZE && addr != EEPROM_STAT_ADDR) || (addr & 3))
  494. return -EINVAL;
  495. pci_write_config_word(adapter->pdev, base + PCI_VPD_ADDR, addr);
  496. do {
  497. udelay(10);
  498. pci_read_config_word(adapter->pdev, base + PCI_VPD_ADDR, &val);
  499. } while (!(val & PCI_VPD_ADDR_F) && --attempts);
  500. if (!(val & PCI_VPD_ADDR_F)) {
  501. CH_ERR(adapter, "reading EEPROM address 0x%x failed\n", addr);
  502. return -EIO;
  503. }
  504. pci_read_config_dword(adapter->pdev, base + PCI_VPD_DATA, data);
  505. *data = le32_to_cpu(*data);
  506. return 0;
  507. }
  508. /**
  509. * t3_seeprom_write - write a VPD EEPROM location
  510. * @adapter: adapter to write
  511. * @addr: EEPROM address
  512. * @data: value to write
  513. *
  514. * Write a 32-bit word to a location in VPD EEPROM using the card's PCI
  515. * VPD ROM capability.
  516. */
  517. int t3_seeprom_write(struct adapter *adapter, u32 addr, u32 data)
  518. {
  519. u16 val;
  520. int attempts = EEPROM_MAX_POLL;
  521. unsigned int base = adapter->params.pci.vpd_cap_addr;
  522. if ((addr >= EEPROMSIZE && addr != EEPROM_STAT_ADDR) || (addr & 3))
  523. return -EINVAL;
  524. pci_write_config_dword(adapter->pdev, base + PCI_VPD_DATA,
  525. cpu_to_le32(data));
  526. pci_write_config_word(adapter->pdev,base + PCI_VPD_ADDR,
  527. addr | PCI_VPD_ADDR_F);
  528. do {
  529. msleep(1);
  530. pci_read_config_word(adapter->pdev, base + PCI_VPD_ADDR, &val);
  531. } while ((val & PCI_VPD_ADDR_F) && --attempts);
  532. if (val & PCI_VPD_ADDR_F) {
  533. CH_ERR(adapter, "write to EEPROM address 0x%x failed\n", addr);
  534. return -EIO;
  535. }
  536. return 0;
  537. }
  538. /**
  539. * t3_seeprom_wp - enable/disable EEPROM write protection
  540. * @adapter: the adapter
  541. * @enable: 1 to enable write protection, 0 to disable it
  542. *
  543. * Enables or disables write protection on the serial EEPROM.
  544. */
  545. int t3_seeprom_wp(struct adapter *adapter, int enable)
  546. {
  547. return t3_seeprom_write(adapter, EEPROM_STAT_ADDR, enable ? 0xc : 0);
  548. }
  549. /*
  550. * Convert a character holding a hex digit to a number.
  551. */
  552. static unsigned int hex2int(unsigned char c)
  553. {
  554. return isdigit(c) ? c - '0' : toupper(c) - 'A' + 10;
  555. }
  556. /**
  557. * get_vpd_params - read VPD parameters from VPD EEPROM
  558. * @adapter: adapter to read
  559. * @p: where to store the parameters
  560. *
  561. * Reads card parameters stored in VPD EEPROM.
  562. */
  563. static int get_vpd_params(struct adapter *adapter, struct vpd_params *p)
  564. {
  565. int i, addr, ret;
  566. struct t3_vpd vpd;
  567. /*
  568. * Card information is normally at VPD_BASE but some early cards had
  569. * it at 0.
  570. */
  571. ret = t3_seeprom_read(adapter, VPD_BASE, (u32 *)&vpd);
  572. if (ret)
  573. return ret;
  574. addr = vpd.id_tag == 0x82 ? VPD_BASE : 0;
  575. for (i = 0; i < sizeof(vpd); i += 4) {
  576. ret = t3_seeprom_read(adapter, addr + i,
  577. (u32 *)((u8 *)&vpd + i));
  578. if (ret)
  579. return ret;
  580. }
  581. p->cclk = simple_strtoul(vpd.cclk_data, NULL, 10);
  582. p->mclk = simple_strtoul(vpd.mclk_data, NULL, 10);
  583. p->uclk = simple_strtoul(vpd.uclk_data, NULL, 10);
  584. p->mdc = simple_strtoul(vpd.mdc_data, NULL, 10);
  585. p->mem_timing = simple_strtoul(vpd.mt_data, NULL, 10);
  586. memcpy(p->sn, vpd.sn_data, SERNUM_LEN);
  587. /* Old eeproms didn't have port information */
  588. if (adapter->params.rev == 0 && !vpd.port0_data[0]) {
  589. p->port_type[0] = uses_xaui(adapter) ? 1 : 2;
  590. p->port_type[1] = uses_xaui(adapter) ? 6 : 2;
  591. } else {
  592. p->port_type[0] = hex2int(vpd.port0_data[0]);
  593. p->port_type[1] = hex2int(vpd.port1_data[0]);
  594. p->xauicfg[0] = simple_strtoul(vpd.xaui0cfg_data, NULL, 16);
  595. p->xauicfg[1] = simple_strtoul(vpd.xaui1cfg_data, NULL, 16);
  596. }
  597. for (i = 0; i < 6; i++)
  598. p->eth_base[i] = hex2int(vpd.na_data[2 * i]) * 16 +
  599. hex2int(vpd.na_data[2 * i + 1]);
  600. return 0;
  601. }
  602. /* serial flash and firmware constants */
  603. enum {
  604. SF_ATTEMPTS = 5, /* max retries for SF1 operations */
  605. SF_SEC_SIZE = 64 * 1024, /* serial flash sector size */
  606. SF_SIZE = SF_SEC_SIZE * 8, /* serial flash size */
  607. /* flash command opcodes */
  608. SF_PROG_PAGE = 2, /* program page */
  609. SF_WR_DISABLE = 4, /* disable writes */
  610. SF_RD_STATUS = 5, /* read status register */
  611. SF_WR_ENABLE = 6, /* enable writes */
  612. SF_RD_DATA_FAST = 0xb, /* read flash */
  613. SF_ERASE_SECTOR = 0xd8, /* erase sector */
  614. FW_FLASH_BOOT_ADDR = 0x70000, /* start address of FW in flash */
  615. FW_VERS_ADDR = 0x77ffc, /* flash address holding FW version */
  616. FW_MIN_SIZE = 8 /* at least version and csum */
  617. };
  618. /**
  619. * sf1_read - read data from the serial flash
  620. * @adapter: the adapter
  621. * @byte_cnt: number of bytes to read
  622. * @cont: whether another operation will be chained
  623. * @valp: where to store the read data
  624. *
  625. * Reads up to 4 bytes of data from the serial flash. The location of
  626. * the read needs to be specified prior to calling this by issuing the
  627. * appropriate commands to the serial flash.
  628. */
  629. static int sf1_read(struct adapter *adapter, unsigned int byte_cnt, int cont,
  630. u32 *valp)
  631. {
  632. int ret;
  633. if (!byte_cnt || byte_cnt > 4)
  634. return -EINVAL;
  635. if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
  636. return -EBUSY;
  637. t3_write_reg(adapter, A_SF_OP, V_CONT(cont) | V_BYTECNT(byte_cnt - 1));
  638. ret = t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
  639. if (!ret)
  640. *valp = t3_read_reg(adapter, A_SF_DATA);
  641. return ret;
  642. }
  643. /**
  644. * sf1_write - write data to the serial flash
  645. * @adapter: the adapter
  646. * @byte_cnt: number of bytes to write
  647. * @cont: whether another operation will be chained
  648. * @val: value to write
  649. *
  650. * Writes up to 4 bytes of data to the serial flash. The location of
  651. * the write needs to be specified prior to calling this by issuing the
  652. * appropriate commands to the serial flash.
  653. */
  654. static int sf1_write(struct adapter *adapter, unsigned int byte_cnt, int cont,
  655. u32 val)
  656. {
  657. if (!byte_cnt || byte_cnt > 4)
  658. return -EINVAL;
  659. if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
  660. return -EBUSY;
  661. t3_write_reg(adapter, A_SF_DATA, val);
  662. t3_write_reg(adapter, A_SF_OP,
  663. V_CONT(cont) | V_BYTECNT(byte_cnt - 1) | V_OP(1));
  664. return t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
  665. }
  666. /**
  667. * flash_wait_op - wait for a flash operation to complete
  668. * @adapter: the adapter
  669. * @attempts: max number of polls of the status register
  670. * @delay: delay between polls in ms
  671. *
  672. * Wait for a flash operation to complete by polling the status register.
  673. */
  674. static int flash_wait_op(struct adapter *adapter, int attempts, int delay)
  675. {
  676. int ret;
  677. u32 status;
  678. while (1) {
  679. if ((ret = sf1_write(adapter, 1, 1, SF_RD_STATUS)) != 0 ||
  680. (ret = sf1_read(adapter, 1, 0, &status)) != 0)
  681. return ret;
  682. if (!(status & 1))
  683. return 0;
  684. if (--attempts == 0)
  685. return -EAGAIN;
  686. if (delay)
  687. msleep(delay);
  688. }
  689. }
  690. /**
  691. * t3_read_flash - read words from serial flash
  692. * @adapter: the adapter
  693. * @addr: the start address for the read
  694. * @nwords: how many 32-bit words to read
  695. * @data: where to store the read data
  696. * @byte_oriented: whether to store data as bytes or as words
  697. *
  698. * Read the specified number of 32-bit words from the serial flash.
  699. * If @byte_oriented is set the read data is stored as a byte array
  700. * (i.e., big-endian), otherwise as 32-bit words in the platform's
  701. * natural endianess.
  702. */
  703. int t3_read_flash(struct adapter *adapter, unsigned int addr,
  704. unsigned int nwords, u32 *data, int byte_oriented)
  705. {
  706. int ret;
  707. if (addr + nwords * sizeof(u32) > SF_SIZE || (addr & 3))
  708. return -EINVAL;
  709. addr = swab32(addr) | SF_RD_DATA_FAST;
  710. if ((ret = sf1_write(adapter, 4, 1, addr)) != 0 ||
  711. (ret = sf1_read(adapter, 1, 1, data)) != 0)
  712. return ret;
  713. for (; nwords; nwords--, data++) {
  714. ret = sf1_read(adapter, 4, nwords > 1, data);
  715. if (ret)
  716. return ret;
  717. if (byte_oriented)
  718. *data = htonl(*data);
  719. }
  720. return 0;
  721. }
  722. /**
  723. * t3_write_flash - write up to a page of data to the serial flash
  724. * @adapter: the adapter
  725. * @addr: the start address to write
  726. * @n: length of data to write
  727. * @data: the data to write
  728. *
  729. * Writes up to a page of data (256 bytes) to the serial flash starting
  730. * at the given address.
  731. */
  732. static int t3_write_flash(struct adapter *adapter, unsigned int addr,
  733. unsigned int n, const u8 *data)
  734. {
  735. int ret;
  736. u32 buf[64];
  737. unsigned int i, c, left, val, offset = addr & 0xff;
  738. if (addr + n > SF_SIZE || offset + n > 256)
  739. return -EINVAL;
  740. val = swab32(addr) | SF_PROG_PAGE;
  741. if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
  742. (ret = sf1_write(adapter, 4, 1, val)) != 0)
  743. return ret;
  744. for (left = n; left; left -= c) {
  745. c = min(left, 4U);
  746. for (val = 0, i = 0; i < c; ++i)
  747. val = (val << 8) + *data++;
  748. ret = sf1_write(adapter, c, c != left, val);
  749. if (ret)
  750. return ret;
  751. }
  752. if ((ret = flash_wait_op(adapter, 5, 1)) != 0)
  753. return ret;
  754. /* Read the page to verify the write succeeded */
  755. ret = t3_read_flash(adapter, addr & ~0xff, ARRAY_SIZE(buf), buf, 1);
  756. if (ret)
  757. return ret;
  758. if (memcmp(data - n, (u8 *) buf + offset, n))
  759. return -EIO;
  760. return 0;
  761. }
  762. /**
  763. * t3_get_tp_version - read the tp sram version
  764. * @adapter: the adapter
  765. * @vers: where to place the version
  766. *
  767. * Reads the protocol sram version from sram.
  768. */
  769. int t3_get_tp_version(struct adapter *adapter, u32 *vers)
  770. {
  771. int ret;
  772. /* Get version loaded in SRAM */
  773. t3_write_reg(adapter, A_TP_EMBED_OP_FIELD0, 0);
  774. ret = t3_wait_op_done(adapter, A_TP_EMBED_OP_FIELD0,
  775. 1, 1, 5, 1);
  776. if (ret)
  777. return ret;
  778. *vers = t3_read_reg(adapter, A_TP_EMBED_OP_FIELD1);
  779. return 0;
  780. }
  781. /**
  782. * t3_check_tpsram_version - read the tp sram version
  783. * @adapter: the adapter
  784. * @must_load: set to 1 if loading a new microcode image is required
  785. *
  786. * Reads the protocol sram version from flash.
  787. */
  788. int t3_check_tpsram_version(struct adapter *adapter, int *must_load)
  789. {
  790. int ret;
  791. u32 vers;
  792. unsigned int major, minor;
  793. if (adapter->params.rev == T3_REV_A)
  794. return 0;
  795. *must_load = 1;
  796. ret = t3_get_tp_version(adapter, &vers);
  797. if (ret)
  798. return ret;
  799. major = G_TP_VERSION_MAJOR(vers);
  800. minor = G_TP_VERSION_MINOR(vers);
  801. if (major == TP_VERSION_MAJOR && minor == TP_VERSION_MINOR)
  802. return 0;
  803. if (major != TP_VERSION_MAJOR)
  804. CH_ERR(adapter, "found wrong TP version (%u.%u), "
  805. "driver needs version %d.%d\n", major, minor,
  806. TP_VERSION_MAJOR, TP_VERSION_MINOR);
  807. else {
  808. *must_load = 0;
  809. CH_ERR(adapter, "found wrong TP version (%u.%u), "
  810. "driver compiled for version %d.%d\n", major, minor,
  811. TP_VERSION_MAJOR, TP_VERSION_MINOR);
  812. }
  813. return -EINVAL;
  814. }
  815. /**
  816. * t3_check_tpsram - check if provided protocol SRAM
  817. * is compatible with this driver
  818. * @adapter: the adapter
  819. * @tp_sram: the firmware image to write
  820. * @size: image size
  821. *
  822. * Checks if an adapter's tp sram is compatible with the driver.
  823. * Returns 0 if the versions are compatible, a negative error otherwise.
  824. */
  825. int t3_check_tpsram(struct adapter *adapter, u8 *tp_sram, unsigned int size)
  826. {
  827. u32 csum;
  828. unsigned int i;
  829. const u32 *p = (const u32 *)tp_sram;
  830. /* Verify checksum */
  831. for (csum = 0, i = 0; i < size / sizeof(csum); i++)
  832. csum += ntohl(p[i]);
  833. if (csum != 0xffffffff) {
  834. CH_ERR(adapter, "corrupted protocol SRAM image, checksum %u\n",
  835. csum);
  836. return -EINVAL;
  837. }
  838. return 0;
  839. }
  840. enum fw_version_type {
  841. FW_VERSION_N3,
  842. FW_VERSION_T3
  843. };
  844. /**
  845. * t3_get_fw_version - read the firmware version
  846. * @adapter: the adapter
  847. * @vers: where to place the version
  848. *
  849. * Reads the FW version from flash.
  850. */
  851. int t3_get_fw_version(struct adapter *adapter, u32 *vers)
  852. {
  853. return t3_read_flash(adapter, FW_VERS_ADDR, 1, vers, 0);
  854. }
  855. /**
  856. * t3_check_fw_version - check if the FW is compatible with this driver
  857. * @adapter: the adapter
  858. *
  859. * Checks if an adapter's FW is compatible with the driver. Returns 0
  860. * if the versions are compatible, a negative error otherwise.
  861. */
  862. int t3_check_fw_version(struct adapter *adapter)
  863. {
  864. int ret;
  865. u32 vers;
  866. unsigned int type, major, minor;
  867. ret = t3_get_fw_version(adapter, &vers);
  868. if (ret)
  869. return ret;
  870. type = G_FW_VERSION_TYPE(vers);
  871. major = G_FW_VERSION_MAJOR(vers);
  872. minor = G_FW_VERSION_MINOR(vers);
  873. if (type == FW_VERSION_T3 && major == FW_VERSION_MAJOR &&
  874. minor == FW_VERSION_MINOR)
  875. return 0;
  876. CH_ERR(adapter, "found wrong FW version(%u.%u), "
  877. "driver needs version %u.%u\n", major, minor,
  878. FW_VERSION_MAJOR, FW_VERSION_MINOR);
  879. return -EINVAL;
  880. }
  881. /**
  882. * t3_flash_erase_sectors - erase a range of flash sectors
  883. * @adapter: the adapter
  884. * @start: the first sector to erase
  885. * @end: the last sector to erase
  886. *
  887. * Erases the sectors in the given range.
  888. */
  889. static int t3_flash_erase_sectors(struct adapter *adapter, int start, int end)
  890. {
  891. while (start <= end) {
  892. int ret;
  893. if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
  894. (ret = sf1_write(adapter, 4, 0,
  895. SF_ERASE_SECTOR | (start << 8))) != 0 ||
  896. (ret = flash_wait_op(adapter, 5, 500)) != 0)
  897. return ret;
  898. start++;
  899. }
  900. return 0;
  901. }
  902. /*
  903. * t3_load_fw - download firmware
  904. * @adapter: the adapter
  905. * @fw_data: the firmware image to write
  906. * @size: image size
  907. *
  908. * Write the supplied firmware image to the card's serial flash.
  909. * The FW image has the following sections: @size - 8 bytes of code and
  910. * data, followed by 4 bytes of FW version, followed by the 32-bit
  911. * 1's complement checksum of the whole image.
  912. */
  913. int t3_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size)
  914. {
  915. u32 csum;
  916. unsigned int i;
  917. const u32 *p = (const u32 *)fw_data;
  918. int ret, addr, fw_sector = FW_FLASH_BOOT_ADDR >> 16;
  919. if ((size & 3) || size < FW_MIN_SIZE)
  920. return -EINVAL;
  921. if (size > FW_VERS_ADDR + 8 - FW_FLASH_BOOT_ADDR)
  922. return -EFBIG;
  923. for (csum = 0, i = 0; i < size / sizeof(csum); i++)
  924. csum += ntohl(p[i]);
  925. if (csum != 0xffffffff) {
  926. CH_ERR(adapter, "corrupted firmware image, checksum %u\n",
  927. csum);
  928. return -EINVAL;
  929. }
  930. ret = t3_flash_erase_sectors(adapter, fw_sector, fw_sector);
  931. if (ret)
  932. goto out;
  933. size -= 8; /* trim off version and checksum */
  934. for (addr = FW_FLASH_BOOT_ADDR; size;) {
  935. unsigned int chunk_size = min(size, 256U);
  936. ret = t3_write_flash(adapter, addr, chunk_size, fw_data);
  937. if (ret)
  938. goto out;
  939. addr += chunk_size;
  940. fw_data += chunk_size;
  941. size -= chunk_size;
  942. }
  943. ret = t3_write_flash(adapter, FW_VERS_ADDR, 4, fw_data);
  944. out:
  945. if (ret)
  946. CH_ERR(adapter, "firmware download failed, error %d\n", ret);
  947. return ret;
  948. }
  949. #define CIM_CTL_BASE 0x2000
  950. /**
  951. * t3_cim_ctl_blk_read - read a block from CIM control region
  952. *
  953. * @adap: the adapter
  954. * @addr: the start address within the CIM control region
  955. * @n: number of words to read
  956. * @valp: where to store the result
  957. *
  958. * Reads a block of 4-byte words from the CIM control region.
  959. */
  960. int t3_cim_ctl_blk_read(struct adapter *adap, unsigned int addr,
  961. unsigned int n, unsigned int *valp)
  962. {
  963. int ret = 0;
  964. if (t3_read_reg(adap, A_CIM_HOST_ACC_CTRL) & F_HOSTBUSY)
  965. return -EBUSY;
  966. for ( ; !ret && n--; addr += 4) {
  967. t3_write_reg(adap, A_CIM_HOST_ACC_CTRL, CIM_CTL_BASE + addr);
  968. ret = t3_wait_op_done(adap, A_CIM_HOST_ACC_CTRL, F_HOSTBUSY,
  969. 0, 5, 2);
  970. if (!ret)
  971. *valp++ = t3_read_reg(adap, A_CIM_HOST_ACC_DATA);
  972. }
  973. return ret;
  974. }
  975. /**
  976. * t3_link_changed - handle interface link changes
  977. * @adapter: the adapter
  978. * @port_id: the port index that changed link state
  979. *
  980. * Called when a port's link settings change to propagate the new values
  981. * to the associated PHY and MAC. After performing the common tasks it
  982. * invokes an OS-specific handler.
  983. */
  984. void t3_link_changed(struct adapter *adapter, int port_id)
  985. {
  986. int link_ok, speed, duplex, fc;
  987. struct port_info *pi = adap2pinfo(adapter, port_id);
  988. struct cphy *phy = &pi->phy;
  989. struct cmac *mac = &pi->mac;
  990. struct link_config *lc = &pi->link_config;
  991. phy->ops->get_link_status(phy, &link_ok, &speed, &duplex, &fc);
  992. if (link_ok != lc->link_ok && adapter->params.rev > 0 &&
  993. uses_xaui(adapter)) {
  994. if (link_ok)
  995. t3b_pcs_reset(mac);
  996. t3_write_reg(adapter, A_XGM_XAUI_ACT_CTRL + mac->offset,
  997. link_ok ? F_TXACTENABLE | F_RXEN : 0);
  998. }
  999. lc->link_ok = link_ok;
  1000. lc->speed = speed < 0 ? SPEED_INVALID : speed;
  1001. lc->duplex = duplex < 0 ? DUPLEX_INVALID : duplex;
  1002. if (lc->requested_fc & PAUSE_AUTONEG)
  1003. fc &= lc->requested_fc;
  1004. else
  1005. fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  1006. if (link_ok && speed >= 0 && lc->autoneg == AUTONEG_ENABLE) {
  1007. /* Set MAC speed, duplex, and flow control to match PHY. */
  1008. t3_mac_set_speed_duplex_fc(mac, speed, duplex, fc);
  1009. lc->fc = fc;
  1010. }
  1011. t3_os_link_changed(adapter, port_id, link_ok, speed, duplex, fc);
  1012. }
  1013. /**
  1014. * t3_link_start - apply link configuration to MAC/PHY
  1015. * @phy: the PHY to setup
  1016. * @mac: the MAC to setup
  1017. * @lc: the requested link configuration
  1018. *
  1019. * Set up a port's MAC and PHY according to a desired link configuration.
  1020. * - If the PHY can auto-negotiate first decide what to advertise, then
  1021. * enable/disable auto-negotiation as desired, and reset.
  1022. * - If the PHY does not auto-negotiate just reset it.
  1023. * - If auto-negotiation is off set the MAC to the proper speed/duplex/FC,
  1024. * otherwise do it later based on the outcome of auto-negotiation.
  1025. */
  1026. int t3_link_start(struct cphy *phy, struct cmac *mac, struct link_config *lc)
  1027. {
  1028. unsigned int fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  1029. lc->link_ok = 0;
  1030. if (lc->supported & SUPPORTED_Autoneg) {
  1031. lc->advertising &= ~(ADVERTISED_Asym_Pause | ADVERTISED_Pause);
  1032. if (fc) {
  1033. lc->advertising |= ADVERTISED_Asym_Pause;
  1034. if (fc & PAUSE_RX)
  1035. lc->advertising |= ADVERTISED_Pause;
  1036. }
  1037. phy->ops->advertise(phy, lc->advertising);
  1038. if (lc->autoneg == AUTONEG_DISABLE) {
  1039. lc->speed = lc->requested_speed;
  1040. lc->duplex = lc->requested_duplex;
  1041. lc->fc = (unsigned char)fc;
  1042. t3_mac_set_speed_duplex_fc(mac, lc->speed, lc->duplex,
  1043. fc);
  1044. /* Also disables autoneg */
  1045. phy->ops->set_speed_duplex(phy, lc->speed, lc->duplex);
  1046. phy->ops->reset(phy, 0);
  1047. } else
  1048. phy->ops->autoneg_enable(phy);
  1049. } else {
  1050. t3_mac_set_speed_duplex_fc(mac, -1, -1, fc);
  1051. lc->fc = (unsigned char)fc;
  1052. phy->ops->reset(phy, 0);
  1053. }
  1054. return 0;
  1055. }
  1056. /**
  1057. * t3_set_vlan_accel - control HW VLAN extraction
  1058. * @adapter: the adapter
  1059. * @ports: bitmap of adapter ports to operate on
  1060. * @on: enable (1) or disable (0) HW VLAN extraction
  1061. *
  1062. * Enables or disables HW extraction of VLAN tags for the given port.
  1063. */
  1064. void t3_set_vlan_accel(struct adapter *adapter, unsigned int ports, int on)
  1065. {
  1066. t3_set_reg_field(adapter, A_TP_OUT_CONFIG,
  1067. ports << S_VLANEXTRACTIONENABLE,
  1068. on ? (ports << S_VLANEXTRACTIONENABLE) : 0);
  1069. }
  1070. struct intr_info {
  1071. unsigned int mask; /* bits to check in interrupt status */
  1072. const char *msg; /* message to print or NULL */
  1073. short stat_idx; /* stat counter to increment or -1 */
  1074. unsigned short fatal:1; /* whether the condition reported is fatal */
  1075. };
  1076. /**
  1077. * t3_handle_intr_status - table driven interrupt handler
  1078. * @adapter: the adapter that generated the interrupt
  1079. * @reg: the interrupt status register to process
  1080. * @mask: a mask to apply to the interrupt status
  1081. * @acts: table of interrupt actions
  1082. * @stats: statistics counters tracking interrupt occurences
  1083. *
  1084. * A table driven interrupt handler that applies a set of masks to an
  1085. * interrupt status word and performs the corresponding actions if the
  1086. * interrupts described by the mask have occured. The actions include
  1087. * optionally printing a warning or alert message, and optionally
  1088. * incrementing a stat counter. The table is terminated by an entry
  1089. * specifying mask 0. Returns the number of fatal interrupt conditions.
  1090. */
  1091. static int t3_handle_intr_status(struct adapter *adapter, unsigned int reg,
  1092. unsigned int mask,
  1093. const struct intr_info *acts,
  1094. unsigned long *stats)
  1095. {
  1096. int fatal = 0;
  1097. unsigned int status = t3_read_reg(adapter, reg) & mask;
  1098. for (; acts->mask; ++acts) {
  1099. if (!(status & acts->mask))
  1100. continue;
  1101. if (acts->fatal) {
  1102. fatal++;
  1103. CH_ALERT(adapter, "%s (0x%x)\n",
  1104. acts->msg, status & acts->mask);
  1105. } else if (acts->msg)
  1106. CH_WARN(adapter, "%s (0x%x)\n",
  1107. acts->msg, status & acts->mask);
  1108. if (acts->stat_idx >= 0)
  1109. stats[acts->stat_idx]++;
  1110. }
  1111. if (status) /* clear processed interrupts */
  1112. t3_write_reg(adapter, reg, status);
  1113. return fatal;
  1114. }
  1115. #define SGE_INTR_MASK (F_RSPQDISABLED)
  1116. #define MC5_INTR_MASK (F_PARITYERR | F_ACTRGNFULL | F_UNKNOWNCMD | \
  1117. F_REQQPARERR | F_DISPQPARERR | F_DELACTEMPTY | \
  1118. F_NFASRCHFAIL)
  1119. #define MC7_INTR_MASK (F_AE | F_UE | F_CE | V_PE(M_PE))
  1120. #define XGM_INTR_MASK (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
  1121. V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR) | \
  1122. F_TXFIFO_UNDERRUN | F_RXFIFO_OVERFLOW)
  1123. #define PCIX_INTR_MASK (F_MSTDETPARERR | F_SIGTARABT | F_RCVTARABT | \
  1124. F_RCVMSTABT | F_SIGSYSERR | F_DETPARERR | \
  1125. F_SPLCMPDIS | F_UNXSPLCMP | F_RCVSPLCMPERR | \
  1126. F_DETCORECCERR | F_DETUNCECCERR | F_PIOPARERR | \
  1127. V_WFPARERR(M_WFPARERR) | V_RFPARERR(M_RFPARERR) | \
  1128. V_CFPARERR(M_CFPARERR) /* | V_MSIXPARERR(M_MSIXPARERR) */)
  1129. #define PCIE_INTR_MASK (F_UNXSPLCPLERRR | F_UNXSPLCPLERRC | F_PCIE_PIOPARERR |\
  1130. F_PCIE_WFPARERR | F_PCIE_RFPARERR | F_PCIE_CFPARERR | \
  1131. /* V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR) | */ \
  1132. V_BISTERR(M_BISTERR) | F_PEXERR)
  1133. #define ULPRX_INTR_MASK F_PARERR
  1134. #define ULPTX_INTR_MASK 0
  1135. #define CPLSW_INTR_MASK (F_TP_FRAMING_ERROR | \
  1136. F_SGE_FRAMING_ERROR | F_CIM_FRAMING_ERROR | \
  1137. F_ZERO_SWITCH_ERROR)
  1138. #define CIM_INTR_MASK (F_BLKWRPLINT | F_BLKRDPLINT | F_BLKWRCTLINT | \
  1139. F_BLKRDCTLINT | F_BLKWRFLASHINT | F_BLKRDFLASHINT | \
  1140. F_SGLWRFLASHINT | F_WRBLKFLASHINT | F_BLKWRBOOTINT | \
  1141. F_FLASHRANGEINT | F_SDRAMRANGEINT | F_RSVDSPACEINT)
  1142. #define PMTX_INTR_MASK (F_ZERO_C_CMD_ERROR | ICSPI_FRM_ERR | OESPI_FRM_ERR | \
  1143. V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR) | \
  1144. V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR))
  1145. #define PMRX_INTR_MASK (F_ZERO_E_CMD_ERROR | IESPI_FRM_ERR | OCSPI_FRM_ERR | \
  1146. V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR) | \
  1147. V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR))
  1148. #define MPS_INTR_MASK (V_TX0TPPARERRENB(M_TX0TPPARERRENB) | \
  1149. V_TX1TPPARERRENB(M_TX1TPPARERRENB) | \
  1150. V_RXTPPARERRENB(M_RXTPPARERRENB) | \
  1151. V_MCAPARERRENB(M_MCAPARERRENB))
  1152. #define PL_INTR_MASK (F_T3DBG | F_XGMAC0_0 | F_XGMAC0_1 | F_MC5A | F_PM1_TX | \
  1153. F_PM1_RX | F_ULP2_TX | F_ULP2_RX | F_TP1 | F_CIM | \
  1154. F_MC7_CM | F_MC7_PMTX | F_MC7_PMRX | F_SGE3 | F_PCIM0 | \
  1155. F_MPS0 | F_CPL_SWITCH)
  1156. /*
  1157. * Interrupt handler for the PCIX1 module.
  1158. */
  1159. static void pci_intr_handler(struct adapter *adapter)
  1160. {
  1161. static const struct intr_info pcix1_intr_info[] = {
  1162. {F_MSTDETPARERR, "PCI master detected parity error", -1, 1},
  1163. {F_SIGTARABT, "PCI signaled target abort", -1, 1},
  1164. {F_RCVTARABT, "PCI received target abort", -1, 1},
  1165. {F_RCVMSTABT, "PCI received master abort", -1, 1},
  1166. {F_SIGSYSERR, "PCI signaled system error", -1, 1},
  1167. {F_DETPARERR, "PCI detected parity error", -1, 1},
  1168. {F_SPLCMPDIS, "PCI split completion discarded", -1, 1},
  1169. {F_UNXSPLCMP, "PCI unexpected split completion error", -1, 1},
  1170. {F_RCVSPLCMPERR, "PCI received split completion error", -1,
  1171. 1},
  1172. {F_DETCORECCERR, "PCI correctable ECC error",
  1173. STAT_PCI_CORR_ECC, 0},
  1174. {F_DETUNCECCERR, "PCI uncorrectable ECC error", -1, 1},
  1175. {F_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
  1176. {V_WFPARERR(M_WFPARERR), "PCI write FIFO parity error", -1,
  1177. 1},
  1178. {V_RFPARERR(M_RFPARERR), "PCI read FIFO parity error", -1,
  1179. 1},
  1180. {V_CFPARERR(M_CFPARERR), "PCI command FIFO parity error", -1,
  1181. 1},
  1182. {V_MSIXPARERR(M_MSIXPARERR), "PCI MSI-X table/PBA parity "
  1183. "error", -1, 1},
  1184. {0}
  1185. };
  1186. if (t3_handle_intr_status(adapter, A_PCIX_INT_CAUSE, PCIX_INTR_MASK,
  1187. pcix1_intr_info, adapter->irq_stats))
  1188. t3_fatal_err(adapter);
  1189. }
  1190. /*
  1191. * Interrupt handler for the PCIE module.
  1192. */
  1193. static void pcie_intr_handler(struct adapter *adapter)
  1194. {
  1195. static const struct intr_info pcie_intr_info[] = {
  1196. {F_PEXERR, "PCI PEX error", -1, 1},
  1197. {F_UNXSPLCPLERRR,
  1198. "PCI unexpected split completion DMA read error", -1, 1},
  1199. {F_UNXSPLCPLERRC,
  1200. "PCI unexpected split completion DMA command error", -1, 1},
  1201. {F_PCIE_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
  1202. {F_PCIE_WFPARERR, "PCI write FIFO parity error", -1, 1},
  1203. {F_PCIE_RFPARERR, "PCI read FIFO parity error", -1, 1},
  1204. {F_PCIE_CFPARERR, "PCI command FIFO parity error", -1, 1},
  1205. {V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR),
  1206. "PCI MSI-X table/PBA parity error", -1, 1},
  1207. {V_BISTERR(M_BISTERR), "PCI BIST error", -1, 1},
  1208. {0}
  1209. };
  1210. if (t3_handle_intr_status(adapter, A_PCIE_INT_CAUSE, PCIE_INTR_MASK,
  1211. pcie_intr_info, adapter->irq_stats))
  1212. t3_fatal_err(adapter);
  1213. }
  1214. /*
  1215. * TP interrupt handler.
  1216. */
  1217. static void tp_intr_handler(struct adapter *adapter)
  1218. {
  1219. static const struct intr_info tp_intr_info[] = {
  1220. {0xffffff, "TP parity error", -1, 1},
  1221. {0x1000000, "TP out of Rx pages", -1, 1},
  1222. {0x2000000, "TP out of Tx pages", -1, 1},
  1223. {0}
  1224. };
  1225. if (t3_handle_intr_status(adapter, A_TP_INT_CAUSE, 0xffffffff,
  1226. tp_intr_info, NULL))
  1227. t3_fatal_err(adapter);
  1228. }
  1229. /*
  1230. * CIM interrupt handler.
  1231. */
  1232. static void cim_intr_handler(struct adapter *adapter)
  1233. {
  1234. static const struct intr_info cim_intr_info[] = {
  1235. {F_RSVDSPACEINT, "CIM reserved space write", -1, 1},
  1236. {F_SDRAMRANGEINT, "CIM SDRAM address out of range", -1, 1},
  1237. {F_FLASHRANGEINT, "CIM flash address out of range", -1, 1},
  1238. {F_BLKWRBOOTINT, "CIM block write to boot space", -1, 1},
  1239. {F_WRBLKFLASHINT, "CIM write to cached flash space", -1, 1},
  1240. {F_SGLWRFLASHINT, "CIM single write to flash space", -1, 1},
  1241. {F_BLKRDFLASHINT, "CIM block read from flash space", -1, 1},
  1242. {F_BLKWRFLASHINT, "CIM block write to flash space", -1, 1},
  1243. {F_BLKRDCTLINT, "CIM block read from CTL space", -1, 1},
  1244. {F_BLKWRCTLINT, "CIM block write to CTL space", -1, 1},
  1245. {F_BLKRDPLINT, "CIM block read from PL space", -1, 1},
  1246. {F_BLKWRPLINT, "CIM block write to PL space", -1, 1},
  1247. {0}
  1248. };
  1249. if (t3_handle_intr_status(adapter, A_CIM_HOST_INT_CAUSE, 0xffffffff,
  1250. cim_intr_info, NULL))
  1251. t3_fatal_err(adapter);
  1252. }
  1253. /*
  1254. * ULP RX interrupt handler.
  1255. */
  1256. static void ulprx_intr_handler(struct adapter *adapter)
  1257. {
  1258. static const struct intr_info ulprx_intr_info[] = {
  1259. {F_PARERR, "ULP RX parity error", -1, 1},
  1260. {0}
  1261. };
  1262. if (t3_handle_intr_status(adapter, A_ULPRX_INT_CAUSE, 0xffffffff,
  1263. ulprx_intr_info, NULL))
  1264. t3_fatal_err(adapter);
  1265. }
  1266. /*
  1267. * ULP TX interrupt handler.
  1268. */
  1269. static void ulptx_intr_handler(struct adapter *adapter)
  1270. {
  1271. static const struct intr_info ulptx_intr_info[] = {
  1272. {F_PBL_BOUND_ERR_CH0, "ULP TX channel 0 PBL out of bounds",
  1273. STAT_ULP_CH0_PBL_OOB, 0},
  1274. {F_PBL_BOUND_ERR_CH1, "ULP TX channel 1 PBL out of bounds",
  1275. STAT_ULP_CH1_PBL_OOB, 0},
  1276. {0}
  1277. };
  1278. if (t3_handle_intr_status(adapter, A_ULPTX_INT_CAUSE, 0xffffffff,
  1279. ulptx_intr_info, adapter->irq_stats))
  1280. t3_fatal_err(adapter);
  1281. }
  1282. #define ICSPI_FRM_ERR (F_ICSPI0_FIFO2X_RX_FRAMING_ERROR | \
  1283. F_ICSPI1_FIFO2X_RX_FRAMING_ERROR | F_ICSPI0_RX_FRAMING_ERROR | \
  1284. F_ICSPI1_RX_FRAMING_ERROR | F_ICSPI0_TX_FRAMING_ERROR | \
  1285. F_ICSPI1_TX_FRAMING_ERROR)
  1286. #define OESPI_FRM_ERR (F_OESPI0_RX_FRAMING_ERROR | \
  1287. F_OESPI1_RX_FRAMING_ERROR | F_OESPI0_TX_FRAMING_ERROR | \
  1288. F_OESPI1_TX_FRAMING_ERROR | F_OESPI0_OFIFO2X_TX_FRAMING_ERROR | \
  1289. F_OESPI1_OFIFO2X_TX_FRAMING_ERROR)
  1290. /*
  1291. * PM TX interrupt handler.
  1292. */
  1293. static void pmtx_intr_handler(struct adapter *adapter)
  1294. {
  1295. static const struct intr_info pmtx_intr_info[] = {
  1296. {F_ZERO_C_CMD_ERROR, "PMTX 0-length pcmd", -1, 1},
  1297. {ICSPI_FRM_ERR, "PMTX ispi framing error", -1, 1},
  1298. {OESPI_FRM_ERR, "PMTX ospi framing error", -1, 1},
  1299. {V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR),
  1300. "PMTX ispi parity error", -1, 1},
  1301. {V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR),
  1302. "PMTX ospi parity error", -1, 1},
  1303. {0}
  1304. };
  1305. if (t3_handle_intr_status(adapter, A_PM1_TX_INT_CAUSE, 0xffffffff,
  1306. pmtx_intr_info, NULL))
  1307. t3_fatal_err(adapter);
  1308. }
  1309. #define IESPI_FRM_ERR (F_IESPI0_FIFO2X_RX_FRAMING_ERROR | \
  1310. F_IESPI1_FIFO2X_RX_FRAMING_ERROR | F_IESPI0_RX_FRAMING_ERROR | \
  1311. F_IESPI1_RX_FRAMING_ERROR | F_IESPI0_TX_FRAMING_ERROR | \
  1312. F_IESPI1_TX_FRAMING_ERROR)
  1313. #define OCSPI_FRM_ERR (F_OCSPI0_RX_FRAMING_ERROR | \
  1314. F_OCSPI1_RX_FRAMING_ERROR | F_OCSPI0_TX_FRAMING_ERROR | \
  1315. F_OCSPI1_TX_FRAMING_ERROR | F_OCSPI0_OFIFO2X_TX_FRAMING_ERROR | \
  1316. F_OCSPI1_OFIFO2X_TX_FRAMING_ERROR)
  1317. /*
  1318. * PM RX interrupt handler.
  1319. */
  1320. static void pmrx_intr_handler(struct adapter *adapter)
  1321. {
  1322. static const struct intr_info pmrx_intr_info[] = {
  1323. {F_ZERO_E_CMD_ERROR, "PMRX 0-length pcmd", -1, 1},
  1324. {IESPI_FRM_ERR, "PMRX ispi framing error", -1, 1},
  1325. {OCSPI_FRM_ERR, "PMRX ospi framing error", -1, 1},
  1326. {V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR),
  1327. "PMRX ispi parity error", -1, 1},
  1328. {V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR),
  1329. "PMRX ospi parity error", -1, 1},
  1330. {0}
  1331. };
  1332. if (t3_handle_intr_status(adapter, A_PM1_RX_INT_CAUSE, 0xffffffff,
  1333. pmrx_intr_info, NULL))
  1334. t3_fatal_err(adapter);
  1335. }
  1336. /*
  1337. * CPL switch interrupt handler.
  1338. */
  1339. static void cplsw_intr_handler(struct adapter *adapter)
  1340. {
  1341. static const struct intr_info cplsw_intr_info[] = {
  1342. /* { F_CIM_OVFL_ERROR, "CPL switch CIM overflow", -1, 1 }, */
  1343. {F_TP_FRAMING_ERROR, "CPL switch TP framing error", -1, 1},
  1344. {F_SGE_FRAMING_ERROR, "CPL switch SGE framing error", -1, 1},
  1345. {F_CIM_FRAMING_ERROR, "CPL switch CIM framing error", -1, 1},
  1346. {F_ZERO_SWITCH_ERROR, "CPL switch no-switch error", -1, 1},
  1347. {0}
  1348. };
  1349. if (t3_handle_intr_status(adapter, A_CPL_INTR_CAUSE, 0xffffffff,
  1350. cplsw_intr_info, NULL))
  1351. t3_fatal_err(adapter);
  1352. }
  1353. /*
  1354. * MPS interrupt handler.
  1355. */
  1356. static void mps_intr_handler(struct adapter *adapter)
  1357. {
  1358. static const struct intr_info mps_intr_info[] = {
  1359. {0x1ff, "MPS parity error", -1, 1},
  1360. {0}
  1361. };
  1362. if (t3_handle_intr_status(adapter, A_MPS_INT_CAUSE, 0xffffffff,
  1363. mps_intr_info, NULL))
  1364. t3_fatal_err(adapter);
  1365. }
  1366. #define MC7_INTR_FATAL (F_UE | V_PE(M_PE) | F_AE)
  1367. /*
  1368. * MC7 interrupt handler.
  1369. */
  1370. static void mc7_intr_handler(struct mc7 *mc7)
  1371. {
  1372. struct adapter *adapter = mc7->adapter;
  1373. u32 cause = t3_read_reg(adapter, mc7->offset + A_MC7_INT_CAUSE);
  1374. if (cause & F_CE) {
  1375. mc7->stats.corr_err++;
  1376. CH_WARN(adapter, "%s MC7 correctable error at addr 0x%x, "
  1377. "data 0x%x 0x%x 0x%x\n", mc7->name,
  1378. t3_read_reg(adapter, mc7->offset + A_MC7_CE_ADDR),
  1379. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA0),
  1380. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA1),
  1381. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA2));
  1382. }
  1383. if (cause & F_UE) {
  1384. mc7->stats.uncorr_err++;
  1385. CH_ALERT(adapter, "%s MC7 uncorrectable error at addr 0x%x, "
  1386. "data 0x%x 0x%x 0x%x\n", mc7->name,
  1387. t3_read_reg(adapter, mc7->offset + A_MC7_UE_ADDR),
  1388. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA0),
  1389. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA1),
  1390. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA2));
  1391. }
  1392. if (G_PE(cause)) {
  1393. mc7->stats.parity_err++;
  1394. CH_ALERT(adapter, "%s MC7 parity error 0x%x\n",
  1395. mc7->name, G_PE(cause));
  1396. }
  1397. if (cause & F_AE) {
  1398. u32 addr = 0;
  1399. if (adapter->params.rev > 0)
  1400. addr = t3_read_reg(adapter,
  1401. mc7->offset + A_MC7_ERR_ADDR);
  1402. mc7->stats.addr_err++;
  1403. CH_ALERT(adapter, "%s MC7 address error: 0x%x\n",
  1404. mc7->name, addr);
  1405. }
  1406. if (cause & MC7_INTR_FATAL)
  1407. t3_fatal_err(adapter);
  1408. t3_write_reg(adapter, mc7->offset + A_MC7_INT_CAUSE, cause);
  1409. }
  1410. #define XGM_INTR_FATAL (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
  1411. V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR))
  1412. /*
  1413. * XGMAC interrupt handler.
  1414. */
  1415. static int mac_intr_handler(struct adapter *adap, unsigned int idx)
  1416. {
  1417. struct cmac *mac = &adap2pinfo(adap, idx)->mac;
  1418. u32 cause = t3_read_reg(adap, A_XGM_INT_CAUSE + mac->offset);
  1419. if (cause & V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR)) {
  1420. mac->stats.tx_fifo_parity_err++;
  1421. CH_ALERT(adap, "port%d: MAC TX FIFO parity error\n", idx);
  1422. }
  1423. if (cause & V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR)) {
  1424. mac->stats.rx_fifo_parity_err++;
  1425. CH_ALERT(adap, "port%d: MAC RX FIFO parity error\n", idx);
  1426. }
  1427. if (cause & F_TXFIFO_UNDERRUN)
  1428. mac->stats.tx_fifo_urun++;
  1429. if (cause & F_RXFIFO_OVERFLOW)
  1430. mac->stats.rx_fifo_ovfl++;
  1431. if (cause & V_SERDES_LOS(M_SERDES_LOS))
  1432. mac->stats.serdes_signal_loss++;
  1433. if (cause & F_XAUIPCSCTCERR)
  1434. mac->stats.xaui_pcs_ctc_err++;
  1435. if (cause & F_XAUIPCSALIGNCHANGE)
  1436. mac->stats.xaui_pcs_align_change++;
  1437. t3_write_reg(adap, A_XGM_INT_CAUSE + mac->offset, cause);
  1438. if (cause & XGM_INTR_FATAL)
  1439. t3_fatal_err(adap);
  1440. return cause != 0;
  1441. }
  1442. /*
  1443. * Interrupt handler for PHY events.
  1444. */
  1445. int t3_phy_intr_handler(struct adapter *adapter)
  1446. {
  1447. u32 mask, gpi = adapter_info(adapter)->gpio_intr;
  1448. u32 i, cause = t3_read_reg(adapter, A_T3DBG_INT_CAUSE);
  1449. for_each_port(adapter, i) {
  1450. struct port_info *p = adap2pinfo(adapter, i);
  1451. mask = gpi - (gpi & (gpi - 1));
  1452. gpi -= mask;
  1453. if (!(p->port_type->caps & SUPPORTED_IRQ))
  1454. continue;
  1455. if (cause & mask) {
  1456. int phy_cause = p->phy.ops->intr_handler(&p->phy);
  1457. if (phy_cause & cphy_cause_link_change)
  1458. t3_link_changed(adapter, i);
  1459. if (phy_cause & cphy_cause_fifo_error)
  1460. p->phy.fifo_errors++;
  1461. }
  1462. }
  1463. t3_write_reg(adapter, A_T3DBG_INT_CAUSE, cause);
  1464. return 0;
  1465. }
  1466. /*
  1467. * T3 slow path (non-data) interrupt handler.
  1468. */
  1469. int t3_slow_intr_handler(struct adapter *adapter)
  1470. {
  1471. u32 cause = t3_read_reg(adapter, A_PL_INT_CAUSE0);
  1472. cause &= adapter->slow_intr_mask;
  1473. if (!cause)
  1474. return 0;
  1475. if (cause & F_PCIM0) {
  1476. if (is_pcie(adapter))
  1477. pcie_intr_handler(adapter);
  1478. else
  1479. pci_intr_handler(adapter);
  1480. }
  1481. if (cause & F_SGE3)
  1482. t3_sge_err_intr_handler(adapter);
  1483. if (cause & F_MC7_PMRX)
  1484. mc7_intr_handler(&adapter->pmrx);
  1485. if (cause & F_MC7_PMTX)
  1486. mc7_intr_handler(&adapter->pmtx);
  1487. if (cause & F_MC7_CM)
  1488. mc7_intr_handler(&adapter->cm);
  1489. if (cause & F_CIM)
  1490. cim_intr_handler(adapter);
  1491. if (cause & F_TP1)
  1492. tp_intr_handler(adapter);
  1493. if (cause & F_ULP2_RX)
  1494. ulprx_intr_handler(adapter);
  1495. if (cause & F_ULP2_TX)
  1496. ulptx_intr_handler(adapter);
  1497. if (cause & F_PM1_RX)
  1498. pmrx_intr_handler(adapter);
  1499. if (cause & F_PM1_TX)
  1500. pmtx_intr_handler(adapter);
  1501. if (cause & F_CPL_SWITCH)
  1502. cplsw_intr_handler(adapter);
  1503. if (cause & F_MPS0)
  1504. mps_intr_handler(adapter);
  1505. if (cause & F_MC5A)
  1506. t3_mc5_intr_handler(&adapter->mc5);
  1507. if (cause & F_XGMAC0_0)
  1508. mac_intr_handler(adapter, 0);
  1509. if (cause & F_XGMAC0_1)
  1510. mac_intr_handler(adapter, 1);
  1511. if (cause & F_T3DBG)
  1512. t3_os_ext_intr_handler(adapter);
  1513. /* Clear the interrupts just processed. */
  1514. t3_write_reg(adapter, A_PL_INT_CAUSE0, cause);
  1515. t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
  1516. return 1;
  1517. }
  1518. /**
  1519. * t3_intr_enable - enable interrupts
  1520. * @adapter: the adapter whose interrupts should be enabled
  1521. *
  1522. * Enable interrupts by setting the interrupt enable registers of the
  1523. * various HW modules and then enabling the top-level interrupt
  1524. * concentrator.
  1525. */
  1526. void t3_intr_enable(struct adapter *adapter)
  1527. {
  1528. static const struct addr_val_pair intr_en_avp[] = {
  1529. {A_SG_INT_ENABLE, SGE_INTR_MASK},
  1530. {A_MC7_INT_ENABLE, MC7_INTR_MASK},
  1531. {A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
  1532. MC7_INTR_MASK},
  1533. {A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
  1534. MC7_INTR_MASK},
  1535. {A_MC5_DB_INT_ENABLE, MC5_INTR_MASK},
  1536. {A_ULPRX_INT_ENABLE, ULPRX_INTR_MASK},
  1537. {A_TP_INT_ENABLE, 0x3bfffff},
  1538. {A_PM1_TX_INT_ENABLE, PMTX_INTR_MASK},
  1539. {A_PM1_RX_INT_ENABLE, PMRX_INTR_MASK},
  1540. {A_CIM_HOST_INT_ENABLE, CIM_INTR_MASK},
  1541. {A_MPS_INT_ENABLE, MPS_INTR_MASK},
  1542. };
  1543. adapter->slow_intr_mask = PL_INTR_MASK;
  1544. t3_write_regs(adapter, intr_en_avp, ARRAY_SIZE(intr_en_avp), 0);
  1545. if (adapter->params.rev > 0) {
  1546. t3_write_reg(adapter, A_CPL_INTR_ENABLE,
  1547. CPLSW_INTR_MASK | F_CIM_OVFL_ERROR);
  1548. t3_write_reg(adapter, A_ULPTX_INT_ENABLE,
  1549. ULPTX_INTR_MASK | F_PBL_BOUND_ERR_CH0 |
  1550. F_PBL_BOUND_ERR_CH1);
  1551. } else {
  1552. t3_write_reg(adapter, A_CPL_INTR_ENABLE, CPLSW_INTR_MASK);
  1553. t3_write_reg(adapter, A_ULPTX_INT_ENABLE, ULPTX_INTR_MASK);
  1554. }
  1555. t3_write_reg(adapter, A_T3DBG_GPIO_ACT_LOW,
  1556. adapter_info(adapter)->gpio_intr);
  1557. t3_write_reg(adapter, A_T3DBG_INT_ENABLE,
  1558. adapter_info(adapter)->gpio_intr);
  1559. if (is_pcie(adapter))
  1560. t3_write_reg(adapter, A_PCIE_INT_ENABLE, PCIE_INTR_MASK);
  1561. else
  1562. t3_write_reg(adapter, A_PCIX_INT_ENABLE, PCIX_INTR_MASK);
  1563. t3_write_reg(adapter, A_PL_INT_ENABLE0, adapter->slow_intr_mask);
  1564. t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
  1565. }
  1566. /**
  1567. * t3_intr_disable - disable a card's interrupts
  1568. * @adapter: the adapter whose interrupts should be disabled
  1569. *
  1570. * Disable interrupts. We only disable the top-level interrupt
  1571. * concentrator and the SGE data interrupts.
  1572. */
  1573. void t3_intr_disable(struct adapter *adapter)
  1574. {
  1575. t3_write_reg(adapter, A_PL_INT_ENABLE0, 0);
  1576. t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
  1577. adapter->slow_intr_mask = 0;
  1578. }
  1579. /**
  1580. * t3_intr_clear - clear all interrupts
  1581. * @adapter: the adapter whose interrupts should be cleared
  1582. *
  1583. * Clears all interrupts.
  1584. */
  1585. void t3_intr_clear(struct adapter *adapter)
  1586. {
  1587. static const unsigned int cause_reg_addr[] = {
  1588. A_SG_INT_CAUSE,
  1589. A_SG_RSPQ_FL_STATUS,
  1590. A_PCIX_INT_CAUSE,
  1591. A_MC7_INT_CAUSE,
  1592. A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
  1593. A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
  1594. A_CIM_HOST_INT_CAUSE,
  1595. A_TP_INT_CAUSE,
  1596. A_MC5_DB_INT_CAUSE,
  1597. A_ULPRX_INT_CAUSE,
  1598. A_ULPTX_INT_CAUSE,
  1599. A_CPL_INTR_CAUSE,
  1600. A_PM1_TX_INT_CAUSE,
  1601. A_PM1_RX_INT_CAUSE,
  1602. A_MPS_INT_CAUSE,
  1603. A_T3DBG_INT_CAUSE,
  1604. };
  1605. unsigned int i;
  1606. /* Clear PHY and MAC interrupts for each port. */
  1607. for_each_port(adapter, i)
  1608. t3_port_intr_clear(adapter, i);
  1609. for (i = 0; i < ARRAY_SIZE(cause_reg_addr); ++i)
  1610. t3_write_reg(adapter, cause_reg_addr[i], 0xffffffff);
  1611. t3_write_reg(adapter, A_PL_INT_CAUSE0, 0xffffffff);
  1612. t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
  1613. }
  1614. /**
  1615. * t3_port_intr_enable - enable port-specific interrupts
  1616. * @adapter: associated adapter
  1617. * @idx: index of port whose interrupts should be enabled
  1618. *
  1619. * Enable port-specific (i.e., MAC and PHY) interrupts for the given
  1620. * adapter port.
  1621. */
  1622. void t3_port_intr_enable(struct adapter *adapter, int idx)
  1623. {
  1624. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1625. t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), XGM_INTR_MASK);
  1626. t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
  1627. phy->ops->intr_enable(phy);
  1628. }
  1629. /**
  1630. * t3_port_intr_disable - disable port-specific interrupts
  1631. * @adapter: associated adapter
  1632. * @idx: index of port whose interrupts should be disabled
  1633. *
  1634. * Disable port-specific (i.e., MAC and PHY) interrupts for the given
  1635. * adapter port.
  1636. */
  1637. void t3_port_intr_disable(struct adapter *adapter, int idx)
  1638. {
  1639. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1640. t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), 0);
  1641. t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
  1642. phy->ops->intr_disable(phy);
  1643. }
  1644. /**
  1645. * t3_port_intr_clear - clear port-specific interrupts
  1646. * @adapter: associated adapter
  1647. * @idx: index of port whose interrupts to clear
  1648. *
  1649. * Clear port-specific (i.e., MAC and PHY) interrupts for the given
  1650. * adapter port.
  1651. */
  1652. void t3_port_intr_clear(struct adapter *adapter, int idx)
  1653. {
  1654. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1655. t3_write_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx), 0xffffffff);
  1656. t3_read_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx)); /* flush */
  1657. phy->ops->intr_clear(phy);
  1658. }
  1659. /**
  1660. * t3_sge_write_context - write an SGE context
  1661. * @adapter: the adapter
  1662. * @id: the context id
  1663. * @type: the context type
  1664. *
  1665. * Program an SGE context with the values already loaded in the
  1666. * CONTEXT_DATA? registers.
  1667. */
  1668. static int t3_sge_write_context(struct adapter *adapter, unsigned int id,
  1669. unsigned int type)
  1670. {
  1671. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0xffffffff);
  1672. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0xffffffff);
  1673. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0xffffffff);
  1674. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0xffffffff);
  1675. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1676. V_CONTEXT_CMD_OPCODE(1) | type | V_CONTEXT(id));
  1677. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1678. 0, 5, 1);
  1679. }
  1680. /**
  1681. * t3_sge_init_ecntxt - initialize an SGE egress context
  1682. * @adapter: the adapter to configure
  1683. * @id: the context id
  1684. * @gts_enable: whether to enable GTS for the context
  1685. * @type: the egress context type
  1686. * @respq: associated response queue
  1687. * @base_addr: base address of queue
  1688. * @size: number of queue entries
  1689. * @token: uP token
  1690. * @gen: initial generation value for the context
  1691. * @cidx: consumer pointer
  1692. *
  1693. * Initialize an SGE egress context and make it ready for use. If the
  1694. * platform allows concurrent context operations, the caller is
  1695. * responsible for appropriate locking.
  1696. */
  1697. int t3_sge_init_ecntxt(struct adapter *adapter, unsigned int id, int gts_enable,
  1698. enum sge_context_type type, int respq, u64 base_addr,
  1699. unsigned int size, unsigned int token, int gen,
  1700. unsigned int cidx)
  1701. {
  1702. unsigned int credits = type == SGE_CNTXT_OFLD ? 0 : FW_WR_NUM;
  1703. if (base_addr & 0xfff) /* must be 4K aligned */
  1704. return -EINVAL;
  1705. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1706. return -EBUSY;
  1707. base_addr >>= 12;
  1708. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_EC_INDEX(cidx) |
  1709. V_EC_CREDITS(credits) | V_EC_GTS(gts_enable));
  1710. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, V_EC_SIZE(size) |
  1711. V_EC_BASE_LO(base_addr & 0xffff));
  1712. base_addr >>= 16;
  1713. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, base_addr);
  1714. base_addr >>= 32;
  1715. t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
  1716. V_EC_BASE_HI(base_addr & 0xf) | V_EC_RESPQ(respq) |
  1717. V_EC_TYPE(type) | V_EC_GEN(gen) | V_EC_UP_TOKEN(token) |
  1718. F_EC_VALID);
  1719. return t3_sge_write_context(adapter, id, F_EGRESS);
  1720. }
  1721. /**
  1722. * t3_sge_init_flcntxt - initialize an SGE free-buffer list context
  1723. * @adapter: the adapter to configure
  1724. * @id: the context id
  1725. * @gts_enable: whether to enable GTS for the context
  1726. * @base_addr: base address of queue
  1727. * @size: number of queue entries
  1728. * @bsize: size of each buffer for this queue
  1729. * @cong_thres: threshold to signal congestion to upstream producers
  1730. * @gen: initial generation value for the context
  1731. * @cidx: consumer pointer
  1732. *
  1733. * Initialize an SGE free list context and make it ready for use. The
  1734. * caller is responsible for ensuring only one context operation occurs
  1735. * at a time.
  1736. */
  1737. int t3_sge_init_flcntxt(struct adapter *adapter, unsigned int id,
  1738. int gts_enable, u64 base_addr, unsigned int size,
  1739. unsigned int bsize, unsigned int cong_thres, int gen,
  1740. unsigned int cidx)
  1741. {
  1742. if (base_addr & 0xfff) /* must be 4K aligned */
  1743. return -EINVAL;
  1744. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1745. return -EBUSY;
  1746. base_addr >>= 12;
  1747. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, base_addr);
  1748. base_addr >>= 32;
  1749. t3_write_reg(adapter, A_SG_CONTEXT_DATA1,
  1750. V_FL_BASE_HI((u32) base_addr) |
  1751. V_FL_INDEX_LO(cidx & M_FL_INDEX_LO));
  1752. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, V_FL_SIZE(size) |
  1753. V_FL_GEN(gen) | V_FL_INDEX_HI(cidx >> 12) |
  1754. V_FL_ENTRY_SIZE_LO(bsize & M_FL_ENTRY_SIZE_LO));
  1755. t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
  1756. V_FL_ENTRY_SIZE_HI(bsize >> (32 - S_FL_ENTRY_SIZE_LO)) |
  1757. V_FL_CONG_THRES(cong_thres) | V_FL_GTS(gts_enable));
  1758. return t3_sge_write_context(adapter, id, F_FREELIST);
  1759. }
  1760. /**
  1761. * t3_sge_init_rspcntxt - initialize an SGE response queue context
  1762. * @adapter: the adapter to configure
  1763. * @id: the context id
  1764. * @irq_vec_idx: MSI-X interrupt vector index, 0 if no MSI-X, -1 if no IRQ
  1765. * @base_addr: base address of queue
  1766. * @size: number of queue entries
  1767. * @fl_thres: threshold for selecting the normal or jumbo free list
  1768. * @gen: initial generation value for the context
  1769. * @cidx: consumer pointer
  1770. *
  1771. * Initialize an SGE response queue context and make it ready for use.
  1772. * The caller is responsible for ensuring only one context operation
  1773. * occurs at a time.
  1774. */
  1775. int t3_sge_init_rspcntxt(struct adapter *adapter, unsigned int id,
  1776. int irq_vec_idx, u64 base_addr, unsigned int size,
  1777. unsigned int fl_thres, int gen, unsigned int cidx)
  1778. {
  1779. unsigned int intr = 0;
  1780. if (base_addr & 0xfff) /* must be 4K aligned */
  1781. return -EINVAL;
  1782. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1783. return -EBUSY;
  1784. base_addr >>= 12;
  1785. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size) |
  1786. V_CQ_INDEX(cidx));
  1787. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
  1788. base_addr >>= 32;
  1789. if (irq_vec_idx >= 0)
  1790. intr = V_RQ_MSI_VEC(irq_vec_idx) | F_RQ_INTR_EN;
  1791. t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
  1792. V_CQ_BASE_HI((u32) base_addr) | intr | V_RQ_GEN(gen));
  1793. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, fl_thres);
  1794. return t3_sge_write_context(adapter, id, F_RESPONSEQ);
  1795. }
  1796. /**
  1797. * t3_sge_init_cqcntxt - initialize an SGE completion queue context
  1798. * @adapter: the adapter to configure
  1799. * @id: the context id
  1800. * @base_addr: base address of queue
  1801. * @size: number of queue entries
  1802. * @rspq: response queue for async notifications
  1803. * @ovfl_mode: CQ overflow mode
  1804. * @credits: completion queue credits
  1805. * @credit_thres: the credit threshold
  1806. *
  1807. * Initialize an SGE completion queue context and make it ready for use.
  1808. * The caller is responsible for ensuring only one context operation
  1809. * occurs at a time.
  1810. */
  1811. int t3_sge_init_cqcntxt(struct adapter *adapter, unsigned int id, u64 base_addr,
  1812. unsigned int size, int rspq, int ovfl_mode,
  1813. unsigned int credits, unsigned int credit_thres)
  1814. {
  1815. if (base_addr & 0xfff) /* must be 4K aligned */
  1816. return -EINVAL;
  1817. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1818. return -EBUSY;
  1819. base_addr >>= 12;
  1820. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size));
  1821. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
  1822. base_addr >>= 32;
  1823. t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
  1824. V_CQ_BASE_HI((u32) base_addr) | V_CQ_RSPQ(rspq) |
  1825. V_CQ_GEN(1) | V_CQ_OVERFLOW_MODE(ovfl_mode));
  1826. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_CQ_CREDITS(credits) |
  1827. V_CQ_CREDIT_THRES(credit_thres));
  1828. return t3_sge_write_context(adapter, id, F_CQ);
  1829. }
  1830. /**
  1831. * t3_sge_enable_ecntxt - enable/disable an SGE egress context
  1832. * @adapter: the adapter
  1833. * @id: the egress context id
  1834. * @enable: enable (1) or disable (0) the context
  1835. *
  1836. * Enable or disable an SGE egress context. The caller is responsible for
  1837. * ensuring only one context operation occurs at a time.
  1838. */
  1839. int t3_sge_enable_ecntxt(struct adapter *adapter, unsigned int id, int enable)
  1840. {
  1841. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1842. return -EBUSY;
  1843. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
  1844. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1845. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  1846. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, F_EC_VALID);
  1847. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_EC_VALID(enable));
  1848. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1849. V_CONTEXT_CMD_OPCODE(1) | F_EGRESS | V_CONTEXT(id));
  1850. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1851. 0, 5, 1);
  1852. }
  1853. /**
  1854. * t3_sge_disable_fl - disable an SGE free-buffer list
  1855. * @adapter: the adapter
  1856. * @id: the free list context id
  1857. *
  1858. * Disable an SGE free-buffer list. The caller is responsible for
  1859. * ensuring only one context operation occurs at a time.
  1860. */
  1861. int t3_sge_disable_fl(struct adapter *adapter, unsigned int id)
  1862. {
  1863. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1864. return -EBUSY;
  1865. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
  1866. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1867. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, V_FL_SIZE(M_FL_SIZE));
  1868. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  1869. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, 0);
  1870. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1871. V_CONTEXT_CMD_OPCODE(1) | F_FREELIST | V_CONTEXT(id));
  1872. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1873. 0, 5, 1);
  1874. }
  1875. /**
  1876. * t3_sge_disable_rspcntxt - disable an SGE response queue
  1877. * @adapter: the adapter
  1878. * @id: the response queue context id
  1879. *
  1880. * Disable an SGE response queue. The caller is responsible for
  1881. * ensuring only one context operation occurs at a time.
  1882. */
  1883. int t3_sge_disable_rspcntxt(struct adapter *adapter, unsigned int id)
  1884. {
  1885. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1886. return -EBUSY;
  1887. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
  1888. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1889. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  1890. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  1891. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
  1892. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1893. V_CONTEXT_CMD_OPCODE(1) | F_RESPONSEQ | V_CONTEXT(id));
  1894. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1895. 0, 5, 1);
  1896. }
  1897. /**
  1898. * t3_sge_disable_cqcntxt - disable an SGE completion queue
  1899. * @adapter: the adapter
  1900. * @id: the completion queue context id
  1901. *
  1902. * Disable an SGE completion queue. The caller is responsible for
  1903. * ensuring only one context operation occurs at a time.
  1904. */
  1905. int t3_sge_disable_cqcntxt(struct adapter *adapter, unsigned int id)
  1906. {
  1907. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1908. return -EBUSY;
  1909. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
  1910. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1911. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  1912. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  1913. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
  1914. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1915. V_CONTEXT_CMD_OPCODE(1) | F_CQ | V_CONTEXT(id));
  1916. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1917. 0, 5, 1);
  1918. }
  1919. /**
  1920. * t3_sge_cqcntxt_op - perform an operation on a completion queue context
  1921. * @adapter: the adapter
  1922. * @id: the context id
  1923. * @op: the operation to perform
  1924. *
  1925. * Perform the selected operation on an SGE completion queue context.
  1926. * The caller is responsible for ensuring only one context operation
  1927. * occurs at a time.
  1928. */
  1929. int t3_sge_cqcntxt_op(struct adapter *adapter, unsigned int id, unsigned int op,
  1930. unsigned int credits)
  1931. {
  1932. u32 val;
  1933. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1934. return -EBUSY;
  1935. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, credits << 16);
  1936. t3_write_reg(adapter, A_SG_CONTEXT_CMD, V_CONTEXT_CMD_OPCODE(op) |
  1937. V_CONTEXT(id) | F_CQ);
  1938. if (t3_wait_op_done_val(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1939. 0, 5, 1, &val))
  1940. return -EIO;
  1941. if (op >= 2 && op < 7) {
  1942. if (adapter->params.rev > 0)
  1943. return G_CQ_INDEX(val);
  1944. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1945. V_CONTEXT_CMD_OPCODE(0) | F_CQ | V_CONTEXT(id));
  1946. if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD,
  1947. F_CONTEXT_CMD_BUSY, 0, 5, 1))
  1948. return -EIO;
  1949. return G_CQ_INDEX(t3_read_reg(adapter, A_SG_CONTEXT_DATA0));
  1950. }
  1951. return 0;
  1952. }
  1953. /**
  1954. * t3_sge_read_context - read an SGE context
  1955. * @type: the context type
  1956. * @adapter: the adapter
  1957. * @id: the context id
  1958. * @data: holds the retrieved context
  1959. *
  1960. * Read an SGE egress context. The caller is responsible for ensuring
  1961. * only one context operation occurs at a time.
  1962. */
  1963. static int t3_sge_read_context(unsigned int type, struct adapter *adapter,
  1964. unsigned int id, u32 data[4])
  1965. {
  1966. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1967. return -EBUSY;
  1968. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1969. V_CONTEXT_CMD_OPCODE(0) | type | V_CONTEXT(id));
  1970. if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY, 0,
  1971. 5, 1))
  1972. return -EIO;
  1973. data[0] = t3_read_reg(adapter, A_SG_CONTEXT_DATA0);
  1974. data[1] = t3_read_reg(adapter, A_SG_CONTEXT_DATA1);
  1975. data[2] = t3_read_reg(adapter, A_SG_CONTEXT_DATA2);
  1976. data[3] = t3_read_reg(adapter, A_SG_CONTEXT_DATA3);
  1977. return 0;
  1978. }
  1979. /**
  1980. * t3_sge_read_ecntxt - read an SGE egress context
  1981. * @adapter: the adapter
  1982. * @id: the context id
  1983. * @data: holds the retrieved context
  1984. *
  1985. * Read an SGE egress context. The caller is responsible for ensuring
  1986. * only one context operation occurs at a time.
  1987. */
  1988. int t3_sge_read_ecntxt(struct adapter *adapter, unsigned int id, u32 data[4])
  1989. {
  1990. if (id >= 65536)
  1991. return -EINVAL;
  1992. return t3_sge_read_context(F_EGRESS, adapter, id, data);
  1993. }
  1994. /**
  1995. * t3_sge_read_cq - read an SGE CQ context
  1996. * @adapter: the adapter
  1997. * @id: the context id
  1998. * @data: holds the retrieved context
  1999. *
  2000. * Read an SGE CQ context. The caller is responsible for ensuring
  2001. * only one context operation occurs at a time.
  2002. */
  2003. int t3_sge_read_cq(struct adapter *adapter, unsigned int id, u32 data[4])
  2004. {
  2005. if (id >= 65536)
  2006. return -EINVAL;
  2007. return t3_sge_read_context(F_CQ, adapter, id, data);
  2008. }
  2009. /**
  2010. * t3_sge_read_fl - read an SGE free-list context
  2011. * @adapter: the adapter
  2012. * @id: the context id
  2013. * @data: holds the retrieved context
  2014. *
  2015. * Read an SGE free-list context. The caller is responsible for ensuring
  2016. * only one context operation occurs at a time.
  2017. */
  2018. int t3_sge_read_fl(struct adapter *adapter, unsigned int id, u32 data[4])
  2019. {
  2020. if (id >= SGE_QSETS * 2)
  2021. return -EINVAL;
  2022. return t3_sge_read_context(F_FREELIST, adapter, id, data);
  2023. }
  2024. /**
  2025. * t3_sge_read_rspq - read an SGE response queue context
  2026. * @adapter: the adapter
  2027. * @id: the context id
  2028. * @data: holds the retrieved context
  2029. *
  2030. * Read an SGE response queue context. The caller is responsible for
  2031. * ensuring only one context operation occurs at a time.
  2032. */
  2033. int t3_sge_read_rspq(struct adapter *adapter, unsigned int id, u32 data[4])
  2034. {
  2035. if (id >= SGE_QSETS)
  2036. return -EINVAL;
  2037. return t3_sge_read_context(F_RESPONSEQ, adapter, id, data);
  2038. }
  2039. /**
  2040. * t3_config_rss - configure Rx packet steering
  2041. * @adapter: the adapter
  2042. * @rss_config: RSS settings (written to TP_RSS_CONFIG)
  2043. * @cpus: values for the CPU lookup table (0xff terminated)
  2044. * @rspq: values for the response queue lookup table (0xffff terminated)
  2045. *
  2046. * Programs the receive packet steering logic. @cpus and @rspq provide
  2047. * the values for the CPU and response queue lookup tables. If they
  2048. * provide fewer values than the size of the tables the supplied values
  2049. * are used repeatedly until the tables are fully populated.
  2050. */
  2051. void t3_config_rss(struct adapter *adapter, unsigned int rss_config,
  2052. const u8 * cpus, const u16 *rspq)
  2053. {
  2054. int i, j, cpu_idx = 0, q_idx = 0;
  2055. if (cpus)
  2056. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2057. u32 val = i << 16;
  2058. for (j = 0; j < 2; ++j) {
  2059. val |= (cpus[cpu_idx++] & 0x3f) << (8 * j);
  2060. if (cpus[cpu_idx] == 0xff)
  2061. cpu_idx = 0;
  2062. }
  2063. t3_write_reg(adapter, A_TP_RSS_LKP_TABLE, val);
  2064. }
  2065. if (rspq)
  2066. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2067. t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
  2068. (i << 16) | rspq[q_idx++]);
  2069. if (rspq[q_idx] == 0xffff)
  2070. q_idx = 0;
  2071. }
  2072. t3_write_reg(adapter, A_TP_RSS_CONFIG, rss_config);
  2073. }
  2074. /**
  2075. * t3_read_rss - read the contents of the RSS tables
  2076. * @adapter: the adapter
  2077. * @lkup: holds the contents of the RSS lookup table
  2078. * @map: holds the contents of the RSS map table
  2079. *
  2080. * Reads the contents of the receive packet steering tables.
  2081. */
  2082. int t3_read_rss(struct adapter *adapter, u8 * lkup, u16 *map)
  2083. {
  2084. int i;
  2085. u32 val;
  2086. if (lkup)
  2087. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2088. t3_write_reg(adapter, A_TP_RSS_LKP_TABLE,
  2089. 0xffff0000 | i);
  2090. val = t3_read_reg(adapter, A_TP_RSS_LKP_TABLE);
  2091. if (!(val & 0x80000000))
  2092. return -EAGAIN;
  2093. *lkup++ = val;
  2094. *lkup++ = (val >> 8);
  2095. }
  2096. if (map)
  2097. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2098. t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
  2099. 0xffff0000 | i);
  2100. val = t3_read_reg(adapter, A_TP_RSS_MAP_TABLE);
  2101. if (!(val & 0x80000000))
  2102. return -EAGAIN;
  2103. *map++ = val;
  2104. }
  2105. return 0;
  2106. }
  2107. /**
  2108. * t3_tp_set_offload_mode - put TP in NIC/offload mode
  2109. * @adap: the adapter
  2110. * @enable: 1 to select offload mode, 0 for regular NIC
  2111. *
  2112. * Switches TP to NIC/offload mode.
  2113. */
  2114. void t3_tp_set_offload_mode(struct adapter *adap, int enable)
  2115. {
  2116. if (is_offload(adap) || !enable)
  2117. t3_set_reg_field(adap, A_TP_IN_CONFIG, F_NICMODE,
  2118. V_NICMODE(!enable));
  2119. }
  2120. /**
  2121. * pm_num_pages - calculate the number of pages of the payload memory
  2122. * @mem_size: the size of the payload memory
  2123. * @pg_size: the size of each payload memory page
  2124. *
  2125. * Calculate the number of pages, each of the given size, that fit in a
  2126. * memory of the specified size, respecting the HW requirement that the
  2127. * number of pages must be a multiple of 24.
  2128. */
  2129. static inline unsigned int pm_num_pages(unsigned int mem_size,
  2130. unsigned int pg_size)
  2131. {
  2132. unsigned int n = mem_size / pg_size;
  2133. return n - n % 24;
  2134. }
  2135. #define mem_region(adap, start, size, reg) \
  2136. t3_write_reg((adap), A_ ## reg, (start)); \
  2137. start += size
  2138. /*
  2139. * partition_mem - partition memory and configure TP memory settings
  2140. * @adap: the adapter
  2141. * @p: the TP parameters
  2142. *
  2143. * Partitions context and payload memory and configures TP's memory
  2144. * registers.
  2145. */
  2146. static void partition_mem(struct adapter *adap, const struct tp_params *p)
  2147. {
  2148. unsigned int m, pstructs, tids = t3_mc5_size(&adap->mc5);
  2149. unsigned int timers = 0, timers_shift = 22;
  2150. if (adap->params.rev > 0) {
  2151. if (tids <= 16 * 1024) {
  2152. timers = 1;
  2153. timers_shift = 16;
  2154. } else if (tids <= 64 * 1024) {
  2155. timers = 2;
  2156. timers_shift = 18;
  2157. } else if (tids <= 256 * 1024) {
  2158. timers = 3;
  2159. timers_shift = 20;
  2160. }
  2161. }
  2162. t3_write_reg(adap, A_TP_PMM_SIZE,
  2163. p->chan_rx_size | (p->chan_tx_size >> 16));
  2164. t3_write_reg(adap, A_TP_PMM_TX_BASE, 0);
  2165. t3_write_reg(adap, A_TP_PMM_TX_PAGE_SIZE, p->tx_pg_size);
  2166. t3_write_reg(adap, A_TP_PMM_TX_MAX_PAGE, p->tx_num_pgs);
  2167. t3_set_reg_field(adap, A_TP_PARA_REG3, V_TXDATAACKIDX(M_TXDATAACKIDX),
  2168. V_TXDATAACKIDX(fls(p->tx_pg_size) - 12));
  2169. t3_write_reg(adap, A_TP_PMM_RX_BASE, 0);
  2170. t3_write_reg(adap, A_TP_PMM_RX_PAGE_SIZE, p->rx_pg_size);
  2171. t3_write_reg(adap, A_TP_PMM_RX_MAX_PAGE, p->rx_num_pgs);
  2172. pstructs = p->rx_num_pgs + p->tx_num_pgs;
  2173. /* Add a bit of headroom and make multiple of 24 */
  2174. pstructs += 48;
  2175. pstructs -= pstructs % 24;
  2176. t3_write_reg(adap, A_TP_CMM_MM_MAX_PSTRUCT, pstructs);
  2177. m = tids * TCB_SIZE;
  2178. mem_region(adap, m, (64 << 10) * 64, SG_EGR_CNTX_BADDR);
  2179. mem_region(adap, m, (64 << 10) * 64, SG_CQ_CONTEXT_BADDR);
  2180. t3_write_reg(adap, A_TP_CMM_TIMER_BASE, V_CMTIMERMAXNUM(timers) | m);
  2181. m += ((p->ntimer_qs - 1) << timers_shift) + (1 << 22);
  2182. mem_region(adap, m, pstructs * 64, TP_CMM_MM_BASE);
  2183. mem_region(adap, m, 64 * (pstructs / 24), TP_CMM_MM_PS_FLST_BASE);
  2184. mem_region(adap, m, 64 * (p->rx_num_pgs / 24), TP_CMM_MM_RX_FLST_BASE);
  2185. mem_region(adap, m, 64 * (p->tx_num_pgs / 24), TP_CMM_MM_TX_FLST_BASE);
  2186. m = (m + 4095) & ~0xfff;
  2187. t3_write_reg(adap, A_CIM_SDRAM_BASE_ADDR, m);
  2188. t3_write_reg(adap, A_CIM_SDRAM_ADDR_SIZE, p->cm_size - m);
  2189. tids = (p->cm_size - m - (3 << 20)) / 3072 - 32;
  2190. m = t3_mc5_size(&adap->mc5) - adap->params.mc5.nservers -
  2191. adap->params.mc5.nfilters - adap->params.mc5.nroutes;
  2192. if (tids < m)
  2193. adap->params.mc5.nservers += m - tids;
  2194. }
  2195. static inline void tp_wr_indirect(struct adapter *adap, unsigned int addr,
  2196. u32 val)
  2197. {
  2198. t3_write_reg(adap, A_TP_PIO_ADDR, addr);
  2199. t3_write_reg(adap, A_TP_PIO_DATA, val);
  2200. }
  2201. static void tp_config(struct adapter *adap, const struct tp_params *p)
  2202. {
  2203. t3_write_reg(adap, A_TP_GLOBAL_CONFIG, F_TXPACINGENABLE | F_PATHMTU |
  2204. F_IPCHECKSUMOFFLOAD | F_UDPCHECKSUMOFFLOAD |
  2205. F_TCPCHECKSUMOFFLOAD | V_IPTTL(64));
  2206. t3_write_reg(adap, A_TP_TCP_OPTIONS, V_MTUDEFAULT(576) |
  2207. F_MTUENABLE | V_WINDOWSCALEMODE(1) |
  2208. V_TIMESTAMPSMODE(0) | V_SACKMODE(1) | V_SACKRX(1));
  2209. t3_write_reg(adap, A_TP_DACK_CONFIG, V_AUTOSTATE3(1) |
  2210. V_AUTOSTATE2(1) | V_AUTOSTATE1(0) |
  2211. V_BYTETHRESHOLD(16384) | V_MSSTHRESHOLD(2) |
  2212. F_AUTOCAREFUL | F_AUTOENABLE | V_DACK_MODE(1));
  2213. t3_set_reg_field(adap, A_TP_IN_CONFIG, F_IPV6ENABLE | F_NICMODE,
  2214. F_IPV6ENABLE | F_NICMODE);
  2215. t3_write_reg(adap, A_TP_TX_RESOURCE_LIMIT, 0x18141814);
  2216. t3_write_reg(adap, A_TP_PARA_REG4, 0x5050105);
  2217. t3_set_reg_field(adap, A_TP_PARA_REG6, 0,
  2218. adap->params.rev > 0 ? F_ENABLEESND :
  2219. F_T3A_ENABLEESND);
  2220. t3_set_reg_field(adap, A_TP_PC_CONFIG,
  2221. F_ENABLEEPCMDAFULL,
  2222. F_ENABLEOCSPIFULL |F_TXDEFERENABLE | F_HEARBEATDACK |
  2223. F_TXCONGESTIONMODE | F_RXCONGESTIONMODE);
  2224. t3_set_reg_field(adap, A_TP_PC_CONFIG2, F_CHDRAFULL, 0);
  2225. t3_write_reg(adap, A_TP_PROXY_FLOW_CNTL, 1080);
  2226. t3_write_reg(adap, A_TP_PROXY_FLOW_CNTL, 1000);
  2227. if (adap->params.rev > 0) {
  2228. tp_wr_indirect(adap, A_TP_EGRESS_CONFIG, F_REWRITEFORCETOSIZE);
  2229. t3_set_reg_field(adap, A_TP_PARA_REG3, F_TXPACEAUTO,
  2230. F_TXPACEAUTO);
  2231. t3_set_reg_field(adap, A_TP_PC_CONFIG, F_LOCKTID, F_LOCKTID);
  2232. t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEAUTOSTRICT);
  2233. } else
  2234. t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEFIXED);
  2235. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT1, 0);
  2236. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT0, 0);
  2237. t3_write_reg(adap, A_TP_MOD_CHANNEL_WEIGHT, 0);
  2238. t3_write_reg(adap, A_TP_MOD_RATE_LIMIT, 0xf2200000);
  2239. }
  2240. /* Desired TP timer resolution in usec */
  2241. #define TP_TMR_RES 50
  2242. /* TCP timer values in ms */
  2243. #define TP_DACK_TIMER 50
  2244. #define TP_RTO_MIN 250
  2245. /**
  2246. * tp_set_timers - set TP timing parameters
  2247. * @adap: the adapter to set
  2248. * @core_clk: the core clock frequency in Hz
  2249. *
  2250. * Set TP's timing parameters, such as the various timer resolutions and
  2251. * the TCP timer values.
  2252. */
  2253. static void tp_set_timers(struct adapter *adap, unsigned int core_clk)
  2254. {
  2255. unsigned int tre = fls(core_clk / (1000000 / TP_TMR_RES)) - 1;
  2256. unsigned int dack_re = fls(core_clk / 5000) - 1; /* 200us */
  2257. unsigned int tstamp_re = fls(core_clk / 1000); /* 1ms, at least */
  2258. unsigned int tps = core_clk >> tre;
  2259. t3_write_reg(adap, A_TP_TIMER_RESOLUTION, V_TIMERRESOLUTION(tre) |
  2260. V_DELAYEDACKRESOLUTION(dack_re) |
  2261. V_TIMESTAMPRESOLUTION(tstamp_re));
  2262. t3_write_reg(adap, A_TP_DACK_TIMER,
  2263. (core_clk >> dack_re) / (1000 / TP_DACK_TIMER));
  2264. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG0, 0x3020100);
  2265. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG1, 0x7060504);
  2266. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG2, 0xb0a0908);
  2267. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG3, 0xf0e0d0c);
  2268. t3_write_reg(adap, A_TP_SHIFT_CNT, V_SYNSHIFTMAX(6) |
  2269. V_RXTSHIFTMAXR1(4) | V_RXTSHIFTMAXR2(15) |
  2270. V_PERSHIFTBACKOFFMAX(8) | V_PERSHIFTMAX(8) |
  2271. V_KEEPALIVEMAX(9));
  2272. #define SECONDS * tps
  2273. t3_write_reg(adap, A_TP_MSL, adap->params.rev > 0 ? 0 : 2 SECONDS);
  2274. t3_write_reg(adap, A_TP_RXT_MIN, tps / (1000 / TP_RTO_MIN));
  2275. t3_write_reg(adap, A_TP_RXT_MAX, 64 SECONDS);
  2276. t3_write_reg(adap, A_TP_PERS_MIN, 5 SECONDS);
  2277. t3_write_reg(adap, A_TP_PERS_MAX, 64 SECONDS);
  2278. t3_write_reg(adap, A_TP_KEEP_IDLE, 7200 SECONDS);
  2279. t3_write_reg(adap, A_TP_KEEP_INTVL, 75 SECONDS);
  2280. t3_write_reg(adap, A_TP_INIT_SRTT, 3 SECONDS);
  2281. t3_write_reg(adap, A_TP_FINWAIT2_TIMER, 600 SECONDS);
  2282. #undef SECONDS
  2283. }
  2284. /**
  2285. * t3_tp_set_coalescing_size - set receive coalescing size
  2286. * @adap: the adapter
  2287. * @size: the receive coalescing size
  2288. * @psh: whether a set PSH bit should deliver coalesced data
  2289. *
  2290. * Set the receive coalescing size and PSH bit handling.
  2291. */
  2292. int t3_tp_set_coalescing_size(struct adapter *adap, unsigned int size, int psh)
  2293. {
  2294. u32 val;
  2295. if (size > MAX_RX_COALESCING_LEN)
  2296. return -EINVAL;
  2297. val = t3_read_reg(adap, A_TP_PARA_REG3);
  2298. val &= ~(F_RXCOALESCEENABLE | F_RXCOALESCEPSHEN);
  2299. if (size) {
  2300. val |= F_RXCOALESCEENABLE;
  2301. if (psh)
  2302. val |= F_RXCOALESCEPSHEN;
  2303. size = min(MAX_RX_COALESCING_LEN, size);
  2304. t3_write_reg(adap, A_TP_PARA_REG2, V_RXCOALESCESIZE(size) |
  2305. V_MAXRXDATA(MAX_RX_COALESCING_LEN));
  2306. }
  2307. t3_write_reg(adap, A_TP_PARA_REG3, val);
  2308. return 0;
  2309. }
  2310. /**
  2311. * t3_tp_set_max_rxsize - set the max receive size
  2312. * @adap: the adapter
  2313. * @size: the max receive size
  2314. *
  2315. * Set TP's max receive size. This is the limit that applies when
  2316. * receive coalescing is disabled.
  2317. */
  2318. void t3_tp_set_max_rxsize(struct adapter *adap, unsigned int size)
  2319. {
  2320. t3_write_reg(adap, A_TP_PARA_REG7,
  2321. V_PMMAXXFERLEN0(size) | V_PMMAXXFERLEN1(size));
  2322. }
  2323. static void __devinit init_mtus(unsigned short mtus[])
  2324. {
  2325. /*
  2326. * See draft-mathis-plpmtud-00.txt for the values. The min is 88 so
  2327. * it can accomodate max size TCP/IP headers when SACK and timestamps
  2328. * are enabled and still have at least 8 bytes of payload.
  2329. */
  2330. mtus[1] = 88;
  2331. mtus[1] = 88;
  2332. mtus[2] = 256;
  2333. mtus[3] = 512;
  2334. mtus[4] = 576;
  2335. mtus[5] = 1024;
  2336. mtus[6] = 1280;
  2337. mtus[7] = 1492;
  2338. mtus[8] = 1500;
  2339. mtus[9] = 2002;
  2340. mtus[10] = 2048;
  2341. mtus[11] = 4096;
  2342. mtus[12] = 4352;
  2343. mtus[13] = 8192;
  2344. mtus[14] = 9000;
  2345. mtus[15] = 9600;
  2346. }
  2347. /*
  2348. * Initial congestion control parameters.
  2349. */
  2350. static void __devinit init_cong_ctrl(unsigned short *a, unsigned short *b)
  2351. {
  2352. a[0] = a[1] = a[2] = a[3] = a[4] = a[5] = a[6] = a[7] = a[8] = 1;
  2353. a[9] = 2;
  2354. a[10] = 3;
  2355. a[11] = 4;
  2356. a[12] = 5;
  2357. a[13] = 6;
  2358. a[14] = 7;
  2359. a[15] = 8;
  2360. a[16] = 9;
  2361. a[17] = 10;
  2362. a[18] = 14;
  2363. a[19] = 17;
  2364. a[20] = 21;
  2365. a[21] = 25;
  2366. a[22] = 30;
  2367. a[23] = 35;
  2368. a[24] = 45;
  2369. a[25] = 60;
  2370. a[26] = 80;
  2371. a[27] = 100;
  2372. a[28] = 200;
  2373. a[29] = 300;
  2374. a[30] = 400;
  2375. a[31] = 500;
  2376. b[0] = b[1] = b[2] = b[3] = b[4] = b[5] = b[6] = b[7] = b[8] = 0;
  2377. b[9] = b[10] = 1;
  2378. b[11] = b[12] = 2;
  2379. b[13] = b[14] = b[15] = b[16] = 3;
  2380. b[17] = b[18] = b[19] = b[20] = b[21] = 4;
  2381. b[22] = b[23] = b[24] = b[25] = b[26] = b[27] = 5;
  2382. b[28] = b[29] = 6;
  2383. b[30] = b[31] = 7;
  2384. }
  2385. /* The minimum additive increment value for the congestion control table */
  2386. #define CC_MIN_INCR 2U
  2387. /**
  2388. * t3_load_mtus - write the MTU and congestion control HW tables
  2389. * @adap: the adapter
  2390. * @mtus: the unrestricted values for the MTU table
  2391. * @alphs: the values for the congestion control alpha parameter
  2392. * @beta: the values for the congestion control beta parameter
  2393. * @mtu_cap: the maximum permitted effective MTU
  2394. *
  2395. * Write the MTU table with the supplied MTUs capping each at &mtu_cap.
  2396. * Update the high-speed congestion control table with the supplied alpha,
  2397. * beta, and MTUs.
  2398. */
  2399. void t3_load_mtus(struct adapter *adap, unsigned short mtus[NMTUS],
  2400. unsigned short alpha[NCCTRL_WIN],
  2401. unsigned short beta[NCCTRL_WIN], unsigned short mtu_cap)
  2402. {
  2403. static const unsigned int avg_pkts[NCCTRL_WIN] = {
  2404. 2, 6, 10, 14, 20, 28, 40, 56, 80, 112, 160, 224, 320, 448, 640,
  2405. 896, 1281, 1792, 2560, 3584, 5120, 7168, 10240, 14336, 20480,
  2406. 28672, 40960, 57344, 81920, 114688, 163840, 229376
  2407. };
  2408. unsigned int i, w;
  2409. for (i = 0; i < NMTUS; ++i) {
  2410. unsigned int mtu = min(mtus[i], mtu_cap);
  2411. unsigned int log2 = fls(mtu);
  2412. if (!(mtu & ((1 << log2) >> 2))) /* round */
  2413. log2--;
  2414. t3_write_reg(adap, A_TP_MTU_TABLE,
  2415. (i << 24) | (log2 << 16) | mtu);
  2416. for (w = 0; w < NCCTRL_WIN; ++w) {
  2417. unsigned int inc;
  2418. inc = max(((mtu - 40) * alpha[w]) / avg_pkts[w],
  2419. CC_MIN_INCR);
  2420. t3_write_reg(adap, A_TP_CCTRL_TABLE, (i << 21) |
  2421. (w << 16) | (beta[w] << 13) | inc);
  2422. }
  2423. }
  2424. }
  2425. /**
  2426. * t3_read_hw_mtus - returns the values in the HW MTU table
  2427. * @adap: the adapter
  2428. * @mtus: where to store the HW MTU values
  2429. *
  2430. * Reads the HW MTU table.
  2431. */
  2432. void t3_read_hw_mtus(struct adapter *adap, unsigned short mtus[NMTUS])
  2433. {
  2434. int i;
  2435. for (i = 0; i < NMTUS; ++i) {
  2436. unsigned int val;
  2437. t3_write_reg(adap, A_TP_MTU_TABLE, 0xff000000 | i);
  2438. val = t3_read_reg(adap, A_TP_MTU_TABLE);
  2439. mtus[i] = val & 0x3fff;
  2440. }
  2441. }
  2442. /**
  2443. * t3_get_cong_cntl_tab - reads the congestion control table
  2444. * @adap: the adapter
  2445. * @incr: where to store the alpha values
  2446. *
  2447. * Reads the additive increments programmed into the HW congestion
  2448. * control table.
  2449. */
  2450. void t3_get_cong_cntl_tab(struct adapter *adap,
  2451. unsigned short incr[NMTUS][NCCTRL_WIN])
  2452. {
  2453. unsigned int mtu, w;
  2454. for (mtu = 0; mtu < NMTUS; ++mtu)
  2455. for (w = 0; w < NCCTRL_WIN; ++w) {
  2456. t3_write_reg(adap, A_TP_CCTRL_TABLE,
  2457. 0xffff0000 | (mtu << 5) | w);
  2458. incr[mtu][w] = t3_read_reg(adap, A_TP_CCTRL_TABLE) &
  2459. 0x1fff;
  2460. }
  2461. }
  2462. /**
  2463. * t3_tp_get_mib_stats - read TP's MIB counters
  2464. * @adap: the adapter
  2465. * @tps: holds the returned counter values
  2466. *
  2467. * Returns the values of TP's MIB counters.
  2468. */
  2469. void t3_tp_get_mib_stats(struct adapter *adap, struct tp_mib_stats *tps)
  2470. {
  2471. t3_read_indirect(adap, A_TP_MIB_INDEX, A_TP_MIB_RDATA, (u32 *) tps,
  2472. sizeof(*tps) / sizeof(u32), 0);
  2473. }
  2474. #define ulp_region(adap, name, start, len) \
  2475. t3_write_reg((adap), A_ULPRX_ ## name ## _LLIMIT, (start)); \
  2476. t3_write_reg((adap), A_ULPRX_ ## name ## _ULIMIT, \
  2477. (start) + (len) - 1); \
  2478. start += len
  2479. #define ulptx_region(adap, name, start, len) \
  2480. t3_write_reg((adap), A_ULPTX_ ## name ## _LLIMIT, (start)); \
  2481. t3_write_reg((adap), A_ULPTX_ ## name ## _ULIMIT, \
  2482. (start) + (len) - 1)
  2483. static void ulp_config(struct adapter *adap, const struct tp_params *p)
  2484. {
  2485. unsigned int m = p->chan_rx_size;
  2486. ulp_region(adap, ISCSI, m, p->chan_rx_size / 8);
  2487. ulp_region(adap, TDDP, m, p->chan_rx_size / 8);
  2488. ulptx_region(adap, TPT, m, p->chan_rx_size / 4);
  2489. ulp_region(adap, STAG, m, p->chan_rx_size / 4);
  2490. ulp_region(adap, RQ, m, p->chan_rx_size / 4);
  2491. ulptx_region(adap, PBL, m, p->chan_rx_size / 4);
  2492. ulp_region(adap, PBL, m, p->chan_rx_size / 4);
  2493. t3_write_reg(adap, A_ULPRX_TDDP_TAGMASK, 0xffffffff);
  2494. }
  2495. /**
  2496. * t3_set_proto_sram - set the contents of the protocol sram
  2497. * @adapter: the adapter
  2498. * @data: the protocol image
  2499. *
  2500. * Write the contents of the protocol SRAM.
  2501. */
  2502. int t3_set_proto_sram(struct adapter *adap, u8 *data)
  2503. {
  2504. int i;
  2505. u32 *buf = (u32 *)data;
  2506. for (i = 0; i < PROTO_SRAM_LINES; i++) {
  2507. t3_write_reg(adap, A_TP_EMBED_OP_FIELD5, cpu_to_be32(*buf++));
  2508. t3_write_reg(adap, A_TP_EMBED_OP_FIELD4, cpu_to_be32(*buf++));
  2509. t3_write_reg(adap, A_TP_EMBED_OP_FIELD3, cpu_to_be32(*buf++));
  2510. t3_write_reg(adap, A_TP_EMBED_OP_FIELD2, cpu_to_be32(*buf++));
  2511. t3_write_reg(adap, A_TP_EMBED_OP_FIELD1, cpu_to_be32(*buf++));
  2512. t3_write_reg(adap, A_TP_EMBED_OP_FIELD0, i << 1 | 1 << 31);
  2513. if (t3_wait_op_done(adap, A_TP_EMBED_OP_FIELD0, 1, 1, 5, 1))
  2514. return -EIO;
  2515. }
  2516. t3_write_reg(adap, A_TP_EMBED_OP_FIELD0, 0);
  2517. return 0;
  2518. }
  2519. void t3_config_trace_filter(struct adapter *adapter,
  2520. const struct trace_params *tp, int filter_index,
  2521. int invert, int enable)
  2522. {
  2523. u32 addr, key[4], mask[4];
  2524. key[0] = tp->sport | (tp->sip << 16);
  2525. key[1] = (tp->sip >> 16) | (tp->dport << 16);
  2526. key[2] = tp->dip;
  2527. key[3] = tp->proto | (tp->vlan << 8) | (tp->intf << 20);
  2528. mask[0] = tp->sport_mask | (tp->sip_mask << 16);
  2529. mask[1] = (tp->sip_mask >> 16) | (tp->dport_mask << 16);
  2530. mask[2] = tp->dip_mask;
  2531. mask[3] = tp->proto_mask | (tp->vlan_mask << 8) | (tp->intf_mask << 20);
  2532. if (invert)
  2533. key[3] |= (1 << 29);
  2534. if (enable)
  2535. key[3] |= (1 << 28);
  2536. addr = filter_index ? A_TP_RX_TRC_KEY0 : A_TP_TX_TRC_KEY0;
  2537. tp_wr_indirect(adapter, addr++, key[0]);
  2538. tp_wr_indirect(adapter, addr++, mask[0]);
  2539. tp_wr_indirect(adapter, addr++, key[1]);
  2540. tp_wr_indirect(adapter, addr++, mask[1]);
  2541. tp_wr_indirect(adapter, addr++, key[2]);
  2542. tp_wr_indirect(adapter, addr++, mask[2]);
  2543. tp_wr_indirect(adapter, addr++, key[3]);
  2544. tp_wr_indirect(adapter, addr, mask[3]);
  2545. t3_read_reg(adapter, A_TP_PIO_DATA);
  2546. }
  2547. /**
  2548. * t3_config_sched - configure a HW traffic scheduler
  2549. * @adap: the adapter
  2550. * @kbps: target rate in Kbps
  2551. * @sched: the scheduler index
  2552. *
  2553. * Configure a HW scheduler for the target rate
  2554. */
  2555. int t3_config_sched(struct adapter *adap, unsigned int kbps, int sched)
  2556. {
  2557. unsigned int v, tps, cpt, bpt, delta, mindelta = ~0;
  2558. unsigned int clk = adap->params.vpd.cclk * 1000;
  2559. unsigned int selected_cpt = 0, selected_bpt = 0;
  2560. if (kbps > 0) {
  2561. kbps *= 125; /* -> bytes */
  2562. for (cpt = 1; cpt <= 255; cpt++) {
  2563. tps = clk / cpt;
  2564. bpt = (kbps + tps / 2) / tps;
  2565. if (bpt > 0 && bpt <= 255) {
  2566. v = bpt * tps;
  2567. delta = v >= kbps ? v - kbps : kbps - v;
  2568. if (delta <= mindelta) {
  2569. mindelta = delta;
  2570. selected_cpt = cpt;
  2571. selected_bpt = bpt;
  2572. }
  2573. } else if (selected_cpt)
  2574. break;
  2575. }
  2576. if (!selected_cpt)
  2577. return -EINVAL;
  2578. }
  2579. t3_write_reg(adap, A_TP_TM_PIO_ADDR,
  2580. A_TP_TX_MOD_Q1_Q0_RATE_LIMIT - sched / 2);
  2581. v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
  2582. if (sched & 1)
  2583. v = (v & 0xffff) | (selected_cpt << 16) | (selected_bpt << 24);
  2584. else
  2585. v = (v & 0xffff0000) | selected_cpt | (selected_bpt << 8);
  2586. t3_write_reg(adap, A_TP_TM_PIO_DATA, v);
  2587. return 0;
  2588. }
  2589. static int tp_init(struct adapter *adap, const struct tp_params *p)
  2590. {
  2591. int busy = 0;
  2592. tp_config(adap, p);
  2593. t3_set_vlan_accel(adap, 3, 0);
  2594. if (is_offload(adap)) {
  2595. tp_set_timers(adap, adap->params.vpd.cclk * 1000);
  2596. t3_write_reg(adap, A_TP_RESET, F_FLSTINITENABLE);
  2597. busy = t3_wait_op_done(adap, A_TP_RESET, F_FLSTINITENABLE,
  2598. 0, 1000, 5);
  2599. if (busy)
  2600. CH_ERR(adap, "TP initialization timed out\n");
  2601. }
  2602. if (!busy)
  2603. t3_write_reg(adap, A_TP_RESET, F_TPRESET);
  2604. return busy;
  2605. }
  2606. int t3_mps_set_active_ports(struct adapter *adap, unsigned int port_mask)
  2607. {
  2608. if (port_mask & ~((1 << adap->params.nports) - 1))
  2609. return -EINVAL;
  2610. t3_set_reg_field(adap, A_MPS_CFG, F_PORT1ACTIVE | F_PORT0ACTIVE,
  2611. port_mask << S_PORT0ACTIVE);
  2612. return 0;
  2613. }
  2614. /*
  2615. * Perform the bits of HW initialization that are dependent on the number
  2616. * of available ports.
  2617. */
  2618. static void init_hw_for_avail_ports(struct adapter *adap, int nports)
  2619. {
  2620. int i;
  2621. if (nports == 1) {
  2622. t3_set_reg_field(adap, A_ULPRX_CTL, F_ROUND_ROBIN, 0);
  2623. t3_set_reg_field(adap, A_ULPTX_CONFIG, F_CFG_RR_ARB, 0);
  2624. t3_write_reg(adap, A_MPS_CFG, F_TPRXPORTEN | F_TPTXPORT0EN |
  2625. F_PORT0ACTIVE | F_ENFORCEPKT);
  2626. t3_write_reg(adap, A_PM1_TX_CFG, 0xffffffff);
  2627. } else {
  2628. t3_set_reg_field(adap, A_ULPRX_CTL, 0, F_ROUND_ROBIN);
  2629. t3_set_reg_field(adap, A_ULPTX_CONFIG, 0, F_CFG_RR_ARB);
  2630. t3_write_reg(adap, A_ULPTX_DMA_WEIGHT,
  2631. V_D1_WEIGHT(16) | V_D0_WEIGHT(16));
  2632. t3_write_reg(adap, A_MPS_CFG, F_TPTXPORT0EN | F_TPTXPORT1EN |
  2633. F_TPRXPORTEN | F_PORT0ACTIVE | F_PORT1ACTIVE |
  2634. F_ENFORCEPKT);
  2635. t3_write_reg(adap, A_PM1_TX_CFG, 0x80008000);
  2636. t3_set_reg_field(adap, A_TP_PC_CONFIG, 0, F_TXTOSQUEUEMAPMODE);
  2637. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_REQ_MAP,
  2638. V_TX_MOD_QUEUE_REQ_MAP(0xaa));
  2639. for (i = 0; i < 16; i++)
  2640. t3_write_reg(adap, A_TP_TX_MOD_QUE_TABLE,
  2641. (i << 16) | 0x1010);
  2642. }
  2643. }
  2644. static int calibrate_xgm(struct adapter *adapter)
  2645. {
  2646. if (uses_xaui(adapter)) {
  2647. unsigned int v, i;
  2648. for (i = 0; i < 5; ++i) {
  2649. t3_write_reg(adapter, A_XGM_XAUI_IMP, 0);
  2650. t3_read_reg(adapter, A_XGM_XAUI_IMP);
  2651. msleep(1);
  2652. v = t3_read_reg(adapter, A_XGM_XAUI_IMP);
  2653. if (!(v & (F_XGM_CALFAULT | F_CALBUSY))) {
  2654. t3_write_reg(adapter, A_XGM_XAUI_IMP,
  2655. V_XAUIIMP(G_CALIMP(v) >> 2));
  2656. return 0;
  2657. }
  2658. }
  2659. CH_ERR(adapter, "MAC calibration failed\n");
  2660. return -1;
  2661. } else {
  2662. t3_write_reg(adapter, A_XGM_RGMII_IMP,
  2663. V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
  2664. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
  2665. F_XGM_IMPSETUPDATE);
  2666. }
  2667. return 0;
  2668. }
  2669. static void calibrate_xgm_t3b(struct adapter *adapter)
  2670. {
  2671. if (!uses_xaui(adapter)) {
  2672. t3_write_reg(adapter, A_XGM_RGMII_IMP, F_CALRESET |
  2673. F_CALUPDATE | V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
  2674. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALRESET, 0);
  2675. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0,
  2676. F_XGM_IMPSETUPDATE);
  2677. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
  2678. 0);
  2679. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALUPDATE, 0);
  2680. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0, F_CALUPDATE);
  2681. }
  2682. }
  2683. struct mc7_timing_params {
  2684. unsigned char ActToPreDly;
  2685. unsigned char ActToRdWrDly;
  2686. unsigned char PreCyc;
  2687. unsigned char RefCyc[5];
  2688. unsigned char BkCyc;
  2689. unsigned char WrToRdDly;
  2690. unsigned char RdToWrDly;
  2691. };
  2692. /*
  2693. * Write a value to a register and check that the write completed. These
  2694. * writes normally complete in a cycle or two, so one read should suffice.
  2695. * The very first read exists to flush the posted write to the device.
  2696. */
  2697. static int wrreg_wait(struct adapter *adapter, unsigned int addr, u32 val)
  2698. {
  2699. t3_write_reg(adapter, addr, val);
  2700. t3_read_reg(adapter, addr); /* flush */
  2701. if (!(t3_read_reg(adapter, addr) & F_BUSY))
  2702. return 0;
  2703. CH_ERR(adapter, "write to MC7 register 0x%x timed out\n", addr);
  2704. return -EIO;
  2705. }
  2706. static int mc7_init(struct mc7 *mc7, unsigned int mc7_clock, int mem_type)
  2707. {
  2708. static const unsigned int mc7_mode[] = {
  2709. 0x632, 0x642, 0x652, 0x432, 0x442
  2710. };
  2711. static const struct mc7_timing_params mc7_timings[] = {
  2712. {12, 3, 4, {20, 28, 34, 52, 0}, 15, 6, 4},
  2713. {12, 4, 5, {20, 28, 34, 52, 0}, 16, 7, 4},
  2714. {12, 5, 6, {20, 28, 34, 52, 0}, 17, 8, 4},
  2715. {9, 3, 4, {15, 21, 26, 39, 0}, 12, 6, 4},
  2716. {9, 4, 5, {15, 21, 26, 39, 0}, 13, 7, 4}
  2717. };
  2718. u32 val;
  2719. unsigned int width, density, slow, attempts;
  2720. struct adapter *adapter = mc7->adapter;
  2721. const struct mc7_timing_params *p = &mc7_timings[mem_type];
  2722. if (!mc7->size)
  2723. return 0;
  2724. val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
  2725. slow = val & F_SLOW;
  2726. width = G_WIDTH(val);
  2727. density = G_DEN(val);
  2728. t3_write_reg(adapter, mc7->offset + A_MC7_CFG, val | F_IFEN);
  2729. val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
  2730. msleep(1);
  2731. if (!slow) {
  2732. t3_write_reg(adapter, mc7->offset + A_MC7_CAL, F_SGL_CAL_EN);
  2733. t3_read_reg(adapter, mc7->offset + A_MC7_CAL);
  2734. msleep(1);
  2735. if (t3_read_reg(adapter, mc7->offset + A_MC7_CAL) &
  2736. (F_BUSY | F_SGL_CAL_EN | F_CAL_FAULT)) {
  2737. CH_ERR(adapter, "%s MC7 calibration timed out\n",
  2738. mc7->name);
  2739. goto out_fail;
  2740. }
  2741. }
  2742. t3_write_reg(adapter, mc7->offset + A_MC7_PARM,
  2743. V_ACTTOPREDLY(p->ActToPreDly) |
  2744. V_ACTTORDWRDLY(p->ActToRdWrDly) | V_PRECYC(p->PreCyc) |
  2745. V_REFCYC(p->RefCyc[density]) | V_BKCYC(p->BkCyc) |
  2746. V_WRTORDDLY(p->WrToRdDly) | V_RDTOWRDLY(p->RdToWrDly));
  2747. t3_write_reg(adapter, mc7->offset + A_MC7_CFG,
  2748. val | F_CLKEN | F_TERM150);
  2749. t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
  2750. if (!slow)
  2751. t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLENB,
  2752. F_DLLENB);
  2753. udelay(1);
  2754. val = slow ? 3 : 6;
  2755. if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
  2756. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE2, 0) ||
  2757. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE3, 0) ||
  2758. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
  2759. goto out_fail;
  2760. if (!slow) {
  2761. t3_write_reg(adapter, mc7->offset + A_MC7_MODE, 0x100);
  2762. t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLRST, 0);
  2763. udelay(5);
  2764. }
  2765. if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
  2766. wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
  2767. wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
  2768. wrreg_wait(adapter, mc7->offset + A_MC7_MODE,
  2769. mc7_mode[mem_type]) ||
  2770. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val | 0x380) ||
  2771. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
  2772. goto out_fail;
  2773. /* clock value is in KHz */
  2774. mc7_clock = mc7_clock * 7812 + mc7_clock / 2; /* ns */
  2775. mc7_clock /= 1000000; /* KHz->MHz, ns->us */
  2776. t3_write_reg(adapter, mc7->offset + A_MC7_REF,
  2777. F_PERREFEN | V_PREREFDIV(mc7_clock));
  2778. t3_read_reg(adapter, mc7->offset + A_MC7_REF); /* flush */
  2779. t3_write_reg(adapter, mc7->offset + A_MC7_ECC, F_ECCGENEN | F_ECCCHKEN);
  2780. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_DATA, 0);
  2781. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_BEG, 0);
  2782. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_END,
  2783. (mc7->size << width) - 1);
  2784. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_OP, V_OP(1));
  2785. t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP); /* flush */
  2786. attempts = 50;
  2787. do {
  2788. msleep(250);
  2789. val = t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP);
  2790. } while ((val & F_BUSY) && --attempts);
  2791. if (val & F_BUSY) {
  2792. CH_ERR(adapter, "%s MC7 BIST timed out\n", mc7->name);
  2793. goto out_fail;
  2794. }
  2795. /* Enable normal memory accesses. */
  2796. t3_set_reg_field(adapter, mc7->offset + A_MC7_CFG, 0, F_RDY);
  2797. return 0;
  2798. out_fail:
  2799. return -1;
  2800. }
  2801. static void config_pcie(struct adapter *adap)
  2802. {
  2803. static const u16 ack_lat[4][6] = {
  2804. {237, 416, 559, 1071, 2095, 4143},
  2805. {128, 217, 289, 545, 1057, 2081},
  2806. {73, 118, 154, 282, 538, 1050},
  2807. {67, 107, 86, 150, 278, 534}
  2808. };
  2809. static const u16 rpl_tmr[4][6] = {
  2810. {711, 1248, 1677, 3213, 6285, 12429},
  2811. {384, 651, 867, 1635, 3171, 6243},
  2812. {219, 354, 462, 846, 1614, 3150},
  2813. {201, 321, 258, 450, 834, 1602}
  2814. };
  2815. u16 val;
  2816. unsigned int log2_width, pldsize;
  2817. unsigned int fst_trn_rx, fst_trn_tx, acklat, rpllmt;
  2818. pci_read_config_word(adap->pdev,
  2819. adap->params.pci.pcie_cap_addr + PCI_EXP_DEVCTL,
  2820. &val);
  2821. pldsize = (val & PCI_EXP_DEVCTL_PAYLOAD) >> 5;
  2822. pci_read_config_word(adap->pdev,
  2823. adap->params.pci.pcie_cap_addr + PCI_EXP_LNKCTL,
  2824. &val);
  2825. fst_trn_tx = G_NUMFSTTRNSEQ(t3_read_reg(adap, A_PCIE_PEX_CTRL0));
  2826. fst_trn_rx = adap->params.rev == 0 ? fst_trn_tx :
  2827. G_NUMFSTTRNSEQRX(t3_read_reg(adap, A_PCIE_MODE));
  2828. log2_width = fls(adap->params.pci.width) - 1;
  2829. acklat = ack_lat[log2_width][pldsize];
  2830. if (val & 1) /* check LOsEnable */
  2831. acklat += fst_trn_tx * 4;
  2832. rpllmt = rpl_tmr[log2_width][pldsize] + fst_trn_rx * 4;
  2833. if (adap->params.rev == 0)
  2834. t3_set_reg_field(adap, A_PCIE_PEX_CTRL1,
  2835. V_T3A_ACKLAT(M_T3A_ACKLAT),
  2836. V_T3A_ACKLAT(acklat));
  2837. else
  2838. t3_set_reg_field(adap, A_PCIE_PEX_CTRL1, V_ACKLAT(M_ACKLAT),
  2839. V_ACKLAT(acklat));
  2840. t3_set_reg_field(adap, A_PCIE_PEX_CTRL0, V_REPLAYLMT(M_REPLAYLMT),
  2841. V_REPLAYLMT(rpllmt));
  2842. t3_write_reg(adap, A_PCIE_PEX_ERR, 0xffffffff);
  2843. t3_set_reg_field(adap, A_PCIE_CFG, F_PCIE_CLIDECEN, F_PCIE_CLIDECEN);
  2844. }
  2845. /*
  2846. * Initialize and configure T3 HW modules. This performs the
  2847. * initialization steps that need to be done once after a card is reset.
  2848. * MAC and PHY initialization is handled separarely whenever a port is enabled.
  2849. *
  2850. * fw_params are passed to FW and their value is platform dependent. Only the
  2851. * top 8 bits are available for use, the rest must be 0.
  2852. */
  2853. int t3_init_hw(struct adapter *adapter, u32 fw_params)
  2854. {
  2855. int err = -EIO, attempts = 100;
  2856. const struct vpd_params *vpd = &adapter->params.vpd;
  2857. if (adapter->params.rev > 0)
  2858. calibrate_xgm_t3b(adapter);
  2859. else if (calibrate_xgm(adapter))
  2860. goto out_err;
  2861. if (vpd->mclk) {
  2862. partition_mem(adapter, &adapter->params.tp);
  2863. if (mc7_init(&adapter->pmrx, vpd->mclk, vpd->mem_timing) ||
  2864. mc7_init(&adapter->pmtx, vpd->mclk, vpd->mem_timing) ||
  2865. mc7_init(&adapter->cm, vpd->mclk, vpd->mem_timing) ||
  2866. t3_mc5_init(&adapter->mc5, adapter->params.mc5.nservers,
  2867. adapter->params.mc5.nfilters,
  2868. adapter->params.mc5.nroutes))
  2869. goto out_err;
  2870. }
  2871. if (tp_init(adapter, &adapter->params.tp))
  2872. goto out_err;
  2873. t3_tp_set_coalescing_size(adapter,
  2874. min(adapter->params.sge.max_pkt_size,
  2875. MAX_RX_COALESCING_LEN), 1);
  2876. t3_tp_set_max_rxsize(adapter,
  2877. min(adapter->params.sge.max_pkt_size, 16384U));
  2878. ulp_config(adapter, &adapter->params.tp);
  2879. if (is_pcie(adapter))
  2880. config_pcie(adapter);
  2881. else
  2882. t3_set_reg_field(adapter, A_PCIX_CFG, 0, F_CLIDECEN);
  2883. t3_write_reg(adapter, A_PM1_RX_CFG, 0xffffffff);
  2884. t3_write_reg(adapter, A_PM1_RX_MODE, 0);
  2885. t3_write_reg(adapter, A_PM1_TX_MODE, 0);
  2886. init_hw_for_avail_ports(adapter, adapter->params.nports);
  2887. t3_sge_init(adapter, &adapter->params.sge);
  2888. t3_write_reg(adapter, A_CIM_HOST_ACC_DATA, vpd->uclk | fw_params);
  2889. t3_write_reg(adapter, A_CIM_BOOT_CFG,
  2890. V_BOOTADDR(FW_FLASH_BOOT_ADDR >> 2));
  2891. t3_read_reg(adapter, A_CIM_BOOT_CFG); /* flush */
  2892. do { /* wait for uP to initialize */
  2893. msleep(20);
  2894. } while (t3_read_reg(adapter, A_CIM_HOST_ACC_DATA) && --attempts);
  2895. if (!attempts) {
  2896. CH_ERR(adapter, "uP initialization timed out\n");
  2897. goto out_err;
  2898. }
  2899. err = 0;
  2900. out_err:
  2901. return err;
  2902. }
  2903. /**
  2904. * get_pci_mode - determine a card's PCI mode
  2905. * @adapter: the adapter
  2906. * @p: where to store the PCI settings
  2907. *
  2908. * Determines a card's PCI mode and associated parameters, such as speed
  2909. * and width.
  2910. */
  2911. static void __devinit get_pci_mode(struct adapter *adapter,
  2912. struct pci_params *p)
  2913. {
  2914. static unsigned short speed_map[] = { 33, 66, 100, 133 };
  2915. u32 pci_mode, pcie_cap;
  2916. pcie_cap = pci_find_capability(adapter->pdev, PCI_CAP_ID_EXP);
  2917. if (pcie_cap) {
  2918. u16 val;
  2919. p->variant = PCI_VARIANT_PCIE;
  2920. p->pcie_cap_addr = pcie_cap;
  2921. pci_read_config_word(adapter->pdev, pcie_cap + PCI_EXP_LNKSTA,
  2922. &val);
  2923. p->width = (val >> 4) & 0x3f;
  2924. return;
  2925. }
  2926. pci_mode = t3_read_reg(adapter, A_PCIX_MODE);
  2927. p->speed = speed_map[G_PCLKRANGE(pci_mode)];
  2928. p->width = (pci_mode & F_64BIT) ? 64 : 32;
  2929. pci_mode = G_PCIXINITPAT(pci_mode);
  2930. if (pci_mode == 0)
  2931. p->variant = PCI_VARIANT_PCI;
  2932. else if (pci_mode < 4)
  2933. p->variant = PCI_VARIANT_PCIX_MODE1_PARITY;
  2934. else if (pci_mode < 8)
  2935. p->variant = PCI_VARIANT_PCIX_MODE1_ECC;
  2936. else
  2937. p->variant = PCI_VARIANT_PCIX_266_MODE2;
  2938. }
  2939. /**
  2940. * init_link_config - initialize a link's SW state
  2941. * @lc: structure holding the link state
  2942. * @ai: information about the current card
  2943. *
  2944. * Initializes the SW state maintained for each link, including the link's
  2945. * capabilities and default speed/duplex/flow-control/autonegotiation
  2946. * settings.
  2947. */
  2948. static void __devinit init_link_config(struct link_config *lc,
  2949. unsigned int caps)
  2950. {
  2951. lc->supported = caps;
  2952. lc->requested_speed = lc->speed = SPEED_INVALID;
  2953. lc->requested_duplex = lc->duplex = DUPLEX_INVALID;
  2954. lc->requested_fc = lc->fc = PAUSE_RX | PAUSE_TX;
  2955. if (lc->supported & SUPPORTED_Autoneg) {
  2956. lc->advertising = lc->supported;
  2957. lc->autoneg = AUTONEG_ENABLE;
  2958. lc->requested_fc |= PAUSE_AUTONEG;
  2959. } else {
  2960. lc->advertising = 0;
  2961. lc->autoneg = AUTONEG_DISABLE;
  2962. }
  2963. }
  2964. /**
  2965. * mc7_calc_size - calculate MC7 memory size
  2966. * @cfg: the MC7 configuration
  2967. *
  2968. * Calculates the size of an MC7 memory in bytes from the value of its
  2969. * configuration register.
  2970. */
  2971. static unsigned int __devinit mc7_calc_size(u32 cfg)
  2972. {
  2973. unsigned int width = G_WIDTH(cfg);
  2974. unsigned int banks = !!(cfg & F_BKS) + 1;
  2975. unsigned int org = !!(cfg & F_ORG) + 1;
  2976. unsigned int density = G_DEN(cfg);
  2977. unsigned int MBs = ((256 << density) * banks) / (org << width);
  2978. return MBs << 20;
  2979. }
  2980. static void __devinit mc7_prep(struct adapter *adapter, struct mc7 *mc7,
  2981. unsigned int base_addr, const char *name)
  2982. {
  2983. u32 cfg;
  2984. mc7->adapter = adapter;
  2985. mc7->name = name;
  2986. mc7->offset = base_addr - MC7_PMRX_BASE_ADDR;
  2987. cfg = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
  2988. mc7->size = mc7->size = G_DEN(cfg) == M_DEN ? 0 : mc7_calc_size(cfg);
  2989. mc7->width = G_WIDTH(cfg);
  2990. }
  2991. void mac_prep(struct cmac *mac, struct adapter *adapter, int index)
  2992. {
  2993. mac->adapter = adapter;
  2994. mac->offset = (XGMAC0_1_BASE_ADDR - XGMAC0_0_BASE_ADDR) * index;
  2995. mac->nucast = 1;
  2996. if (adapter->params.rev == 0 && uses_xaui(adapter)) {
  2997. t3_write_reg(adapter, A_XGM_SERDES_CTRL + mac->offset,
  2998. is_10G(adapter) ? 0x2901c04 : 0x2301c04);
  2999. t3_set_reg_field(adapter, A_XGM_PORT_CFG + mac->offset,
  3000. F_ENRGMII, 0);
  3001. }
  3002. }
  3003. void early_hw_init(struct adapter *adapter, const struct adapter_info *ai)
  3004. {
  3005. u32 val = V_PORTSPEED(is_10G(adapter) ? 3 : 2);
  3006. mi1_init(adapter, ai);
  3007. t3_write_reg(adapter, A_I2C_CFG, /* set for 80KHz */
  3008. V_I2C_CLKDIV(adapter->params.vpd.cclk / 80 - 1));
  3009. t3_write_reg(adapter, A_T3DBG_GPIO_EN,
  3010. ai->gpio_out | F_GPIO0_OEN | F_GPIO0_OUT_VAL);
  3011. t3_write_reg(adapter, A_MC5_DB_SERVER_INDEX, 0);
  3012. if (adapter->params.rev == 0 || !uses_xaui(adapter))
  3013. val |= F_ENRGMII;
  3014. /* Enable MAC clocks so we can access the registers */
  3015. t3_write_reg(adapter, A_XGM_PORT_CFG, val);
  3016. t3_read_reg(adapter, A_XGM_PORT_CFG);
  3017. val |= F_CLKDIVRESET_;
  3018. t3_write_reg(adapter, A_XGM_PORT_CFG, val);
  3019. t3_read_reg(adapter, A_XGM_PORT_CFG);
  3020. t3_write_reg(adapter, XGM_REG(A_XGM_PORT_CFG, 1), val);
  3021. t3_read_reg(adapter, A_XGM_PORT_CFG);
  3022. }
  3023. /*
  3024. * Reset the adapter.
  3025. * Older PCIe cards lose their config space during reset, PCI-X
  3026. * ones don't.
  3027. */
  3028. int t3_reset_adapter(struct adapter *adapter)
  3029. {
  3030. int i, save_and_restore_pcie =
  3031. adapter->params.rev < T3_REV_B2 && is_pcie(adapter);
  3032. uint16_t devid = 0;
  3033. if (save_and_restore_pcie)
  3034. pci_save_state(adapter->pdev);
  3035. t3_write_reg(adapter, A_PL_RST, F_CRSTWRM | F_CRSTWRMMODE);
  3036. /*
  3037. * Delay. Give Some time to device to reset fully.
  3038. * XXX The delay time should be modified.
  3039. */
  3040. for (i = 0; i < 10; i++) {
  3041. msleep(50);
  3042. pci_read_config_word(adapter->pdev, 0x00, &devid);
  3043. if (devid == 0x1425)
  3044. break;
  3045. }
  3046. if (devid != 0x1425)
  3047. return -1;
  3048. if (save_and_restore_pcie)
  3049. pci_restore_state(adapter->pdev);
  3050. return 0;
  3051. }
  3052. /*
  3053. * Initialize adapter SW state for the various HW modules, set initial values
  3054. * for some adapter tunables, take PHYs out of reset, and initialize the MDIO
  3055. * interface.
  3056. */
  3057. int __devinit t3_prep_adapter(struct adapter *adapter,
  3058. const struct adapter_info *ai, int reset)
  3059. {
  3060. int ret;
  3061. unsigned int i, j = 0;
  3062. get_pci_mode(adapter, &adapter->params.pci);
  3063. adapter->params.info = ai;
  3064. adapter->params.nports = ai->nports;
  3065. adapter->params.rev = t3_read_reg(adapter, A_PL_REV);
  3066. adapter->params.linkpoll_period = 0;
  3067. adapter->params.stats_update_period = is_10G(adapter) ?
  3068. MAC_STATS_ACCUM_SECS : (MAC_STATS_ACCUM_SECS * 10);
  3069. adapter->params.pci.vpd_cap_addr =
  3070. pci_find_capability(adapter->pdev, PCI_CAP_ID_VPD);
  3071. ret = get_vpd_params(adapter, &adapter->params.vpd);
  3072. if (ret < 0)
  3073. return ret;
  3074. if (reset && t3_reset_adapter(adapter))
  3075. return -1;
  3076. t3_sge_prep(adapter, &adapter->params.sge);
  3077. if (adapter->params.vpd.mclk) {
  3078. struct tp_params *p = &adapter->params.tp;
  3079. mc7_prep(adapter, &adapter->pmrx, MC7_PMRX_BASE_ADDR, "PMRX");
  3080. mc7_prep(adapter, &adapter->pmtx, MC7_PMTX_BASE_ADDR, "PMTX");
  3081. mc7_prep(adapter, &adapter->cm, MC7_CM_BASE_ADDR, "CM");
  3082. p->nchan = ai->nports;
  3083. p->pmrx_size = t3_mc7_size(&adapter->pmrx);
  3084. p->pmtx_size = t3_mc7_size(&adapter->pmtx);
  3085. p->cm_size = t3_mc7_size(&adapter->cm);
  3086. p->chan_rx_size = p->pmrx_size / 2; /* only 1 Rx channel */
  3087. p->chan_tx_size = p->pmtx_size / p->nchan;
  3088. p->rx_pg_size = 64 * 1024;
  3089. p->tx_pg_size = is_10G(adapter) ? 64 * 1024 : 16 * 1024;
  3090. p->rx_num_pgs = pm_num_pages(p->chan_rx_size, p->rx_pg_size);
  3091. p->tx_num_pgs = pm_num_pages(p->chan_tx_size, p->tx_pg_size);
  3092. p->ntimer_qs = p->cm_size >= (128 << 20) ||
  3093. adapter->params.rev > 0 ? 12 : 6;
  3094. }
  3095. adapter->params.offload = t3_mc7_size(&adapter->pmrx) &&
  3096. t3_mc7_size(&adapter->pmtx) &&
  3097. t3_mc7_size(&adapter->cm);
  3098. if (is_offload(adapter)) {
  3099. adapter->params.mc5.nservers = DEFAULT_NSERVERS;
  3100. adapter->params.mc5.nfilters = adapter->params.rev > 0 ?
  3101. DEFAULT_NFILTERS : 0;
  3102. adapter->params.mc5.nroutes = 0;
  3103. t3_mc5_prep(adapter, &adapter->mc5, MC5_MODE_144_BIT);
  3104. init_mtus(adapter->params.mtus);
  3105. init_cong_ctrl(adapter->params.a_wnd, adapter->params.b_wnd);
  3106. }
  3107. early_hw_init(adapter, ai);
  3108. for_each_port(adapter, i) {
  3109. u8 hw_addr[6];
  3110. struct port_info *p = adap2pinfo(adapter, i);
  3111. while (!adapter->params.vpd.port_type[j])
  3112. ++j;
  3113. p->port_type = &port_types[adapter->params.vpd.port_type[j]];
  3114. p->port_type->phy_prep(&p->phy, adapter, ai->phy_base_addr + j,
  3115. ai->mdio_ops);
  3116. mac_prep(&p->mac, adapter, j);
  3117. ++j;
  3118. /*
  3119. * The VPD EEPROM stores the base Ethernet address for the
  3120. * card. A port's address is derived from the base by adding
  3121. * the port's index to the base's low octet.
  3122. */
  3123. memcpy(hw_addr, adapter->params.vpd.eth_base, 5);
  3124. hw_addr[5] = adapter->params.vpd.eth_base[5] + i;
  3125. memcpy(adapter->port[i]->dev_addr, hw_addr,
  3126. ETH_ALEN);
  3127. memcpy(adapter->port[i]->perm_addr, hw_addr,
  3128. ETH_ALEN);
  3129. init_link_config(&p->link_config, p->port_type->caps);
  3130. p->phy.ops->power_down(&p->phy, 1);
  3131. if (!(p->port_type->caps & SUPPORTED_IRQ))
  3132. adapter->params.linkpoll_period = 10;
  3133. }
  3134. return 0;
  3135. }
  3136. void t3_led_ready(struct adapter *adapter)
  3137. {
  3138. t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL,
  3139. F_GPIO0_OUT_VAL);
  3140. }