spi_bfin5xx.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456
  1. /*
  2. * File: drivers/spi/bfin5xx_spi.c
  3. * Maintainer:
  4. * Bryan Wu <bryan.wu@analog.com>
  5. * Original Author:
  6. * Luke Yang (Analog Devices Inc.)
  7. *
  8. * Created: March. 10th 2006
  9. * Description: SPI controller driver for Blackfin BF5xx
  10. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  11. *
  12. * Modified:
  13. * March 10, 2006 bfin5xx_spi.c Created. (Luke Yang)
  14. * August 7, 2006 added full duplex mode (Axel Weiss & Luke Yang)
  15. * July 17, 2007 add support for BF54x SPI0 controller (Bryan Wu)
  16. * July 30, 2007 add platfrom_resource interface to support multi-port
  17. * SPI controller (Bryan Wu)
  18. *
  19. * Copyright 2004-2007 Analog Devices Inc.
  20. *
  21. * This program is free software ; you can redistribute it and/or modify
  22. * it under the terms of the GNU General Public License as published by
  23. * the Free Software Foundation ; either version 2, or (at your option)
  24. * any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY ; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program ; see the file COPYING.
  33. * If not, write to the Free Software Foundation,
  34. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  35. */
  36. #include <linux/init.h>
  37. #include <linux/module.h>
  38. #include <linux/delay.h>
  39. #include <linux/device.h>
  40. #include <linux/io.h>
  41. #include <linux/ioport.h>
  42. #include <linux/irq.h>
  43. #include <linux/errno.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/spi/spi.h>
  48. #include <linux/workqueue.h>
  49. #include <asm/dma.h>
  50. #include <asm/portmux.h>
  51. #include <asm/bfin5xx_spi.h>
  52. #define DRV_NAME "bfin-spi"
  53. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  54. #define DRV_DESC "Blackfin BF5xx on-chip SPI Contoller Driver"
  55. #define DRV_VERSION "1.0"
  56. MODULE_AUTHOR(DRV_AUTHOR);
  57. MODULE_DESCRIPTION(DRV_DESC);
  58. MODULE_LICENSE("GPL");
  59. #define IS_DMA_ALIGNED(x) (((u32)(x)&0x07)==0)
  60. static u32 spi_dma_ch;
  61. static u32 spi_regs_base;
  62. #define DEFINE_SPI_REG(reg, off) \
  63. static inline u16 read_##reg(void) \
  64. { return bfin_read16(spi_regs_base + off); } \
  65. static inline void write_##reg(u16 v) \
  66. {bfin_write16(spi_regs_base + off, v); }
  67. DEFINE_SPI_REG(CTRL, 0x00)
  68. DEFINE_SPI_REG(FLAG, 0x04)
  69. DEFINE_SPI_REG(STAT, 0x08)
  70. DEFINE_SPI_REG(TDBR, 0x0C)
  71. DEFINE_SPI_REG(RDBR, 0x10)
  72. DEFINE_SPI_REG(BAUD, 0x14)
  73. DEFINE_SPI_REG(SHAW, 0x18)
  74. #define START_STATE ((void*)0)
  75. #define RUNNING_STATE ((void*)1)
  76. #define DONE_STATE ((void*)2)
  77. #define ERROR_STATE ((void*)-1)
  78. #define QUEUE_RUNNING 0
  79. #define QUEUE_STOPPED 1
  80. int dma_requested;
  81. struct driver_data {
  82. /* Driver model hookup */
  83. struct platform_device *pdev;
  84. /* SPI framework hookup */
  85. struct spi_master *master;
  86. /* BFIN hookup */
  87. struct bfin5xx_spi_master *master_info;
  88. /* Driver message queue */
  89. struct workqueue_struct *workqueue;
  90. struct work_struct pump_messages;
  91. spinlock_t lock;
  92. struct list_head queue;
  93. int busy;
  94. int run;
  95. /* Message Transfer pump */
  96. struct tasklet_struct pump_transfers;
  97. /* Current message transfer state info */
  98. struct spi_message *cur_msg;
  99. struct spi_transfer *cur_transfer;
  100. struct chip_data *cur_chip;
  101. size_t len_in_bytes;
  102. size_t len;
  103. void *tx;
  104. void *tx_end;
  105. void *rx;
  106. void *rx_end;
  107. int dma_mapped;
  108. dma_addr_t rx_dma;
  109. dma_addr_t tx_dma;
  110. size_t rx_map_len;
  111. size_t tx_map_len;
  112. u8 n_bytes;
  113. int cs_change;
  114. void (*write) (struct driver_data *);
  115. void (*read) (struct driver_data *);
  116. void (*duplex) (struct driver_data *);
  117. };
  118. struct chip_data {
  119. u16 ctl_reg;
  120. u16 baud;
  121. u16 flag;
  122. u8 chip_select_num;
  123. u8 n_bytes;
  124. u8 width; /* 0 or 1 */
  125. u8 enable_dma;
  126. u8 bits_per_word; /* 8 or 16 */
  127. u8 cs_change_per_word;
  128. u8 cs_chg_udelay;
  129. void (*write) (struct driver_data *);
  130. void (*read) (struct driver_data *);
  131. void (*duplex) (struct driver_data *);
  132. };
  133. static void bfin_spi_enable(struct driver_data *drv_data)
  134. {
  135. u16 cr;
  136. cr = read_CTRL();
  137. write_CTRL(cr | BIT_CTL_ENABLE);
  138. }
  139. static void bfin_spi_disable(struct driver_data *drv_data)
  140. {
  141. u16 cr;
  142. cr = read_CTRL();
  143. write_CTRL(cr & (~BIT_CTL_ENABLE));
  144. }
  145. /* Caculate the SPI_BAUD register value based on input HZ */
  146. static u16 hz_to_spi_baud(u32 speed_hz)
  147. {
  148. u_long sclk = get_sclk();
  149. u16 spi_baud = (sclk / (2 * speed_hz));
  150. if ((sclk % (2 * speed_hz)) > 0)
  151. spi_baud++;
  152. return spi_baud;
  153. }
  154. static int flush(struct driver_data *drv_data)
  155. {
  156. unsigned long limit = loops_per_jiffy << 1;
  157. /* wait for stop and clear stat */
  158. while (!(read_STAT() & BIT_STAT_SPIF) && limit--)
  159. continue;
  160. write_STAT(BIT_STAT_CLR);
  161. return limit;
  162. }
  163. /* Chip select operation functions for cs_change flag */
  164. static void cs_active(struct chip_data *chip)
  165. {
  166. u16 flag = read_FLAG();
  167. flag |= chip->flag;
  168. flag &= ~(chip->flag << 8);
  169. write_FLAG(flag);
  170. }
  171. static void cs_deactive(struct chip_data *chip)
  172. {
  173. u16 flag = read_FLAG();
  174. flag |= (chip->flag << 8);
  175. write_FLAG(flag);
  176. }
  177. #define MAX_SPI_SSEL 7
  178. /* stop controller and re-config current chip*/
  179. static int restore_state(struct driver_data *drv_data)
  180. {
  181. struct chip_data *chip = drv_data->cur_chip;
  182. int ret = 0;
  183. /* Clear status and disable clock */
  184. write_STAT(BIT_STAT_CLR);
  185. bfin_spi_disable(drv_data);
  186. dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
  187. /* Load the registers */
  188. cs_deactive(chip);
  189. write_BAUD(chip->baud);
  190. chip->ctl_reg &= (~BIT_CTL_TIMOD);
  191. chip->ctl_reg |= (chip->width << 8);
  192. write_CTRL(chip->ctl_reg);
  193. bfin_spi_enable(drv_data);
  194. if (ret)
  195. dev_dbg(&drv_data->pdev->dev,
  196. ": request chip select number %d failed\n",
  197. chip->chip_select_num);
  198. return ret;
  199. }
  200. /* used to kick off transfer in rx mode */
  201. static unsigned short dummy_read(void)
  202. {
  203. unsigned short tmp;
  204. tmp = read_RDBR();
  205. return tmp;
  206. }
  207. static void null_writer(struct driver_data *drv_data)
  208. {
  209. u8 n_bytes = drv_data->n_bytes;
  210. while (drv_data->tx < drv_data->tx_end) {
  211. write_TDBR(0);
  212. while ((read_STAT() & BIT_STAT_TXS))
  213. continue;
  214. drv_data->tx += n_bytes;
  215. }
  216. }
  217. static void null_reader(struct driver_data *drv_data)
  218. {
  219. u8 n_bytes = drv_data->n_bytes;
  220. dummy_read();
  221. while (drv_data->rx < drv_data->rx_end) {
  222. while (!(read_STAT() & BIT_STAT_RXS))
  223. continue;
  224. dummy_read();
  225. drv_data->rx += n_bytes;
  226. }
  227. }
  228. static void u8_writer(struct driver_data *drv_data)
  229. {
  230. dev_dbg(&drv_data->pdev->dev,
  231. "cr8-s is 0x%x\n", read_STAT());
  232. /* poll for SPI completion before start */
  233. while (!(read_STAT() & BIT_STAT_SPIF))
  234. continue;
  235. while (drv_data->tx < drv_data->tx_end) {
  236. write_TDBR(*(u8 *) (drv_data->tx));
  237. while (read_STAT() & BIT_STAT_TXS)
  238. continue;
  239. ++drv_data->tx;
  240. }
  241. }
  242. static void u8_cs_chg_writer(struct driver_data *drv_data)
  243. {
  244. struct chip_data *chip = drv_data->cur_chip;
  245. /* poll for SPI completion before start */
  246. while (!(read_STAT() & BIT_STAT_SPIF))
  247. continue;
  248. while (drv_data->tx < drv_data->tx_end) {
  249. cs_active(chip);
  250. write_TDBR(*(u8 *) (drv_data->tx));
  251. while (read_STAT() & BIT_STAT_TXS)
  252. continue;
  253. cs_deactive(chip);
  254. if (chip->cs_chg_udelay)
  255. udelay(chip->cs_chg_udelay);
  256. ++drv_data->tx;
  257. }
  258. }
  259. static void u8_reader(struct driver_data *drv_data)
  260. {
  261. dev_dbg(&drv_data->pdev->dev,
  262. "cr-8 is 0x%x\n", read_STAT());
  263. /* poll for SPI completion before start */
  264. while (!(read_STAT() & BIT_STAT_SPIF))
  265. continue;
  266. /* clear TDBR buffer before read(else it will be shifted out) */
  267. write_TDBR(0xFFFF);
  268. dummy_read();
  269. while (drv_data->rx < drv_data->rx_end - 1) {
  270. while (!(read_STAT() & BIT_STAT_RXS))
  271. continue;
  272. *(u8 *) (drv_data->rx) = read_RDBR();
  273. ++drv_data->rx;
  274. }
  275. while (!(read_STAT() & BIT_STAT_RXS))
  276. continue;
  277. *(u8 *) (drv_data->rx) = read_SHAW();
  278. ++drv_data->rx;
  279. }
  280. static void u8_cs_chg_reader(struct driver_data *drv_data)
  281. {
  282. struct chip_data *chip = drv_data->cur_chip;
  283. /* poll for SPI completion before start */
  284. while (!(read_STAT() & BIT_STAT_SPIF))
  285. continue;
  286. /* clear TDBR buffer before read(else it will be shifted out) */
  287. write_TDBR(0xFFFF);
  288. cs_active(chip);
  289. dummy_read();
  290. while (drv_data->rx < drv_data->rx_end - 1) {
  291. cs_deactive(chip);
  292. if (chip->cs_chg_udelay)
  293. udelay(chip->cs_chg_udelay);
  294. while (!(read_STAT() & BIT_STAT_RXS))
  295. continue;
  296. cs_active(chip);
  297. *(u8 *) (drv_data->rx) = read_RDBR();
  298. ++drv_data->rx;
  299. }
  300. cs_deactive(chip);
  301. while (!(read_STAT() & BIT_STAT_RXS))
  302. continue;
  303. *(u8 *) (drv_data->rx) = read_SHAW();
  304. ++drv_data->rx;
  305. }
  306. static void u8_duplex(struct driver_data *drv_data)
  307. {
  308. /* poll for SPI completion before start */
  309. while (!(read_STAT() & BIT_STAT_SPIF))
  310. continue;
  311. /* in duplex mode, clk is triggered by writing of TDBR */
  312. while (drv_data->rx < drv_data->rx_end) {
  313. write_TDBR(*(u8 *) (drv_data->tx));
  314. while (read_STAT() & BIT_STAT_TXS)
  315. continue;
  316. while (!(read_STAT() & BIT_STAT_RXS))
  317. continue;
  318. *(u8 *) (drv_data->rx) = read_RDBR();
  319. ++drv_data->rx;
  320. ++drv_data->tx;
  321. }
  322. }
  323. static void u8_cs_chg_duplex(struct driver_data *drv_data)
  324. {
  325. struct chip_data *chip = drv_data->cur_chip;
  326. /* poll for SPI completion before start */
  327. while (!(read_STAT() & BIT_STAT_SPIF))
  328. continue;
  329. while (drv_data->rx < drv_data->rx_end) {
  330. cs_active(chip);
  331. write_TDBR(*(u8 *) (drv_data->tx));
  332. while (read_STAT() & BIT_STAT_TXS)
  333. continue;
  334. while (!(read_STAT() & BIT_STAT_RXS))
  335. continue;
  336. *(u8 *) (drv_data->rx) = read_RDBR();
  337. cs_deactive(chip);
  338. if (chip->cs_chg_udelay)
  339. udelay(chip->cs_chg_udelay);
  340. ++drv_data->rx;
  341. ++drv_data->tx;
  342. }
  343. }
  344. static void u16_writer(struct driver_data *drv_data)
  345. {
  346. dev_dbg(&drv_data->pdev->dev,
  347. "cr16 is 0x%x\n", read_STAT());
  348. /* poll for SPI completion before start */
  349. while (!(read_STAT() & BIT_STAT_SPIF))
  350. continue;
  351. while (drv_data->tx < drv_data->tx_end) {
  352. write_TDBR(*(u16 *) (drv_data->tx));
  353. while ((read_STAT() & BIT_STAT_TXS))
  354. continue;
  355. drv_data->tx += 2;
  356. }
  357. }
  358. static void u16_cs_chg_writer(struct driver_data *drv_data)
  359. {
  360. struct chip_data *chip = drv_data->cur_chip;
  361. /* poll for SPI completion before start */
  362. while (!(read_STAT() & BIT_STAT_SPIF))
  363. continue;
  364. while (drv_data->tx < drv_data->tx_end) {
  365. cs_active(chip);
  366. write_TDBR(*(u16 *) (drv_data->tx));
  367. while ((read_STAT() & BIT_STAT_TXS))
  368. continue;
  369. cs_deactive(chip);
  370. if (chip->cs_chg_udelay)
  371. udelay(chip->cs_chg_udelay);
  372. drv_data->tx += 2;
  373. }
  374. }
  375. static void u16_reader(struct driver_data *drv_data)
  376. {
  377. dev_dbg(&drv_data->pdev->dev,
  378. "cr-16 is 0x%x\n", read_STAT());
  379. /* poll for SPI completion before start */
  380. while (!(read_STAT() & BIT_STAT_SPIF))
  381. continue;
  382. /* clear TDBR buffer before read(else it will be shifted out) */
  383. write_TDBR(0xFFFF);
  384. dummy_read();
  385. while (drv_data->rx < (drv_data->rx_end - 2)) {
  386. while (!(read_STAT() & BIT_STAT_RXS))
  387. continue;
  388. *(u16 *) (drv_data->rx) = read_RDBR();
  389. drv_data->rx += 2;
  390. }
  391. while (!(read_STAT() & BIT_STAT_RXS))
  392. continue;
  393. *(u16 *) (drv_data->rx) = read_SHAW();
  394. drv_data->rx += 2;
  395. }
  396. static void u16_cs_chg_reader(struct driver_data *drv_data)
  397. {
  398. struct chip_data *chip = drv_data->cur_chip;
  399. /* poll for SPI completion before start */
  400. while (!(read_STAT() & BIT_STAT_SPIF))
  401. continue;
  402. /* clear TDBR buffer before read(else it will be shifted out) */
  403. write_TDBR(0xFFFF);
  404. cs_active(chip);
  405. dummy_read();
  406. while (drv_data->rx < drv_data->rx_end) {
  407. cs_deactive(chip);
  408. if (chip->cs_chg_udelay)
  409. udelay(chip->cs_chg_udelay);
  410. while (!(read_STAT() & BIT_STAT_RXS))
  411. continue;
  412. cs_active(chip);
  413. *(u16 *) (drv_data->rx) = read_RDBR();
  414. drv_data->rx += 2;
  415. }
  416. cs_deactive(chip);
  417. while (!(read_STAT() & BIT_STAT_RXS))
  418. continue;
  419. *(u16 *) (drv_data->rx) = read_SHAW();
  420. drv_data->rx += 2;
  421. }
  422. static void u16_duplex(struct driver_data *drv_data)
  423. {
  424. /* poll for SPI completion before start */
  425. while (!(read_STAT() & BIT_STAT_SPIF))
  426. continue;
  427. /* in duplex mode, clk is triggered by writing of TDBR */
  428. while (drv_data->tx < drv_data->tx_end) {
  429. write_TDBR(*(u16 *) (drv_data->tx));
  430. while (read_STAT() & BIT_STAT_TXS)
  431. continue;
  432. while (!(read_STAT() & BIT_STAT_RXS))
  433. continue;
  434. *(u16 *) (drv_data->rx) = read_RDBR();
  435. drv_data->rx += 2;
  436. drv_data->tx += 2;
  437. }
  438. }
  439. static void u16_cs_chg_duplex(struct driver_data *drv_data)
  440. {
  441. struct chip_data *chip = drv_data->cur_chip;
  442. /* poll for SPI completion before start */
  443. while (!(read_STAT() & BIT_STAT_SPIF))
  444. continue;
  445. while (drv_data->tx < drv_data->tx_end) {
  446. cs_active(chip);
  447. write_TDBR(*(u16 *) (drv_data->tx));
  448. while (read_STAT() & BIT_STAT_TXS)
  449. continue;
  450. while (!(read_STAT() & BIT_STAT_RXS))
  451. continue;
  452. *(u16 *) (drv_data->rx) = read_RDBR();
  453. cs_deactive(chip);
  454. if (chip->cs_chg_udelay)
  455. udelay(chip->cs_chg_udelay);
  456. drv_data->rx += 2;
  457. drv_data->tx += 2;
  458. }
  459. }
  460. /* test if ther is more transfer to be done */
  461. static void *next_transfer(struct driver_data *drv_data)
  462. {
  463. struct spi_message *msg = drv_data->cur_msg;
  464. struct spi_transfer *trans = drv_data->cur_transfer;
  465. /* Move to next transfer */
  466. if (trans->transfer_list.next != &msg->transfers) {
  467. drv_data->cur_transfer =
  468. list_entry(trans->transfer_list.next,
  469. struct spi_transfer, transfer_list);
  470. return RUNNING_STATE;
  471. } else
  472. return DONE_STATE;
  473. }
  474. /*
  475. * caller already set message->status;
  476. * dma and pio irqs are blocked give finished message back
  477. */
  478. static void giveback(struct driver_data *drv_data)
  479. {
  480. struct chip_data *chip = drv_data->cur_chip;
  481. struct spi_transfer *last_transfer;
  482. unsigned long flags;
  483. struct spi_message *msg;
  484. spin_lock_irqsave(&drv_data->lock, flags);
  485. msg = drv_data->cur_msg;
  486. drv_data->cur_msg = NULL;
  487. drv_data->cur_transfer = NULL;
  488. drv_data->cur_chip = NULL;
  489. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  490. spin_unlock_irqrestore(&drv_data->lock, flags);
  491. last_transfer = list_entry(msg->transfers.prev,
  492. struct spi_transfer, transfer_list);
  493. msg->state = NULL;
  494. /* disable chip select signal. And not stop spi in autobuffer mode */
  495. if (drv_data->tx_dma != 0xFFFF) {
  496. cs_deactive(chip);
  497. bfin_spi_disable(drv_data);
  498. }
  499. if (!drv_data->cs_change)
  500. cs_deactive(chip);
  501. if (msg->complete)
  502. msg->complete(msg->context);
  503. }
  504. static irqreturn_t dma_irq_handler(int irq, void *dev_id)
  505. {
  506. struct driver_data *drv_data = (struct driver_data *)dev_id;
  507. struct spi_message *msg = drv_data->cur_msg;
  508. struct chip_data *chip = drv_data->cur_chip;
  509. dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
  510. clear_dma_irqstat(spi_dma_ch);
  511. /* Wait for DMA to complete */
  512. while (get_dma_curr_irqstat(spi_dma_ch) & DMA_RUN)
  513. continue;
  514. /*
  515. * wait for the last transaction shifted out. HRM states:
  516. * at this point there may still be data in the SPI DMA FIFO waiting
  517. * to be transmitted ... software needs to poll TXS in the SPI_STAT
  518. * register until it goes low for 2 successive reads
  519. */
  520. if (drv_data->tx != NULL) {
  521. while ((read_STAT() & TXS) ||
  522. (read_STAT() & TXS))
  523. continue;
  524. }
  525. while (!(read_STAT() & SPIF))
  526. continue;
  527. msg->actual_length += drv_data->len_in_bytes;
  528. if (drv_data->cs_change)
  529. cs_deactive(chip);
  530. /* Move to next transfer */
  531. msg->state = next_transfer(drv_data);
  532. /* Schedule transfer tasklet */
  533. tasklet_schedule(&drv_data->pump_transfers);
  534. /* free the irq handler before next transfer */
  535. dev_dbg(&drv_data->pdev->dev,
  536. "disable dma channel irq%d\n",
  537. spi_dma_ch);
  538. dma_disable_irq(spi_dma_ch);
  539. return IRQ_HANDLED;
  540. }
  541. static void pump_transfers(unsigned long data)
  542. {
  543. struct driver_data *drv_data = (struct driver_data *)data;
  544. struct spi_message *message = NULL;
  545. struct spi_transfer *transfer = NULL;
  546. struct spi_transfer *previous = NULL;
  547. struct chip_data *chip = NULL;
  548. u8 width;
  549. u16 cr, dma_width, dma_config;
  550. u32 tranf_success = 1;
  551. /* Get current state information */
  552. message = drv_data->cur_msg;
  553. transfer = drv_data->cur_transfer;
  554. chip = drv_data->cur_chip;
  555. /*
  556. * if msg is error or done, report it back using complete() callback
  557. */
  558. /* Handle for abort */
  559. if (message->state == ERROR_STATE) {
  560. message->status = -EIO;
  561. giveback(drv_data);
  562. return;
  563. }
  564. /* Handle end of message */
  565. if (message->state == DONE_STATE) {
  566. message->status = 0;
  567. giveback(drv_data);
  568. return;
  569. }
  570. /* Delay if requested at end of transfer */
  571. if (message->state == RUNNING_STATE) {
  572. previous = list_entry(transfer->transfer_list.prev,
  573. struct spi_transfer, transfer_list);
  574. if (previous->delay_usecs)
  575. udelay(previous->delay_usecs);
  576. }
  577. /* Setup the transfer state based on the type of transfer */
  578. if (flush(drv_data) == 0) {
  579. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  580. message->status = -EIO;
  581. giveback(drv_data);
  582. return;
  583. }
  584. if (transfer->tx_buf != NULL) {
  585. drv_data->tx = (void *)transfer->tx_buf;
  586. drv_data->tx_end = drv_data->tx + transfer->len;
  587. dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
  588. transfer->tx_buf, drv_data->tx_end);
  589. } else {
  590. drv_data->tx = NULL;
  591. }
  592. if (transfer->rx_buf != NULL) {
  593. drv_data->rx = transfer->rx_buf;
  594. drv_data->rx_end = drv_data->rx + transfer->len;
  595. dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
  596. transfer->rx_buf, drv_data->rx_end);
  597. } else {
  598. drv_data->rx = NULL;
  599. }
  600. drv_data->rx_dma = transfer->rx_dma;
  601. drv_data->tx_dma = transfer->tx_dma;
  602. drv_data->len_in_bytes = transfer->len;
  603. drv_data->cs_change = transfer->cs_change;
  604. width = chip->width;
  605. if (width == CFG_SPI_WORDSIZE16) {
  606. drv_data->len = (transfer->len) >> 1;
  607. } else {
  608. drv_data->len = transfer->len;
  609. }
  610. drv_data->write = drv_data->tx ? chip->write : null_writer;
  611. drv_data->read = drv_data->rx ? chip->read : null_reader;
  612. drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
  613. dev_dbg(&drv_data->pdev->dev, "transfer: ",
  614. "drv_data->write is %p, chip->write is %p, null_wr is %p\n",
  615. drv_data->write, chip->write, null_writer);
  616. /* speed and width has been set on per message */
  617. message->state = RUNNING_STATE;
  618. dma_config = 0;
  619. write_STAT(BIT_STAT_CLR);
  620. cr = (read_CTRL() & (~BIT_CTL_TIMOD));
  621. cs_active(chip);
  622. dev_dbg(&drv_data->pdev->dev,
  623. "now pumping a transfer: width is %d, len is %d\n",
  624. width, transfer->len);
  625. /*
  626. * Try to map dma buffer and do a dma transfer if
  627. * successful use different way to r/w according to
  628. * drv_data->cur_chip->enable_dma
  629. */
  630. if (drv_data->cur_chip->enable_dma && drv_data->len > 6) {
  631. disable_dma(spi_dma_ch);
  632. clear_dma_irqstat(spi_dma_ch);
  633. /* config dma channel */
  634. dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
  635. if (width == CFG_SPI_WORDSIZE16) {
  636. set_dma_x_count(spi_dma_ch, drv_data->len);
  637. set_dma_x_modify(spi_dma_ch, 2);
  638. dma_width = WDSIZE_16;
  639. } else {
  640. set_dma_x_count(spi_dma_ch, drv_data->len);
  641. set_dma_x_modify(spi_dma_ch, 1);
  642. dma_width = WDSIZE_8;
  643. }
  644. /* poll for SPI completion before start */
  645. while (!(read_STAT() & BIT_STAT_SPIF))
  646. continue;
  647. /* dirty hack for autobuffer DMA mode */
  648. if (drv_data->tx_dma == 0xFFFF) {
  649. dev_dbg(&drv_data->pdev->dev,
  650. "doing autobuffer DMA out.\n");
  651. /* set SPI transfer mode */
  652. write_CTRL(cr | CFG_SPI_DMAWRITE);
  653. /* no irq in autobuffer mode */
  654. dma_config =
  655. (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
  656. set_dma_config(spi_dma_ch, dma_config);
  657. set_dma_start_addr(spi_dma_ch,
  658. (unsigned long)drv_data->tx);
  659. enable_dma(spi_dma_ch);
  660. /* just return here, there can only be one transfer in this mode */
  661. message->status = 0;
  662. giveback(drv_data);
  663. return;
  664. }
  665. /* In dma mode, rx or tx must be NULL in one transfer */
  666. if (drv_data->rx != NULL) {
  667. /* set transfer mode, and enable SPI */
  668. dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
  669. /* set SPI transfer mode */
  670. write_CTRL(cr | CFG_SPI_DMAREAD);
  671. /* clear tx reg soformer data is not shifted out */
  672. write_TDBR(0xFFFF);
  673. set_dma_x_count(spi_dma_ch, drv_data->len);
  674. /* start dma */
  675. dma_enable_irq(spi_dma_ch);
  676. dma_config = (WNR | RESTART | dma_width | DI_EN);
  677. set_dma_config(spi_dma_ch, dma_config);
  678. set_dma_start_addr(spi_dma_ch,
  679. (unsigned long)drv_data->rx);
  680. enable_dma(spi_dma_ch);
  681. } else if (drv_data->tx != NULL) {
  682. dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
  683. /* set SPI transfer mode */
  684. write_CTRL(cr | CFG_SPI_DMAWRITE);
  685. /* start dma */
  686. dma_enable_irq(spi_dma_ch);
  687. dma_config = (RESTART | dma_width | DI_EN);
  688. set_dma_config(spi_dma_ch, dma_config);
  689. set_dma_start_addr(spi_dma_ch,
  690. (unsigned long)drv_data->tx);
  691. enable_dma(spi_dma_ch);
  692. }
  693. } else {
  694. /* IO mode write then read */
  695. dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
  696. if (drv_data->tx != NULL && drv_data->rx != NULL) {
  697. /* full duplex mode */
  698. BUG_ON((drv_data->tx_end - drv_data->tx) !=
  699. (drv_data->rx_end - drv_data->rx));
  700. dev_dbg(&drv_data->pdev->dev,
  701. "IO duplex: cr is 0x%x\n", cr);
  702. /* set SPI transfer mode */
  703. write_CTRL(cr | CFG_SPI_WRITE);
  704. drv_data->duplex(drv_data);
  705. if (drv_data->tx != drv_data->tx_end)
  706. tranf_success = 0;
  707. } else if (drv_data->tx != NULL) {
  708. /* write only half duplex */
  709. dev_dbg(&drv_data->pdev->dev,
  710. "IO write: cr is 0x%x\n", cr);
  711. /* set SPI transfer mode */
  712. write_CTRL(cr | CFG_SPI_WRITE);
  713. drv_data->write(drv_data);
  714. if (drv_data->tx != drv_data->tx_end)
  715. tranf_success = 0;
  716. } else if (drv_data->rx != NULL) {
  717. /* read only half duplex */
  718. dev_dbg(&drv_data->pdev->dev,
  719. "IO read: cr is 0x%x\n", cr);
  720. /* set SPI transfer mode */
  721. write_CTRL(cr | CFG_SPI_READ);
  722. drv_data->read(drv_data);
  723. if (drv_data->rx != drv_data->rx_end)
  724. tranf_success = 0;
  725. }
  726. if (!tranf_success) {
  727. dev_dbg(&drv_data->pdev->dev,
  728. "IO write error!\n");
  729. message->state = ERROR_STATE;
  730. } else {
  731. /* Update total byte transfered */
  732. message->actual_length += drv_data->len;
  733. /* Move to next transfer of this msg */
  734. message->state = next_transfer(drv_data);
  735. }
  736. /* Schedule next transfer tasklet */
  737. tasklet_schedule(&drv_data->pump_transfers);
  738. }
  739. }
  740. /* pop a msg from queue and kick off real transfer */
  741. static void pump_messages(struct work_struct *work)
  742. {
  743. struct driver_data *drv_data;
  744. unsigned long flags;
  745. drv_data = container_of(work, struct driver_data, pump_messages);
  746. /* Lock queue and check for queue work */
  747. spin_lock_irqsave(&drv_data->lock, flags);
  748. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  749. /* pumper kicked off but no work to do */
  750. drv_data->busy = 0;
  751. spin_unlock_irqrestore(&drv_data->lock, flags);
  752. return;
  753. }
  754. /* Make sure we are not already running a message */
  755. if (drv_data->cur_msg) {
  756. spin_unlock_irqrestore(&drv_data->lock, flags);
  757. return;
  758. }
  759. /* Extract head of queue */
  760. drv_data->cur_msg = list_entry(drv_data->queue.next,
  761. struct spi_message, queue);
  762. /* Setup the SSP using the per chip configuration */
  763. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  764. if (restore_state(drv_data)) {
  765. spin_unlock_irqrestore(&drv_data->lock, flags);
  766. return;
  767. };
  768. list_del_init(&drv_data->cur_msg->queue);
  769. /* Initial message state */
  770. drv_data->cur_msg->state = START_STATE;
  771. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  772. struct spi_transfer, transfer_list);
  773. dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
  774. "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
  775. drv_data->cur_chip->baud, drv_data->cur_chip->flag,
  776. drv_data->cur_chip->ctl_reg);
  777. dev_dbg(&drv_data->pdev->dev,
  778. "the first transfer len is %d\n",
  779. drv_data->cur_transfer->len);
  780. /* Mark as busy and launch transfers */
  781. tasklet_schedule(&drv_data->pump_transfers);
  782. drv_data->busy = 1;
  783. spin_unlock_irqrestore(&drv_data->lock, flags);
  784. }
  785. /*
  786. * got a msg to transfer, queue it in drv_data->queue.
  787. * And kick off message pumper
  788. */
  789. static int transfer(struct spi_device *spi, struct spi_message *msg)
  790. {
  791. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  792. unsigned long flags;
  793. spin_lock_irqsave(&drv_data->lock, flags);
  794. if (drv_data->run == QUEUE_STOPPED) {
  795. spin_unlock_irqrestore(&drv_data->lock, flags);
  796. return -ESHUTDOWN;
  797. }
  798. msg->actual_length = 0;
  799. msg->status = -EINPROGRESS;
  800. msg->state = START_STATE;
  801. dev_dbg(&spi->dev, "adding an msg in transfer() \n");
  802. list_add_tail(&msg->queue, &drv_data->queue);
  803. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  804. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  805. spin_unlock_irqrestore(&drv_data->lock, flags);
  806. return 0;
  807. }
  808. #define MAX_SPI_SSEL 7
  809. static u16 ssel[3][MAX_SPI_SSEL] = {
  810. {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
  811. P_SPI0_SSEL4, P_SPI0_SSEL5,
  812. P_SPI0_SSEL6, P_SPI0_SSEL7},
  813. {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
  814. P_SPI1_SSEL4, P_SPI1_SSEL5,
  815. P_SPI1_SSEL6, P_SPI1_SSEL7},
  816. {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
  817. P_SPI2_SSEL4, P_SPI2_SSEL5,
  818. P_SPI2_SSEL6, P_SPI2_SSEL7},
  819. };
  820. /* first setup for new devices */
  821. static int setup(struct spi_device *spi)
  822. {
  823. struct bfin5xx_spi_chip *chip_info = NULL;
  824. struct chip_data *chip;
  825. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  826. u8 spi_flg;
  827. /* Abort device setup if requested features are not supported */
  828. if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
  829. dev_err(&spi->dev, "requested mode not fully supported\n");
  830. return -EINVAL;
  831. }
  832. /* Zero (the default) here means 8 bits */
  833. if (!spi->bits_per_word)
  834. spi->bits_per_word = 8;
  835. if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
  836. return -EINVAL;
  837. /* Only alloc (or use chip_info) on first setup */
  838. chip = spi_get_ctldata(spi);
  839. if (chip == NULL) {
  840. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  841. if (!chip)
  842. return -ENOMEM;
  843. chip->enable_dma = 0;
  844. chip_info = spi->controller_data;
  845. }
  846. /* chip_info isn't always needed */
  847. if (chip_info) {
  848. /* Make sure people stop trying to set fields via ctl_reg
  849. * when they should actually be using common SPI framework.
  850. * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
  851. * Not sure if a user actually needs/uses any of these,
  852. * but let's assume (for now) they do.
  853. */
  854. if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
  855. dev_err(&spi->dev, "do not set bits in ctl_reg "
  856. "that the SPI framework manages\n");
  857. return -EINVAL;
  858. }
  859. chip->enable_dma = chip_info->enable_dma != 0
  860. && drv_data->master_info->enable_dma;
  861. chip->ctl_reg = chip_info->ctl_reg;
  862. chip->bits_per_word = chip_info->bits_per_word;
  863. chip->cs_change_per_word = chip_info->cs_change_per_word;
  864. chip->cs_chg_udelay = chip_info->cs_chg_udelay;
  865. }
  866. /* translate common spi framework into our register */
  867. if (spi->mode & SPI_CPOL)
  868. chip->ctl_reg |= CPOL;
  869. if (spi->mode & SPI_CPHA)
  870. chip->ctl_reg |= CPHA;
  871. if (spi->mode & SPI_LSB_FIRST)
  872. chip->ctl_reg |= LSBF;
  873. /* we dont support running in slave mode (yet?) */
  874. chip->ctl_reg |= MSTR;
  875. /*
  876. * if any one SPI chip is registered and wants DMA, request the
  877. * DMA channel for it
  878. */
  879. if (chip->enable_dma && !dma_requested) {
  880. /* register dma irq handler */
  881. if (request_dma(spi_dma_ch, "BF53x_SPI_DMA") < 0) {
  882. dev_dbg(&spi->dev,
  883. "Unable to request BlackFin SPI DMA channel\n");
  884. return -ENODEV;
  885. }
  886. if (set_dma_callback(spi_dma_ch, (void *)dma_irq_handler,
  887. drv_data) < 0) {
  888. dev_dbg(&spi->dev, "Unable to set dma callback\n");
  889. return -EPERM;
  890. }
  891. dma_disable_irq(spi_dma_ch);
  892. dma_requested = 1;
  893. }
  894. /*
  895. * Notice: for blackfin, the speed_hz is the value of register
  896. * SPI_BAUD, not the real baudrate
  897. */
  898. chip->baud = hz_to_spi_baud(spi->max_speed_hz);
  899. spi_flg = ~(1 << (spi->chip_select));
  900. chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
  901. chip->chip_select_num = spi->chip_select;
  902. switch (chip->bits_per_word) {
  903. case 8:
  904. chip->n_bytes = 1;
  905. chip->width = CFG_SPI_WORDSIZE8;
  906. chip->read = chip->cs_change_per_word ?
  907. u8_cs_chg_reader : u8_reader;
  908. chip->write = chip->cs_change_per_word ?
  909. u8_cs_chg_writer : u8_writer;
  910. chip->duplex = chip->cs_change_per_word ?
  911. u8_cs_chg_duplex : u8_duplex;
  912. break;
  913. case 16:
  914. chip->n_bytes = 2;
  915. chip->width = CFG_SPI_WORDSIZE16;
  916. chip->read = chip->cs_change_per_word ?
  917. u16_cs_chg_reader : u16_reader;
  918. chip->write = chip->cs_change_per_word ?
  919. u16_cs_chg_writer : u16_writer;
  920. chip->duplex = chip->cs_change_per_word ?
  921. u16_cs_chg_duplex : u16_duplex;
  922. break;
  923. default:
  924. dev_err(&spi->dev, "%d bits_per_word is not supported\n",
  925. chip->bits_per_word);
  926. kfree(chip);
  927. return -ENODEV;
  928. }
  929. dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
  930. spi->modalias, chip->width, chip->enable_dma);
  931. dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
  932. chip->ctl_reg, chip->flag);
  933. spi_set_ctldata(spi, chip);
  934. dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
  935. if ((chip->chip_select_num > 0)
  936. && (chip->chip_select_num <= spi->master->num_chipselect))
  937. peripheral_request(ssel[spi->master->bus_num]
  938. [chip->chip_select_num-1], DRV_NAME);
  939. return 0;
  940. }
  941. /*
  942. * callback for spi framework.
  943. * clean driver specific data
  944. */
  945. static void cleanup(struct spi_device *spi)
  946. {
  947. struct chip_data *chip = spi_get_ctldata(spi);
  948. if ((chip->chip_select_num > 0)
  949. && (chip->chip_select_num <= spi->master->num_chipselect))
  950. peripheral_free(ssel[spi->master->bus_num]
  951. [chip->chip_select_num-1]);
  952. kfree(chip);
  953. }
  954. static inline int init_queue(struct driver_data *drv_data)
  955. {
  956. INIT_LIST_HEAD(&drv_data->queue);
  957. spin_lock_init(&drv_data->lock);
  958. drv_data->run = QUEUE_STOPPED;
  959. drv_data->busy = 0;
  960. /* init transfer tasklet */
  961. tasklet_init(&drv_data->pump_transfers,
  962. pump_transfers, (unsigned long)drv_data);
  963. /* init messages workqueue */
  964. INIT_WORK(&drv_data->pump_messages, pump_messages);
  965. drv_data->workqueue =
  966. create_singlethread_workqueue(drv_data->master->dev.parent->bus_id);
  967. if (drv_data->workqueue == NULL)
  968. return -EBUSY;
  969. return 0;
  970. }
  971. static inline int start_queue(struct driver_data *drv_data)
  972. {
  973. unsigned long flags;
  974. spin_lock_irqsave(&drv_data->lock, flags);
  975. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  976. spin_unlock_irqrestore(&drv_data->lock, flags);
  977. return -EBUSY;
  978. }
  979. drv_data->run = QUEUE_RUNNING;
  980. drv_data->cur_msg = NULL;
  981. drv_data->cur_transfer = NULL;
  982. drv_data->cur_chip = NULL;
  983. spin_unlock_irqrestore(&drv_data->lock, flags);
  984. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  985. return 0;
  986. }
  987. static inline int stop_queue(struct driver_data *drv_data)
  988. {
  989. unsigned long flags;
  990. unsigned limit = 500;
  991. int status = 0;
  992. spin_lock_irqsave(&drv_data->lock, flags);
  993. /*
  994. * This is a bit lame, but is optimized for the common execution path.
  995. * A wait_queue on the drv_data->busy could be used, but then the common
  996. * execution path (pump_messages) would be required to call wake_up or
  997. * friends on every SPI message. Do this instead
  998. */
  999. drv_data->run = QUEUE_STOPPED;
  1000. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  1001. spin_unlock_irqrestore(&drv_data->lock, flags);
  1002. msleep(10);
  1003. spin_lock_irqsave(&drv_data->lock, flags);
  1004. }
  1005. if (!list_empty(&drv_data->queue) || drv_data->busy)
  1006. status = -EBUSY;
  1007. spin_unlock_irqrestore(&drv_data->lock, flags);
  1008. return status;
  1009. }
  1010. static inline int destroy_queue(struct driver_data *drv_data)
  1011. {
  1012. int status;
  1013. status = stop_queue(drv_data);
  1014. if (status != 0)
  1015. return status;
  1016. destroy_workqueue(drv_data->workqueue);
  1017. return 0;
  1018. }
  1019. static int setup_pin_mux(int action, int bus_num)
  1020. {
  1021. u16 pin_req[3][4] = {
  1022. {P_SPI0_SCK, P_SPI0_MISO, P_SPI0_MOSI, 0},
  1023. {P_SPI1_SCK, P_SPI1_MISO, P_SPI1_MOSI, 0},
  1024. {P_SPI2_SCK, P_SPI2_MISO, P_SPI2_MOSI, 0},
  1025. };
  1026. if (action) {
  1027. if (peripheral_request_list(pin_req[bus_num], DRV_NAME))
  1028. return -EFAULT;
  1029. } else {
  1030. peripheral_free_list(pin_req[bus_num]);
  1031. }
  1032. return 0;
  1033. }
  1034. static int __init bfin5xx_spi_probe(struct platform_device *pdev)
  1035. {
  1036. struct device *dev = &pdev->dev;
  1037. struct bfin5xx_spi_master *platform_info;
  1038. struct spi_master *master;
  1039. struct driver_data *drv_data = 0;
  1040. struct resource *res;
  1041. int status = 0;
  1042. platform_info = dev->platform_data;
  1043. /* Allocate master with space for drv_data */
  1044. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1045. if (!master) {
  1046. dev_err(&pdev->dev, "can not alloc spi_master\n");
  1047. return -ENOMEM;
  1048. }
  1049. drv_data = spi_master_get_devdata(master);
  1050. drv_data->master = master;
  1051. drv_data->master_info = platform_info;
  1052. drv_data->pdev = pdev;
  1053. master->bus_num = pdev->id;
  1054. master->num_chipselect = platform_info->num_chipselect;
  1055. master->cleanup = cleanup;
  1056. master->setup = setup;
  1057. master->transfer = transfer;
  1058. /* Find and map our resources */
  1059. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1060. if (res == NULL) {
  1061. dev_err(dev, "Cannot get IORESOURCE_MEM\n");
  1062. status = -ENOENT;
  1063. goto out_error_get_res;
  1064. }
  1065. spi_regs_base = (u32) ioremap(res->start, (res->end - res->start)+1);
  1066. if (!spi_regs_base) {
  1067. dev_err(dev, "Cannot map IO\n");
  1068. status = -ENXIO;
  1069. goto out_error_ioremap;
  1070. }
  1071. spi_dma_ch = platform_get_irq(pdev, 0);
  1072. if (spi_dma_ch < 0) {
  1073. dev_err(dev, "No DMA channel specified\n");
  1074. status = -ENOENT;
  1075. goto out_error_no_dma_ch;
  1076. }
  1077. /* Initial and start queue */
  1078. status = init_queue(drv_data);
  1079. if (status != 0) {
  1080. dev_err(dev, "problem initializing queue\n");
  1081. goto out_error_queue_alloc;
  1082. }
  1083. status = start_queue(drv_data);
  1084. if (status != 0) {
  1085. dev_err(dev, "problem starting queue\n");
  1086. goto out_error_queue_alloc;
  1087. }
  1088. /* Register with the SPI framework */
  1089. platform_set_drvdata(pdev, drv_data);
  1090. status = spi_register_master(master);
  1091. if (status != 0) {
  1092. dev_err(dev, "problem registering spi master\n");
  1093. goto out_error_queue_alloc;
  1094. }
  1095. if (setup_pin_mux(1, master->bus_num)) {
  1096. dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
  1097. goto out_error;
  1098. }
  1099. dev_info(dev, "%s, Version %s, regs_base @ 0x%08x\n",
  1100. DRV_DESC, DRV_VERSION, spi_regs_base);
  1101. return status;
  1102. out_error_queue_alloc:
  1103. destroy_queue(drv_data);
  1104. out_error_no_dma_ch:
  1105. iounmap((void *) spi_regs_base);
  1106. out_error_ioremap:
  1107. out_error_get_res:
  1108. out_error:
  1109. spi_master_put(master);
  1110. return status;
  1111. }
  1112. /* stop hardware and remove the driver */
  1113. static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
  1114. {
  1115. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1116. int status = 0;
  1117. if (!drv_data)
  1118. return 0;
  1119. /* Remove the queue */
  1120. status = destroy_queue(drv_data);
  1121. if (status != 0)
  1122. return status;
  1123. /* Disable the SSP at the peripheral and SOC level */
  1124. bfin_spi_disable(drv_data);
  1125. /* Release DMA */
  1126. if (drv_data->master_info->enable_dma) {
  1127. if (dma_channel_active(spi_dma_ch))
  1128. free_dma(spi_dma_ch);
  1129. }
  1130. /* Disconnect from the SPI framework */
  1131. spi_unregister_master(drv_data->master);
  1132. setup_pin_mux(0, drv_data->master->bus_num);
  1133. /* Prevent double remove */
  1134. platform_set_drvdata(pdev, NULL);
  1135. return 0;
  1136. }
  1137. #ifdef CONFIG_PM
  1138. static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  1139. {
  1140. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1141. int status = 0;
  1142. status = stop_queue(drv_data);
  1143. if (status != 0)
  1144. return status;
  1145. /* stop hardware */
  1146. bfin_spi_disable(drv_data);
  1147. return 0;
  1148. }
  1149. static int bfin5xx_spi_resume(struct platform_device *pdev)
  1150. {
  1151. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1152. int status = 0;
  1153. /* Enable the SPI interface */
  1154. bfin_spi_enable(drv_data);
  1155. /* Start the queue running */
  1156. status = start_queue(drv_data);
  1157. if (status != 0) {
  1158. dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
  1159. return status;
  1160. }
  1161. return 0;
  1162. }
  1163. #else
  1164. #define bfin5xx_spi_suspend NULL
  1165. #define bfin5xx_spi_resume NULL
  1166. #endif /* CONFIG_PM */
  1167. MODULE_ALIAS("bfin-spi-master"); /* for platform bus hotplug */
  1168. static struct platform_driver bfin5xx_spi_driver = {
  1169. .driver = {
  1170. .name = DRV_NAME,
  1171. .owner = THIS_MODULE,
  1172. },
  1173. .suspend = bfin5xx_spi_suspend,
  1174. .resume = bfin5xx_spi_resume,
  1175. .remove = __devexit_p(bfin5xx_spi_remove),
  1176. };
  1177. static int __init bfin5xx_spi_init(void)
  1178. {
  1179. return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
  1180. }
  1181. module_init(bfin5xx_spi_init);
  1182. static void __exit bfin5xx_spi_exit(void)
  1183. {
  1184. platform_driver_unregister(&bfin5xx_spi_driver);
  1185. }
  1186. module_exit(bfin5xx_spi_exit);