davinci-mcasp.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/delay.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/initval.h>
  27. #include <sound/soc.h>
  28. #include "davinci-pcm.h"
  29. #include "davinci-mcasp.h"
  30. /*
  31. * McASP register definitions
  32. */
  33. #define DAVINCI_MCASP_PID_REG 0x00
  34. #define DAVINCI_MCASP_PWREMUMGT_REG 0x04
  35. #define DAVINCI_MCASP_PFUNC_REG 0x10
  36. #define DAVINCI_MCASP_PDIR_REG 0x14
  37. #define DAVINCI_MCASP_PDOUT_REG 0x18
  38. #define DAVINCI_MCASP_PDSET_REG 0x1c
  39. #define DAVINCI_MCASP_PDCLR_REG 0x20
  40. #define DAVINCI_MCASP_TLGC_REG 0x30
  41. #define DAVINCI_MCASP_TLMR_REG 0x34
  42. #define DAVINCI_MCASP_GBLCTL_REG 0x44
  43. #define DAVINCI_MCASP_AMUTE_REG 0x48
  44. #define DAVINCI_MCASP_LBCTL_REG 0x4c
  45. #define DAVINCI_MCASP_TXDITCTL_REG 0x50
  46. #define DAVINCI_MCASP_GBLCTLR_REG 0x60
  47. #define DAVINCI_MCASP_RXMASK_REG 0x64
  48. #define DAVINCI_MCASP_RXFMT_REG 0x68
  49. #define DAVINCI_MCASP_RXFMCTL_REG 0x6c
  50. #define DAVINCI_MCASP_ACLKRCTL_REG 0x70
  51. #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
  52. #define DAVINCI_MCASP_RXTDM_REG 0x78
  53. #define DAVINCI_MCASP_EVTCTLR_REG 0x7c
  54. #define DAVINCI_MCASP_RXSTAT_REG 0x80
  55. #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
  56. #define DAVINCI_MCASP_RXCLKCHK_REG 0x88
  57. #define DAVINCI_MCASP_REVTCTL_REG 0x8c
  58. #define DAVINCI_MCASP_GBLCTLX_REG 0xa0
  59. #define DAVINCI_MCASP_TXMASK_REG 0xa4
  60. #define DAVINCI_MCASP_TXFMT_REG 0xa8
  61. #define DAVINCI_MCASP_TXFMCTL_REG 0xac
  62. #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
  63. #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
  64. #define DAVINCI_MCASP_TXTDM_REG 0xb8
  65. #define DAVINCI_MCASP_EVTCTLX_REG 0xbc
  66. #define DAVINCI_MCASP_TXSTAT_REG 0xc0
  67. #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
  68. #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
  69. #define DAVINCI_MCASP_XEVTCTL_REG 0xcc
  70. /* Left(even TDM Slot) Channel Status Register File */
  71. #define DAVINCI_MCASP_DITCSRA_REG 0x100
  72. /* Right(odd TDM slot) Channel Status Register File */
  73. #define DAVINCI_MCASP_DITCSRB_REG 0x118
  74. /* Left(even TDM slot) User Data Register File */
  75. #define DAVINCI_MCASP_DITUDRA_REG 0x130
  76. /* Right(odd TDM Slot) User Data Register File */
  77. #define DAVINCI_MCASP_DITUDRB_REG 0x148
  78. /* Serializer n Control Register */
  79. #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
  80. #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
  81. (n << 2))
  82. /* Transmit Buffer for Serializer n */
  83. #define DAVINCI_MCASP_TXBUF_REG 0x200
  84. /* Receive Buffer for Serializer n */
  85. #define DAVINCI_MCASP_RXBUF_REG 0x280
  86. /*
  87. * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
  88. * Register Bits
  89. */
  90. #define MCASP_FREE BIT(0)
  91. #define MCASP_SOFT BIT(1)
  92. /*
  93. * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
  94. */
  95. #define AXR(n) (1<<n)
  96. #define PFUNC_AMUTE BIT(25)
  97. #define ACLKX BIT(26)
  98. #define AHCLKX BIT(27)
  99. #define AFSX BIT(28)
  100. #define ACLKR BIT(29)
  101. #define AHCLKR BIT(30)
  102. #define AFSR BIT(31)
  103. /*
  104. * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
  105. */
  106. #define AXR(n) (1<<n)
  107. #define PDIR_AMUTE BIT(25)
  108. #define ACLKX BIT(26)
  109. #define AHCLKX BIT(27)
  110. #define AFSX BIT(28)
  111. #define ACLKR BIT(29)
  112. #define AHCLKR BIT(30)
  113. #define AFSR BIT(31)
  114. /*
  115. * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
  116. */
  117. #define DITEN BIT(0) /* Transmit DIT mode enable/disable */
  118. #define VA BIT(2)
  119. #define VB BIT(3)
  120. /*
  121. * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
  122. */
  123. #define TXROT(val) (val)
  124. #define TXSEL BIT(3)
  125. #define TXSSZ(val) (val<<4)
  126. #define TXPBIT(val) (val<<8)
  127. #define TXPAD(val) (val<<13)
  128. #define TXORD BIT(15)
  129. #define FSXDLY(val) (val<<16)
  130. /*
  131. * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
  132. */
  133. #define RXROT(val) (val)
  134. #define RXSEL BIT(3)
  135. #define RXSSZ(val) (val<<4)
  136. #define RXPBIT(val) (val<<8)
  137. #define RXPAD(val) (val<<13)
  138. #define RXORD BIT(15)
  139. #define FSRDLY(val) (val<<16)
  140. /*
  141. * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
  142. */
  143. #define FSXPOL BIT(0)
  144. #define AFSXE BIT(1)
  145. #define FSXDUR BIT(4)
  146. #define FSXMOD(val) (val<<7)
  147. /*
  148. * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
  149. */
  150. #define FSRPOL BIT(0)
  151. #define AFSRE BIT(1)
  152. #define FSRDUR BIT(4)
  153. #define FSRMOD(val) (val<<7)
  154. /*
  155. * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
  156. */
  157. #define ACLKXDIV(val) (val)
  158. #define ACLKXE BIT(5)
  159. #define TX_ASYNC BIT(6)
  160. #define ACLKXPOL BIT(7)
  161. /*
  162. * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
  163. */
  164. #define ACLKRDIV(val) (val)
  165. #define ACLKRE BIT(5)
  166. #define RX_ASYNC BIT(6)
  167. #define ACLKRPOL BIT(7)
  168. /*
  169. * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
  170. * Register Bits
  171. */
  172. #define AHCLKXDIV(val) (val)
  173. #define AHCLKXPOL BIT(14)
  174. #define AHCLKXE BIT(15)
  175. /*
  176. * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
  177. * Register Bits
  178. */
  179. #define AHCLKRDIV(val) (val)
  180. #define AHCLKRPOL BIT(14)
  181. #define AHCLKRE BIT(15)
  182. /*
  183. * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
  184. */
  185. #define MODE(val) (val)
  186. #define DISMOD (val)(val<<2)
  187. #define TXSTATE BIT(4)
  188. #define RXSTATE BIT(5)
  189. /*
  190. * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
  191. */
  192. #define LBEN BIT(0)
  193. #define LBORD BIT(1)
  194. #define LBGENMODE(val) (val<<2)
  195. /*
  196. * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
  197. */
  198. #define TXTDMS(n) (1<<n)
  199. /*
  200. * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
  201. */
  202. #define RXTDMS(n) (1<<n)
  203. /*
  204. * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
  205. */
  206. #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
  207. #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
  208. #define RXSERCLR BIT(2) /* Receiver Serializer Clear */
  209. #define RXSMRST BIT(3) /* Receiver State Machine Reset */
  210. #define RXFSRST BIT(4) /* Frame Sync Generator Reset */
  211. #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
  212. #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
  213. #define TXSERCLR BIT(10) /* Transmit Serializer Clear */
  214. #define TXSMRST BIT(11) /* Transmitter State Machine Reset */
  215. #define TXFSRST BIT(12) /* Frame Sync Generator Reset */
  216. /*
  217. * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
  218. */
  219. #define MUTENA(val) (val)
  220. #define MUTEINPOL BIT(2)
  221. #define MUTEINENA BIT(3)
  222. #define MUTEIN BIT(4)
  223. #define MUTER BIT(5)
  224. #define MUTEX BIT(6)
  225. #define MUTEFSR BIT(7)
  226. #define MUTEFSX BIT(8)
  227. #define MUTEBADCLKR BIT(9)
  228. #define MUTEBADCLKX BIT(10)
  229. #define MUTERXDMAERR BIT(11)
  230. #define MUTETXDMAERR BIT(12)
  231. /*
  232. * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
  233. */
  234. #define RXDATADMADIS BIT(0)
  235. /*
  236. * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
  237. */
  238. #define TXDATADMADIS BIT(0)
  239. #define DAVINCI_MCASP_NUM_SERIALIZER 16
  240. static inline void mcasp_set_bits(void __iomem *reg, u32 val)
  241. {
  242. __raw_writel(__raw_readl(reg) | val, reg);
  243. }
  244. static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
  245. {
  246. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  247. }
  248. static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
  249. {
  250. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  251. }
  252. static inline void mcasp_set_reg(void __iomem *reg, u32 val)
  253. {
  254. __raw_writel(val, reg);
  255. }
  256. static inline u32 mcasp_get_reg(void __iomem *reg)
  257. {
  258. return (unsigned int)__raw_readl(reg);
  259. }
  260. static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
  261. {
  262. int i = 0;
  263. mcasp_set_bits(regs, val);
  264. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  265. /* loop count is to avoid the lock-up */
  266. for (i = 0; i < 1000; i++) {
  267. if ((mcasp_get_reg(regs) & val) == val)
  268. break;
  269. }
  270. if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
  271. printk(KERN_ERR "GBLCTL write error\n");
  272. }
  273. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  274. struct snd_soc_dai *cpu_dai)
  275. {
  276. struct davinci_audio_dev *dev = cpu_dai->private_data;
  277. cpu_dai->dma_data = dev->dma_params[substream->stream];
  278. return 0;
  279. }
  280. static void mcasp_start_rx(struct davinci_audio_dev *dev)
  281. {
  282. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  283. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  284. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  285. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  286. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  287. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  288. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  289. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  290. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  291. }
  292. static void mcasp_start_tx(struct davinci_audio_dev *dev)
  293. {
  294. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  295. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  296. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  297. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  298. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  299. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  300. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  301. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  302. }
  303. static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
  304. {
  305. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  306. mcasp_start_tx(dev);
  307. else
  308. mcasp_start_rx(dev);
  309. }
  310. static void mcasp_stop_rx(struct davinci_audio_dev *dev)
  311. {
  312. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
  313. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  314. }
  315. static void mcasp_stop_tx(struct davinci_audio_dev *dev)
  316. {
  317. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
  318. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  319. }
  320. static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
  321. {
  322. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  323. mcasp_stop_tx(dev);
  324. else
  325. mcasp_stop_rx(dev);
  326. }
  327. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  328. unsigned int fmt)
  329. {
  330. struct davinci_audio_dev *dev = cpu_dai->private_data;
  331. void __iomem *base = dev->base;
  332. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  333. case SND_SOC_DAIFMT_CBS_CFS:
  334. /* codec is clock and frame slave */
  335. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  336. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  337. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  338. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  339. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x7 << 26));
  340. break;
  341. case SND_SOC_DAIFMT_CBM_CFM:
  342. /* codec is clock and frame master */
  343. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  344. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  345. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  346. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  347. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG, (0x3f << 26));
  348. break;
  349. default:
  350. return -EINVAL;
  351. }
  352. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  353. case SND_SOC_DAIFMT_IB_NF:
  354. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  355. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  356. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  357. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  358. break;
  359. case SND_SOC_DAIFMT_NB_IF:
  360. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  361. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  362. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  363. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  364. break;
  365. case SND_SOC_DAIFMT_IB_IF:
  366. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  367. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  368. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  369. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  370. break;
  371. case SND_SOC_DAIFMT_NB_NF:
  372. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  373. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  374. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  375. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  376. break;
  377. default:
  378. return -EINVAL;
  379. }
  380. return 0;
  381. }
  382. static int davinci_config_channel_size(struct davinci_audio_dev *dev,
  383. int channel_size)
  384. {
  385. u32 fmt = 0;
  386. switch (channel_size) {
  387. case DAVINCI_AUDIO_WORD_8:
  388. fmt = 0x03;
  389. break;
  390. case DAVINCI_AUDIO_WORD_12:
  391. fmt = 0x05;
  392. break;
  393. case DAVINCI_AUDIO_WORD_16:
  394. fmt = 0x07;
  395. break;
  396. case DAVINCI_AUDIO_WORD_20:
  397. fmt = 0x09;
  398. break;
  399. case DAVINCI_AUDIO_WORD_24:
  400. fmt = 0x0B;
  401. break;
  402. case DAVINCI_AUDIO_WORD_28:
  403. fmt = 0x0D;
  404. break;
  405. case DAVINCI_AUDIO_WORD_32:
  406. fmt = 0x0F;
  407. break;
  408. default:
  409. return -EINVAL;
  410. }
  411. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  412. RXSSZ(fmt), RXSSZ(0x0F));
  413. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  414. TXSSZ(fmt), TXSSZ(0x0F));
  415. return 0;
  416. }
  417. static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)
  418. {
  419. int i;
  420. /* Default configuration */
  421. mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  422. /* All PINS as McASP */
  423. mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  424. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  425. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  426. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
  427. TXDATADMADIS);
  428. } else {
  429. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  430. mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
  431. RXDATADMADIS);
  432. }
  433. for (i = 0; i < dev->num_serializer; i++) {
  434. mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  435. dev->serial_dir[i]);
  436. if (dev->serial_dir[i] == TX_MODE)
  437. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  438. AXR(i));
  439. else if (dev->serial_dir[i] == RX_MODE)
  440. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  441. AXR(i));
  442. }
  443. }
  444. static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
  445. {
  446. int i, active_slots;
  447. u32 mask = 0;
  448. active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
  449. for (i = 0; i < active_slots; i++)
  450. mask |= (1 << i);
  451. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  452. /* bit stream is MSB first with no delay */
  453. /* DSP_B mode */
  454. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
  455. AHCLKXE);
  456. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
  457. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
  458. if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32))
  459. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  460. FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
  461. else
  462. printk(KERN_ERR "playback tdm slot %d not supported\n",
  463. dev->tdm_slots);
  464. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0xFFFFFFFF);
  465. mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  466. } else {
  467. /* bit stream is MSB first with no delay */
  468. /* DSP_B mode */
  469. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
  470. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
  471. AHCLKRE);
  472. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
  473. if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32))
  474. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
  475. FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
  476. else
  477. printk(KERN_ERR "capture tdm slot %d not supported\n",
  478. dev->tdm_slots);
  479. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, 0xFFFFFFFF);
  480. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  481. }
  482. }
  483. /* S/PDIF */
  484. static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
  485. {
  486. /* Set the PDIR for Serialiser as output */
  487. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
  488. /* TXMASK for 24 bits */
  489. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
  490. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  491. and LSB first */
  492. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  493. TXROT(6) | TXSSZ(15));
  494. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  495. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  496. AFSXE | FSXMOD(0x180));
  497. /* Set the TX tdm : for all the slots */
  498. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  499. /* Set the TX clock controls : div = 1 and internal */
  500. mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  501. ACLKXE | TX_ASYNC);
  502. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  503. /* Only 44100 and 48000 are valid, both have the same setting */
  504. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  505. /* Enable the DIT */
  506. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  507. }
  508. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  509. struct snd_pcm_hw_params *params,
  510. struct snd_soc_dai *cpu_dai)
  511. {
  512. struct davinci_audio_dev *dev = cpu_dai->private_data;
  513. struct davinci_pcm_dma_params *dma_params =
  514. dev->dma_params[substream->stream];
  515. int word_length;
  516. davinci_hw_common_param(dev, substream->stream);
  517. if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
  518. davinci_hw_dit_param(dev);
  519. else
  520. davinci_hw_param(dev, substream->stream);
  521. switch (params_format(params)) {
  522. case SNDRV_PCM_FORMAT_S8:
  523. dma_params->data_type = 1;
  524. word_length = DAVINCI_AUDIO_WORD_8;
  525. break;
  526. case SNDRV_PCM_FORMAT_S16_LE:
  527. dma_params->data_type = 2;
  528. word_length = DAVINCI_AUDIO_WORD_16;
  529. break;
  530. case SNDRV_PCM_FORMAT_S32_LE:
  531. dma_params->data_type = 4;
  532. word_length = DAVINCI_AUDIO_WORD_32;
  533. break;
  534. default:
  535. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  536. return -EINVAL;
  537. }
  538. davinci_config_channel_size(dev, word_length);
  539. return 0;
  540. }
  541. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  542. int cmd, struct snd_soc_dai *cpu_dai)
  543. {
  544. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  545. struct davinci_audio_dev *dev = rtd->dai->cpu_dai->private_data;
  546. int ret = 0;
  547. switch (cmd) {
  548. case SNDRV_PCM_TRIGGER_START:
  549. case SNDRV_PCM_TRIGGER_RESUME:
  550. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  551. davinci_mcasp_start(dev, substream->stream);
  552. break;
  553. case SNDRV_PCM_TRIGGER_STOP:
  554. case SNDRV_PCM_TRIGGER_SUSPEND:
  555. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  556. davinci_mcasp_stop(dev, substream->stream);
  557. break;
  558. default:
  559. ret = -EINVAL;
  560. }
  561. return ret;
  562. }
  563. static struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  564. .startup = davinci_mcasp_startup,
  565. .trigger = davinci_mcasp_trigger,
  566. .hw_params = davinci_mcasp_hw_params,
  567. .set_fmt = davinci_mcasp_set_dai_fmt,
  568. };
  569. struct snd_soc_dai davinci_mcasp_dai[] = {
  570. {
  571. .name = "davinci-i2s",
  572. .id = 0,
  573. .playback = {
  574. .channels_min = 2,
  575. .channels_max = 2,
  576. .rates = DAVINCI_MCASP_RATES,
  577. .formats = SNDRV_PCM_FMTBIT_S8 |
  578. SNDRV_PCM_FMTBIT_S16_LE |
  579. SNDRV_PCM_FMTBIT_S32_LE,
  580. },
  581. .capture = {
  582. .channels_min = 2,
  583. .channels_max = 2,
  584. .rates = DAVINCI_MCASP_RATES,
  585. .formats = SNDRV_PCM_FMTBIT_S8 |
  586. SNDRV_PCM_FMTBIT_S16_LE |
  587. SNDRV_PCM_FMTBIT_S32_LE,
  588. },
  589. .ops = &davinci_mcasp_dai_ops,
  590. },
  591. {
  592. .name = "davinci-dit",
  593. .id = 1,
  594. .playback = {
  595. .channels_min = 1,
  596. .channels_max = 384,
  597. .rates = DAVINCI_MCASP_RATES,
  598. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  599. },
  600. .ops = &davinci_mcasp_dai_ops,
  601. },
  602. };
  603. EXPORT_SYMBOL_GPL(davinci_mcasp_dai);
  604. static int davinci_mcasp_probe(struct platform_device *pdev)
  605. {
  606. struct davinci_pcm_dma_params *dma_data;
  607. struct resource *mem, *ioarea, *res;
  608. struct snd_platform_data *pdata;
  609. struct davinci_audio_dev *dev;
  610. int count = 0;
  611. int ret = 0;
  612. dev = kzalloc(sizeof(struct davinci_audio_dev), GFP_KERNEL);
  613. if (!dev)
  614. return -ENOMEM;
  615. dma_data = kzalloc(sizeof(struct davinci_pcm_dma_params) * 2,
  616. GFP_KERNEL);
  617. if (!dma_data) {
  618. ret = -ENOMEM;
  619. goto err_release_dev;
  620. }
  621. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  622. if (!mem) {
  623. dev_err(&pdev->dev, "no mem resource?\n");
  624. ret = -ENODEV;
  625. goto err_release_data;
  626. }
  627. ioarea = request_mem_region(mem->start,
  628. (mem->end - mem->start) + 1, pdev->name);
  629. if (!ioarea) {
  630. dev_err(&pdev->dev, "Audio region already claimed\n");
  631. ret = -EBUSY;
  632. goto err_release_data;
  633. }
  634. pdata = pdev->dev.platform_data;
  635. dev->clk = clk_get(&pdev->dev, pdata->clk_name);
  636. if (IS_ERR(dev->clk)) {
  637. ret = -ENODEV;
  638. goto err_release_region;
  639. }
  640. clk_enable(dev->clk);
  641. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  642. dev->op_mode = pdata->op_mode;
  643. dev->tdm_slots = pdata->tdm_slots;
  644. dev->num_serializer = pdata->num_serializer;
  645. dev->serial_dir = pdata->serial_dir;
  646. dev->codec_fmt = pdata->codec_fmt;
  647. dma_data[count].name = "I2S PCM Stereo out";
  648. dma_data[count].eventq_no = pdata->eventq_no;
  649. dma_data[count].dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
  650. io_v2p(dev->base));
  651. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &dma_data[count];
  652. /* first TX, then RX */
  653. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  654. if (!res) {
  655. dev_err(&pdev->dev, "no DMA resource\n");
  656. goto err_release_region;
  657. }
  658. dma_data[count].channel = res->start;
  659. count++;
  660. dma_data[count].name = "I2S PCM Stereo in";
  661. dma_data[count].eventq_no = pdata->eventq_no;
  662. dma_data[count].dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
  663. io_v2p(dev->base));
  664. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &dma_data[count];
  665. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  666. if (!res) {
  667. dev_err(&pdev->dev, "no DMA resource\n");
  668. goto err_release_region;
  669. }
  670. dma_data[count].channel = res->start;
  671. davinci_mcasp_dai[pdev->id].private_data = dev;
  672. davinci_mcasp_dai[pdev->id].dev = &pdev->dev;
  673. ret = snd_soc_register_dai(&davinci_mcasp_dai[pdev->id]);
  674. if (ret != 0)
  675. goto err_release_region;
  676. return 0;
  677. err_release_region:
  678. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  679. err_release_data:
  680. kfree(dma_data);
  681. err_release_dev:
  682. kfree(dev);
  683. return ret;
  684. }
  685. static int davinci_mcasp_remove(struct platform_device *pdev)
  686. {
  687. struct davinci_pcm_dma_params *dma_data;
  688. struct davinci_audio_dev *dev;
  689. struct resource *mem;
  690. snd_soc_unregister_dai(&davinci_mcasp_dai[pdev->id]);
  691. dev = davinci_mcasp_dai[pdev->id].private_data;
  692. clk_disable(dev->clk);
  693. clk_put(dev->clk);
  694. dev->clk = NULL;
  695. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  696. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  697. dma_data = dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  698. kfree(dma_data);
  699. kfree(dev);
  700. return 0;
  701. }
  702. static struct platform_driver davinci_mcasp_driver = {
  703. .probe = davinci_mcasp_probe,
  704. .remove = davinci_mcasp_remove,
  705. .driver = {
  706. .name = "davinci-mcasp",
  707. .owner = THIS_MODULE,
  708. },
  709. };
  710. static int __init davinci_mcasp_init(void)
  711. {
  712. return platform_driver_register(&davinci_mcasp_driver);
  713. }
  714. module_init(davinci_mcasp_init);
  715. static void __exit davinci_mcasp_exit(void)
  716. {
  717. platform_driver_unregister(&davinci_mcasp_driver);
  718. }
  719. module_exit(davinci_mcasp_exit);
  720. MODULE_AUTHOR("Steve Chen");
  721. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  722. MODULE_LICENSE("GPL");