davinci-i2s.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include "davinci-pcm.h"
  23. /*
  24. * NOTE: terminology here is confusing.
  25. *
  26. * - This driver supports the "Audio Serial Port" (ASP),
  27. * found on dm6446, dm355, and other DaVinci chips.
  28. *
  29. * - But it labels it a "Multi-channel Buffered Serial Port"
  30. * (McBSP) as on older chips like the dm642 ... which was
  31. * backward-compatible, possibly explaining that confusion.
  32. *
  33. * - OMAP chips have a controller called McBSP, which is
  34. * incompatible with the DaVinci flavor of McBSP.
  35. *
  36. * - Newer DaVinci chips have a controller called McASP,
  37. * incompatible with ASP and with either McBSP.
  38. *
  39. * In short: this uses ASP to implement I2S, not McBSP.
  40. * And it won't be the only DaVinci implemention of I2S.
  41. */
  42. #define DAVINCI_MCBSP_DRR_REG 0x00
  43. #define DAVINCI_MCBSP_DXR_REG 0x04
  44. #define DAVINCI_MCBSP_SPCR_REG 0x08
  45. #define DAVINCI_MCBSP_RCR_REG 0x0c
  46. #define DAVINCI_MCBSP_XCR_REG 0x10
  47. #define DAVINCI_MCBSP_SRGR_REG 0x14
  48. #define DAVINCI_MCBSP_PCR_REG 0x24
  49. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  50. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  51. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  52. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  53. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  54. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  55. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  56. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  57. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  58. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  59. #define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
  60. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  61. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  62. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  63. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  64. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  65. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  66. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  67. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  68. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  69. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  70. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  71. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  72. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  73. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  74. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  75. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  76. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  77. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  78. enum {
  79. DAVINCI_MCBSP_WORD_8 = 0,
  80. DAVINCI_MCBSP_WORD_12,
  81. DAVINCI_MCBSP_WORD_16,
  82. DAVINCI_MCBSP_WORD_20,
  83. DAVINCI_MCBSP_WORD_24,
  84. DAVINCI_MCBSP_WORD_32,
  85. };
  86. static struct davinci_pcm_dma_params davinci_i2s_pcm_out = {
  87. .name = "I2S PCM Stereo out",
  88. };
  89. static struct davinci_pcm_dma_params davinci_i2s_pcm_in = {
  90. .name = "I2S PCM Stereo in",
  91. };
  92. struct davinci_mcbsp_dev {
  93. void __iomem *base;
  94. #define MOD_DSP_A 0
  95. #define MOD_DSP_B 1
  96. int mode;
  97. u32 pcr;
  98. struct clk *clk;
  99. struct davinci_pcm_dma_params *dma_params[2];
  100. };
  101. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  102. int reg, u32 val)
  103. {
  104. __raw_writel(val, dev->base + reg);
  105. }
  106. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  107. {
  108. return __raw_readl(dev->base + reg);
  109. }
  110. static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
  111. {
  112. u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
  113. /* The clock needs to toggle to complete reset.
  114. * So, fake it by toggling the clk polarity.
  115. */
  116. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
  117. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
  118. }
  119. static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
  120. struct snd_pcm_substream *substream)
  121. {
  122. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  123. struct snd_soc_device *socdev = rtd->socdev;
  124. struct snd_soc_platform *platform = socdev->card->platform;
  125. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  126. u32 spcr;
  127. u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
  128. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  129. if (spcr & mask) {
  130. /* start off disabled */
  131. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  132. spcr & ~mask);
  133. toggle_clock(dev, playback);
  134. }
  135. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
  136. DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
  137. /* Start the sample generator */
  138. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  139. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  140. }
  141. if (playback) {
  142. /* Stop the DMA to avoid data loss */
  143. /* while the transmitter is out of reset to handle XSYNCERR */
  144. if (platform->pcm_ops->trigger) {
  145. int ret = platform->pcm_ops->trigger(substream,
  146. SNDRV_PCM_TRIGGER_STOP);
  147. if (ret < 0)
  148. printk(KERN_DEBUG "Playback DMA stop failed\n");
  149. }
  150. /* Enable the transmitter */
  151. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  152. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  153. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  154. /* wait for any unexpected frame sync error to occur */
  155. udelay(100);
  156. /* Disable the transmitter to clear any outstanding XSYNCERR */
  157. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  158. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  159. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  160. toggle_clock(dev, playback);
  161. /* Restart the DMA */
  162. if (platform->pcm_ops->trigger) {
  163. int ret = platform->pcm_ops->trigger(substream,
  164. SNDRV_PCM_TRIGGER_START);
  165. if (ret < 0)
  166. printk(KERN_DEBUG "Playback DMA start failed\n");
  167. }
  168. }
  169. /* Enable transmitter or receiver */
  170. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  171. spcr |= mask;
  172. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
  173. /* Start frame sync */
  174. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  175. }
  176. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  177. }
  178. static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
  179. {
  180. u32 spcr;
  181. /* Reset transmitter/receiver and sample rate/frame sync generators */
  182. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  183. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  184. spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
  185. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  186. toggle_clock(dev, playback);
  187. }
  188. static int davinci_i2s_startup(struct snd_pcm_substream *substream,
  189. struct snd_soc_dai *cpu_dai)
  190. {
  191. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  192. cpu_dai->dma_data = dev->dma_params[substream->stream];
  193. return 0;
  194. }
  195. #define DEFAULT_BITPERSAMPLE 16
  196. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  197. unsigned int fmt)
  198. {
  199. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  200. unsigned int pcr;
  201. unsigned int srgr;
  202. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  203. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  204. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  205. /* set master/slave audio interface */
  206. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  207. case SND_SOC_DAIFMT_CBS_CFS:
  208. /* cpu is master */
  209. pcr = DAVINCI_MCBSP_PCR_FSXM |
  210. DAVINCI_MCBSP_PCR_FSRM |
  211. DAVINCI_MCBSP_PCR_CLKXM |
  212. DAVINCI_MCBSP_PCR_CLKRM;
  213. break;
  214. case SND_SOC_DAIFMT_CBM_CFS:
  215. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  216. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  217. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  218. DAVINCI_MCBSP_PCR_FSXM |
  219. DAVINCI_MCBSP_PCR_FSRM;
  220. break;
  221. case SND_SOC_DAIFMT_CBM_CFM:
  222. /* codec is master */
  223. pcr = 0;
  224. break;
  225. default:
  226. printk(KERN_ERR "%s:bad master\n", __func__);
  227. return -EINVAL;
  228. }
  229. /* interface format */
  230. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  231. case SND_SOC_DAIFMT_I2S:
  232. /* Davinci doesn't support TRUE I2S, but some codecs will have
  233. * the left and right channels contiguous. This allows
  234. * dsp_a mode to be used with an inverted normal frame clk.
  235. * If your codec is master and does not have contiguous
  236. * channels, then you will have sound on only one channel.
  237. * Try using a different mode, or codec as slave.
  238. *
  239. * The TLV320AIC33 is an example of a codec where this works.
  240. * It has a variable bit clock frequency allowing it to have
  241. * valid data on every bit clock.
  242. *
  243. * The TLV320AIC23 is an example of a codec where this does not
  244. * work. It has a fixed bit clock frequency with progressively
  245. * more empty bit clock slots between channels as the sample
  246. * rate is lowered.
  247. */
  248. fmt ^= SND_SOC_DAIFMT_NB_IF;
  249. case SND_SOC_DAIFMT_DSP_A:
  250. dev->mode = MOD_DSP_A;
  251. break;
  252. case SND_SOC_DAIFMT_DSP_B:
  253. dev->mode = MOD_DSP_B;
  254. break;
  255. default:
  256. printk(KERN_ERR "%s:bad format\n", __func__);
  257. return -EINVAL;
  258. }
  259. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  260. case SND_SOC_DAIFMT_NB_NF:
  261. /* CLKRP Receive clock polarity,
  262. * 1 - sampled on rising edge of CLKR
  263. * valid on rising edge
  264. * CLKXP Transmit clock polarity,
  265. * 1 - clocked on falling edge of CLKX
  266. * valid on rising edge
  267. * FSRP Receive frame sync pol, 0 - active high
  268. * FSXP Transmit frame sync pol, 0 - active high
  269. */
  270. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  271. break;
  272. case SND_SOC_DAIFMT_IB_IF:
  273. /* CLKRP Receive clock polarity,
  274. * 0 - sampled on falling edge of CLKR
  275. * valid on falling edge
  276. * CLKXP Transmit clock polarity,
  277. * 0 - clocked on rising edge of CLKX
  278. * valid on falling edge
  279. * FSRP Receive frame sync pol, 1 - active low
  280. * FSXP Transmit frame sync pol, 1 - active low
  281. */
  282. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  283. break;
  284. case SND_SOC_DAIFMT_NB_IF:
  285. /* CLKRP Receive clock polarity,
  286. * 1 - sampled on rising edge of CLKR
  287. * valid on rising edge
  288. * CLKXP Transmit clock polarity,
  289. * 1 - clocked on falling edge of CLKX
  290. * valid on rising edge
  291. * FSRP Receive frame sync pol, 1 - active low
  292. * FSXP Transmit frame sync pol, 1 - active low
  293. */
  294. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  295. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  296. break;
  297. case SND_SOC_DAIFMT_IB_NF:
  298. /* CLKRP Receive clock polarity,
  299. * 0 - sampled on falling edge of CLKR
  300. * valid on falling edge
  301. * CLKXP Transmit clock polarity,
  302. * 0 - clocked on rising edge of CLKX
  303. * valid on falling edge
  304. * FSRP Receive frame sync pol, 0 - active high
  305. * FSXP Transmit frame sync pol, 0 - active high
  306. */
  307. break;
  308. default:
  309. return -EINVAL;
  310. }
  311. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  312. dev->pcr = pcr;
  313. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  314. return 0;
  315. }
  316. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  317. struct snd_pcm_hw_params *params,
  318. struct snd_soc_dai *dai)
  319. {
  320. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  321. struct davinci_pcm_dma_params *dma_params = rtd->dai->cpu_dai->dma_data;
  322. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  323. struct snd_interval *i = NULL;
  324. int mcbsp_word_length;
  325. unsigned int rcr, xcr, srgr;
  326. u32 spcr;
  327. /* general line settings */
  328. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  329. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  330. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  331. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  332. } else {
  333. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  334. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  335. }
  336. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  337. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  338. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  339. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  340. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  341. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  342. rcr = DAVINCI_MCBSP_RCR_RFIG;
  343. xcr = DAVINCI_MCBSP_XCR_XFIG;
  344. if (dev->mode == MOD_DSP_B) {
  345. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
  346. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
  347. } else {
  348. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  349. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  350. }
  351. /* Determine xfer data type */
  352. switch (params_format(params)) {
  353. case SNDRV_PCM_FORMAT_S8:
  354. dma_params->data_type = 1;
  355. mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
  356. break;
  357. case SNDRV_PCM_FORMAT_S16_LE:
  358. dma_params->data_type = 2;
  359. mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
  360. break;
  361. case SNDRV_PCM_FORMAT_S32_LE:
  362. dma_params->data_type = 4;
  363. mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
  364. break;
  365. default:
  366. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  367. return -EINVAL;
  368. }
  369. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(1);
  370. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(1);
  371. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  372. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  373. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  374. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  375. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  376. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  377. else
  378. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  379. return 0;
  380. }
  381. static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
  382. struct snd_soc_dai *dai)
  383. {
  384. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  385. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  386. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  387. davinci_mcbsp_stop(dev, playback);
  388. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0) {
  389. /* codec is master */
  390. davinci_mcbsp_start(dev, substream);
  391. }
  392. return 0;
  393. }
  394. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  395. struct snd_soc_dai *dai)
  396. {
  397. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  398. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  399. int ret = 0;
  400. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  401. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0)
  402. return 0; /* return if codec is master */
  403. switch (cmd) {
  404. case SNDRV_PCM_TRIGGER_START:
  405. case SNDRV_PCM_TRIGGER_RESUME:
  406. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  407. davinci_mcbsp_start(dev, substream);
  408. break;
  409. case SNDRV_PCM_TRIGGER_STOP:
  410. case SNDRV_PCM_TRIGGER_SUSPEND:
  411. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  412. davinci_mcbsp_stop(dev, playback);
  413. break;
  414. default:
  415. ret = -EINVAL;
  416. }
  417. return ret;
  418. }
  419. static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
  420. struct snd_soc_dai *dai)
  421. {
  422. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  423. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  424. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  425. davinci_mcbsp_stop(dev, playback);
  426. }
  427. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  428. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  429. .startup = davinci_i2s_startup,
  430. .shutdown = davinci_i2s_shutdown,
  431. .prepare = davinci_i2s_prepare,
  432. .trigger = davinci_i2s_trigger,
  433. .hw_params = davinci_i2s_hw_params,
  434. .set_fmt = davinci_i2s_set_dai_fmt,
  435. };
  436. struct snd_soc_dai davinci_i2s_dai = {
  437. .name = "davinci-i2s",
  438. .id = 0,
  439. .playback = {
  440. .channels_min = 2,
  441. .channels_max = 2,
  442. .rates = DAVINCI_I2S_RATES,
  443. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  444. .capture = {
  445. .channels_min = 2,
  446. .channels_max = 2,
  447. .rates = DAVINCI_I2S_RATES,
  448. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  449. .ops = &davinci_i2s_dai_ops,
  450. };
  451. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  452. static int davinci_i2s_probe(struct platform_device *pdev)
  453. {
  454. struct snd_platform_data *pdata = pdev->dev.platform_data;
  455. struct davinci_mcbsp_dev *dev;
  456. struct resource *mem, *ioarea, *res;
  457. int ret;
  458. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  459. if (!mem) {
  460. dev_err(&pdev->dev, "no mem resource?\n");
  461. return -ENODEV;
  462. }
  463. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  464. pdev->name);
  465. if (!ioarea) {
  466. dev_err(&pdev->dev, "McBSP region already claimed\n");
  467. return -EBUSY;
  468. }
  469. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  470. if (!dev) {
  471. ret = -ENOMEM;
  472. goto err_release_region;
  473. }
  474. dev->clk = clk_get(&pdev->dev, pdata->clk_name);
  475. if (IS_ERR(dev->clk)) {
  476. ret = -ENODEV;
  477. goto err_free_mem;
  478. }
  479. clk_enable(dev->clk);
  480. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  481. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &davinci_i2s_pcm_out;
  482. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->dma_addr =
  483. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  484. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &davinci_i2s_pcm_in;
  485. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->dma_addr =
  486. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  487. /* first TX, then RX */
  488. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  489. if (!res) {
  490. dev_err(&pdev->dev, "no DMA resource\n");
  491. ret = -ENXIO;
  492. goto err_free_mem;
  493. }
  494. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->channel = res->start;
  495. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  496. if (!res) {
  497. dev_err(&pdev->dev, "no DMA resource\n");
  498. ret = -ENXIO;
  499. goto err_free_mem;
  500. }
  501. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->channel = res->start;
  502. davinci_i2s_dai.private_data = dev;
  503. ret = snd_soc_register_dai(&davinci_i2s_dai);
  504. if (ret != 0)
  505. goto err_free_mem;
  506. return 0;
  507. err_free_mem:
  508. kfree(dev);
  509. err_release_region:
  510. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  511. return ret;
  512. }
  513. static int davinci_i2s_remove(struct platform_device *pdev)
  514. {
  515. struct davinci_mcbsp_dev *dev = davinci_i2s_dai.private_data;
  516. struct resource *mem;
  517. snd_soc_unregister_dai(&davinci_i2s_dai);
  518. clk_disable(dev->clk);
  519. clk_put(dev->clk);
  520. dev->clk = NULL;
  521. kfree(dev);
  522. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  523. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  524. return 0;
  525. }
  526. static struct platform_driver davinci_mcbsp_driver = {
  527. .probe = davinci_i2s_probe,
  528. .remove = davinci_i2s_remove,
  529. .driver = {
  530. .name = "davinci-asp",
  531. .owner = THIS_MODULE,
  532. },
  533. };
  534. static int __init davinci_i2s_init(void)
  535. {
  536. return platform_driver_register(&davinci_mcbsp_driver);
  537. }
  538. module_init(davinci_i2s_init);
  539. static void __exit davinci_i2s_exit(void)
  540. {
  541. platform_driver_unregister(&davinci_mcbsp_driver);
  542. }
  543. module_exit(davinci_i2s_exit);
  544. MODULE_AUTHOR("Vladimir Barinov");
  545. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  546. MODULE_LICENSE("GPL");