sata_sis.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * sata_sis.c - Silicon Integrated Systems SATA
  3. *
  4. * Maintained by: Uwe Koziolek
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 Uwe Koziolek
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/device.h>
  40. #include <scsi/scsi_host.h>
  41. #include <linux/libata.h>
  42. #define DRV_NAME "sata_sis"
  43. #define DRV_VERSION "0.7"
  44. enum {
  45. sis_180 = 0,
  46. SIS_SCR_PCI_BAR = 5,
  47. /* PCI configuration registers */
  48. SIS_GENCTL = 0x54, /* IDE General Control register */
  49. SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
  50. SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
  51. SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
  52. SIS_PMR = 0x90, /* port mapping register */
  53. SIS_PMR_COMBINED = 0x30,
  54. /* random bits */
  55. SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
  56. GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
  57. };
  58. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  59. static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg);
  60. static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  61. static const struct pci_device_id sis_pci_tbl[] = {
  62. { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
  63. { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
  64. { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
  65. { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
  66. { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/966L */
  67. { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L */
  68. { } /* terminate list */
  69. };
  70. static struct pci_driver sis_pci_driver = {
  71. .name = DRV_NAME,
  72. .id_table = sis_pci_tbl,
  73. .probe = sis_init_one,
  74. .remove = ata_pci_remove_one,
  75. };
  76. static struct scsi_host_template sis_sht = {
  77. .module = THIS_MODULE,
  78. .name = DRV_NAME,
  79. .ioctl = ata_scsi_ioctl,
  80. .queuecommand = ata_scsi_queuecmd,
  81. .can_queue = ATA_DEF_QUEUE,
  82. .this_id = ATA_SHT_THIS_ID,
  83. .sg_tablesize = ATA_MAX_PRD,
  84. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  85. .emulated = ATA_SHT_EMULATED,
  86. .use_clustering = ATA_SHT_USE_CLUSTERING,
  87. .proc_name = DRV_NAME,
  88. .dma_boundary = ATA_DMA_BOUNDARY,
  89. .slave_configure = ata_scsi_slave_config,
  90. .slave_destroy = ata_scsi_slave_destroy,
  91. .bios_param = ata_std_bios_param,
  92. };
  93. static const struct ata_port_operations sis_ops = {
  94. .port_disable = ata_port_disable,
  95. .tf_load = ata_tf_load,
  96. .tf_read = ata_tf_read,
  97. .check_status = ata_check_status,
  98. .exec_command = ata_exec_command,
  99. .dev_select = ata_std_dev_select,
  100. .bmdma_setup = ata_bmdma_setup,
  101. .bmdma_start = ata_bmdma_start,
  102. .bmdma_stop = ata_bmdma_stop,
  103. .bmdma_status = ata_bmdma_status,
  104. .qc_prep = ata_qc_prep,
  105. .qc_issue = ata_qc_issue_prot,
  106. .data_xfer = ata_pio_data_xfer,
  107. .freeze = ata_bmdma_freeze,
  108. .thaw = ata_bmdma_thaw,
  109. .error_handler = ata_bmdma_error_handler,
  110. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  111. .irq_handler = ata_interrupt,
  112. .irq_clear = ata_bmdma_irq_clear,
  113. .scr_read = sis_scr_read,
  114. .scr_write = sis_scr_write,
  115. .port_start = ata_port_start,
  116. .port_stop = ata_port_stop,
  117. .host_stop = ata_host_stop,
  118. };
  119. static struct ata_port_info sis_port_info = {
  120. .sht = &sis_sht,
  121. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  122. .pio_mask = 0x1f,
  123. .mwdma_mask = 0x7,
  124. .udma_mask = 0x7f,
  125. .port_ops = &sis_ops,
  126. };
  127. MODULE_AUTHOR("Uwe Koziolek");
  128. MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
  129. MODULE_LICENSE("GPL");
  130. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  131. MODULE_VERSION(DRV_VERSION);
  132. static unsigned int get_scr_cfg_addr(unsigned int port_no, unsigned int sc_reg, struct pci_dev *pdev)
  133. {
  134. unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
  135. if (port_no) {
  136. switch (pdev->device) {
  137. case 0x0180:
  138. case 0x0181:
  139. addr += SIS180_SATA1_OFS;
  140. break;
  141. case 0x0182:
  142. case 0x0183:
  143. case 0x1182:
  144. case 0x1183:
  145. addr += SIS182_SATA1_OFS;
  146. break;
  147. }
  148. }
  149. return addr;
  150. }
  151. static u32 sis_scr_cfg_read (struct ata_port *ap, unsigned int sc_reg)
  152. {
  153. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  154. unsigned int cfg_addr = get_scr_cfg_addr(ap->port_no, sc_reg, pdev);
  155. u32 val, val2 = 0;
  156. u8 pmr;
  157. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  158. return 0xffffffff;
  159. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  160. pci_read_config_dword(pdev, cfg_addr, &val);
  161. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  162. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  163. pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
  164. return (val|val2) & 0xfffffffb; /* avoid problems with powerdowned ports */
  165. }
  166. static void sis_scr_cfg_write (struct ata_port *ap, unsigned int scr, u32 val)
  167. {
  168. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  169. unsigned int cfg_addr = get_scr_cfg_addr(ap->port_no, scr, pdev);
  170. u8 pmr;
  171. if (scr == SCR_ERROR) /* doesn't exist in PCI cfg space */
  172. return;
  173. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  174. pci_write_config_dword(pdev, cfg_addr, val);
  175. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  176. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  177. pci_write_config_dword(pdev, cfg_addr+0x10, val);
  178. }
  179. static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg)
  180. {
  181. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  182. u32 val, val2 = 0;
  183. u8 pmr;
  184. if (sc_reg > SCR_CONTROL)
  185. return 0xffffffffU;
  186. if (ap->flags & SIS_FLAG_CFGSCR)
  187. return sis_scr_cfg_read(ap, sc_reg);
  188. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  189. val = inl(ap->ioaddr.scr_addr + (sc_reg * 4));
  190. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  191. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  192. val2 = inl(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
  193. return (val | val2) & 0xfffffffb;
  194. }
  195. static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  196. {
  197. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  198. u8 pmr;
  199. if (sc_reg > SCR_CONTROL)
  200. return;
  201. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  202. if (ap->flags & SIS_FLAG_CFGSCR)
  203. sis_scr_cfg_write(ap, sc_reg, val);
  204. else {
  205. outl(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  206. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  207. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  208. outl(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
  209. }
  210. }
  211. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  212. {
  213. static int printed_version;
  214. struct ata_probe_ent *probe_ent = NULL;
  215. int rc;
  216. u32 genctl, val;
  217. struct ata_port_info pi = sis_port_info, *ppi[2] = { &pi, &pi };
  218. int pci_dev_busy = 0;
  219. u8 pmr;
  220. u8 port2_start = 0x20;
  221. if (!printed_version++)
  222. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  223. rc = pci_enable_device(pdev);
  224. if (rc)
  225. return rc;
  226. rc = pci_request_regions(pdev, DRV_NAME);
  227. if (rc) {
  228. pci_dev_busy = 1;
  229. goto err_out;
  230. }
  231. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  232. if (rc)
  233. goto err_out_regions;
  234. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  235. if (rc)
  236. goto err_out_regions;
  237. /* check and see if the SCRs are in IO space or PCI cfg space */
  238. pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
  239. if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
  240. pi.flags |= SIS_FLAG_CFGSCR;
  241. /* if hardware thinks SCRs are in IO space, but there are
  242. * no IO resources assigned, change to PCI cfg space.
  243. */
  244. if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
  245. ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
  246. (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
  247. genctl &= ~GENCTL_IOMAPPED_SCR;
  248. pci_write_config_dword(pdev, SIS_GENCTL, genctl);
  249. pi.flags |= SIS_FLAG_CFGSCR;
  250. }
  251. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  252. switch (ent->device) {
  253. case 0x0180:
  254. case 0x0181:
  255. if ((pmr & SIS_PMR_COMBINED) == 0) {
  256. dev_printk(KERN_INFO, &pdev->dev,
  257. "Detected SiS 180/181/964 chipset in SATA mode\n");
  258. port2_start = 64;
  259. } else {
  260. dev_printk(KERN_INFO, &pdev->dev,
  261. "Detected SiS 180/181 chipset in combined mode\n");
  262. port2_start=0;
  263. pi.flags |= ATA_FLAG_SLAVE_POSS;
  264. }
  265. break;
  266. case 0x0182:
  267. case 0x0183:
  268. pci_read_config_dword ( pdev, 0x6C, &val);
  269. if (val & (1L << 31)) {
  270. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182/965 chipset\n");
  271. pi.flags |= ATA_FLAG_SLAVE_POSS;
  272. } else {
  273. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182/965L chipset\n");
  274. }
  275. break;
  276. case 0x1182:
  277. case 0x1183:
  278. pci_read_config_dword(pdev, 0x64, &val);
  279. if (val & 0x10000000) {
  280. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 1182/1183/966L SATA controller\n");
  281. } else {
  282. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 1182/1183/966 SATA controller\n");
  283. pi.flags |= ATA_FLAG_SLAVE_POSS;
  284. }
  285. break;
  286. }
  287. probe_ent = ata_pci_init_native_mode(pdev, ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
  288. if (!probe_ent) {
  289. rc = -ENOMEM;
  290. goto err_out_regions;
  291. }
  292. if (!(probe_ent->port_flags & SIS_FLAG_CFGSCR)) {
  293. probe_ent->port[0].scr_addr =
  294. pci_resource_start(pdev, SIS_SCR_PCI_BAR);
  295. probe_ent->port[1].scr_addr =
  296. pci_resource_start(pdev, SIS_SCR_PCI_BAR) + port2_start;
  297. }
  298. pci_set_master(pdev);
  299. pci_intx(pdev, 1);
  300. /* FIXME: check ata_device_add return value */
  301. ata_device_add(probe_ent);
  302. kfree(probe_ent);
  303. return 0;
  304. err_out_regions:
  305. pci_release_regions(pdev);
  306. err_out:
  307. if (!pci_dev_busy)
  308. pci_disable_device(pdev);
  309. return rc;
  310. }
  311. static int __init sis_init(void)
  312. {
  313. return pci_register_driver(&sis_pci_driver);
  314. }
  315. static void __exit sis_exit(void)
  316. {
  317. pci_unregister_driver(&sis_pci_driver);
  318. }
  319. module_init(sis_init);
  320. module_exit(sis_exit);