iwl-agn.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/pci.h>
  33. #include <linux/dma-mapping.h>
  34. #include <linux/delay.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/wireless.h>
  38. #include <linux/firmware.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/if_arp.h>
  41. #include <net/mac80211.h>
  42. #include <asm/div64.h>
  43. #define DRV_NAME "iwlagn"
  44. #include "iwl-eeprom.h"
  45. #include "iwl-dev.h"
  46. #include "iwl-core.h"
  47. #include "iwl-io.h"
  48. #include "iwl-helpers.h"
  49. #include "iwl-sta.h"
  50. #include "iwl-calib.h"
  51. /******************************************************************************
  52. *
  53. * module boiler plate
  54. *
  55. ******************************************************************************/
  56. /*
  57. * module name, copyright, version, etc.
  58. */
  59. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  60. #ifdef CONFIG_IWLWIFI_DEBUG
  61. #define VD "d"
  62. #else
  63. #define VD
  64. #endif
  65. #ifdef CONFIG_IWLWIFI_SPECTRUM_MEASUREMENT
  66. #define VS "s"
  67. #else
  68. #define VS
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD VS
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. /*************** STATION TABLE MANAGEMENT ****
  77. * mac80211 should be examined to determine if sta_info is duplicating
  78. * the functionality provided here
  79. */
  80. /**************************************************************/
  81. /**
  82. * iwl_commit_rxon - commit staging_rxon to hardware
  83. *
  84. * The RXON command in staging_rxon is committed to the hardware and
  85. * the active_rxon structure is updated with the new data. This
  86. * function correctly transitions out of the RXON_ASSOC_MSK state if
  87. * a HW tune is required based on the RXON structure changes.
  88. */
  89. int iwl_commit_rxon(struct iwl_priv *priv)
  90. {
  91. /* cast away the const for active_rxon in this function */
  92. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  93. int ret;
  94. bool new_assoc =
  95. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  96. if (!iwl_is_alive(priv))
  97. return -EBUSY;
  98. /* always get timestamp with Rx frame */
  99. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  100. ret = iwl_check_rxon_cmd(priv);
  101. if (ret) {
  102. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  103. return -EINVAL;
  104. }
  105. /* If we don't need to send a full RXON, we can use
  106. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  107. * and other flags for the current radio configuration. */
  108. if (!iwl_full_rxon_required(priv)) {
  109. ret = iwl_send_rxon_assoc(priv);
  110. if (ret) {
  111. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  112. return ret;
  113. }
  114. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  115. return 0;
  116. }
  117. /* station table will be cleared */
  118. priv->assoc_station_added = 0;
  119. /* If we are currently associated and the new config requires
  120. * an RXON_ASSOC and the new config wants the associated mask enabled,
  121. * we must clear the associated from the active configuration
  122. * before we apply the new config */
  123. if (iwl_is_associated(priv) && new_assoc) {
  124. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  125. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  126. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  127. sizeof(struct iwl_rxon_cmd),
  128. &priv->active_rxon);
  129. /* If the mask clearing failed then we set
  130. * active_rxon back to what it was previously */
  131. if (ret) {
  132. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  133. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  134. return ret;
  135. }
  136. }
  137. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  138. "* with%s RXON_FILTER_ASSOC_MSK\n"
  139. "* channel = %d\n"
  140. "* bssid = %pM\n",
  141. (new_assoc ? "" : "out"),
  142. le16_to_cpu(priv->staging_rxon.channel),
  143. priv->staging_rxon.bssid_addr);
  144. iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
  145. /* Apply the new configuration
  146. * RXON unassoc clears the station table in uCode, send it before
  147. * we add the bcast station. If assoc bit is set, we will send RXON
  148. * after having added the bcast and bssid station.
  149. */
  150. if (!new_assoc) {
  151. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  152. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  153. if (ret) {
  154. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  155. return ret;
  156. }
  157. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  158. }
  159. iwl_clear_stations_table(priv);
  160. priv->start_calib = 0;
  161. /* Add the broadcast address so we can send broadcast frames */
  162. iwl_add_bcast_station(priv);
  163. /* If we have set the ASSOC_MSK and we are in BSS mode then
  164. * add the IWL_AP_ID to the station rate table */
  165. if (new_assoc) {
  166. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  167. ret = iwl_rxon_add_station(priv,
  168. priv->active_rxon.bssid_addr, 1);
  169. if (ret == IWL_INVALID_STATION) {
  170. IWL_ERR(priv,
  171. "Error adding AP address for TX.\n");
  172. return -EIO;
  173. }
  174. priv->assoc_station_added = 1;
  175. if (priv->default_wep_key &&
  176. iwl_send_static_wepkey_cmd(priv, 0))
  177. IWL_ERR(priv,
  178. "Could not send WEP static key.\n");
  179. }
  180. /*
  181. * allow CTS-to-self if possible for new association.
  182. * this is relevant only for 5000 series and up,
  183. * but will not damage 4965
  184. */
  185. priv->staging_rxon.flags |= RXON_FLG_SELF_CTS_EN;
  186. /* Apply the new configuration
  187. * RXON assoc doesn't clear the station table in uCode,
  188. */
  189. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  190. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  191. if (ret) {
  192. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  193. return ret;
  194. }
  195. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  196. }
  197. iwl_init_sensitivity(priv);
  198. /* If we issue a new RXON command which required a tune then we must
  199. * send a new TXPOWER command or we won't be able to Tx any frames */
  200. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  201. if (ret) {
  202. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  203. return ret;
  204. }
  205. return 0;
  206. }
  207. void iwl_update_chain_flags(struct iwl_priv *priv)
  208. {
  209. if (priv->cfg->ops->hcmd->set_rxon_chain)
  210. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  211. iwlcore_commit_rxon(priv);
  212. }
  213. static void iwl_clear_free_frames(struct iwl_priv *priv)
  214. {
  215. struct list_head *element;
  216. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  217. priv->frames_count);
  218. while (!list_empty(&priv->free_frames)) {
  219. element = priv->free_frames.next;
  220. list_del(element);
  221. kfree(list_entry(element, struct iwl_frame, list));
  222. priv->frames_count--;
  223. }
  224. if (priv->frames_count) {
  225. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  226. priv->frames_count);
  227. priv->frames_count = 0;
  228. }
  229. }
  230. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  231. {
  232. struct iwl_frame *frame;
  233. struct list_head *element;
  234. if (list_empty(&priv->free_frames)) {
  235. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  236. if (!frame) {
  237. IWL_ERR(priv, "Could not allocate frame!\n");
  238. return NULL;
  239. }
  240. priv->frames_count++;
  241. return frame;
  242. }
  243. element = priv->free_frames.next;
  244. list_del(element);
  245. return list_entry(element, struct iwl_frame, list);
  246. }
  247. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  248. {
  249. memset(frame, 0, sizeof(*frame));
  250. list_add(&frame->list, &priv->free_frames);
  251. }
  252. static unsigned int iwl_fill_beacon_frame(struct iwl_priv *priv,
  253. struct ieee80211_hdr *hdr,
  254. int left)
  255. {
  256. if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
  257. ((priv->iw_mode != NL80211_IFTYPE_ADHOC) &&
  258. (priv->iw_mode != NL80211_IFTYPE_AP)))
  259. return 0;
  260. if (priv->ibss_beacon->len > left)
  261. return 0;
  262. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  263. return priv->ibss_beacon->len;
  264. }
  265. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  266. struct iwl_frame *frame, u8 rate)
  267. {
  268. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  269. unsigned int frame_size;
  270. tx_beacon_cmd = &frame->u.beacon;
  271. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  272. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  273. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  274. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  275. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  276. BUG_ON(frame_size > MAX_MPDU_SIZE);
  277. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  278. if ((rate == IWL_RATE_1M_PLCP) || (rate >= IWL_RATE_2M_PLCP))
  279. tx_beacon_cmd->tx.rate_n_flags =
  280. iwl_hw_set_rate_n_flags(rate, RATE_MCS_CCK_MSK);
  281. else
  282. tx_beacon_cmd->tx.rate_n_flags =
  283. iwl_hw_set_rate_n_flags(rate, 0);
  284. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  285. TX_CMD_FLG_TSF_MSK |
  286. TX_CMD_FLG_STA_RATE_MSK;
  287. return sizeof(*tx_beacon_cmd) + frame_size;
  288. }
  289. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  290. {
  291. struct iwl_frame *frame;
  292. unsigned int frame_size;
  293. int rc;
  294. u8 rate;
  295. frame = iwl_get_free_frame(priv);
  296. if (!frame) {
  297. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  298. "command.\n");
  299. return -ENOMEM;
  300. }
  301. rate = iwl_rate_get_lowest_plcp(priv);
  302. frame_size = iwl_hw_get_beacon_cmd(priv, frame, rate);
  303. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  304. &frame->u.cmd[0]);
  305. iwl_free_frame(priv, frame);
  306. return rc;
  307. }
  308. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  309. {
  310. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  311. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  312. if (sizeof(dma_addr_t) > sizeof(u32))
  313. addr |=
  314. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  315. return addr;
  316. }
  317. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  318. {
  319. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  320. return le16_to_cpu(tb->hi_n_len) >> 4;
  321. }
  322. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  323. dma_addr_t addr, u16 len)
  324. {
  325. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  326. u16 hi_n_len = len << 4;
  327. put_unaligned_le32(addr, &tb->lo);
  328. if (sizeof(dma_addr_t) > sizeof(u32))
  329. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  330. tb->hi_n_len = cpu_to_le16(hi_n_len);
  331. tfd->num_tbs = idx + 1;
  332. }
  333. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  334. {
  335. return tfd->num_tbs & 0x1f;
  336. }
  337. /**
  338. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  339. * @priv - driver private data
  340. * @txq - tx queue
  341. *
  342. * Does NOT advance any TFD circular buffer read/write indexes
  343. * Does NOT free the TFD itself (which is within circular buffer)
  344. */
  345. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  346. {
  347. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  348. struct iwl_tfd *tfd;
  349. struct pci_dev *dev = priv->pci_dev;
  350. int index = txq->q.read_ptr;
  351. int i;
  352. int num_tbs;
  353. tfd = &tfd_tmp[index];
  354. /* Sanity check on number of chunks */
  355. num_tbs = iwl_tfd_get_num_tbs(tfd);
  356. if (num_tbs >= IWL_NUM_OF_TBS) {
  357. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  358. /* @todo issue fatal error, it is quite serious situation */
  359. return;
  360. }
  361. /* Unmap tx_cmd */
  362. if (num_tbs)
  363. pci_unmap_single(dev,
  364. pci_unmap_addr(&txq->meta[index], mapping),
  365. pci_unmap_len(&txq->meta[index], len),
  366. PCI_DMA_BIDIRECTIONAL);
  367. /* Unmap chunks, if any. */
  368. for (i = 1; i < num_tbs; i++) {
  369. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  370. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  371. if (txq->txb) {
  372. dev_kfree_skb(txq->txb[txq->q.read_ptr].skb[i - 1]);
  373. txq->txb[txq->q.read_ptr].skb[i - 1] = NULL;
  374. }
  375. }
  376. }
  377. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  378. struct iwl_tx_queue *txq,
  379. dma_addr_t addr, u16 len,
  380. u8 reset, u8 pad)
  381. {
  382. struct iwl_queue *q;
  383. struct iwl_tfd *tfd, *tfd_tmp;
  384. u32 num_tbs;
  385. q = &txq->q;
  386. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  387. tfd = &tfd_tmp[q->write_ptr];
  388. if (reset)
  389. memset(tfd, 0, sizeof(*tfd));
  390. num_tbs = iwl_tfd_get_num_tbs(tfd);
  391. /* Each TFD can point to a maximum 20 Tx buffers */
  392. if (num_tbs >= IWL_NUM_OF_TBS) {
  393. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  394. IWL_NUM_OF_TBS);
  395. return -EINVAL;
  396. }
  397. BUG_ON(addr & ~DMA_BIT_MASK(36));
  398. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  399. IWL_ERR(priv, "Unaligned address = %llx\n",
  400. (unsigned long long)addr);
  401. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  402. return 0;
  403. }
  404. /*
  405. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  406. * given Tx queue, and enable the DMA channel used for that queue.
  407. *
  408. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  409. * channels supported in hardware.
  410. */
  411. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  412. struct iwl_tx_queue *txq)
  413. {
  414. int txq_id = txq->q.id;
  415. /* Circular buffer (TFD queue in DRAM) physical base address */
  416. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  417. txq->q.dma_addr >> 8);
  418. return 0;
  419. }
  420. /******************************************************************************
  421. *
  422. * Generic RX handler implementations
  423. *
  424. ******************************************************************************/
  425. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  426. struct iwl_rx_mem_buffer *rxb)
  427. {
  428. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  429. struct iwl_alive_resp *palive;
  430. struct delayed_work *pwork;
  431. palive = &pkt->u.alive_frame;
  432. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  433. "0x%01X 0x%01X\n",
  434. palive->is_valid, palive->ver_type,
  435. palive->ver_subtype);
  436. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  437. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  438. memcpy(&priv->card_alive_init,
  439. &pkt->u.alive_frame,
  440. sizeof(struct iwl_init_alive_resp));
  441. pwork = &priv->init_alive_start;
  442. } else {
  443. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  444. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  445. sizeof(struct iwl_alive_resp));
  446. pwork = &priv->alive_start;
  447. }
  448. /* We delay the ALIVE response by 5ms to
  449. * give the HW RF Kill time to activate... */
  450. if (palive->is_valid == UCODE_VALID_OK)
  451. queue_delayed_work(priv->workqueue, pwork,
  452. msecs_to_jiffies(5));
  453. else
  454. IWL_WARN(priv, "uCode did not respond OK.\n");
  455. }
  456. static void iwl_bg_beacon_update(struct work_struct *work)
  457. {
  458. struct iwl_priv *priv =
  459. container_of(work, struct iwl_priv, beacon_update);
  460. struct sk_buff *beacon;
  461. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  462. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  463. if (!beacon) {
  464. IWL_ERR(priv, "update beacon failed\n");
  465. return;
  466. }
  467. mutex_lock(&priv->mutex);
  468. /* new beacon skb is allocated every time; dispose previous.*/
  469. if (priv->ibss_beacon)
  470. dev_kfree_skb(priv->ibss_beacon);
  471. priv->ibss_beacon = beacon;
  472. mutex_unlock(&priv->mutex);
  473. iwl_send_beacon_cmd(priv);
  474. }
  475. /**
  476. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  477. *
  478. * This callback is provided in order to send a statistics request.
  479. *
  480. * This timer function is continually reset to execute within
  481. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  482. * was received. We need to ensure we receive the statistics in order
  483. * to update the temperature used for calibrating the TXPOWER.
  484. */
  485. static void iwl_bg_statistics_periodic(unsigned long data)
  486. {
  487. struct iwl_priv *priv = (struct iwl_priv *)data;
  488. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  489. return;
  490. /* dont send host command if rf-kill is on */
  491. if (!iwl_is_ready_rf(priv))
  492. return;
  493. iwl_send_statistics_request(priv, CMD_ASYNC);
  494. }
  495. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  496. struct iwl_rx_mem_buffer *rxb)
  497. {
  498. #ifdef CONFIG_IWLWIFI_DEBUG
  499. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  500. struct iwl4965_beacon_notif *beacon =
  501. (struct iwl4965_beacon_notif *)pkt->u.raw;
  502. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  503. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  504. "tsf %d %d rate %d\n",
  505. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  506. beacon->beacon_notify_hdr.failure_frame,
  507. le32_to_cpu(beacon->ibss_mgr_status),
  508. le32_to_cpu(beacon->high_tsf),
  509. le32_to_cpu(beacon->low_tsf), rate);
  510. #endif
  511. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  512. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  513. queue_work(priv->workqueue, &priv->beacon_update);
  514. }
  515. /* Handle notification from uCode that card's power state is changing
  516. * due to software, hardware, or critical temperature RFKILL */
  517. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  518. struct iwl_rx_mem_buffer *rxb)
  519. {
  520. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  521. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  522. unsigned long status = priv->status;
  523. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s\n",
  524. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  525. (flags & SW_CARD_DISABLED) ? "Kill" : "On");
  526. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  527. RF_CARD_DISABLED)) {
  528. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  529. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  530. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  531. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  532. if (!(flags & RXON_CARD_DISABLED)) {
  533. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  534. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  535. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  536. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  537. }
  538. if (flags & RF_CARD_DISABLED)
  539. iwl_tt_enter_ct_kill(priv);
  540. }
  541. if (!(flags & RF_CARD_DISABLED))
  542. iwl_tt_exit_ct_kill(priv);
  543. if (flags & HW_CARD_DISABLED)
  544. set_bit(STATUS_RF_KILL_HW, &priv->status);
  545. else
  546. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  547. if (!(flags & RXON_CARD_DISABLED))
  548. iwl_scan_cancel(priv);
  549. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  550. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  551. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  552. test_bit(STATUS_RF_KILL_HW, &priv->status));
  553. else
  554. wake_up_interruptible(&priv->wait_command_queue);
  555. }
  556. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  557. {
  558. if (src == IWL_PWR_SRC_VAUX) {
  559. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  560. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  561. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  562. ~APMG_PS_CTRL_MSK_PWR_SRC);
  563. } else {
  564. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  565. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  566. ~APMG_PS_CTRL_MSK_PWR_SRC);
  567. }
  568. return 0;
  569. }
  570. /**
  571. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  572. *
  573. * Setup the RX handlers for each of the reply types sent from the uCode
  574. * to the host.
  575. *
  576. * This function chains into the hardware specific files for them to setup
  577. * any hardware specific handlers as well.
  578. */
  579. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  580. {
  581. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  582. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  583. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  584. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  585. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  586. iwl_rx_pm_debug_statistics_notif;
  587. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  588. /*
  589. * The same handler is used for both the REPLY to a discrete
  590. * statistics request from the host as well as for the periodic
  591. * statistics notifications (after received beacons) from the uCode.
  592. */
  593. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_rx_statistics;
  594. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  595. iwl_setup_spectrum_handlers(priv);
  596. iwl_setup_rx_scan_handlers(priv);
  597. /* status change handler */
  598. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  599. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  600. iwl_rx_missed_beacon_notif;
  601. /* Rx handlers */
  602. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwl_rx_reply_rx_phy;
  603. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwl_rx_reply_rx;
  604. /* block ack */
  605. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwl_rx_reply_compressed_ba;
  606. /* Set up hardware specific Rx handlers */
  607. priv->cfg->ops->lib->rx_handler_setup(priv);
  608. }
  609. /**
  610. * iwl_rx_handle - Main entry function for receiving responses from uCode
  611. *
  612. * Uses the priv->rx_handlers callback function array to invoke
  613. * the appropriate handlers, including command responses,
  614. * frame-received notifications, and other notifications.
  615. */
  616. void iwl_rx_handle(struct iwl_priv *priv)
  617. {
  618. struct iwl_rx_mem_buffer *rxb;
  619. struct iwl_rx_packet *pkt;
  620. struct iwl_rx_queue *rxq = &priv->rxq;
  621. u32 r, i;
  622. int reclaim;
  623. unsigned long flags;
  624. u8 fill_rx = 0;
  625. u32 count = 8;
  626. int total_empty;
  627. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  628. * buffer that the driver may process (last buffer filled by ucode). */
  629. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  630. i = rxq->read;
  631. /* Rx interrupt, but nothing sent from uCode */
  632. if (i == r)
  633. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  634. /* calculate total frames need to be restock after handling RX */
  635. total_empty = r - rxq->write_actual;
  636. if (total_empty < 0)
  637. total_empty += RX_QUEUE_SIZE;
  638. if (total_empty > (RX_QUEUE_SIZE / 2))
  639. fill_rx = 1;
  640. while (i != r) {
  641. rxb = rxq->queue[i];
  642. /* If an RXB doesn't have a Rx queue slot associated with it,
  643. * then a bug has been introduced in the queue refilling
  644. * routines -- catch it here */
  645. BUG_ON(rxb == NULL);
  646. rxq->queue[i] = NULL;
  647. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  648. PAGE_SIZE << priv->hw_params.rx_page_order,
  649. PCI_DMA_FROMDEVICE);
  650. pkt = rxb_addr(rxb);
  651. trace_iwlwifi_dev_rx(priv, pkt,
  652. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  653. /* Reclaim a command buffer only if this packet is a response
  654. * to a (driver-originated) command.
  655. * If the packet (e.g. Rx frame) originated from uCode,
  656. * there is no command buffer to reclaim.
  657. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  658. * but apparently a few don't get set; catch them here. */
  659. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  660. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  661. (pkt->hdr.cmd != REPLY_RX) &&
  662. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  663. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  664. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  665. (pkt->hdr.cmd != REPLY_TX);
  666. /* Based on type of command response or notification,
  667. * handle those that need handling via function in
  668. * rx_handlers table. See iwl_setup_rx_handlers() */
  669. if (priv->rx_handlers[pkt->hdr.cmd]) {
  670. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  671. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  672. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  673. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  674. } else {
  675. /* No handling needed */
  676. IWL_DEBUG_RX(priv,
  677. "r %d i %d No handler needed for %s, 0x%02x\n",
  678. r, i, get_cmd_string(pkt->hdr.cmd),
  679. pkt->hdr.cmd);
  680. }
  681. /*
  682. * XXX: After here, we should always check rxb->page
  683. * against NULL before touching it or its virtual
  684. * memory (pkt). Because some rx_handler might have
  685. * already taken or freed the pages.
  686. */
  687. if (reclaim) {
  688. /* Invoke any callbacks, transfer the buffer to caller,
  689. * and fire off the (possibly) blocking iwl_send_cmd()
  690. * as we reclaim the driver command queue */
  691. if (rxb->page)
  692. iwl_tx_cmd_complete(priv, rxb);
  693. else
  694. IWL_WARN(priv, "Claim null rxb?\n");
  695. }
  696. /* Reuse the page if possible. For notification packets and
  697. * SKBs that fail to Rx correctly, add them back into the
  698. * rx_free list for reuse later. */
  699. spin_lock_irqsave(&rxq->lock, flags);
  700. if (rxb->page != NULL) {
  701. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  702. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  703. PCI_DMA_FROMDEVICE);
  704. list_add_tail(&rxb->list, &rxq->rx_free);
  705. rxq->free_count++;
  706. } else
  707. list_add_tail(&rxb->list, &rxq->rx_used);
  708. spin_unlock_irqrestore(&rxq->lock, flags);
  709. i = (i + 1) & RX_QUEUE_MASK;
  710. /* If there are a lot of unused frames,
  711. * restock the Rx queue so ucode wont assert. */
  712. if (fill_rx) {
  713. count++;
  714. if (count >= 8) {
  715. rxq->read = i;
  716. iwl_rx_replenish_now(priv);
  717. count = 0;
  718. }
  719. }
  720. }
  721. /* Backtrack one entry */
  722. rxq->read = i;
  723. if (fill_rx)
  724. iwl_rx_replenish_now(priv);
  725. else
  726. iwl_rx_queue_restock(priv);
  727. }
  728. /* call this function to flush any scheduled tasklet */
  729. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  730. {
  731. /* wait to make sure we flush pending tasklet*/
  732. synchronize_irq(priv->pci_dev->irq);
  733. tasklet_kill(&priv->irq_tasklet);
  734. }
  735. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  736. {
  737. u32 inta, handled = 0;
  738. u32 inta_fh;
  739. unsigned long flags;
  740. u32 i;
  741. #ifdef CONFIG_IWLWIFI_DEBUG
  742. u32 inta_mask;
  743. #endif
  744. spin_lock_irqsave(&priv->lock, flags);
  745. /* Ack/clear/reset pending uCode interrupts.
  746. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  747. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  748. inta = iwl_read32(priv, CSR_INT);
  749. iwl_write32(priv, CSR_INT, inta);
  750. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  751. * Any new interrupts that happen after this, either while we're
  752. * in this tasklet, or later, will show up in next ISR/tasklet. */
  753. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  754. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  755. #ifdef CONFIG_IWLWIFI_DEBUG
  756. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  757. /* just for debug */
  758. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  759. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  760. inta, inta_mask, inta_fh);
  761. }
  762. #endif
  763. spin_unlock_irqrestore(&priv->lock, flags);
  764. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  765. * atomic, make sure that inta covers all the interrupts that
  766. * we've discovered, even if FH interrupt came in just after
  767. * reading CSR_INT. */
  768. if (inta_fh & CSR49_FH_INT_RX_MASK)
  769. inta |= CSR_INT_BIT_FH_RX;
  770. if (inta_fh & CSR49_FH_INT_TX_MASK)
  771. inta |= CSR_INT_BIT_FH_TX;
  772. /* Now service all interrupt bits discovered above. */
  773. if (inta & CSR_INT_BIT_HW_ERR) {
  774. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  775. /* Tell the device to stop sending interrupts */
  776. iwl_disable_interrupts(priv);
  777. priv->isr_stats.hw++;
  778. iwl_irq_handle_error(priv);
  779. handled |= CSR_INT_BIT_HW_ERR;
  780. return;
  781. }
  782. #ifdef CONFIG_IWLWIFI_DEBUG
  783. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  784. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  785. if (inta & CSR_INT_BIT_SCD) {
  786. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  787. "the frame/frames.\n");
  788. priv->isr_stats.sch++;
  789. }
  790. /* Alive notification via Rx interrupt will do the real work */
  791. if (inta & CSR_INT_BIT_ALIVE) {
  792. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  793. priv->isr_stats.alive++;
  794. }
  795. }
  796. #endif
  797. /* Safely ignore these bits for debug checks below */
  798. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  799. /* HW RF KILL switch toggled */
  800. if (inta & CSR_INT_BIT_RF_KILL) {
  801. int hw_rf_kill = 0;
  802. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  803. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  804. hw_rf_kill = 1;
  805. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  806. hw_rf_kill ? "disable radio" : "enable radio");
  807. priv->isr_stats.rfkill++;
  808. /* driver only loads ucode once setting the interface up.
  809. * the driver allows loading the ucode even if the radio
  810. * is killed. Hence update the killswitch state here. The
  811. * rfkill handler will care about restarting if needed.
  812. */
  813. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  814. if (hw_rf_kill)
  815. set_bit(STATUS_RF_KILL_HW, &priv->status);
  816. else
  817. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  818. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  819. }
  820. handled |= CSR_INT_BIT_RF_KILL;
  821. }
  822. /* Chip got too hot and stopped itself */
  823. if (inta & CSR_INT_BIT_CT_KILL) {
  824. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  825. priv->isr_stats.ctkill++;
  826. handled |= CSR_INT_BIT_CT_KILL;
  827. }
  828. /* Error detected by uCode */
  829. if (inta & CSR_INT_BIT_SW_ERR) {
  830. IWL_ERR(priv, "Microcode SW error detected. "
  831. " Restarting 0x%X.\n", inta);
  832. priv->isr_stats.sw++;
  833. priv->isr_stats.sw_err = inta;
  834. iwl_irq_handle_error(priv);
  835. handled |= CSR_INT_BIT_SW_ERR;
  836. }
  837. /*
  838. * uCode wakes up after power-down sleep.
  839. * Tell device about any new tx or host commands enqueued,
  840. * and about any Rx buffers made available while asleep.
  841. */
  842. if (inta & CSR_INT_BIT_WAKEUP) {
  843. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  844. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  845. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  846. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  847. priv->isr_stats.wakeup++;
  848. handled |= CSR_INT_BIT_WAKEUP;
  849. }
  850. /* All uCode command responses, including Tx command responses,
  851. * Rx "responses" (frame-received notification), and other
  852. * notifications from uCode come through here*/
  853. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  854. iwl_rx_handle(priv);
  855. priv->isr_stats.rx++;
  856. iwl_leds_background(priv);
  857. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  858. }
  859. /* This "Tx" DMA channel is used only for loading uCode */
  860. if (inta & CSR_INT_BIT_FH_TX) {
  861. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  862. priv->isr_stats.tx++;
  863. handled |= CSR_INT_BIT_FH_TX;
  864. /* Wake up uCode load routine, now that load is complete */
  865. priv->ucode_write_complete = 1;
  866. wake_up_interruptible(&priv->wait_command_queue);
  867. }
  868. if (inta & ~handled) {
  869. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  870. priv->isr_stats.unhandled++;
  871. }
  872. if (inta & ~(priv->inta_mask)) {
  873. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  874. inta & ~priv->inta_mask);
  875. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  876. }
  877. /* Re-enable all interrupts */
  878. /* only Re-enable if diabled by irq */
  879. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  880. iwl_enable_interrupts(priv);
  881. #ifdef CONFIG_IWLWIFI_DEBUG
  882. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  883. inta = iwl_read32(priv, CSR_INT);
  884. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  885. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  886. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  887. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  888. }
  889. #endif
  890. }
  891. /* tasklet for iwlagn interrupt */
  892. static void iwl_irq_tasklet(struct iwl_priv *priv)
  893. {
  894. u32 inta = 0;
  895. u32 handled = 0;
  896. unsigned long flags;
  897. #ifdef CONFIG_IWLWIFI_DEBUG
  898. u32 inta_mask;
  899. #endif
  900. spin_lock_irqsave(&priv->lock, flags);
  901. /* Ack/clear/reset pending uCode interrupts.
  902. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  903. */
  904. iwl_write32(priv, CSR_INT, priv->inta);
  905. inta = priv->inta;
  906. #ifdef CONFIG_IWLWIFI_DEBUG
  907. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  908. /* just for debug */
  909. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  910. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  911. inta, inta_mask);
  912. }
  913. #endif
  914. spin_unlock_irqrestore(&priv->lock, flags);
  915. /* saved interrupt in inta variable now we can reset priv->inta */
  916. priv->inta = 0;
  917. /* Now service all interrupt bits discovered above. */
  918. if (inta & CSR_INT_BIT_HW_ERR) {
  919. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  920. /* Tell the device to stop sending interrupts */
  921. iwl_disable_interrupts(priv);
  922. priv->isr_stats.hw++;
  923. iwl_irq_handle_error(priv);
  924. handled |= CSR_INT_BIT_HW_ERR;
  925. return;
  926. }
  927. #ifdef CONFIG_IWLWIFI_DEBUG
  928. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  929. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  930. if (inta & CSR_INT_BIT_SCD) {
  931. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  932. "the frame/frames.\n");
  933. priv->isr_stats.sch++;
  934. }
  935. /* Alive notification via Rx interrupt will do the real work */
  936. if (inta & CSR_INT_BIT_ALIVE) {
  937. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  938. priv->isr_stats.alive++;
  939. }
  940. }
  941. #endif
  942. /* Safely ignore these bits for debug checks below */
  943. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  944. /* HW RF KILL switch toggled */
  945. if (inta & CSR_INT_BIT_RF_KILL) {
  946. int hw_rf_kill = 0;
  947. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  948. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  949. hw_rf_kill = 1;
  950. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  951. hw_rf_kill ? "disable radio" : "enable radio");
  952. priv->isr_stats.rfkill++;
  953. /* driver only loads ucode once setting the interface up.
  954. * the driver allows loading the ucode even if the radio
  955. * is killed. Hence update the killswitch state here. The
  956. * rfkill handler will care about restarting if needed.
  957. */
  958. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  959. if (hw_rf_kill)
  960. set_bit(STATUS_RF_KILL_HW, &priv->status);
  961. else
  962. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  963. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  964. }
  965. handled |= CSR_INT_BIT_RF_KILL;
  966. }
  967. /* Chip got too hot and stopped itself */
  968. if (inta & CSR_INT_BIT_CT_KILL) {
  969. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  970. priv->isr_stats.ctkill++;
  971. handled |= CSR_INT_BIT_CT_KILL;
  972. }
  973. /* Error detected by uCode */
  974. if (inta & CSR_INT_BIT_SW_ERR) {
  975. IWL_ERR(priv, "Microcode SW error detected. "
  976. " Restarting 0x%X.\n", inta);
  977. priv->isr_stats.sw++;
  978. priv->isr_stats.sw_err = inta;
  979. iwl_irq_handle_error(priv);
  980. handled |= CSR_INT_BIT_SW_ERR;
  981. }
  982. /* uCode wakes up after power-down sleep */
  983. if (inta & CSR_INT_BIT_WAKEUP) {
  984. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  985. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  986. iwl_txq_update_write_ptr(priv, &priv->txq[0]);
  987. iwl_txq_update_write_ptr(priv, &priv->txq[1]);
  988. iwl_txq_update_write_ptr(priv, &priv->txq[2]);
  989. iwl_txq_update_write_ptr(priv, &priv->txq[3]);
  990. iwl_txq_update_write_ptr(priv, &priv->txq[4]);
  991. iwl_txq_update_write_ptr(priv, &priv->txq[5]);
  992. priv->isr_stats.wakeup++;
  993. handled |= CSR_INT_BIT_WAKEUP;
  994. }
  995. /* All uCode command responses, including Tx command responses,
  996. * Rx "responses" (frame-received notification), and other
  997. * notifications from uCode come through here*/
  998. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  999. CSR_INT_BIT_RX_PERIODIC)) {
  1000. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1001. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1002. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1003. iwl_write32(priv, CSR_FH_INT_STATUS,
  1004. CSR49_FH_INT_RX_MASK);
  1005. }
  1006. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1007. handled |= CSR_INT_BIT_RX_PERIODIC;
  1008. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1009. }
  1010. /* Sending RX interrupt require many steps to be done in the
  1011. * the device:
  1012. * 1- write interrupt to current index in ICT table.
  1013. * 2- dma RX frame.
  1014. * 3- update RX shared data to indicate last write index.
  1015. * 4- send interrupt.
  1016. * This could lead to RX race, driver could receive RX interrupt
  1017. * but the shared data changes does not reflect this.
  1018. * this could lead to RX race, RX periodic will solve this race
  1019. */
  1020. iwl_write32(priv, CSR_INT_PERIODIC_REG,
  1021. CSR_INT_PERIODIC_DIS);
  1022. iwl_rx_handle(priv);
  1023. /* Only set RX periodic if real RX is received. */
  1024. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1025. iwl_write32(priv, CSR_INT_PERIODIC_REG,
  1026. CSR_INT_PERIODIC_ENA);
  1027. priv->isr_stats.rx++;
  1028. iwl_leds_background(priv);
  1029. }
  1030. /* This "Tx" DMA channel is used only for loading uCode */
  1031. if (inta & CSR_INT_BIT_FH_TX) {
  1032. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1033. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1034. priv->isr_stats.tx++;
  1035. handled |= CSR_INT_BIT_FH_TX;
  1036. /* Wake up uCode load routine, now that load is complete */
  1037. priv->ucode_write_complete = 1;
  1038. wake_up_interruptible(&priv->wait_command_queue);
  1039. }
  1040. if (inta & ~handled) {
  1041. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1042. priv->isr_stats.unhandled++;
  1043. }
  1044. if (inta & ~(priv->inta_mask)) {
  1045. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1046. inta & ~priv->inta_mask);
  1047. }
  1048. /* Re-enable all interrupts */
  1049. /* only Re-enable if diabled by irq */
  1050. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1051. iwl_enable_interrupts(priv);
  1052. }
  1053. /******************************************************************************
  1054. *
  1055. * uCode download functions
  1056. *
  1057. ******************************************************************************/
  1058. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1059. {
  1060. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1061. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1062. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1063. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1064. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1065. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1066. }
  1067. static void iwl_nic_start(struct iwl_priv *priv)
  1068. {
  1069. /* Remove all resets to allow NIC to operate */
  1070. iwl_write32(priv, CSR_RESET, 0);
  1071. }
  1072. /**
  1073. * iwl_read_ucode - Read uCode images from disk file.
  1074. *
  1075. * Copy into buffers for card to fetch via bus-mastering
  1076. */
  1077. static int iwl_read_ucode(struct iwl_priv *priv)
  1078. {
  1079. struct iwl_ucode_header *ucode;
  1080. int ret = -EINVAL, index;
  1081. const struct firmware *ucode_raw;
  1082. const char *name_pre = priv->cfg->fw_name_pre;
  1083. const unsigned int api_max = priv->cfg->ucode_api_max;
  1084. const unsigned int api_min = priv->cfg->ucode_api_min;
  1085. char buf[25];
  1086. u8 *src;
  1087. size_t len;
  1088. u32 api_ver, build;
  1089. u32 inst_size, data_size, init_size, init_data_size, boot_size;
  1090. u16 eeprom_ver;
  1091. /* Ask kernel firmware_class module to get the boot firmware off disk.
  1092. * request_firmware() is synchronous, file is in memory on return. */
  1093. for (index = api_max; index >= api_min; index--) {
  1094. sprintf(buf, "%s%d%s", name_pre, index, ".ucode");
  1095. ret = request_firmware(&ucode_raw, buf, &priv->pci_dev->dev);
  1096. if (ret < 0) {
  1097. IWL_ERR(priv, "%s firmware file req failed: %d\n",
  1098. buf, ret);
  1099. if (ret == -ENOENT)
  1100. continue;
  1101. else
  1102. goto error;
  1103. } else {
  1104. if (index < api_max)
  1105. IWL_ERR(priv, "Loaded firmware %s, "
  1106. "which is deprecated. "
  1107. "Please use API v%u instead.\n",
  1108. buf, api_max);
  1109. IWL_DEBUG_INFO(priv, "Got firmware '%s' file (%zd bytes) from disk\n",
  1110. buf, ucode_raw->size);
  1111. break;
  1112. }
  1113. }
  1114. if (ret < 0)
  1115. goto error;
  1116. /* Make sure that we got at least the v1 header! */
  1117. if (ucode_raw->size < priv->cfg->ops->ucode->get_header_size(1)) {
  1118. IWL_ERR(priv, "File size way too small!\n");
  1119. ret = -EINVAL;
  1120. goto err_release;
  1121. }
  1122. /* Data from ucode file: header followed by uCode images */
  1123. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1124. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1125. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1126. build = priv->cfg->ops->ucode->get_build(ucode, api_ver);
  1127. inst_size = priv->cfg->ops->ucode->get_inst_size(ucode, api_ver);
  1128. data_size = priv->cfg->ops->ucode->get_data_size(ucode, api_ver);
  1129. init_size = priv->cfg->ops->ucode->get_init_size(ucode, api_ver);
  1130. init_data_size =
  1131. priv->cfg->ops->ucode->get_init_data_size(ucode, api_ver);
  1132. boot_size = priv->cfg->ops->ucode->get_boot_size(ucode, api_ver);
  1133. src = priv->cfg->ops->ucode->get_data(ucode, api_ver);
  1134. /* api_ver should match the api version forming part of the
  1135. * firmware filename ... but we don't check for that and only rely
  1136. * on the API version read from firmware header from here on forward */
  1137. if (api_ver < api_min || api_ver > api_max) {
  1138. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1139. "Driver supports v%u, firmware is v%u.\n",
  1140. api_max, api_ver);
  1141. priv->ucode_ver = 0;
  1142. ret = -EINVAL;
  1143. goto err_release;
  1144. }
  1145. if (api_ver != api_max)
  1146. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1147. "got v%u. New firmware can be obtained "
  1148. "from http://www.intellinuxwireless.org.\n",
  1149. api_max, api_ver);
  1150. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u\n",
  1151. IWL_UCODE_MAJOR(priv->ucode_ver),
  1152. IWL_UCODE_MINOR(priv->ucode_ver),
  1153. IWL_UCODE_API(priv->ucode_ver),
  1154. IWL_UCODE_SERIAL(priv->ucode_ver));
  1155. snprintf(priv->hw->wiphy->fw_version,
  1156. sizeof(priv->hw->wiphy->fw_version),
  1157. "%u.%u.%u.%u",
  1158. IWL_UCODE_MAJOR(priv->ucode_ver),
  1159. IWL_UCODE_MINOR(priv->ucode_ver),
  1160. IWL_UCODE_API(priv->ucode_ver),
  1161. IWL_UCODE_SERIAL(priv->ucode_ver));
  1162. if (build)
  1163. IWL_DEBUG_INFO(priv, "Build %u\n", build);
  1164. eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
  1165. IWL_DEBUG_INFO(priv, "NVM Type: %s, version: 0x%x\n",
  1166. (priv->nvm_device_type == NVM_DEVICE_TYPE_OTP)
  1167. ? "OTP" : "EEPROM", eeprom_ver);
  1168. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1169. priv->ucode_ver);
  1170. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %u\n",
  1171. inst_size);
  1172. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %u\n",
  1173. data_size);
  1174. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %u\n",
  1175. init_size);
  1176. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %u\n",
  1177. init_data_size);
  1178. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %u\n",
  1179. boot_size);
  1180. /* Verify size of file vs. image size info in file's header */
  1181. if (ucode_raw->size !=
  1182. priv->cfg->ops->ucode->get_header_size(api_ver) +
  1183. inst_size + data_size + init_size +
  1184. init_data_size + boot_size) {
  1185. IWL_DEBUG_INFO(priv,
  1186. "uCode file size %d does not match expected size\n",
  1187. (int)ucode_raw->size);
  1188. ret = -EINVAL;
  1189. goto err_release;
  1190. }
  1191. /* Verify that uCode images will fit in card's SRAM */
  1192. if (inst_size > priv->hw_params.max_inst_size) {
  1193. IWL_DEBUG_INFO(priv, "uCode instr len %d too large to fit in\n",
  1194. inst_size);
  1195. ret = -EINVAL;
  1196. goto err_release;
  1197. }
  1198. if (data_size > priv->hw_params.max_data_size) {
  1199. IWL_DEBUG_INFO(priv, "uCode data len %d too large to fit in\n",
  1200. data_size);
  1201. ret = -EINVAL;
  1202. goto err_release;
  1203. }
  1204. if (init_size > priv->hw_params.max_inst_size) {
  1205. IWL_INFO(priv, "uCode init instr len %d too large to fit in\n",
  1206. init_size);
  1207. ret = -EINVAL;
  1208. goto err_release;
  1209. }
  1210. if (init_data_size > priv->hw_params.max_data_size) {
  1211. IWL_INFO(priv, "uCode init data len %d too large to fit in\n",
  1212. init_data_size);
  1213. ret = -EINVAL;
  1214. goto err_release;
  1215. }
  1216. if (boot_size > priv->hw_params.max_bsm_size) {
  1217. IWL_INFO(priv, "uCode boot instr len %d too large to fit in\n",
  1218. boot_size);
  1219. ret = -EINVAL;
  1220. goto err_release;
  1221. }
  1222. /* Allocate ucode buffers for card's bus-master loading ... */
  1223. /* Runtime instructions and 2 copies of data:
  1224. * 1) unmodified from disk
  1225. * 2) backup cache for save/restore during power-downs */
  1226. priv->ucode_code.len = inst_size;
  1227. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1228. priv->ucode_data.len = data_size;
  1229. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1230. priv->ucode_data_backup.len = data_size;
  1231. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1232. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1233. !priv->ucode_data_backup.v_addr)
  1234. goto err_pci_alloc;
  1235. /* Initialization instructions and data */
  1236. if (init_size && init_data_size) {
  1237. priv->ucode_init.len = init_size;
  1238. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1239. priv->ucode_init_data.len = init_data_size;
  1240. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1241. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1242. goto err_pci_alloc;
  1243. }
  1244. /* Bootstrap (instructions only, no data) */
  1245. if (boot_size) {
  1246. priv->ucode_boot.len = boot_size;
  1247. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1248. if (!priv->ucode_boot.v_addr)
  1249. goto err_pci_alloc;
  1250. }
  1251. /* Copy images into buffers for card's bus-master reads ... */
  1252. /* Runtime instructions (first block of data in file) */
  1253. len = inst_size;
  1254. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n", len);
  1255. memcpy(priv->ucode_code.v_addr, src, len);
  1256. src += len;
  1257. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1258. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1259. /* Runtime data (2nd block)
  1260. * NOTE: Copy into backup buffer will be done in iwl_up() */
  1261. len = data_size;
  1262. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n", len);
  1263. memcpy(priv->ucode_data.v_addr, src, len);
  1264. memcpy(priv->ucode_data_backup.v_addr, src, len);
  1265. src += len;
  1266. /* Initialization instructions (3rd block) */
  1267. if (init_size) {
  1268. len = init_size;
  1269. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1270. len);
  1271. memcpy(priv->ucode_init.v_addr, src, len);
  1272. src += len;
  1273. }
  1274. /* Initialization data (4th block) */
  1275. if (init_data_size) {
  1276. len = init_data_size;
  1277. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1278. len);
  1279. memcpy(priv->ucode_init_data.v_addr, src, len);
  1280. src += len;
  1281. }
  1282. /* Bootstrap instructions (5th block) */
  1283. len = boot_size;
  1284. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n", len);
  1285. memcpy(priv->ucode_boot.v_addr, src, len);
  1286. /* We have our copies now, allow OS release its copies */
  1287. release_firmware(ucode_raw);
  1288. return 0;
  1289. err_pci_alloc:
  1290. IWL_ERR(priv, "failed to allocate pci memory\n");
  1291. ret = -ENOMEM;
  1292. iwl_dealloc_ucode_pci(priv);
  1293. err_release:
  1294. release_firmware(ucode_raw);
  1295. error:
  1296. return ret;
  1297. }
  1298. #ifdef CONFIG_IWLWIFI_DEBUG
  1299. static const char *desc_lookup_text[] = {
  1300. "OK",
  1301. "FAIL",
  1302. "BAD_PARAM",
  1303. "BAD_CHECKSUM",
  1304. "NMI_INTERRUPT_WDG",
  1305. "SYSASSERT",
  1306. "FATAL_ERROR",
  1307. "BAD_COMMAND",
  1308. "HW_ERROR_TUNE_LOCK",
  1309. "HW_ERROR_TEMPERATURE",
  1310. "ILLEGAL_CHAN_FREQ",
  1311. "VCC_NOT_STABLE",
  1312. "FH_ERROR",
  1313. "NMI_INTERRUPT_HOST",
  1314. "NMI_INTERRUPT_ACTION_PT",
  1315. "NMI_INTERRUPT_UNKNOWN",
  1316. "UCODE_VERSION_MISMATCH",
  1317. "HW_ERROR_ABS_LOCK",
  1318. "HW_ERROR_CAL_LOCK_FAIL",
  1319. "NMI_INTERRUPT_INST_ACTION_PT",
  1320. "NMI_INTERRUPT_DATA_ACTION_PT",
  1321. "NMI_TRM_HW_ER",
  1322. "NMI_INTERRUPT_TRM",
  1323. "NMI_INTERRUPT_BREAK_POINT"
  1324. "DEBUG_0",
  1325. "DEBUG_1",
  1326. "DEBUG_2",
  1327. "DEBUG_3",
  1328. "UNKNOWN"
  1329. };
  1330. static const char *desc_lookup(int i)
  1331. {
  1332. int max = ARRAY_SIZE(desc_lookup_text) - 1;
  1333. if (i < 0 || i > max)
  1334. i = max;
  1335. return desc_lookup_text[i];
  1336. }
  1337. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1338. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1339. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1340. {
  1341. u32 data2, line;
  1342. u32 desc, time, count, base, data1;
  1343. u32 blink1, blink2, ilink1, ilink2;
  1344. if (priv->ucode_type == UCODE_INIT)
  1345. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1346. else
  1347. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1348. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1349. IWL_ERR(priv, "Not valid error log pointer 0x%08X\n", base);
  1350. return;
  1351. }
  1352. count = iwl_read_targ_mem(priv, base);
  1353. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1354. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1355. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1356. priv->status, count);
  1357. }
  1358. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1359. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1360. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1361. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1362. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1363. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1364. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1365. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1366. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1367. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1368. blink1, blink2, ilink1, ilink2);
  1369. IWL_ERR(priv, "Desc Time "
  1370. "data1 data2 line\n");
  1371. IWL_ERR(priv, "%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
  1372. desc_lookup(desc), desc, time, data1, data2, line);
  1373. IWL_ERR(priv, "blink1 blink2 ilink1 ilink2\n");
  1374. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1375. ilink1, ilink2);
  1376. }
  1377. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1378. /**
  1379. * iwl_print_event_log - Dump error event log to syslog
  1380. *
  1381. */
  1382. static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1383. u32 num_events, u32 mode)
  1384. {
  1385. u32 i;
  1386. u32 base; /* SRAM byte address of event log header */
  1387. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1388. u32 ptr; /* SRAM byte address of log data */
  1389. u32 ev, time, data; /* event log data */
  1390. if (num_events == 0)
  1391. return;
  1392. if (priv->ucode_type == UCODE_INIT)
  1393. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1394. else
  1395. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1396. if (mode == 0)
  1397. event_size = 2 * sizeof(u32);
  1398. else
  1399. event_size = 3 * sizeof(u32);
  1400. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1401. /* "time" is actually "data" for mode 0 (no timestamp).
  1402. * place event id # at far right for easier visual parsing. */
  1403. for (i = 0; i < num_events; i++) {
  1404. ev = iwl_read_targ_mem(priv, ptr);
  1405. ptr += sizeof(u32);
  1406. time = iwl_read_targ_mem(priv, ptr);
  1407. ptr += sizeof(u32);
  1408. if (mode == 0) {
  1409. /* data, ev */
  1410. trace_iwlwifi_dev_ucode_event(priv, 0, time, ev);
  1411. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n", time, ev);
  1412. } else {
  1413. data = iwl_read_targ_mem(priv, ptr);
  1414. ptr += sizeof(u32);
  1415. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  1416. time, data, ev);
  1417. trace_iwlwifi_dev_ucode_event(priv, time, data, ev);
  1418. }
  1419. }
  1420. }
  1421. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1422. {
  1423. u32 base; /* SRAM byte address of event log header */
  1424. u32 capacity; /* event log capacity in # entries */
  1425. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1426. u32 num_wraps; /* # times uCode wrapped to top of log */
  1427. u32 next_entry; /* index of next entry to be written by uCode */
  1428. u32 size; /* # entries that we'll print */
  1429. if (priv->ucode_type == UCODE_INIT)
  1430. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1431. else
  1432. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1433. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1434. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  1435. return;
  1436. }
  1437. /* event log header */
  1438. capacity = iwl_read_targ_mem(priv, base);
  1439. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1440. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1441. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1442. size = num_wraps ? capacity : next_entry;
  1443. /* bail out if nothing in log */
  1444. if (size == 0) {
  1445. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1446. return;
  1447. }
  1448. IWL_ERR(priv, "Start IWL Event Log Dump: display count %d, wraps %d\n",
  1449. size, num_wraps);
  1450. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1451. * i.e the next one that uCode would fill. */
  1452. if (num_wraps)
  1453. iwl_print_event_log(priv, next_entry,
  1454. capacity - next_entry, mode);
  1455. /* (then/else) start at top of log */
  1456. iwl_print_event_log(priv, 0, next_entry, mode);
  1457. }
  1458. #endif
  1459. /**
  1460. * iwl_alive_start - called after REPLY_ALIVE notification received
  1461. * from protocol/runtime uCode (initialization uCode's
  1462. * Alive gets handled by iwl_init_alive_start()).
  1463. */
  1464. static void iwl_alive_start(struct iwl_priv *priv)
  1465. {
  1466. int ret = 0;
  1467. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  1468. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  1469. /* We had an error bringing up the hardware, so take it
  1470. * all the way back down so we can try again */
  1471. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  1472. goto restart;
  1473. }
  1474. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  1475. * This is a paranoid check, because we would not have gotten the
  1476. * "runtime" alive if code weren't properly loaded. */
  1477. if (iwl_verify_ucode(priv)) {
  1478. /* Runtime instruction load was bad;
  1479. * take it all the way back down so we can try again */
  1480. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  1481. goto restart;
  1482. }
  1483. iwl_clear_stations_table(priv);
  1484. ret = priv->cfg->ops->lib->alive_notify(priv);
  1485. if (ret) {
  1486. IWL_WARN(priv,
  1487. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  1488. goto restart;
  1489. }
  1490. /* After the ALIVE response, we can send host commands to the uCode */
  1491. set_bit(STATUS_ALIVE, &priv->status);
  1492. if (iwl_is_rfkill(priv))
  1493. return;
  1494. ieee80211_wake_queues(priv->hw);
  1495. priv->active_rate = priv->rates_mask;
  1496. priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
  1497. /* Configure Tx antenna selection based on H/W config */
  1498. if (priv->cfg->ops->hcmd->set_tx_ant)
  1499. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  1500. if (iwl_is_associated(priv)) {
  1501. struct iwl_rxon_cmd *active_rxon =
  1502. (struct iwl_rxon_cmd *)&priv->active_rxon;
  1503. /* apply any changes in staging */
  1504. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1505. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1506. } else {
  1507. /* Initialize our rx_config data */
  1508. iwl_connection_init_rx_config(priv, priv->iw_mode);
  1509. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1510. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  1511. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1512. }
  1513. /* Configure Bluetooth device coexistence support */
  1514. iwl_send_bt_config(priv);
  1515. iwl_reset_run_time_calib(priv);
  1516. /* Configure the adapter for unassociated operation */
  1517. iwlcore_commit_rxon(priv);
  1518. /* At this point, the NIC is initialized and operational */
  1519. iwl_rf_kill_ct_config(priv);
  1520. iwl_leds_init(priv);
  1521. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  1522. set_bit(STATUS_READY, &priv->status);
  1523. wake_up_interruptible(&priv->wait_command_queue);
  1524. iwl_power_update_mode(priv, true);
  1525. /* reassociate for ADHOC mode */
  1526. if (priv->vif && (priv->iw_mode == NL80211_IFTYPE_ADHOC)) {
  1527. struct sk_buff *beacon = ieee80211_beacon_get(priv->hw,
  1528. priv->vif);
  1529. if (beacon)
  1530. iwl_mac_beacon_update(priv->hw, beacon);
  1531. }
  1532. if (test_and_clear_bit(STATUS_MODE_PENDING, &priv->status))
  1533. iwl_set_mode(priv, priv->iw_mode);
  1534. return;
  1535. restart:
  1536. queue_work(priv->workqueue, &priv->restart);
  1537. }
  1538. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  1539. static void __iwl_down(struct iwl_priv *priv)
  1540. {
  1541. unsigned long flags;
  1542. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  1543. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  1544. if (!exit_pending)
  1545. set_bit(STATUS_EXIT_PENDING, &priv->status);
  1546. iwl_clear_stations_table(priv);
  1547. /* Unblock any waiting calls */
  1548. wake_up_interruptible_all(&priv->wait_command_queue);
  1549. /* Wipe out the EXIT_PENDING status bit if we are not actually
  1550. * exiting the module */
  1551. if (!exit_pending)
  1552. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1553. /* stop and reset the on-board processor */
  1554. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  1555. /* tell the device to stop sending interrupts */
  1556. spin_lock_irqsave(&priv->lock, flags);
  1557. iwl_disable_interrupts(priv);
  1558. spin_unlock_irqrestore(&priv->lock, flags);
  1559. iwl_synchronize_irq(priv);
  1560. if (priv->mac80211_registered)
  1561. ieee80211_stop_queues(priv->hw);
  1562. /* If we have not previously called iwl_init() then
  1563. * clear all bits but the RF Kill bit and return */
  1564. if (!iwl_is_init(priv)) {
  1565. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  1566. STATUS_RF_KILL_HW |
  1567. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  1568. STATUS_GEO_CONFIGURED |
  1569. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  1570. STATUS_EXIT_PENDING;
  1571. goto exit;
  1572. }
  1573. /* ...otherwise clear out all the status bits but the RF Kill
  1574. * bit and continue taking the NIC down. */
  1575. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  1576. STATUS_RF_KILL_HW |
  1577. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  1578. STATUS_GEO_CONFIGURED |
  1579. test_bit(STATUS_FW_ERROR, &priv->status) <<
  1580. STATUS_FW_ERROR |
  1581. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  1582. STATUS_EXIT_PENDING;
  1583. /* device going down, Stop using ICT table */
  1584. iwl_disable_ict(priv);
  1585. spin_lock_irqsave(&priv->lock, flags);
  1586. iwl_clear_bit(priv, CSR_GP_CNTRL,
  1587. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1588. spin_unlock_irqrestore(&priv->lock, flags);
  1589. iwl_txq_ctx_stop(priv);
  1590. iwl_rxq_stop(priv);
  1591. iwl_write_prph(priv, APMG_CLK_DIS_REG,
  1592. APMG_CLK_VAL_DMA_CLK_RQT);
  1593. udelay(5);
  1594. /* Stop the device, and put it in low power state */
  1595. priv->cfg->ops->lib->apm_ops.stop(priv);
  1596. exit:
  1597. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  1598. if (priv->ibss_beacon)
  1599. dev_kfree_skb(priv->ibss_beacon);
  1600. priv->ibss_beacon = NULL;
  1601. /* clear out any free frames */
  1602. iwl_clear_free_frames(priv);
  1603. }
  1604. static void iwl_down(struct iwl_priv *priv)
  1605. {
  1606. mutex_lock(&priv->mutex);
  1607. __iwl_down(priv);
  1608. mutex_unlock(&priv->mutex);
  1609. iwl_cancel_deferred_work(priv);
  1610. }
  1611. #define HW_READY_TIMEOUT (50)
  1612. static int iwl_set_hw_ready(struct iwl_priv *priv)
  1613. {
  1614. int ret = 0;
  1615. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1616. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  1617. /* See if we got it */
  1618. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  1619. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  1620. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  1621. HW_READY_TIMEOUT);
  1622. if (ret != -ETIMEDOUT)
  1623. priv->hw_ready = true;
  1624. else
  1625. priv->hw_ready = false;
  1626. IWL_DEBUG_INFO(priv, "hardware %s\n",
  1627. (priv->hw_ready == 1) ? "ready" : "not ready");
  1628. return ret;
  1629. }
  1630. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  1631. {
  1632. int ret = 0;
  1633. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter \n");
  1634. ret = iwl_set_hw_ready(priv);
  1635. if (priv->hw_ready)
  1636. return ret;
  1637. /* If HW is not ready, prepare the conditions to check again */
  1638. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1639. CSR_HW_IF_CONFIG_REG_PREPARE);
  1640. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  1641. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  1642. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  1643. /* HW should be ready by now, check again. */
  1644. if (ret != -ETIMEDOUT)
  1645. iwl_set_hw_ready(priv);
  1646. return ret;
  1647. }
  1648. #define MAX_HW_RESTARTS 5
  1649. static int __iwl_up(struct iwl_priv *priv)
  1650. {
  1651. int i;
  1652. int ret;
  1653. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1654. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  1655. return -EIO;
  1656. }
  1657. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  1658. IWL_ERR(priv, "ucode not available for device bringup\n");
  1659. return -EIO;
  1660. }
  1661. iwl_prepare_card_hw(priv);
  1662. if (!priv->hw_ready) {
  1663. IWL_WARN(priv, "Exit HW not ready\n");
  1664. return -EIO;
  1665. }
  1666. /* If platform's RF_KILL switch is NOT set to KILL */
  1667. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  1668. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1669. else
  1670. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1671. if (iwl_is_rfkill(priv)) {
  1672. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  1673. iwl_enable_interrupts(priv);
  1674. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  1675. return 0;
  1676. }
  1677. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1678. ret = iwl_hw_nic_init(priv);
  1679. if (ret) {
  1680. IWL_ERR(priv, "Unable to init nic\n");
  1681. return ret;
  1682. }
  1683. /* make sure rfkill handshake bits are cleared */
  1684. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1685. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1686. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  1687. /* clear (again), then enable host interrupts */
  1688. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1689. iwl_enable_interrupts(priv);
  1690. /* really make sure rfkill handshake bits are cleared */
  1691. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1692. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1693. /* Copy original ucode data image from disk into backup cache.
  1694. * This will be used to initialize the on-board processor's
  1695. * data SRAM for a clean start when the runtime program first loads. */
  1696. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  1697. priv->ucode_data.len);
  1698. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  1699. iwl_clear_stations_table(priv);
  1700. /* load bootstrap state machine,
  1701. * load bootstrap program into processor's memory,
  1702. * prepare to load the "initialize" uCode */
  1703. ret = priv->cfg->ops->lib->load_ucode(priv);
  1704. if (ret) {
  1705. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  1706. ret);
  1707. continue;
  1708. }
  1709. /* start card; "initialize" will load runtime ucode */
  1710. iwl_nic_start(priv);
  1711. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  1712. return 0;
  1713. }
  1714. set_bit(STATUS_EXIT_PENDING, &priv->status);
  1715. __iwl_down(priv);
  1716. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1717. /* tried to restart and config the device for as long as our
  1718. * patience could withstand */
  1719. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  1720. return -EIO;
  1721. }
  1722. /*****************************************************************************
  1723. *
  1724. * Workqueue callbacks
  1725. *
  1726. *****************************************************************************/
  1727. static void iwl_bg_init_alive_start(struct work_struct *data)
  1728. {
  1729. struct iwl_priv *priv =
  1730. container_of(data, struct iwl_priv, init_alive_start.work);
  1731. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1732. return;
  1733. mutex_lock(&priv->mutex);
  1734. priv->cfg->ops->lib->init_alive_start(priv);
  1735. mutex_unlock(&priv->mutex);
  1736. }
  1737. static void iwl_bg_alive_start(struct work_struct *data)
  1738. {
  1739. struct iwl_priv *priv =
  1740. container_of(data, struct iwl_priv, alive_start.work);
  1741. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1742. return;
  1743. /* enable dram interrupt */
  1744. iwl_reset_ict(priv);
  1745. mutex_lock(&priv->mutex);
  1746. iwl_alive_start(priv);
  1747. mutex_unlock(&priv->mutex);
  1748. }
  1749. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  1750. {
  1751. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1752. run_time_calib_work);
  1753. mutex_lock(&priv->mutex);
  1754. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  1755. test_bit(STATUS_SCANNING, &priv->status)) {
  1756. mutex_unlock(&priv->mutex);
  1757. return;
  1758. }
  1759. if (priv->start_calib) {
  1760. iwl_chain_noise_calibration(priv, &priv->statistics);
  1761. iwl_sensitivity_calibration(priv, &priv->statistics);
  1762. }
  1763. mutex_unlock(&priv->mutex);
  1764. return;
  1765. }
  1766. static void iwl_bg_up(struct work_struct *data)
  1767. {
  1768. struct iwl_priv *priv = container_of(data, struct iwl_priv, up);
  1769. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1770. return;
  1771. mutex_lock(&priv->mutex);
  1772. __iwl_up(priv);
  1773. mutex_unlock(&priv->mutex);
  1774. }
  1775. static void iwl_bg_restart(struct work_struct *data)
  1776. {
  1777. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  1778. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1779. return;
  1780. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  1781. mutex_lock(&priv->mutex);
  1782. priv->vif = NULL;
  1783. priv->is_open = 0;
  1784. mutex_unlock(&priv->mutex);
  1785. iwl_down(priv);
  1786. ieee80211_restart_hw(priv->hw);
  1787. } else {
  1788. iwl_down(priv);
  1789. queue_work(priv->workqueue, &priv->up);
  1790. }
  1791. }
  1792. static void iwl_bg_rx_replenish(struct work_struct *data)
  1793. {
  1794. struct iwl_priv *priv =
  1795. container_of(data, struct iwl_priv, rx_replenish);
  1796. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1797. return;
  1798. mutex_lock(&priv->mutex);
  1799. iwl_rx_replenish(priv);
  1800. mutex_unlock(&priv->mutex);
  1801. }
  1802. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  1803. void iwl_post_associate(struct iwl_priv *priv)
  1804. {
  1805. struct ieee80211_conf *conf = NULL;
  1806. int ret = 0;
  1807. unsigned long flags;
  1808. if (priv->iw_mode == NL80211_IFTYPE_AP) {
  1809. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  1810. return;
  1811. }
  1812. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  1813. priv->assoc_id, priv->active_rxon.bssid_addr);
  1814. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1815. return;
  1816. if (!priv->vif || !priv->is_open)
  1817. return;
  1818. iwl_scan_cancel_timeout(priv, 200);
  1819. conf = ieee80211_get_hw_conf(priv->hw);
  1820. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1821. iwlcore_commit_rxon(priv);
  1822. iwl_setup_rxon_timing(priv);
  1823. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  1824. sizeof(priv->rxon_timing), &priv->rxon_timing);
  1825. if (ret)
  1826. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  1827. "Attempting to continue.\n");
  1828. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1829. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  1830. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1831. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  1832. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  1833. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  1834. priv->assoc_id, priv->beacon_int);
  1835. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  1836. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1837. else
  1838. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1839. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  1840. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1841. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1842. else
  1843. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1844. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1845. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1846. }
  1847. iwlcore_commit_rxon(priv);
  1848. switch (priv->iw_mode) {
  1849. case NL80211_IFTYPE_STATION:
  1850. break;
  1851. case NL80211_IFTYPE_ADHOC:
  1852. /* assume default assoc id */
  1853. priv->assoc_id = 1;
  1854. iwl_rxon_add_station(priv, priv->bssid, 0);
  1855. iwl_send_beacon_cmd(priv);
  1856. break;
  1857. default:
  1858. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  1859. __func__, priv->iw_mode);
  1860. break;
  1861. }
  1862. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1863. priv->assoc_station_added = 1;
  1864. spin_lock_irqsave(&priv->lock, flags);
  1865. iwl_activate_qos(priv, 0);
  1866. spin_unlock_irqrestore(&priv->lock, flags);
  1867. /* the chain noise calibration will enabled PM upon completion
  1868. * If chain noise has already been run, then we need to enable
  1869. * power management here */
  1870. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  1871. iwl_power_update_mode(priv, false);
  1872. /* Enable Rx differential gain and sensitivity calibrations */
  1873. iwl_chain_noise_reset(priv);
  1874. priv->start_calib = 1;
  1875. }
  1876. /*****************************************************************************
  1877. *
  1878. * mac80211 entry point functions
  1879. *
  1880. *****************************************************************************/
  1881. #define UCODE_READY_TIMEOUT (4 * HZ)
  1882. /*
  1883. * Not a mac80211 entry point function, but it fits in with all the
  1884. * other mac80211 functions grouped here.
  1885. */
  1886. static int iwl_setup_mac(struct iwl_priv *priv)
  1887. {
  1888. int ret;
  1889. struct ieee80211_hw *hw = priv->hw;
  1890. hw->rate_control_algorithm = "iwl-agn-rs";
  1891. /* Tell mac80211 our characteristics */
  1892. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  1893. IEEE80211_HW_NOISE_DBM |
  1894. IEEE80211_HW_AMPDU_AGGREGATION |
  1895. IEEE80211_HW_SPECTRUM_MGMT;
  1896. if (!priv->cfg->broken_powersave)
  1897. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  1898. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  1899. hw->sta_data_size = sizeof(struct iwl_station_priv);
  1900. hw->wiphy->interface_modes =
  1901. BIT(NL80211_IFTYPE_STATION) |
  1902. BIT(NL80211_IFTYPE_ADHOC);
  1903. hw->wiphy->custom_regulatory = true;
  1904. /* Firmware does not support this */
  1905. hw->wiphy->disable_beacon_hints = true;
  1906. /*
  1907. * For now, disable PS by default because it affects
  1908. * RX performance significantly.
  1909. */
  1910. hw->wiphy->ps_default = false;
  1911. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  1912. /* we create the 802.11 header and a zero-length SSID element */
  1913. hw->wiphy->max_scan_ie_len = IWL_MAX_PROBE_REQUEST - 24 - 2;
  1914. /* Default value; 4 EDCA QOS priorities */
  1915. hw->queues = 4;
  1916. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  1917. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  1918. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  1919. &priv->bands[IEEE80211_BAND_2GHZ];
  1920. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  1921. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  1922. &priv->bands[IEEE80211_BAND_5GHZ];
  1923. ret = ieee80211_register_hw(priv->hw);
  1924. if (ret) {
  1925. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  1926. return ret;
  1927. }
  1928. priv->mac80211_registered = 1;
  1929. return 0;
  1930. }
  1931. static int iwl_mac_start(struct ieee80211_hw *hw)
  1932. {
  1933. struct iwl_priv *priv = hw->priv;
  1934. int ret;
  1935. IWL_DEBUG_MAC80211(priv, "enter\n");
  1936. /* we should be verifying the device is ready to be opened */
  1937. mutex_lock(&priv->mutex);
  1938. /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
  1939. * ucode filename and max sizes are card-specific. */
  1940. if (!priv->ucode_code.len) {
  1941. ret = iwl_read_ucode(priv);
  1942. if (ret) {
  1943. IWL_ERR(priv, "Could not read microcode: %d\n", ret);
  1944. mutex_unlock(&priv->mutex);
  1945. return ret;
  1946. }
  1947. }
  1948. ret = __iwl_up(priv);
  1949. mutex_unlock(&priv->mutex);
  1950. if (ret)
  1951. return ret;
  1952. if (iwl_is_rfkill(priv))
  1953. goto out;
  1954. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  1955. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  1956. * mac80211 will not be run successfully. */
  1957. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  1958. test_bit(STATUS_READY, &priv->status),
  1959. UCODE_READY_TIMEOUT);
  1960. if (!ret) {
  1961. if (!test_bit(STATUS_READY, &priv->status)) {
  1962. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  1963. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  1964. return -ETIMEDOUT;
  1965. }
  1966. }
  1967. iwl_led_start(priv);
  1968. out:
  1969. priv->is_open = 1;
  1970. IWL_DEBUG_MAC80211(priv, "leave\n");
  1971. return 0;
  1972. }
  1973. static void iwl_mac_stop(struct ieee80211_hw *hw)
  1974. {
  1975. struct iwl_priv *priv = hw->priv;
  1976. IWL_DEBUG_MAC80211(priv, "enter\n");
  1977. if (!priv->is_open)
  1978. return;
  1979. priv->is_open = 0;
  1980. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  1981. /* stop mac, cancel any scan request and clear
  1982. * RXON_FILTER_ASSOC_MSK BIT
  1983. */
  1984. mutex_lock(&priv->mutex);
  1985. iwl_scan_cancel_timeout(priv, 100);
  1986. mutex_unlock(&priv->mutex);
  1987. }
  1988. iwl_down(priv);
  1989. flush_workqueue(priv->workqueue);
  1990. /* enable interrupts again in order to receive rfkill changes */
  1991. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1992. iwl_enable_interrupts(priv);
  1993. IWL_DEBUG_MAC80211(priv, "leave\n");
  1994. }
  1995. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  1996. {
  1997. struct iwl_priv *priv = hw->priv;
  1998. IWL_DEBUG_MACDUMP(priv, "enter\n");
  1999. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2000. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2001. if (iwl_tx_skb(priv, skb))
  2002. dev_kfree_skb_any(skb);
  2003. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2004. return NETDEV_TX_OK;
  2005. }
  2006. void iwl_config_ap(struct iwl_priv *priv)
  2007. {
  2008. int ret = 0;
  2009. unsigned long flags;
  2010. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2011. return;
  2012. /* The following should be done only at AP bring up */
  2013. if (!iwl_is_associated(priv)) {
  2014. /* RXON - unassoc (to set timing command) */
  2015. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2016. iwlcore_commit_rxon(priv);
  2017. /* RXON Timing */
  2018. iwl_setup_rxon_timing(priv);
  2019. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2020. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2021. if (ret)
  2022. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2023. "Attempting to continue.\n");
  2024. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2025. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2026. /* FIXME: what should be the assoc_id for AP? */
  2027. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  2028. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  2029. priv->staging_rxon.flags |=
  2030. RXON_FLG_SHORT_PREAMBLE_MSK;
  2031. else
  2032. priv->staging_rxon.flags &=
  2033. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2034. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2035. if (priv->assoc_capability &
  2036. WLAN_CAPABILITY_SHORT_SLOT_TIME)
  2037. priv->staging_rxon.flags |=
  2038. RXON_FLG_SHORT_SLOT_MSK;
  2039. else
  2040. priv->staging_rxon.flags &=
  2041. ~RXON_FLG_SHORT_SLOT_MSK;
  2042. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  2043. priv->staging_rxon.flags &=
  2044. ~RXON_FLG_SHORT_SLOT_MSK;
  2045. }
  2046. /* restore RXON assoc */
  2047. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2048. iwlcore_commit_rxon(priv);
  2049. spin_lock_irqsave(&priv->lock, flags);
  2050. iwl_activate_qos(priv, 1);
  2051. spin_unlock_irqrestore(&priv->lock, flags);
  2052. iwl_add_bcast_station(priv);
  2053. }
  2054. iwl_send_beacon_cmd(priv);
  2055. /* FIXME - we need to add code here to detect a totally new
  2056. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2057. * clear sta table, add BCAST sta... */
  2058. }
  2059. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2060. struct ieee80211_key_conf *keyconf, const u8 *addr,
  2061. u32 iv32, u16 *phase1key)
  2062. {
  2063. struct iwl_priv *priv = hw->priv;
  2064. IWL_DEBUG_MAC80211(priv, "enter\n");
  2065. iwl_update_tkip_key(priv, keyconf, addr, iv32, phase1key);
  2066. IWL_DEBUG_MAC80211(priv, "leave\n");
  2067. }
  2068. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2069. struct ieee80211_vif *vif,
  2070. struct ieee80211_sta *sta,
  2071. struct ieee80211_key_conf *key)
  2072. {
  2073. struct iwl_priv *priv = hw->priv;
  2074. const u8 *addr;
  2075. int ret;
  2076. u8 sta_id;
  2077. bool is_default_wep_key = false;
  2078. IWL_DEBUG_MAC80211(priv, "enter\n");
  2079. if (priv->cfg->mod_params->sw_crypto) {
  2080. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2081. return -EOPNOTSUPP;
  2082. }
  2083. addr = sta ? sta->addr : iwl_bcast_addr;
  2084. sta_id = iwl_find_station(priv, addr);
  2085. if (sta_id == IWL_INVALID_STATION) {
  2086. IWL_DEBUG_MAC80211(priv, "leave - %pM not in station map.\n",
  2087. addr);
  2088. return -EINVAL;
  2089. }
  2090. mutex_lock(&priv->mutex);
  2091. iwl_scan_cancel_timeout(priv, 100);
  2092. mutex_unlock(&priv->mutex);
  2093. /* If we are getting WEP group key and we didn't receive any key mapping
  2094. * so far, we are in legacy wep mode (group key only), otherwise we are
  2095. * in 1X mode.
  2096. * In legacy wep mode, we use another host command to the uCode */
  2097. if (key->alg == ALG_WEP && sta_id == priv->hw_params.bcast_sta_id &&
  2098. priv->iw_mode != NL80211_IFTYPE_AP) {
  2099. if (cmd == SET_KEY)
  2100. is_default_wep_key = !priv->key_mapping_key;
  2101. else
  2102. is_default_wep_key =
  2103. (key->hw_key_idx == HW_KEY_DEFAULT);
  2104. }
  2105. switch (cmd) {
  2106. case SET_KEY:
  2107. if (is_default_wep_key)
  2108. ret = iwl_set_default_wep_key(priv, key);
  2109. else
  2110. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2111. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2112. break;
  2113. case DISABLE_KEY:
  2114. if (is_default_wep_key)
  2115. ret = iwl_remove_default_wep_key(priv, key);
  2116. else
  2117. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2118. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2119. break;
  2120. default:
  2121. ret = -EINVAL;
  2122. }
  2123. IWL_DEBUG_MAC80211(priv, "leave\n");
  2124. return ret;
  2125. }
  2126. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2127. enum ieee80211_ampdu_mlme_action action,
  2128. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2129. {
  2130. struct iwl_priv *priv = hw->priv;
  2131. int ret;
  2132. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2133. sta->addr, tid);
  2134. if (!(priv->cfg->sku & IWL_SKU_N))
  2135. return -EACCES;
  2136. switch (action) {
  2137. case IEEE80211_AMPDU_RX_START:
  2138. IWL_DEBUG_HT(priv, "start Rx\n");
  2139. return iwl_sta_rx_agg_start(priv, sta->addr, tid, *ssn);
  2140. case IEEE80211_AMPDU_RX_STOP:
  2141. IWL_DEBUG_HT(priv, "stop Rx\n");
  2142. ret = iwl_sta_rx_agg_stop(priv, sta->addr, tid);
  2143. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2144. return 0;
  2145. else
  2146. return ret;
  2147. case IEEE80211_AMPDU_TX_START:
  2148. IWL_DEBUG_HT(priv, "start Tx\n");
  2149. return iwl_tx_agg_start(priv, sta->addr, tid, ssn);
  2150. case IEEE80211_AMPDU_TX_STOP:
  2151. IWL_DEBUG_HT(priv, "stop Tx\n");
  2152. ret = iwl_tx_agg_stop(priv, sta->addr, tid);
  2153. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2154. return 0;
  2155. else
  2156. return ret;
  2157. default:
  2158. IWL_DEBUG_HT(priv, "unknown\n");
  2159. return -EINVAL;
  2160. break;
  2161. }
  2162. return 0;
  2163. }
  2164. static int iwl_mac_get_stats(struct ieee80211_hw *hw,
  2165. struct ieee80211_low_level_stats *stats)
  2166. {
  2167. struct iwl_priv *priv = hw->priv;
  2168. priv = hw->priv;
  2169. IWL_DEBUG_MAC80211(priv, "enter\n");
  2170. IWL_DEBUG_MAC80211(priv, "leave\n");
  2171. return 0;
  2172. }
  2173. /*****************************************************************************
  2174. *
  2175. * sysfs attributes
  2176. *
  2177. *****************************************************************************/
  2178. #ifdef CONFIG_IWLWIFI_DEBUG
  2179. /*
  2180. * The following adds a new attribute to the sysfs representation
  2181. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  2182. * used for controlling the debug level.
  2183. *
  2184. * See the level definitions in iwl for details.
  2185. *
  2186. * The debug_level being managed using sysfs below is a per device debug
  2187. * level that is used instead of the global debug level if it (the per
  2188. * device debug level) is set.
  2189. */
  2190. static ssize_t show_debug_level(struct device *d,
  2191. struct device_attribute *attr, char *buf)
  2192. {
  2193. struct iwl_priv *priv = dev_get_drvdata(d);
  2194. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  2195. }
  2196. static ssize_t store_debug_level(struct device *d,
  2197. struct device_attribute *attr,
  2198. const char *buf, size_t count)
  2199. {
  2200. struct iwl_priv *priv = dev_get_drvdata(d);
  2201. unsigned long val;
  2202. int ret;
  2203. ret = strict_strtoul(buf, 0, &val);
  2204. if (ret)
  2205. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  2206. else {
  2207. priv->debug_level = val;
  2208. if (iwl_alloc_traffic_mem(priv))
  2209. IWL_ERR(priv,
  2210. "Not enough memory to generate traffic log\n");
  2211. }
  2212. return strnlen(buf, count);
  2213. }
  2214. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  2215. show_debug_level, store_debug_level);
  2216. #endif /* CONFIG_IWLWIFI_DEBUG */
  2217. static ssize_t show_temperature(struct device *d,
  2218. struct device_attribute *attr, char *buf)
  2219. {
  2220. struct iwl_priv *priv = dev_get_drvdata(d);
  2221. if (!iwl_is_alive(priv))
  2222. return -EAGAIN;
  2223. return sprintf(buf, "%d\n", priv->temperature);
  2224. }
  2225. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  2226. static ssize_t show_tx_power(struct device *d,
  2227. struct device_attribute *attr, char *buf)
  2228. {
  2229. struct iwl_priv *priv = dev_get_drvdata(d);
  2230. if (!iwl_is_ready_rf(priv))
  2231. return sprintf(buf, "off\n");
  2232. else
  2233. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  2234. }
  2235. static ssize_t store_tx_power(struct device *d,
  2236. struct device_attribute *attr,
  2237. const char *buf, size_t count)
  2238. {
  2239. struct iwl_priv *priv = dev_get_drvdata(d);
  2240. unsigned long val;
  2241. int ret;
  2242. ret = strict_strtoul(buf, 10, &val);
  2243. if (ret)
  2244. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  2245. else {
  2246. ret = iwl_set_tx_power(priv, val, false);
  2247. if (ret)
  2248. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  2249. ret);
  2250. else
  2251. ret = count;
  2252. }
  2253. return ret;
  2254. }
  2255. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  2256. static ssize_t show_flags(struct device *d,
  2257. struct device_attribute *attr, char *buf)
  2258. {
  2259. struct iwl_priv *priv = dev_get_drvdata(d);
  2260. return sprintf(buf, "0x%04X\n", priv->active_rxon.flags);
  2261. }
  2262. static ssize_t store_flags(struct device *d,
  2263. struct device_attribute *attr,
  2264. const char *buf, size_t count)
  2265. {
  2266. struct iwl_priv *priv = dev_get_drvdata(d);
  2267. unsigned long val;
  2268. u32 flags;
  2269. int ret = strict_strtoul(buf, 0, &val);
  2270. if (ret)
  2271. return ret;
  2272. flags = (u32)val;
  2273. mutex_lock(&priv->mutex);
  2274. if (le32_to_cpu(priv->staging_rxon.flags) != flags) {
  2275. /* Cancel any currently running scans... */
  2276. if (iwl_scan_cancel_timeout(priv, 100))
  2277. IWL_WARN(priv, "Could not cancel scan.\n");
  2278. else {
  2279. IWL_DEBUG_INFO(priv, "Commit rxon.flags = 0x%04X\n", flags);
  2280. priv->staging_rxon.flags = cpu_to_le32(flags);
  2281. iwlcore_commit_rxon(priv);
  2282. }
  2283. }
  2284. mutex_unlock(&priv->mutex);
  2285. return count;
  2286. }
  2287. static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
  2288. static ssize_t show_filter_flags(struct device *d,
  2289. struct device_attribute *attr, char *buf)
  2290. {
  2291. struct iwl_priv *priv = dev_get_drvdata(d);
  2292. return sprintf(buf, "0x%04X\n",
  2293. le32_to_cpu(priv->active_rxon.filter_flags));
  2294. }
  2295. static ssize_t store_filter_flags(struct device *d,
  2296. struct device_attribute *attr,
  2297. const char *buf, size_t count)
  2298. {
  2299. struct iwl_priv *priv = dev_get_drvdata(d);
  2300. unsigned long val;
  2301. u32 filter_flags;
  2302. int ret = strict_strtoul(buf, 0, &val);
  2303. if (ret)
  2304. return ret;
  2305. filter_flags = (u32)val;
  2306. mutex_lock(&priv->mutex);
  2307. if (le32_to_cpu(priv->staging_rxon.filter_flags) != filter_flags) {
  2308. /* Cancel any currently running scans... */
  2309. if (iwl_scan_cancel_timeout(priv, 100))
  2310. IWL_WARN(priv, "Could not cancel scan.\n");
  2311. else {
  2312. IWL_DEBUG_INFO(priv, "Committing rxon.filter_flags = "
  2313. "0x%04X\n", filter_flags);
  2314. priv->staging_rxon.filter_flags =
  2315. cpu_to_le32(filter_flags);
  2316. iwlcore_commit_rxon(priv);
  2317. }
  2318. }
  2319. mutex_unlock(&priv->mutex);
  2320. return count;
  2321. }
  2322. static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
  2323. store_filter_flags);
  2324. static ssize_t show_statistics(struct device *d,
  2325. struct device_attribute *attr, char *buf)
  2326. {
  2327. struct iwl_priv *priv = dev_get_drvdata(d);
  2328. u32 size = sizeof(struct iwl_notif_statistics);
  2329. u32 len = 0, ofs = 0;
  2330. u8 *data = (u8 *)&priv->statistics;
  2331. int rc = 0;
  2332. if (!iwl_is_alive(priv))
  2333. return -EAGAIN;
  2334. mutex_lock(&priv->mutex);
  2335. rc = iwl_send_statistics_request(priv, 0);
  2336. mutex_unlock(&priv->mutex);
  2337. if (rc) {
  2338. len = sprintf(buf,
  2339. "Error sending statistics request: 0x%08X\n", rc);
  2340. return len;
  2341. }
  2342. while (size && (PAGE_SIZE - len)) {
  2343. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  2344. PAGE_SIZE - len, 1);
  2345. len = strlen(buf);
  2346. if (PAGE_SIZE - len)
  2347. buf[len++] = '\n';
  2348. ofs += 16;
  2349. size -= min(size, 16U);
  2350. }
  2351. return len;
  2352. }
  2353. static DEVICE_ATTR(statistics, S_IRUGO, show_statistics, NULL);
  2354. static ssize_t show_rts_ht_protection(struct device *d,
  2355. struct device_attribute *attr, char *buf)
  2356. {
  2357. struct iwl_priv *priv = dev_get_drvdata(d);
  2358. return sprintf(buf, "%s\n",
  2359. priv->cfg->use_rts_for_ht ? "RTS/CTS" : "CTS-to-self");
  2360. }
  2361. static ssize_t store_rts_ht_protection(struct device *d,
  2362. struct device_attribute *attr,
  2363. const char *buf, size_t count)
  2364. {
  2365. struct iwl_priv *priv = dev_get_drvdata(d);
  2366. unsigned long val;
  2367. int ret;
  2368. ret = strict_strtoul(buf, 10, &val);
  2369. if (ret)
  2370. IWL_INFO(priv, "Input is not in decimal form.\n");
  2371. else {
  2372. if (!iwl_is_associated(priv))
  2373. priv->cfg->use_rts_for_ht = val ? true : false;
  2374. else
  2375. IWL_ERR(priv, "Sta associated with AP - "
  2376. "Change protection mechanism is not allowed\n");
  2377. ret = count;
  2378. }
  2379. return ret;
  2380. }
  2381. static DEVICE_ATTR(rts_ht_protection, S_IWUSR | S_IRUGO,
  2382. show_rts_ht_protection, store_rts_ht_protection);
  2383. /*****************************************************************************
  2384. *
  2385. * driver setup and teardown
  2386. *
  2387. *****************************************************************************/
  2388. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  2389. {
  2390. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  2391. init_waitqueue_head(&priv->wait_command_queue);
  2392. INIT_WORK(&priv->up, iwl_bg_up);
  2393. INIT_WORK(&priv->restart, iwl_bg_restart);
  2394. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  2395. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  2396. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  2397. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  2398. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  2399. iwl_setup_scan_deferred_work(priv);
  2400. if (priv->cfg->ops->lib->setup_deferred_work)
  2401. priv->cfg->ops->lib->setup_deferred_work(priv);
  2402. init_timer(&priv->statistics_periodic);
  2403. priv->statistics_periodic.data = (unsigned long)priv;
  2404. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  2405. if (!priv->cfg->use_isr_legacy)
  2406. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2407. iwl_irq_tasklet, (unsigned long)priv);
  2408. else
  2409. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2410. iwl_irq_tasklet_legacy, (unsigned long)priv);
  2411. }
  2412. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  2413. {
  2414. if (priv->cfg->ops->lib->cancel_deferred_work)
  2415. priv->cfg->ops->lib->cancel_deferred_work(priv);
  2416. cancel_delayed_work_sync(&priv->init_alive_start);
  2417. cancel_delayed_work(&priv->scan_check);
  2418. cancel_delayed_work(&priv->alive_start);
  2419. cancel_work_sync(&priv->beacon_update);
  2420. del_timer_sync(&priv->statistics_periodic);
  2421. }
  2422. static void iwl_init_hw_rates(struct iwl_priv *priv,
  2423. struct ieee80211_rate *rates)
  2424. {
  2425. int i;
  2426. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  2427. rates[i].bitrate = iwl_rates[i].ieee * 5;
  2428. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  2429. rates[i].hw_value_short = i;
  2430. rates[i].flags = 0;
  2431. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  2432. /*
  2433. * If CCK != 1M then set short preamble rate flag.
  2434. */
  2435. rates[i].flags |=
  2436. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  2437. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  2438. }
  2439. }
  2440. }
  2441. static int iwl_init_drv(struct iwl_priv *priv)
  2442. {
  2443. int ret;
  2444. priv->ibss_beacon = NULL;
  2445. spin_lock_init(&priv->lock);
  2446. spin_lock_init(&priv->sta_lock);
  2447. spin_lock_init(&priv->hcmd_lock);
  2448. INIT_LIST_HEAD(&priv->free_frames);
  2449. mutex_init(&priv->mutex);
  2450. /* Clear the driver's (not device's) station table */
  2451. iwl_clear_stations_table(priv);
  2452. priv->ieee_channels = NULL;
  2453. priv->ieee_rates = NULL;
  2454. priv->band = IEEE80211_BAND_2GHZ;
  2455. priv->iw_mode = NL80211_IFTYPE_STATION;
  2456. if (priv->cfg->support_sm_ps)
  2457. priv->current_ht_config.sm_ps = WLAN_HT_CAP_SM_PS_DYNAMIC;
  2458. else
  2459. priv->current_ht_config.sm_ps = WLAN_HT_CAP_SM_PS_DISABLED;
  2460. /* Choose which receivers/antennas to use */
  2461. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2462. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2463. iwl_init_scan_params(priv);
  2464. iwl_reset_qos(priv);
  2465. priv->qos_data.qos_active = 0;
  2466. priv->qos_data.qos_cap.val = 0;
  2467. priv->rates_mask = IWL_RATES_MASK;
  2468. /* Set the tx_power_user_lmt to the lowest power level
  2469. * this value will get overwritten by channel max power avg
  2470. * from eeprom */
  2471. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MIN;
  2472. ret = iwl_init_channel_map(priv);
  2473. if (ret) {
  2474. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  2475. goto err;
  2476. }
  2477. ret = iwlcore_init_geos(priv);
  2478. if (ret) {
  2479. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  2480. goto err_free_channel_map;
  2481. }
  2482. iwl_init_hw_rates(priv, priv->ieee_rates);
  2483. return 0;
  2484. err_free_channel_map:
  2485. iwl_free_channel_map(priv);
  2486. err:
  2487. return ret;
  2488. }
  2489. static void iwl_uninit_drv(struct iwl_priv *priv)
  2490. {
  2491. iwl_calib_free_results(priv);
  2492. iwlcore_free_geos(priv);
  2493. iwl_free_channel_map(priv);
  2494. kfree(priv->scan);
  2495. }
  2496. static struct attribute *iwl_sysfs_entries[] = {
  2497. &dev_attr_flags.attr,
  2498. &dev_attr_filter_flags.attr,
  2499. &dev_attr_statistics.attr,
  2500. &dev_attr_temperature.attr,
  2501. &dev_attr_tx_power.attr,
  2502. &dev_attr_rts_ht_protection.attr,
  2503. #ifdef CONFIG_IWLWIFI_DEBUG
  2504. &dev_attr_debug_level.attr,
  2505. #endif
  2506. NULL
  2507. };
  2508. static struct attribute_group iwl_attribute_group = {
  2509. .name = NULL, /* put in device directory */
  2510. .attrs = iwl_sysfs_entries,
  2511. };
  2512. static struct ieee80211_ops iwl_hw_ops = {
  2513. .tx = iwl_mac_tx,
  2514. .start = iwl_mac_start,
  2515. .stop = iwl_mac_stop,
  2516. .add_interface = iwl_mac_add_interface,
  2517. .remove_interface = iwl_mac_remove_interface,
  2518. .config = iwl_mac_config,
  2519. .configure_filter = iwl_configure_filter,
  2520. .set_key = iwl_mac_set_key,
  2521. .update_tkip_key = iwl_mac_update_tkip_key,
  2522. .get_stats = iwl_mac_get_stats,
  2523. .get_tx_stats = iwl_mac_get_tx_stats,
  2524. .conf_tx = iwl_mac_conf_tx,
  2525. .reset_tsf = iwl_mac_reset_tsf,
  2526. .bss_info_changed = iwl_bss_info_changed,
  2527. .ampdu_action = iwl_mac_ampdu_action,
  2528. .hw_scan = iwl_mac_hw_scan
  2529. };
  2530. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2531. {
  2532. int err = 0;
  2533. struct iwl_priv *priv;
  2534. struct ieee80211_hw *hw;
  2535. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  2536. unsigned long flags;
  2537. u16 pci_cmd;
  2538. /************************
  2539. * 1. Allocating HW data
  2540. ************************/
  2541. /* Disabling hardware scan means that mac80211 will perform scans
  2542. * "the hard way", rather than using device's scan. */
  2543. if (cfg->mod_params->disable_hw_scan) {
  2544. if (iwl_debug_level & IWL_DL_INFO)
  2545. dev_printk(KERN_DEBUG, &(pdev->dev),
  2546. "Disabling hw_scan\n");
  2547. iwl_hw_ops.hw_scan = NULL;
  2548. }
  2549. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  2550. if (!hw) {
  2551. err = -ENOMEM;
  2552. goto out;
  2553. }
  2554. priv = hw->priv;
  2555. /* At this point both hw and priv are allocated. */
  2556. SET_IEEE80211_DEV(hw, &pdev->dev);
  2557. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  2558. priv->cfg = cfg;
  2559. priv->pci_dev = pdev;
  2560. priv->inta_mask = CSR_INI_SET_MASK;
  2561. #ifdef CONFIG_IWLWIFI_DEBUG
  2562. atomic_set(&priv->restrict_refcnt, 0);
  2563. #endif
  2564. if (iwl_alloc_traffic_mem(priv))
  2565. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  2566. /**************************
  2567. * 2. Initializing PCI bus
  2568. **************************/
  2569. if (pci_enable_device(pdev)) {
  2570. err = -ENODEV;
  2571. goto out_ieee80211_free_hw;
  2572. }
  2573. pci_set_master(pdev);
  2574. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  2575. if (!err)
  2576. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  2577. if (err) {
  2578. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2579. if (!err)
  2580. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  2581. /* both attempts failed: */
  2582. if (err) {
  2583. IWL_WARN(priv, "No suitable DMA available.\n");
  2584. goto out_pci_disable_device;
  2585. }
  2586. }
  2587. err = pci_request_regions(pdev, DRV_NAME);
  2588. if (err)
  2589. goto out_pci_disable_device;
  2590. pci_set_drvdata(pdev, priv);
  2591. /***********************
  2592. * 3. Read REV register
  2593. ***********************/
  2594. priv->hw_base = pci_iomap(pdev, 0, 0);
  2595. if (!priv->hw_base) {
  2596. err = -ENODEV;
  2597. goto out_pci_release_regions;
  2598. }
  2599. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  2600. (unsigned long long) pci_resource_len(pdev, 0));
  2601. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  2602. /* this spin lock will be used in apm_ops.init and EEPROM access
  2603. * we should init now
  2604. */
  2605. spin_lock_init(&priv->reg_lock);
  2606. iwl_hw_detect(priv);
  2607. IWL_INFO(priv, "Detected Intel Wireless WiFi Link %s REV=0x%X\n",
  2608. priv->cfg->name, priv->hw_rev);
  2609. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  2610. * PCI Tx retries from interfering with C3 CPU state */
  2611. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  2612. iwl_prepare_card_hw(priv);
  2613. if (!priv->hw_ready) {
  2614. IWL_WARN(priv, "Failed, HW not ready\n");
  2615. goto out_iounmap;
  2616. }
  2617. /*****************
  2618. * 4. Read EEPROM
  2619. *****************/
  2620. /* Read the EEPROM */
  2621. err = iwl_eeprom_init(priv);
  2622. if (err) {
  2623. IWL_ERR(priv, "Unable to init EEPROM\n");
  2624. goto out_iounmap;
  2625. }
  2626. err = iwl_eeprom_check_version(priv);
  2627. if (err)
  2628. goto out_free_eeprom;
  2629. /* extract MAC Address */
  2630. iwl_eeprom_get_mac(priv, priv->mac_addr);
  2631. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->mac_addr);
  2632. SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
  2633. /************************
  2634. * 5. Setup HW constants
  2635. ************************/
  2636. if (iwl_set_hw_params(priv)) {
  2637. IWL_ERR(priv, "failed to set hw parameters\n");
  2638. goto out_free_eeprom;
  2639. }
  2640. /*******************
  2641. * 6. Setup priv
  2642. *******************/
  2643. err = iwl_init_drv(priv);
  2644. if (err)
  2645. goto out_free_eeprom;
  2646. /* At this point both hw and priv are initialized. */
  2647. /********************
  2648. * 7. Setup services
  2649. ********************/
  2650. spin_lock_irqsave(&priv->lock, flags);
  2651. iwl_disable_interrupts(priv);
  2652. spin_unlock_irqrestore(&priv->lock, flags);
  2653. pci_enable_msi(priv->pci_dev);
  2654. iwl_alloc_isr_ict(priv);
  2655. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  2656. IRQF_SHARED, DRV_NAME, priv);
  2657. if (err) {
  2658. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  2659. goto out_disable_msi;
  2660. }
  2661. err = sysfs_create_group(&pdev->dev.kobj, &iwl_attribute_group);
  2662. if (err) {
  2663. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  2664. goto out_free_irq;
  2665. }
  2666. iwl_setup_deferred_work(priv);
  2667. iwl_setup_rx_handlers(priv);
  2668. /**********************************
  2669. * 8. Setup and register mac80211
  2670. **********************************/
  2671. /* enable interrupts if needed: hw bug w/a */
  2672. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  2673. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  2674. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  2675. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  2676. }
  2677. iwl_enable_interrupts(priv);
  2678. err = iwl_setup_mac(priv);
  2679. if (err)
  2680. goto out_remove_sysfs;
  2681. err = iwl_dbgfs_register(priv, DRV_NAME);
  2682. if (err)
  2683. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  2684. /* If platform's RF_KILL switch is NOT set to KILL */
  2685. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2686. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2687. else
  2688. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2689. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  2690. test_bit(STATUS_RF_KILL_HW, &priv->status));
  2691. iwl_power_initialize(priv);
  2692. iwl_tt_initialize(priv);
  2693. return 0;
  2694. out_remove_sysfs:
  2695. destroy_workqueue(priv->workqueue);
  2696. priv->workqueue = NULL;
  2697. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  2698. out_free_irq:
  2699. free_irq(priv->pci_dev->irq, priv);
  2700. iwl_free_isr_ict(priv);
  2701. out_disable_msi:
  2702. pci_disable_msi(priv->pci_dev);
  2703. iwl_uninit_drv(priv);
  2704. out_free_eeprom:
  2705. iwl_eeprom_free(priv);
  2706. out_iounmap:
  2707. pci_iounmap(pdev, priv->hw_base);
  2708. out_pci_release_regions:
  2709. pci_set_drvdata(pdev, NULL);
  2710. pci_release_regions(pdev);
  2711. out_pci_disable_device:
  2712. pci_disable_device(pdev);
  2713. out_ieee80211_free_hw:
  2714. iwl_free_traffic_mem(priv);
  2715. ieee80211_free_hw(priv->hw);
  2716. out:
  2717. return err;
  2718. }
  2719. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  2720. {
  2721. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2722. unsigned long flags;
  2723. if (!priv)
  2724. return;
  2725. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  2726. iwl_dbgfs_unregister(priv);
  2727. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  2728. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  2729. * to be called and iwl_down since we are removing the device
  2730. * we need to set STATUS_EXIT_PENDING bit.
  2731. */
  2732. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2733. if (priv->mac80211_registered) {
  2734. ieee80211_unregister_hw(priv->hw);
  2735. priv->mac80211_registered = 0;
  2736. } else {
  2737. iwl_down(priv);
  2738. }
  2739. /*
  2740. * Make sure device is reset to low power before unloading driver.
  2741. * This may be redundant with iwl_down(), but there are paths to
  2742. * run iwl_down() without calling apm_ops.stop(), and there are
  2743. * paths to avoid running iwl_down() at all before leaving driver.
  2744. * This (inexpensive) call *makes sure* device is reset.
  2745. */
  2746. priv->cfg->ops->lib->apm_ops.stop(priv);
  2747. iwl_tt_exit(priv);
  2748. /* make sure we flush any pending irq or
  2749. * tasklet for the driver
  2750. */
  2751. spin_lock_irqsave(&priv->lock, flags);
  2752. iwl_disable_interrupts(priv);
  2753. spin_unlock_irqrestore(&priv->lock, flags);
  2754. iwl_synchronize_irq(priv);
  2755. iwl_dealloc_ucode_pci(priv);
  2756. if (priv->rxq.bd)
  2757. iwl_rx_queue_free(priv, &priv->rxq);
  2758. iwl_hw_txq_ctx_free(priv);
  2759. iwl_clear_stations_table(priv);
  2760. iwl_eeprom_free(priv);
  2761. /*netif_stop_queue(dev); */
  2762. flush_workqueue(priv->workqueue);
  2763. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  2764. * priv->workqueue... so we can't take down the workqueue
  2765. * until now... */
  2766. destroy_workqueue(priv->workqueue);
  2767. priv->workqueue = NULL;
  2768. iwl_free_traffic_mem(priv);
  2769. free_irq(priv->pci_dev->irq, priv);
  2770. pci_disable_msi(priv->pci_dev);
  2771. pci_iounmap(pdev, priv->hw_base);
  2772. pci_release_regions(pdev);
  2773. pci_disable_device(pdev);
  2774. pci_set_drvdata(pdev, NULL);
  2775. iwl_uninit_drv(priv);
  2776. iwl_free_isr_ict(priv);
  2777. if (priv->ibss_beacon)
  2778. dev_kfree_skb(priv->ibss_beacon);
  2779. ieee80211_free_hw(priv->hw);
  2780. }
  2781. /*****************************************************************************
  2782. *
  2783. * driver and module entry point
  2784. *
  2785. *****************************************************************************/
  2786. /* Hardware specific file defines the PCI IDs table for that hardware module */
  2787. static struct pci_device_id iwl_hw_card_ids[] = {
  2788. #ifdef CONFIG_IWL4965
  2789. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  2790. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  2791. #endif /* CONFIG_IWL4965 */
  2792. #ifdef CONFIG_IWL5000
  2793. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bg_cfg)},
  2794. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bg_cfg)},
  2795. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)},
  2796. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)},
  2797. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)},
  2798. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)},
  2799. {IWL_PCI_DEVICE(0x4232, PCI_ANY_ID, iwl5100_agn_cfg)},
  2800. {IWL_PCI_DEVICE(0x4235, PCI_ANY_ID, iwl5300_agn_cfg)},
  2801. {IWL_PCI_DEVICE(0x4236, PCI_ANY_ID, iwl5300_agn_cfg)},
  2802. {IWL_PCI_DEVICE(0x4237, PCI_ANY_ID, iwl5100_agn_cfg)},
  2803. /* 5350 WiFi/WiMax */
  2804. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)},
  2805. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)},
  2806. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)},
  2807. /* 5150 Wifi/WiMax */
  2808. {IWL_PCI_DEVICE(0x423C, PCI_ANY_ID, iwl5150_agn_cfg)},
  2809. {IWL_PCI_DEVICE(0x423D, PCI_ANY_ID, iwl5150_agn_cfg)},
  2810. /* 6x00 Series */
  2811. {IWL_PCI_DEVICE(0x008D, 0x1301, iwl6000h_2agn_cfg)},
  2812. {IWL_PCI_DEVICE(0x008D, 0x1321, iwl6000h_2agn_cfg)},
  2813. {IWL_PCI_DEVICE(0x008D, 0x1326, iwl6000h_2abg_cfg)},
  2814. {IWL_PCI_DEVICE(0x008D, 0x1306, iwl6000h_2abg_cfg)},
  2815. {IWL_PCI_DEVICE(0x008D, 0x1307, iwl6000h_2bg_cfg)},
  2816. {IWL_PCI_DEVICE(0x008E, 0x1311, iwl6000h_2agn_cfg)},
  2817. {IWL_PCI_DEVICE(0x008E, 0x1316, iwl6000h_2abg_cfg)},
  2818. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  2819. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  2820. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  2821. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  2822. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  2823. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  2824. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  2825. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  2826. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  2827. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  2828. /* 6x50 WiFi/WiMax Series */
  2829. {IWL_PCI_DEVICE(0x0086, 0x1101, iwl6050_3agn_cfg)},
  2830. {IWL_PCI_DEVICE(0x0086, 0x1121, iwl6050_3agn_cfg)},
  2831. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  2832. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  2833. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  2834. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  2835. {IWL_PCI_DEVICE(0x0088, 0x1111, iwl6050_3agn_cfg)},
  2836. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  2837. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  2838. /* 1000 Series WiFi */
  2839. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  2840. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  2841. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  2842. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  2843. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  2844. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  2845. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  2846. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  2847. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  2848. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  2849. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  2850. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  2851. #endif /* CONFIG_IWL5000 */
  2852. {0}
  2853. };
  2854. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  2855. static struct pci_driver iwl_driver = {
  2856. .name = DRV_NAME,
  2857. .id_table = iwl_hw_card_ids,
  2858. .probe = iwl_pci_probe,
  2859. .remove = __devexit_p(iwl_pci_remove),
  2860. #ifdef CONFIG_PM
  2861. .suspend = iwl_pci_suspend,
  2862. .resume = iwl_pci_resume,
  2863. #endif
  2864. };
  2865. static int __init iwl_init(void)
  2866. {
  2867. int ret;
  2868. printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
  2869. printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
  2870. ret = iwlagn_rate_control_register();
  2871. if (ret) {
  2872. printk(KERN_ERR DRV_NAME
  2873. "Unable to register rate control algorithm: %d\n", ret);
  2874. return ret;
  2875. }
  2876. ret = pci_register_driver(&iwl_driver);
  2877. if (ret) {
  2878. printk(KERN_ERR DRV_NAME "Unable to initialize PCI module\n");
  2879. goto error_register;
  2880. }
  2881. return ret;
  2882. error_register:
  2883. iwlagn_rate_control_unregister();
  2884. return ret;
  2885. }
  2886. static void __exit iwl_exit(void)
  2887. {
  2888. pci_unregister_driver(&iwl_driver);
  2889. iwlagn_rate_control_unregister();
  2890. }
  2891. module_exit(iwl_exit);
  2892. module_init(iwl_init);
  2893. #ifdef CONFIG_IWLWIFI_DEBUG
  2894. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  2895. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  2896. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  2897. MODULE_PARM_DESC(debug, "debug output mask");
  2898. #endif