sh_flctl.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * SuperH FLCTL nand controller
  3. *
  4. * Copyright © 2008 Renesas Solutions Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  18. */
  19. #ifndef __SH_FLCTL_H__
  20. #define __SH_FLCTL_H__
  21. #include <linux/mtd/mtd.h>
  22. #include <linux/mtd/nand.h>
  23. #include <linux/mtd/partitions.h>
  24. /* FLCTL registers */
  25. #define FLCMNCR(f) (f->reg + 0x0)
  26. #define FLCMDCR(f) (f->reg + 0x4)
  27. #define FLCMCDR(f) (f->reg + 0x8)
  28. #define FLADR(f) (f->reg + 0xC)
  29. #define FLADR2(f) (f->reg + 0x3C)
  30. #define FLDATAR(f) (f->reg + 0x10)
  31. #define FLDTCNTR(f) (f->reg + 0x14)
  32. #define FLINTDMACR(f) (f->reg + 0x18)
  33. #define FLBSYTMR(f) (f->reg + 0x1C)
  34. #define FLBSYCNT(f) (f->reg + 0x20)
  35. #define FLDTFIFO(f) (f->reg + 0x24)
  36. #define FLECFIFO(f) (f->reg + 0x28)
  37. #define FLTRCR(f) (f->reg + 0x2C)
  38. #define FLHOLDCR(f) (f->reg + 0x38)
  39. #define FL4ECCRESULT0(f) (f->reg + 0x80)
  40. #define FL4ECCRESULT1(f) (f->reg + 0x84)
  41. #define FL4ECCRESULT2(f) (f->reg + 0x88)
  42. #define FL4ECCRESULT3(f) (f->reg + 0x8C)
  43. #define FL4ECCCR(f) (f->reg + 0x90)
  44. #define FL4ECCCNT(f) (f->reg + 0x94)
  45. #define FLERRADR(f) (f->reg + 0x98)
  46. /* FLCMNCR control bits */
  47. #define ECCPOS2 (0x1 << 25)
  48. #define _4ECCCNTEN (0x1 << 24)
  49. #define _4ECCEN (0x1 << 23)
  50. #define _4ECCCORRECT (0x1 << 22)
  51. #define SHBUSSEL (0x1 << 20)
  52. #define SEL_16BIT (0x1 << 19)
  53. #define SNAND_E (0x1 << 18) /* SNAND (0=512 1=2048)*/
  54. #define QTSEL_E (0x1 << 17)
  55. #define ENDIAN (0x1 << 16) /* 1 = little endian */
  56. #define FCKSEL_E (0x1 << 15)
  57. #define ECCPOS_00 (0x00 << 12)
  58. #define ECCPOS_01 (0x01 << 12)
  59. #define ECCPOS_02 (0x02 << 12)
  60. #define ACM_SACCES_MODE (0x01 << 10)
  61. #define NANWF_E (0x1 << 9)
  62. #define SE_D (0x1 << 8) /* Spare area disable */
  63. #define CE1_ENABLE (0x1 << 4) /* Chip Enable 1 */
  64. #define CE0_ENABLE (0x1 << 3) /* Chip Enable 0 */
  65. #define TYPESEL_SET (0x1 << 0)
  66. /*
  67. * Clock settings using the PULSEx registers from FLCMNCR
  68. *
  69. * Some hardware uses bits called PULSEx instead of FCKSEL_E and QTSEL_E
  70. * to control the clock divider used between the High-Speed Peripheral Clock
  71. * and the FLCTL internal clock. If so, use CLK_8_BIT_xxx for connecting 8 bit
  72. * and CLK_16_BIT_xxx for connecting 16 bit bus bandwith NAND chips. For the 16
  73. * bit version the divider is seperate for the pulse width of high and low
  74. * signals.
  75. */
  76. #define PULSE3 (0x1 << 27)
  77. #define PULSE2 (0x1 << 17)
  78. #define PULSE1 (0x1 << 15)
  79. #define PULSE0 (0x1 << 9)
  80. #define CLK_8B_0_5 PULSE1
  81. #define CLK_8B_1 0x0
  82. #define CLK_8B_1_5 (PULSE1 | PULSE2)
  83. #define CLK_8B_2 PULSE0
  84. #define CLK_8B_3 (PULSE0 | PULSE1 | PULSE2)
  85. #define CLK_8B_4 (PULSE0 | PULSE2)
  86. #define CLK_16B_6L_2H PULSE0
  87. #define CLK_16B_9L_3H (PULSE0 | PULSE1 | PULSE2)
  88. #define CLK_16B_12L_4H (PULSE0 | PULSE2)
  89. /* FLCMDCR control bits */
  90. #define ADRCNT2_E (0x1 << 31) /* 5byte address enable */
  91. #define ADRMD_E (0x1 << 26) /* Sector address access */
  92. #define CDSRC_E (0x1 << 25) /* Data buffer selection */
  93. #define DOSR_E (0x1 << 24) /* Status read check */
  94. #define SELRW (0x1 << 21) /* 0:read 1:write */
  95. #define DOADR_E (0x1 << 20) /* Address stage execute */
  96. #define ADRCNT_1 (0x00 << 18) /* Address data bytes: 1byte */
  97. #define ADRCNT_2 (0x01 << 18) /* Address data bytes: 2byte */
  98. #define ADRCNT_3 (0x02 << 18) /* Address data bytes: 3byte */
  99. #define ADRCNT_4 (0x03 << 18) /* Address data bytes: 4byte */
  100. #define DOCMD2_E (0x1 << 17) /* 2nd cmd stage execute */
  101. #define DOCMD1_E (0x1 << 16) /* 1st cmd stage execute */
  102. /* FLTRCR control bits */
  103. #define TRSTRT (0x1 << 0) /* translation start */
  104. #define TREND (0x1 << 1) /* translation end */
  105. /*
  106. * FLHOLDCR control bits
  107. *
  108. * HOLDEN: Bus Occupancy Enable (inverted)
  109. * Enable this bit when the external bus might be used in between transfers.
  110. * If not set and the bus gets used by other modules, a deadlock occurs.
  111. */
  112. #define HOLDEN (0x1 << 0)
  113. /* FL4ECCCR control bits */
  114. #define _4ECCFA (0x1 << 2) /* 4 symbols correct fault */
  115. #define _4ECCEND (0x1 << 1) /* 4 symbols end */
  116. #define _4ECCEXST (0x1 << 0) /* 4 symbols exist */
  117. #define INIT_FL4ECCRESULT_VAL 0x03FF03FF
  118. #define LOOP_TIMEOUT_MAX 0x00010000
  119. struct sh_flctl {
  120. struct mtd_info mtd;
  121. struct nand_chip chip;
  122. struct platform_device *pdev;
  123. void __iomem *reg;
  124. uint8_t done_buff[2048 + 64]; /* max size 2048 + 64 */
  125. int read_bytes;
  126. int index;
  127. int seqin_column; /* column in SEQIN cmd */
  128. int seqin_page_addr; /* page_addr in SEQIN cmd */
  129. uint32_t seqin_read_cmd; /* read cmd in SEQIN cmd */
  130. int erase1_page_addr; /* page_addr in ERASE1 cmd */
  131. uint32_t erase_ADRCNT; /* bits of FLCMDCR in ERASE1 cmd */
  132. uint32_t rw_ADRCNT; /* bits of FLCMDCR in READ WRITE cmd */
  133. uint32_t flcmncr_base; /* base value of FLCMNCR */
  134. int hwecc_cant_correct[4];
  135. unsigned page_size:1; /* NAND page size (0 = 512, 1 = 2048) */
  136. unsigned hwecc:1; /* Hardware ECC (0 = disabled, 1 = enabled) */
  137. unsigned holden:1; /* Hardware has FLHOLDCR and HOLDEN is set */
  138. };
  139. struct sh_flctl_platform_data {
  140. struct mtd_partition *parts;
  141. int nr_parts;
  142. unsigned long flcmncr_val;
  143. unsigned has_hwecc:1;
  144. unsigned use_holden:1;
  145. };
  146. static inline struct sh_flctl *mtd_to_flctl(struct mtd_info *mtdinfo)
  147. {
  148. return container_of(mtdinfo, struct sh_flctl, mtd);
  149. }
  150. #endif /* __SH_FLCTL_H__ */