exynos_drm_fimc.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Eunchul Kim <chulspro.kim@samsung.com>
  5. * Jinyoung Jeon <jy0.jeon@samsung.com>
  6. * Sangmin Lee <lsmin.lee@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/mfd/syscon.h>
  17. #include <linux/regmap.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/of.h>
  21. #include <drm/drmP.h>
  22. #include <drm/exynos_drm.h>
  23. #include "regs-fimc.h"
  24. #include "exynos_drm_drv.h"
  25. #include "exynos_drm_ipp.h"
  26. #include "exynos_drm_fimc.h"
  27. /*
  28. * FIMC stands for Fully Interactive Mobile Camera and
  29. * supports image scaler/rotator and input/output DMA operations.
  30. * input DMA reads image data from the memory.
  31. * output DMA writes image data to memory.
  32. * FIMC supports image rotation and image effect functions.
  33. *
  34. * M2M operation : supports crop/scale/rotation/csc so on.
  35. * Memory ----> FIMC H/W ----> Memory.
  36. * Writeback operation : supports cloned screen with FIMD.
  37. * FIMD ----> FIMC H/W ----> Memory.
  38. * Output operation : supports direct display using local path.
  39. * Memory ----> FIMC H/W ----> FIMD.
  40. */
  41. /*
  42. * TODO
  43. * 1. check suspend/resume api if needed.
  44. * 2. need to check use case platform_device_id.
  45. * 3. check src/dst size with, height.
  46. * 4. added check_prepare api for right register.
  47. * 5. need to add supported list in prop_list.
  48. * 6. check prescaler/scaler optimization.
  49. */
  50. #define FIMC_MAX_DEVS 4
  51. #define FIMC_MAX_SRC 2
  52. #define FIMC_MAX_DST 32
  53. #define FIMC_SHFACTOR 10
  54. #define FIMC_BUF_STOP 1
  55. #define FIMC_BUF_START 2
  56. #define FIMC_REG_SZ 32
  57. #define FIMC_WIDTH_ITU_709 1280
  58. #define FIMC_REFRESH_MAX 60
  59. #define FIMC_REFRESH_MIN 12
  60. #define FIMC_CROP_MAX 8192
  61. #define FIMC_CROP_MIN 32
  62. #define FIMC_SCALE_MAX 4224
  63. #define FIMC_SCALE_MIN 32
  64. #define get_fimc_context(dev) platform_get_drvdata(to_platform_device(dev))
  65. #define get_ctx_from_ippdrv(ippdrv) container_of(ippdrv,\
  66. struct fimc_context, ippdrv);
  67. #define fimc_read(offset) readl(ctx->regs + (offset))
  68. #define fimc_write(cfg, offset) writel(cfg, ctx->regs + (offset))
  69. enum fimc_wb {
  70. FIMC_WB_NONE,
  71. FIMC_WB_A,
  72. FIMC_WB_B,
  73. };
  74. enum {
  75. FIMC_CLK_LCLK,
  76. FIMC_CLK_GATE,
  77. FIMC_CLK_WB_A,
  78. FIMC_CLK_WB_B,
  79. FIMC_CLK_MUX,
  80. FIMC_CLK_PARENT,
  81. FIMC_CLKS_MAX
  82. };
  83. static const char * const fimc_clock_names[] = {
  84. [FIMC_CLK_LCLK] = "sclk_fimc",
  85. [FIMC_CLK_GATE] = "fimc",
  86. [FIMC_CLK_WB_A] = "pxl_async0",
  87. [FIMC_CLK_WB_B] = "pxl_async1",
  88. [FIMC_CLK_MUX] = "mux",
  89. [FIMC_CLK_PARENT] = "parent",
  90. };
  91. #define FIMC_DEFAULT_LCLK_FREQUENCY 133000000UL
  92. /*
  93. * A structure of scaler.
  94. *
  95. * @range: narrow, wide.
  96. * @bypass: unused scaler path.
  97. * @up_h: horizontal scale up.
  98. * @up_v: vertical scale up.
  99. * @hratio: horizontal ratio.
  100. * @vratio: vertical ratio.
  101. */
  102. struct fimc_scaler {
  103. bool range;
  104. bool bypass;
  105. bool up_h;
  106. bool up_v;
  107. u32 hratio;
  108. u32 vratio;
  109. };
  110. /*
  111. * A structure of scaler capability.
  112. *
  113. * find user manual table 43-1.
  114. * @in_hori: scaler input horizontal size.
  115. * @bypass: scaler bypass mode.
  116. * @dst_h_wo_rot: target horizontal size without output rotation.
  117. * @dst_h_rot: target horizontal size with output rotation.
  118. * @rl_w_wo_rot: real width without input rotation.
  119. * @rl_h_rot: real height without output rotation.
  120. */
  121. struct fimc_capability {
  122. /* scaler */
  123. u32 in_hori;
  124. u32 bypass;
  125. /* output rotator */
  126. u32 dst_h_wo_rot;
  127. u32 dst_h_rot;
  128. /* input rotator */
  129. u32 rl_w_wo_rot;
  130. u32 rl_h_rot;
  131. };
  132. /*
  133. * A structure of fimc context.
  134. *
  135. * @ippdrv: prepare initialization using ippdrv.
  136. * @regs_res: register resources.
  137. * @regs: memory mapped io registers.
  138. * @lock: locking of operations.
  139. * @clocks: fimc clocks.
  140. * @clk_frequency: LCLK clock frequency.
  141. * @sysreg: handle to SYSREG block regmap.
  142. * @sc: scaler infomations.
  143. * @pol: porarity of writeback.
  144. * @id: fimc id.
  145. * @irq: irq number.
  146. * @suspended: qos operations.
  147. */
  148. struct fimc_context {
  149. struct exynos_drm_ippdrv ippdrv;
  150. struct resource *regs_res;
  151. void __iomem *regs;
  152. struct mutex lock;
  153. struct clk *clocks[FIMC_CLKS_MAX];
  154. u32 clk_frequency;
  155. struct regmap *sysreg;
  156. struct fimc_scaler sc;
  157. struct exynos_drm_ipp_pol pol;
  158. int id;
  159. int irq;
  160. bool suspended;
  161. };
  162. static void fimc_sw_reset(struct fimc_context *ctx)
  163. {
  164. u32 cfg;
  165. /* stop dma operation */
  166. cfg = fimc_read(EXYNOS_CISTATUS);
  167. if (EXYNOS_CISTATUS_GET_ENVID_STATUS(cfg)) {
  168. cfg = fimc_read(EXYNOS_MSCTRL);
  169. cfg &= ~EXYNOS_MSCTRL_ENVID;
  170. fimc_write(cfg, EXYNOS_MSCTRL);
  171. }
  172. cfg = fimc_read(EXYNOS_CISRCFMT);
  173. cfg |= EXYNOS_CISRCFMT_ITU601_8BIT;
  174. fimc_write(cfg, EXYNOS_CISRCFMT);
  175. /* disable image capture */
  176. cfg = fimc_read(EXYNOS_CIIMGCPT);
  177. cfg &= ~(EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  178. fimc_write(cfg, EXYNOS_CIIMGCPT);
  179. /* s/w reset */
  180. cfg = fimc_read(EXYNOS_CIGCTRL);
  181. cfg |= (EXYNOS_CIGCTRL_SWRST);
  182. fimc_write(cfg, EXYNOS_CIGCTRL);
  183. /* s/w reset complete */
  184. cfg = fimc_read(EXYNOS_CIGCTRL);
  185. cfg &= ~EXYNOS_CIGCTRL_SWRST;
  186. fimc_write(cfg, EXYNOS_CIGCTRL);
  187. /* reset sequence */
  188. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  189. }
  190. static int fimc_set_camblk_fimd0_wb(struct fimc_context *ctx)
  191. {
  192. return regmap_update_bits(ctx->sysreg, SYSREG_CAMERA_BLK,
  193. SYSREG_FIMD0WB_DEST_MASK,
  194. ctx->id << SYSREG_FIMD0WB_DEST_SHIFT);
  195. }
  196. static void fimc_set_type_ctrl(struct fimc_context *ctx, enum fimc_wb wb)
  197. {
  198. u32 cfg;
  199. DRM_DEBUG_KMS("wb[%d]\n", wb);
  200. cfg = fimc_read(EXYNOS_CIGCTRL);
  201. cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
  202. EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
  203. EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
  204. EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
  205. EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
  206. EXYNOS_CIGCTRL_SELWRITEBACK_MASK);
  207. switch (wb) {
  208. case FIMC_WB_A:
  209. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_A |
  210. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  211. break;
  212. case FIMC_WB_B:
  213. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_B |
  214. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  215. break;
  216. case FIMC_WB_NONE:
  217. default:
  218. cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
  219. EXYNOS_CIGCTRL_SELWRITEBACK_A |
  220. EXYNOS_CIGCTRL_SELCAM_MIPI_A |
  221. EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
  222. break;
  223. }
  224. fimc_write(cfg, EXYNOS_CIGCTRL);
  225. }
  226. static void fimc_set_polarity(struct fimc_context *ctx,
  227. struct exynos_drm_ipp_pol *pol)
  228. {
  229. u32 cfg;
  230. DRM_DEBUG_KMS("inv_pclk[%d]inv_vsync[%d]\n",
  231. pol->inv_pclk, pol->inv_vsync);
  232. DRM_DEBUG_KMS("inv_href[%d]inv_hsync[%d]\n",
  233. pol->inv_href, pol->inv_hsync);
  234. cfg = fimc_read(EXYNOS_CIGCTRL);
  235. cfg &= ~(EXYNOS_CIGCTRL_INVPOLPCLK | EXYNOS_CIGCTRL_INVPOLVSYNC |
  236. EXYNOS_CIGCTRL_INVPOLHREF | EXYNOS_CIGCTRL_INVPOLHSYNC);
  237. if (pol->inv_pclk)
  238. cfg |= EXYNOS_CIGCTRL_INVPOLPCLK;
  239. if (pol->inv_vsync)
  240. cfg |= EXYNOS_CIGCTRL_INVPOLVSYNC;
  241. if (pol->inv_href)
  242. cfg |= EXYNOS_CIGCTRL_INVPOLHREF;
  243. if (pol->inv_hsync)
  244. cfg |= EXYNOS_CIGCTRL_INVPOLHSYNC;
  245. fimc_write(cfg, EXYNOS_CIGCTRL);
  246. }
  247. static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
  248. {
  249. u32 cfg;
  250. DRM_DEBUG_KMS("enable[%d]\n", enable);
  251. cfg = fimc_read(EXYNOS_CIGCTRL);
  252. if (enable)
  253. cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
  254. else
  255. cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;
  256. fimc_write(cfg, EXYNOS_CIGCTRL);
  257. }
  258. static void fimc_handle_irq(struct fimc_context *ctx, bool enable,
  259. bool overflow, bool level)
  260. {
  261. u32 cfg;
  262. DRM_DEBUG_KMS("enable[%d]overflow[%d]level[%d]\n",
  263. enable, overflow, level);
  264. cfg = fimc_read(EXYNOS_CIGCTRL);
  265. if (enable) {
  266. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_LEVEL);
  267. cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE;
  268. if (overflow)
  269. cfg |= EXYNOS_CIGCTRL_IRQ_OVFEN;
  270. if (level)
  271. cfg |= EXYNOS_CIGCTRL_IRQ_LEVEL;
  272. } else
  273. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_ENABLE);
  274. fimc_write(cfg, EXYNOS_CIGCTRL);
  275. }
  276. static void fimc_clear_irq(struct fimc_context *ctx)
  277. {
  278. u32 cfg;
  279. cfg = fimc_read(EXYNOS_CIGCTRL);
  280. cfg |= EXYNOS_CIGCTRL_IRQ_CLR;
  281. fimc_write(cfg, EXYNOS_CIGCTRL);
  282. }
  283. static bool fimc_check_ovf(struct fimc_context *ctx)
  284. {
  285. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  286. u32 cfg, status, flag;
  287. status = fimc_read(EXYNOS_CISTATUS);
  288. flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
  289. EXYNOS_CISTATUS_OVFICR;
  290. DRM_DEBUG_KMS("flag[0x%x]\n", flag);
  291. if (status & flag) {
  292. cfg = fimc_read(EXYNOS_CIWDOFST);
  293. cfg |= (EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  294. EXYNOS_CIWDOFST_CLROVFICR);
  295. fimc_write(cfg, EXYNOS_CIWDOFST);
  296. cfg = fimc_read(EXYNOS_CIWDOFST);
  297. cfg &= ~(EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  298. EXYNOS_CIWDOFST_CLROVFICR);
  299. fimc_write(cfg, EXYNOS_CIWDOFST);
  300. dev_err(ippdrv->dev, "occured overflow at %d, status 0x%x.\n",
  301. ctx->id, status);
  302. return true;
  303. }
  304. return false;
  305. }
  306. static bool fimc_check_frame_end(struct fimc_context *ctx)
  307. {
  308. u32 cfg;
  309. cfg = fimc_read(EXYNOS_CISTATUS);
  310. DRM_DEBUG_KMS("cfg[0x%x]\n", cfg);
  311. if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
  312. return false;
  313. cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
  314. fimc_write(cfg, EXYNOS_CISTATUS);
  315. return true;
  316. }
  317. static int fimc_get_buf_id(struct fimc_context *ctx)
  318. {
  319. u32 cfg;
  320. int frame_cnt, buf_id;
  321. cfg = fimc_read(EXYNOS_CISTATUS2);
  322. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);
  323. if (frame_cnt == 0)
  324. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);
  325. DRM_DEBUG_KMS("present[%d]before[%d]\n",
  326. EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
  327. EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));
  328. if (frame_cnt == 0) {
  329. DRM_ERROR("failed to get frame count.\n");
  330. return -EIO;
  331. }
  332. buf_id = frame_cnt - 1;
  333. DRM_DEBUG_KMS("buf_id[%d]\n", buf_id);
  334. return buf_id;
  335. }
  336. static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
  337. {
  338. u32 cfg;
  339. DRM_DEBUG_KMS("enable[%d]\n", enable);
  340. cfg = fimc_read(EXYNOS_CIOCTRL);
  341. if (enable)
  342. cfg |= EXYNOS_CIOCTRL_LASTENDEN;
  343. else
  344. cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;
  345. fimc_write(cfg, EXYNOS_CIOCTRL);
  346. }
  347. static int fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  348. {
  349. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  350. u32 cfg;
  351. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  352. /* RGB */
  353. cfg = fimc_read(EXYNOS_CISCCTRL);
  354. cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;
  355. switch (fmt) {
  356. case DRM_FORMAT_RGB565:
  357. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
  358. fimc_write(cfg, EXYNOS_CISCCTRL);
  359. return 0;
  360. case DRM_FORMAT_RGB888:
  361. case DRM_FORMAT_XRGB8888:
  362. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
  363. fimc_write(cfg, EXYNOS_CISCCTRL);
  364. return 0;
  365. default:
  366. /* bypass */
  367. break;
  368. }
  369. /* YUV */
  370. cfg = fimc_read(EXYNOS_MSCTRL);
  371. cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
  372. EXYNOS_MSCTRL_C_INT_IN_2PLANE |
  373. EXYNOS_MSCTRL_ORDER422_YCBYCR);
  374. switch (fmt) {
  375. case DRM_FORMAT_YUYV:
  376. cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
  377. break;
  378. case DRM_FORMAT_YVYU:
  379. cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
  380. break;
  381. case DRM_FORMAT_UYVY:
  382. cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
  383. break;
  384. case DRM_FORMAT_VYUY:
  385. case DRM_FORMAT_YUV444:
  386. cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
  387. break;
  388. case DRM_FORMAT_NV21:
  389. case DRM_FORMAT_NV61:
  390. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
  391. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  392. break;
  393. case DRM_FORMAT_YUV422:
  394. case DRM_FORMAT_YUV420:
  395. case DRM_FORMAT_YVU420:
  396. cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
  397. break;
  398. case DRM_FORMAT_NV12:
  399. case DRM_FORMAT_NV12MT:
  400. case DRM_FORMAT_NV16:
  401. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
  402. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  403. break;
  404. default:
  405. dev_err(ippdrv->dev, "inavlid source yuv order 0x%x.\n", fmt);
  406. return -EINVAL;
  407. }
  408. fimc_write(cfg, EXYNOS_MSCTRL);
  409. return 0;
  410. }
  411. static int fimc_src_set_fmt(struct device *dev, u32 fmt)
  412. {
  413. struct fimc_context *ctx = get_fimc_context(dev);
  414. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  415. u32 cfg;
  416. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  417. cfg = fimc_read(EXYNOS_MSCTRL);
  418. cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;
  419. switch (fmt) {
  420. case DRM_FORMAT_RGB565:
  421. case DRM_FORMAT_RGB888:
  422. case DRM_FORMAT_XRGB8888:
  423. cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
  424. break;
  425. case DRM_FORMAT_YUV444:
  426. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  427. break;
  428. case DRM_FORMAT_YUYV:
  429. case DRM_FORMAT_YVYU:
  430. case DRM_FORMAT_UYVY:
  431. case DRM_FORMAT_VYUY:
  432. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
  433. break;
  434. case DRM_FORMAT_NV16:
  435. case DRM_FORMAT_NV61:
  436. case DRM_FORMAT_YUV422:
  437. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
  438. break;
  439. case DRM_FORMAT_YUV420:
  440. case DRM_FORMAT_YVU420:
  441. case DRM_FORMAT_NV12:
  442. case DRM_FORMAT_NV21:
  443. case DRM_FORMAT_NV12MT:
  444. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  445. break;
  446. default:
  447. dev_err(ippdrv->dev, "inavlid source format 0x%x.\n", fmt);
  448. return -EINVAL;
  449. }
  450. fimc_write(cfg, EXYNOS_MSCTRL);
  451. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  452. cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;
  453. if (fmt == DRM_FORMAT_NV12MT)
  454. cfg |= EXYNOS_CIDMAPARAM_R_MODE_64X32;
  455. else
  456. cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
  457. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  458. return fimc_src_set_fmt_order(ctx, fmt);
  459. }
  460. static int fimc_src_set_transf(struct device *dev,
  461. enum drm_exynos_degree degree,
  462. enum drm_exynos_flip flip, bool *swap)
  463. {
  464. struct fimc_context *ctx = get_fimc_context(dev);
  465. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  466. u32 cfg1, cfg2;
  467. DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
  468. cfg1 = fimc_read(EXYNOS_MSCTRL);
  469. cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
  470. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  471. cfg2 = fimc_read(EXYNOS_CITRGFMT);
  472. cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  473. switch (degree) {
  474. case EXYNOS_DRM_DEGREE_0:
  475. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  476. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  477. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  478. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  479. break;
  480. case EXYNOS_DRM_DEGREE_90:
  481. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  482. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  483. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  484. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  485. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  486. break;
  487. case EXYNOS_DRM_DEGREE_180:
  488. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  489. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  490. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  491. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  492. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  493. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  494. break;
  495. case EXYNOS_DRM_DEGREE_270:
  496. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  497. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  498. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  499. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  500. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  501. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  502. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  503. break;
  504. default:
  505. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  506. return -EINVAL;
  507. }
  508. fimc_write(cfg1, EXYNOS_MSCTRL);
  509. fimc_write(cfg2, EXYNOS_CITRGFMT);
  510. *swap = (cfg2 & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) ? 1 : 0;
  511. return 0;
  512. }
  513. static int fimc_set_window(struct fimc_context *ctx,
  514. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  515. {
  516. u32 cfg, h1, h2, v1, v2;
  517. /* cropped image */
  518. h1 = pos->x;
  519. h2 = sz->hsize - pos->w - pos->x;
  520. v1 = pos->y;
  521. v2 = sz->vsize - pos->h - pos->y;
  522. DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
  523. pos->x, pos->y, pos->w, pos->h, sz->hsize, sz->vsize);
  524. DRM_DEBUG_KMS("h1[%d]h2[%d]v1[%d]v2[%d]\n", h1, h2, v1, v2);
  525. /*
  526. * set window offset 1, 2 size
  527. * check figure 43-21 in user manual
  528. */
  529. cfg = fimc_read(EXYNOS_CIWDOFST);
  530. cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
  531. EXYNOS_CIWDOFST_WINVEROFST_MASK);
  532. cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
  533. EXYNOS_CIWDOFST_WINVEROFST(v1));
  534. cfg |= EXYNOS_CIWDOFST_WINOFSEN;
  535. fimc_write(cfg, EXYNOS_CIWDOFST);
  536. cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
  537. EXYNOS_CIWDOFST2_WINVEROFST2(v2));
  538. fimc_write(cfg, EXYNOS_CIWDOFST2);
  539. return 0;
  540. }
  541. static int fimc_src_set_size(struct device *dev, int swap,
  542. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  543. {
  544. struct fimc_context *ctx = get_fimc_context(dev);
  545. struct drm_exynos_pos img_pos = *pos;
  546. struct drm_exynos_sz img_sz = *sz;
  547. u32 cfg;
  548. DRM_DEBUG_KMS("swap[%d]hsize[%d]vsize[%d]\n",
  549. swap, sz->hsize, sz->vsize);
  550. /* original size */
  551. cfg = (EXYNOS_ORGISIZE_HORIZONTAL(img_sz.hsize) |
  552. EXYNOS_ORGISIZE_VERTICAL(img_sz.vsize));
  553. fimc_write(cfg, EXYNOS_ORGISIZE);
  554. DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]\n", pos->x, pos->y, pos->w, pos->h);
  555. if (swap) {
  556. img_pos.w = pos->h;
  557. img_pos.h = pos->w;
  558. img_sz.hsize = sz->vsize;
  559. img_sz.vsize = sz->hsize;
  560. }
  561. /* set input DMA image size */
  562. cfg = fimc_read(EXYNOS_CIREAL_ISIZE);
  563. cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
  564. EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
  565. cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(img_pos.w) |
  566. EXYNOS_CIREAL_ISIZE_HEIGHT(img_pos.h));
  567. fimc_write(cfg, EXYNOS_CIREAL_ISIZE);
  568. /*
  569. * set input FIFO image size
  570. * for now, we support only ITU601 8 bit mode
  571. */
  572. cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
  573. EXYNOS_CISRCFMT_SOURCEHSIZE(img_sz.hsize) |
  574. EXYNOS_CISRCFMT_SOURCEVSIZE(img_sz.vsize));
  575. fimc_write(cfg, EXYNOS_CISRCFMT);
  576. /* offset Y(RGB), Cb, Cr */
  577. cfg = (EXYNOS_CIIYOFF_HORIZONTAL(img_pos.x) |
  578. EXYNOS_CIIYOFF_VERTICAL(img_pos.y));
  579. fimc_write(cfg, EXYNOS_CIIYOFF);
  580. cfg = (EXYNOS_CIICBOFF_HORIZONTAL(img_pos.x) |
  581. EXYNOS_CIICBOFF_VERTICAL(img_pos.y));
  582. fimc_write(cfg, EXYNOS_CIICBOFF);
  583. cfg = (EXYNOS_CIICROFF_HORIZONTAL(img_pos.x) |
  584. EXYNOS_CIICROFF_VERTICAL(img_pos.y));
  585. fimc_write(cfg, EXYNOS_CIICROFF);
  586. return fimc_set_window(ctx, &img_pos, &img_sz);
  587. }
  588. static int fimc_src_set_addr(struct device *dev,
  589. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  590. enum drm_exynos_ipp_buf_type buf_type)
  591. {
  592. struct fimc_context *ctx = get_fimc_context(dev);
  593. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  594. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  595. struct drm_exynos_ipp_property *property;
  596. struct drm_exynos_ipp_config *config;
  597. if (!c_node) {
  598. DRM_ERROR("failed to get c_node.\n");
  599. return -EINVAL;
  600. }
  601. property = &c_node->property;
  602. DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
  603. property->prop_id, buf_id, buf_type);
  604. if (buf_id > FIMC_MAX_SRC) {
  605. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  606. return -ENOMEM;
  607. }
  608. /* address register set */
  609. switch (buf_type) {
  610. case IPP_BUF_ENQUEUE:
  611. config = &property->config[EXYNOS_DRM_OPS_SRC];
  612. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  613. EXYNOS_CIIYSA(buf_id));
  614. if (config->fmt == DRM_FORMAT_YVU420) {
  615. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  616. EXYNOS_CIICBSA(buf_id));
  617. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  618. EXYNOS_CIICRSA(buf_id));
  619. } else {
  620. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  621. EXYNOS_CIICBSA(buf_id));
  622. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  623. EXYNOS_CIICRSA(buf_id));
  624. }
  625. break;
  626. case IPP_BUF_DEQUEUE:
  627. fimc_write(0x0, EXYNOS_CIIYSA(buf_id));
  628. fimc_write(0x0, EXYNOS_CIICBSA(buf_id));
  629. fimc_write(0x0, EXYNOS_CIICRSA(buf_id));
  630. break;
  631. default:
  632. /* bypass */
  633. break;
  634. }
  635. return 0;
  636. }
  637. static struct exynos_drm_ipp_ops fimc_src_ops = {
  638. .set_fmt = fimc_src_set_fmt,
  639. .set_transf = fimc_src_set_transf,
  640. .set_size = fimc_src_set_size,
  641. .set_addr = fimc_src_set_addr,
  642. };
  643. static int fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  644. {
  645. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  646. u32 cfg;
  647. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  648. /* RGB */
  649. cfg = fimc_read(EXYNOS_CISCCTRL);
  650. cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;
  651. switch (fmt) {
  652. case DRM_FORMAT_RGB565:
  653. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
  654. fimc_write(cfg, EXYNOS_CISCCTRL);
  655. return 0;
  656. case DRM_FORMAT_RGB888:
  657. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
  658. fimc_write(cfg, EXYNOS_CISCCTRL);
  659. return 0;
  660. case DRM_FORMAT_XRGB8888:
  661. cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
  662. EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
  663. fimc_write(cfg, EXYNOS_CISCCTRL);
  664. break;
  665. default:
  666. /* bypass */
  667. break;
  668. }
  669. /* YUV */
  670. cfg = fimc_read(EXYNOS_CIOCTRL);
  671. cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
  672. EXYNOS_CIOCTRL_ORDER422_MASK |
  673. EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);
  674. switch (fmt) {
  675. case DRM_FORMAT_XRGB8888:
  676. cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
  677. break;
  678. case DRM_FORMAT_YUYV:
  679. cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
  680. break;
  681. case DRM_FORMAT_YVYU:
  682. cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
  683. break;
  684. case DRM_FORMAT_UYVY:
  685. cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
  686. break;
  687. case DRM_FORMAT_VYUY:
  688. cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
  689. break;
  690. case DRM_FORMAT_NV21:
  691. case DRM_FORMAT_NV61:
  692. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
  693. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  694. break;
  695. case DRM_FORMAT_YUV422:
  696. case DRM_FORMAT_YUV420:
  697. case DRM_FORMAT_YVU420:
  698. cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
  699. break;
  700. case DRM_FORMAT_NV12:
  701. case DRM_FORMAT_NV12MT:
  702. case DRM_FORMAT_NV16:
  703. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
  704. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  705. break;
  706. default:
  707. dev_err(ippdrv->dev, "inavlid target yuv order 0x%x.\n", fmt);
  708. return -EINVAL;
  709. }
  710. fimc_write(cfg, EXYNOS_CIOCTRL);
  711. return 0;
  712. }
  713. static int fimc_dst_set_fmt(struct device *dev, u32 fmt)
  714. {
  715. struct fimc_context *ctx = get_fimc_context(dev);
  716. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  717. u32 cfg;
  718. DRM_DEBUG_KMS("fmt[0x%x]\n", fmt);
  719. cfg = fimc_read(EXYNOS_CIEXTEN);
  720. if (fmt == DRM_FORMAT_AYUV) {
  721. cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
  722. fimc_write(cfg, EXYNOS_CIEXTEN);
  723. } else {
  724. cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
  725. fimc_write(cfg, EXYNOS_CIEXTEN);
  726. cfg = fimc_read(EXYNOS_CITRGFMT);
  727. cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;
  728. switch (fmt) {
  729. case DRM_FORMAT_RGB565:
  730. case DRM_FORMAT_RGB888:
  731. case DRM_FORMAT_XRGB8888:
  732. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
  733. break;
  734. case DRM_FORMAT_YUYV:
  735. case DRM_FORMAT_YVYU:
  736. case DRM_FORMAT_UYVY:
  737. case DRM_FORMAT_VYUY:
  738. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
  739. break;
  740. case DRM_FORMAT_NV16:
  741. case DRM_FORMAT_NV61:
  742. case DRM_FORMAT_YUV422:
  743. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
  744. break;
  745. case DRM_FORMAT_YUV420:
  746. case DRM_FORMAT_YVU420:
  747. case DRM_FORMAT_NV12:
  748. case DRM_FORMAT_NV12MT:
  749. case DRM_FORMAT_NV21:
  750. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
  751. break;
  752. default:
  753. dev_err(ippdrv->dev, "inavlid target format 0x%x.\n",
  754. fmt);
  755. return -EINVAL;
  756. }
  757. fimc_write(cfg, EXYNOS_CITRGFMT);
  758. }
  759. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  760. cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;
  761. if (fmt == DRM_FORMAT_NV12MT)
  762. cfg |= EXYNOS_CIDMAPARAM_W_MODE_64X32;
  763. else
  764. cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
  765. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  766. return fimc_dst_set_fmt_order(ctx, fmt);
  767. }
  768. static int fimc_dst_set_transf(struct device *dev,
  769. enum drm_exynos_degree degree,
  770. enum drm_exynos_flip flip, bool *swap)
  771. {
  772. struct fimc_context *ctx = get_fimc_context(dev);
  773. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  774. u32 cfg;
  775. DRM_DEBUG_KMS("degree[%d]flip[0x%x]\n", degree, flip);
  776. cfg = fimc_read(EXYNOS_CITRGFMT);
  777. cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
  778. cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  779. switch (degree) {
  780. case EXYNOS_DRM_DEGREE_0:
  781. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  782. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  783. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  784. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  785. break;
  786. case EXYNOS_DRM_DEGREE_90:
  787. cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  788. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  789. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  790. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  791. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  792. break;
  793. case EXYNOS_DRM_DEGREE_180:
  794. cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  795. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  796. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  797. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  798. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  799. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  800. break;
  801. case EXYNOS_DRM_DEGREE_270:
  802. cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
  803. EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  804. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  805. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  806. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  807. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  808. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  809. break;
  810. default:
  811. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  812. return -EINVAL;
  813. }
  814. fimc_write(cfg, EXYNOS_CITRGFMT);
  815. *swap = (cfg & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) ? 1 : 0;
  816. return 0;
  817. }
  818. static int fimc_get_ratio_shift(u32 src, u32 dst, u32 *ratio, u32 *shift)
  819. {
  820. DRM_DEBUG_KMS("src[%d]dst[%d]\n", src, dst);
  821. if (src >= dst * 64) {
  822. DRM_ERROR("failed to make ratio and shift.\n");
  823. return -EINVAL;
  824. } else if (src >= dst * 32) {
  825. *ratio = 32;
  826. *shift = 5;
  827. } else if (src >= dst * 16) {
  828. *ratio = 16;
  829. *shift = 4;
  830. } else if (src >= dst * 8) {
  831. *ratio = 8;
  832. *shift = 3;
  833. } else if (src >= dst * 4) {
  834. *ratio = 4;
  835. *shift = 2;
  836. } else if (src >= dst * 2) {
  837. *ratio = 2;
  838. *shift = 1;
  839. } else {
  840. *ratio = 1;
  841. *shift = 0;
  842. }
  843. return 0;
  844. }
  845. static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
  846. struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
  847. {
  848. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  849. u32 cfg, cfg_ext, shfactor;
  850. u32 pre_dst_width, pre_dst_height;
  851. u32 pre_hratio, hfactor, pre_vratio, vfactor;
  852. int ret = 0;
  853. u32 src_w, src_h, dst_w, dst_h;
  854. cfg_ext = fimc_read(EXYNOS_CITRGFMT);
  855. if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
  856. src_w = src->h;
  857. src_h = src->w;
  858. } else {
  859. src_w = src->w;
  860. src_h = src->h;
  861. }
  862. if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
  863. dst_w = dst->h;
  864. dst_h = dst->w;
  865. } else {
  866. dst_w = dst->w;
  867. dst_h = dst->h;
  868. }
  869. ret = fimc_get_ratio_shift(src_w, dst_w, &pre_hratio, &hfactor);
  870. if (ret) {
  871. dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
  872. return ret;
  873. }
  874. ret = fimc_get_ratio_shift(src_h, dst_h, &pre_vratio, &vfactor);
  875. if (ret) {
  876. dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
  877. return ret;
  878. }
  879. pre_dst_width = src_w / pre_hratio;
  880. pre_dst_height = src_h / pre_vratio;
  881. DRM_DEBUG_KMS("pre_dst_width[%d]pre_dst_height[%d]\n",
  882. pre_dst_width, pre_dst_height);
  883. DRM_DEBUG_KMS("pre_hratio[%d]hfactor[%d]pre_vratio[%d]vfactor[%d]\n",
  884. pre_hratio, hfactor, pre_vratio, vfactor);
  885. sc->hratio = (src_w << 14) / (dst_w << hfactor);
  886. sc->vratio = (src_h << 14) / (dst_h << vfactor);
  887. sc->up_h = (dst_w >= src_w) ? true : false;
  888. sc->up_v = (dst_h >= src_h) ? true : false;
  889. DRM_DEBUG_KMS("hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
  890. sc->hratio, sc->vratio, sc->up_h, sc->up_v);
  891. shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
  892. DRM_DEBUG_KMS("shfactor[%d]\n", shfactor);
  893. cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
  894. EXYNOS_CISCPRERATIO_PREHORRATIO(pre_hratio) |
  895. EXYNOS_CISCPRERATIO_PREVERRATIO(pre_vratio));
  896. fimc_write(cfg, EXYNOS_CISCPRERATIO);
  897. cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
  898. EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
  899. fimc_write(cfg, EXYNOS_CISCPREDST);
  900. return ret;
  901. }
  902. static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
  903. {
  904. u32 cfg, cfg_ext;
  905. DRM_DEBUG_KMS("range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
  906. sc->range, sc->bypass, sc->up_h, sc->up_v);
  907. DRM_DEBUG_KMS("hratio[%d]vratio[%d]\n",
  908. sc->hratio, sc->vratio);
  909. cfg = fimc_read(EXYNOS_CISCCTRL);
  910. cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
  911. EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
  912. EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
  913. EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
  914. EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  915. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  916. if (sc->range)
  917. cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  918. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  919. if (sc->bypass)
  920. cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
  921. if (sc->up_h)
  922. cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
  923. if (sc->up_v)
  924. cfg |= EXYNOS_CISCCTRL_SCALEUP_V;
  925. cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
  926. EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
  927. fimc_write(cfg, EXYNOS_CISCCTRL);
  928. cfg_ext = fimc_read(EXYNOS_CIEXTEN);
  929. cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
  930. cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
  931. cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
  932. EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
  933. fimc_write(cfg_ext, EXYNOS_CIEXTEN);
  934. }
  935. static int fimc_dst_set_size(struct device *dev, int swap,
  936. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  937. {
  938. struct fimc_context *ctx = get_fimc_context(dev);
  939. struct drm_exynos_pos img_pos = *pos;
  940. struct drm_exynos_sz img_sz = *sz;
  941. u32 cfg;
  942. DRM_DEBUG_KMS("swap[%d]hsize[%d]vsize[%d]\n",
  943. swap, sz->hsize, sz->vsize);
  944. /* original size */
  945. cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(img_sz.hsize) |
  946. EXYNOS_ORGOSIZE_VERTICAL(img_sz.vsize));
  947. fimc_write(cfg, EXYNOS_ORGOSIZE);
  948. DRM_DEBUG_KMS("x[%d]y[%d]w[%d]h[%d]\n", pos->x, pos->y, pos->w, pos->h);
  949. /* CSC ITU */
  950. cfg = fimc_read(EXYNOS_CIGCTRL);
  951. cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;
  952. if (sz->hsize >= FIMC_WIDTH_ITU_709)
  953. cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
  954. else
  955. cfg |= EXYNOS_CIGCTRL_CSC_ITU601;
  956. fimc_write(cfg, EXYNOS_CIGCTRL);
  957. if (swap) {
  958. img_pos.w = pos->h;
  959. img_pos.h = pos->w;
  960. img_sz.hsize = sz->vsize;
  961. img_sz.vsize = sz->hsize;
  962. }
  963. /* target image size */
  964. cfg = fimc_read(EXYNOS_CITRGFMT);
  965. cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
  966. EXYNOS_CITRGFMT_TARGETV_MASK);
  967. cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(img_pos.w) |
  968. EXYNOS_CITRGFMT_TARGETVSIZE(img_pos.h));
  969. fimc_write(cfg, EXYNOS_CITRGFMT);
  970. /* target area */
  971. cfg = EXYNOS_CITAREA_TARGET_AREA(img_pos.w * img_pos.h);
  972. fimc_write(cfg, EXYNOS_CITAREA);
  973. /* offset Y(RGB), Cb, Cr */
  974. cfg = (EXYNOS_CIOYOFF_HORIZONTAL(img_pos.x) |
  975. EXYNOS_CIOYOFF_VERTICAL(img_pos.y));
  976. fimc_write(cfg, EXYNOS_CIOYOFF);
  977. cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(img_pos.x) |
  978. EXYNOS_CIOCBOFF_VERTICAL(img_pos.y));
  979. fimc_write(cfg, EXYNOS_CIOCBOFF);
  980. cfg = (EXYNOS_CIOCROFF_HORIZONTAL(img_pos.x) |
  981. EXYNOS_CIOCROFF_VERTICAL(img_pos.y));
  982. fimc_write(cfg, EXYNOS_CIOCROFF);
  983. return 0;
  984. }
  985. static int fimc_dst_get_buf_seq(struct fimc_context *ctx)
  986. {
  987. u32 cfg, i, buf_num = 0;
  988. u32 mask = 0x00000001;
  989. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  990. for (i = 0; i < FIMC_REG_SZ; i++)
  991. if (cfg & (mask << i))
  992. buf_num++;
  993. DRM_DEBUG_KMS("buf_num[%d]\n", buf_num);
  994. return buf_num;
  995. }
  996. static int fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
  997. enum drm_exynos_ipp_buf_type buf_type)
  998. {
  999. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1000. bool enable;
  1001. u32 cfg;
  1002. u32 mask = 0x00000001 << buf_id;
  1003. int ret = 0;
  1004. DRM_DEBUG_KMS("buf_id[%d]buf_type[%d]\n", buf_id, buf_type);
  1005. mutex_lock(&ctx->lock);
  1006. /* mask register set */
  1007. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  1008. switch (buf_type) {
  1009. case IPP_BUF_ENQUEUE:
  1010. enable = true;
  1011. break;
  1012. case IPP_BUF_DEQUEUE:
  1013. enable = false;
  1014. break;
  1015. default:
  1016. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  1017. ret = -EINVAL;
  1018. goto err_unlock;
  1019. }
  1020. /* sequence id */
  1021. cfg &= ~mask;
  1022. cfg |= (enable << buf_id);
  1023. fimc_write(cfg, EXYNOS_CIFCNTSEQ);
  1024. /* interrupt enable */
  1025. if (buf_type == IPP_BUF_ENQUEUE &&
  1026. fimc_dst_get_buf_seq(ctx) >= FIMC_BUF_START)
  1027. fimc_handle_irq(ctx, true, false, true);
  1028. /* interrupt disable */
  1029. if (buf_type == IPP_BUF_DEQUEUE &&
  1030. fimc_dst_get_buf_seq(ctx) <= FIMC_BUF_STOP)
  1031. fimc_handle_irq(ctx, false, false, true);
  1032. err_unlock:
  1033. mutex_unlock(&ctx->lock);
  1034. return ret;
  1035. }
  1036. static int fimc_dst_set_addr(struct device *dev,
  1037. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  1038. enum drm_exynos_ipp_buf_type buf_type)
  1039. {
  1040. struct fimc_context *ctx = get_fimc_context(dev);
  1041. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1042. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1043. struct drm_exynos_ipp_property *property;
  1044. struct drm_exynos_ipp_config *config;
  1045. if (!c_node) {
  1046. DRM_ERROR("failed to get c_node.\n");
  1047. return -EINVAL;
  1048. }
  1049. property = &c_node->property;
  1050. DRM_DEBUG_KMS("prop_id[%d]buf_id[%d]buf_type[%d]\n",
  1051. property->prop_id, buf_id, buf_type);
  1052. if (buf_id > FIMC_MAX_DST) {
  1053. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  1054. return -ENOMEM;
  1055. }
  1056. /* address register set */
  1057. switch (buf_type) {
  1058. case IPP_BUF_ENQUEUE:
  1059. config = &property->config[EXYNOS_DRM_OPS_DST];
  1060. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  1061. EXYNOS_CIOYSA(buf_id));
  1062. if (config->fmt == DRM_FORMAT_YVU420) {
  1063. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1064. EXYNOS_CIOCBSA(buf_id));
  1065. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1066. EXYNOS_CIOCRSA(buf_id));
  1067. } else {
  1068. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1069. EXYNOS_CIOCBSA(buf_id));
  1070. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1071. EXYNOS_CIOCRSA(buf_id));
  1072. }
  1073. break;
  1074. case IPP_BUF_DEQUEUE:
  1075. fimc_write(0x0, EXYNOS_CIOYSA(buf_id));
  1076. fimc_write(0x0, EXYNOS_CIOCBSA(buf_id));
  1077. fimc_write(0x0, EXYNOS_CIOCRSA(buf_id));
  1078. break;
  1079. default:
  1080. /* bypass */
  1081. break;
  1082. }
  1083. return fimc_dst_set_buf_seq(ctx, buf_id, buf_type);
  1084. }
  1085. static struct exynos_drm_ipp_ops fimc_dst_ops = {
  1086. .set_fmt = fimc_dst_set_fmt,
  1087. .set_transf = fimc_dst_set_transf,
  1088. .set_size = fimc_dst_set_size,
  1089. .set_addr = fimc_dst_set_addr,
  1090. };
  1091. static int fimc_clk_ctrl(struct fimc_context *ctx, bool enable)
  1092. {
  1093. DRM_DEBUG_KMS("enable[%d]\n", enable);
  1094. if (enable) {
  1095. clk_prepare_enable(ctx->clocks[FIMC_CLK_GATE]);
  1096. clk_prepare_enable(ctx->clocks[FIMC_CLK_WB_A]);
  1097. ctx->suspended = false;
  1098. } else {
  1099. clk_disable_unprepare(ctx->clocks[FIMC_CLK_GATE]);
  1100. clk_disable_unprepare(ctx->clocks[FIMC_CLK_WB_A]);
  1101. ctx->suspended = true;
  1102. }
  1103. return 0;
  1104. }
  1105. static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
  1106. {
  1107. struct fimc_context *ctx = dev_id;
  1108. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1109. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1110. struct drm_exynos_ipp_event_work *event_work =
  1111. c_node->event_work;
  1112. int buf_id;
  1113. DRM_DEBUG_KMS("fimc id[%d]\n", ctx->id);
  1114. fimc_clear_irq(ctx);
  1115. if (fimc_check_ovf(ctx))
  1116. return IRQ_NONE;
  1117. if (!fimc_check_frame_end(ctx))
  1118. return IRQ_NONE;
  1119. buf_id = fimc_get_buf_id(ctx);
  1120. if (buf_id < 0)
  1121. return IRQ_HANDLED;
  1122. DRM_DEBUG_KMS("buf_id[%d]\n", buf_id);
  1123. if (fimc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE) < 0) {
  1124. DRM_ERROR("failed to dequeue.\n");
  1125. return IRQ_HANDLED;
  1126. }
  1127. event_work->ippdrv = ippdrv;
  1128. event_work->buf_id[EXYNOS_DRM_OPS_DST] = buf_id;
  1129. queue_work(ippdrv->event_workq, (struct work_struct *)event_work);
  1130. return IRQ_HANDLED;
  1131. }
  1132. static int fimc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
  1133. {
  1134. struct drm_exynos_ipp_prop_list *prop_list;
  1135. prop_list = devm_kzalloc(ippdrv->dev, sizeof(*prop_list), GFP_KERNEL);
  1136. if (!prop_list) {
  1137. DRM_ERROR("failed to alloc property list.\n");
  1138. return -ENOMEM;
  1139. }
  1140. prop_list->version = 1;
  1141. prop_list->writeback = 1;
  1142. prop_list->refresh_min = FIMC_REFRESH_MIN;
  1143. prop_list->refresh_max = FIMC_REFRESH_MAX;
  1144. prop_list->flip = (1 << EXYNOS_DRM_FLIP_NONE) |
  1145. (1 << EXYNOS_DRM_FLIP_VERTICAL) |
  1146. (1 << EXYNOS_DRM_FLIP_HORIZONTAL);
  1147. prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
  1148. (1 << EXYNOS_DRM_DEGREE_90) |
  1149. (1 << EXYNOS_DRM_DEGREE_180) |
  1150. (1 << EXYNOS_DRM_DEGREE_270);
  1151. prop_list->csc = 1;
  1152. prop_list->crop = 1;
  1153. prop_list->crop_max.hsize = FIMC_CROP_MAX;
  1154. prop_list->crop_max.vsize = FIMC_CROP_MAX;
  1155. prop_list->crop_min.hsize = FIMC_CROP_MIN;
  1156. prop_list->crop_min.vsize = FIMC_CROP_MIN;
  1157. prop_list->scale = 1;
  1158. prop_list->scale_max.hsize = FIMC_SCALE_MAX;
  1159. prop_list->scale_max.vsize = FIMC_SCALE_MAX;
  1160. prop_list->scale_min.hsize = FIMC_SCALE_MIN;
  1161. prop_list->scale_min.vsize = FIMC_SCALE_MIN;
  1162. ippdrv->prop_list = prop_list;
  1163. return 0;
  1164. }
  1165. static inline bool fimc_check_drm_flip(enum drm_exynos_flip flip)
  1166. {
  1167. switch (flip) {
  1168. case EXYNOS_DRM_FLIP_NONE:
  1169. case EXYNOS_DRM_FLIP_VERTICAL:
  1170. case EXYNOS_DRM_FLIP_HORIZONTAL:
  1171. case EXYNOS_DRM_FLIP_BOTH:
  1172. return true;
  1173. default:
  1174. DRM_DEBUG_KMS("invalid flip\n");
  1175. return false;
  1176. }
  1177. }
  1178. static int fimc_ippdrv_check_property(struct device *dev,
  1179. struct drm_exynos_ipp_property *property)
  1180. {
  1181. struct fimc_context *ctx = get_fimc_context(dev);
  1182. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1183. struct drm_exynos_ipp_prop_list *pp = ippdrv->prop_list;
  1184. struct drm_exynos_ipp_config *config;
  1185. struct drm_exynos_pos *pos;
  1186. struct drm_exynos_sz *sz;
  1187. bool swap;
  1188. int i;
  1189. for_each_ipp_ops(i) {
  1190. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1191. (property->cmd == IPP_CMD_WB))
  1192. continue;
  1193. config = &property->config[i];
  1194. pos = &config->pos;
  1195. sz = &config->sz;
  1196. /* check for flip */
  1197. if (!fimc_check_drm_flip(config->flip)) {
  1198. DRM_ERROR("invalid flip.\n");
  1199. goto err_property;
  1200. }
  1201. /* check for degree */
  1202. switch (config->degree) {
  1203. case EXYNOS_DRM_DEGREE_90:
  1204. case EXYNOS_DRM_DEGREE_270:
  1205. swap = true;
  1206. break;
  1207. case EXYNOS_DRM_DEGREE_0:
  1208. case EXYNOS_DRM_DEGREE_180:
  1209. swap = false;
  1210. break;
  1211. default:
  1212. DRM_ERROR("invalid degree.\n");
  1213. goto err_property;
  1214. }
  1215. /* check for buffer bound */
  1216. if ((pos->x + pos->w > sz->hsize) ||
  1217. (pos->y + pos->h > sz->vsize)) {
  1218. DRM_ERROR("out of buf bound.\n");
  1219. goto err_property;
  1220. }
  1221. /* check for crop */
  1222. if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
  1223. if (swap) {
  1224. if ((pos->h < pp->crop_min.hsize) ||
  1225. (sz->vsize > pp->crop_max.hsize) ||
  1226. (pos->w < pp->crop_min.vsize) ||
  1227. (sz->hsize > pp->crop_max.vsize)) {
  1228. DRM_ERROR("out of crop size.\n");
  1229. goto err_property;
  1230. }
  1231. } else {
  1232. if ((pos->w < pp->crop_min.hsize) ||
  1233. (sz->hsize > pp->crop_max.hsize) ||
  1234. (pos->h < pp->crop_min.vsize) ||
  1235. (sz->vsize > pp->crop_max.vsize)) {
  1236. DRM_ERROR("out of crop size.\n");
  1237. goto err_property;
  1238. }
  1239. }
  1240. }
  1241. /* check for scale */
  1242. if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
  1243. if (swap) {
  1244. if ((pos->h < pp->scale_min.hsize) ||
  1245. (sz->vsize > pp->scale_max.hsize) ||
  1246. (pos->w < pp->scale_min.vsize) ||
  1247. (sz->hsize > pp->scale_max.vsize)) {
  1248. DRM_ERROR("out of scale size.\n");
  1249. goto err_property;
  1250. }
  1251. } else {
  1252. if ((pos->w < pp->scale_min.hsize) ||
  1253. (sz->hsize > pp->scale_max.hsize) ||
  1254. (pos->h < pp->scale_min.vsize) ||
  1255. (sz->vsize > pp->scale_max.vsize)) {
  1256. DRM_ERROR("out of scale size.\n");
  1257. goto err_property;
  1258. }
  1259. }
  1260. }
  1261. }
  1262. return 0;
  1263. err_property:
  1264. for_each_ipp_ops(i) {
  1265. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1266. (property->cmd == IPP_CMD_WB))
  1267. continue;
  1268. config = &property->config[i];
  1269. pos = &config->pos;
  1270. sz = &config->sz;
  1271. DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
  1272. i ? "dst" : "src", config->flip, config->degree,
  1273. pos->x, pos->y, pos->w, pos->h,
  1274. sz->hsize, sz->vsize);
  1275. }
  1276. return -EINVAL;
  1277. }
  1278. static void fimc_clear_addr(struct fimc_context *ctx)
  1279. {
  1280. int i;
  1281. for (i = 0; i < FIMC_MAX_SRC; i++) {
  1282. fimc_write(0, EXYNOS_CIIYSA(i));
  1283. fimc_write(0, EXYNOS_CIICBSA(i));
  1284. fimc_write(0, EXYNOS_CIICRSA(i));
  1285. }
  1286. for (i = 0; i < FIMC_MAX_DST; i++) {
  1287. fimc_write(0, EXYNOS_CIOYSA(i));
  1288. fimc_write(0, EXYNOS_CIOCBSA(i));
  1289. fimc_write(0, EXYNOS_CIOCRSA(i));
  1290. }
  1291. }
  1292. static int fimc_ippdrv_reset(struct device *dev)
  1293. {
  1294. struct fimc_context *ctx = get_fimc_context(dev);
  1295. /* reset h/w block */
  1296. fimc_sw_reset(ctx);
  1297. /* reset scaler capability */
  1298. memset(&ctx->sc, 0x0, sizeof(ctx->sc));
  1299. fimc_clear_addr(ctx);
  1300. return 0;
  1301. }
  1302. static int fimc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1303. {
  1304. struct fimc_context *ctx = get_fimc_context(dev);
  1305. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1306. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1307. struct drm_exynos_ipp_property *property;
  1308. struct drm_exynos_ipp_config *config;
  1309. struct drm_exynos_pos img_pos[EXYNOS_DRM_OPS_MAX];
  1310. struct drm_exynos_ipp_set_wb set_wb;
  1311. int ret, i;
  1312. u32 cfg0, cfg1;
  1313. DRM_DEBUG_KMS("cmd[%d]\n", cmd);
  1314. if (!c_node) {
  1315. DRM_ERROR("failed to get c_node.\n");
  1316. return -EINVAL;
  1317. }
  1318. property = &c_node->property;
  1319. fimc_handle_irq(ctx, true, false, true);
  1320. for_each_ipp_ops(i) {
  1321. config = &property->config[i];
  1322. img_pos[i] = config->pos;
  1323. }
  1324. ret = fimc_set_prescaler(ctx, &ctx->sc,
  1325. &img_pos[EXYNOS_DRM_OPS_SRC],
  1326. &img_pos[EXYNOS_DRM_OPS_DST]);
  1327. if (ret) {
  1328. dev_err(dev, "failed to set precalser.\n");
  1329. return ret;
  1330. }
  1331. /* If set ture, we can save jpeg about screen */
  1332. fimc_handle_jpeg(ctx, false);
  1333. fimc_set_scaler(ctx, &ctx->sc);
  1334. fimc_set_polarity(ctx, &ctx->pol);
  1335. switch (cmd) {
  1336. case IPP_CMD_M2M:
  1337. fimc_set_type_ctrl(ctx, FIMC_WB_NONE);
  1338. fimc_handle_lastend(ctx, false);
  1339. /* setup dma */
  1340. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1341. cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1342. cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
  1343. fimc_write(cfg0, EXYNOS_MSCTRL);
  1344. break;
  1345. case IPP_CMD_WB:
  1346. fimc_set_type_ctrl(ctx, FIMC_WB_A);
  1347. fimc_handle_lastend(ctx, true);
  1348. /* setup FIMD */
  1349. ret = fimc_set_camblk_fimd0_wb(ctx);
  1350. if (ret < 0) {
  1351. dev_err(dev, "camblk setup failed.\n");
  1352. return ret;
  1353. }
  1354. set_wb.enable = 1;
  1355. set_wb.refresh = property->refresh_rate;
  1356. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1357. break;
  1358. case IPP_CMD_OUTPUT:
  1359. default:
  1360. ret = -EINVAL;
  1361. dev_err(dev, "invalid operations.\n");
  1362. return ret;
  1363. }
  1364. /* Reset status */
  1365. fimc_write(0x0, EXYNOS_CISTATUS);
  1366. cfg0 = fimc_read(EXYNOS_CIIMGCPT);
  1367. cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1368. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1369. /* Scaler */
  1370. cfg1 = fimc_read(EXYNOS_CISCCTRL);
  1371. cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
  1372. cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
  1373. EXYNOS_CISCCTRL_SCALERSTART);
  1374. fimc_write(cfg1, EXYNOS_CISCCTRL);
  1375. /* Enable image capture*/
  1376. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
  1377. fimc_write(cfg0, EXYNOS_CIIMGCPT);
  1378. /* Disable frame end irq */
  1379. cfg0 = fimc_read(EXYNOS_CIGCTRL);
  1380. cfg0 &= ~EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1381. fimc_write(cfg0, EXYNOS_CIGCTRL);
  1382. cfg0 = fimc_read(EXYNOS_CIOCTRL);
  1383. cfg0 &= ~EXYNOS_CIOCTRL_WEAVE_MASK;
  1384. fimc_write(cfg0, EXYNOS_CIOCTRL);
  1385. if (cmd == IPP_CMD_M2M) {
  1386. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1387. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1388. fimc_write(cfg0, EXYNOS_MSCTRL);
  1389. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1390. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1391. fimc_write(cfg0, EXYNOS_MSCTRL);
  1392. }
  1393. return 0;
  1394. }
  1395. static void fimc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1396. {
  1397. struct fimc_context *ctx = get_fimc_context(dev);
  1398. struct drm_exynos_ipp_set_wb set_wb = {0, 0};
  1399. u32 cfg;
  1400. DRM_DEBUG_KMS("cmd[%d]\n", cmd);
  1401. switch (cmd) {
  1402. case IPP_CMD_M2M:
  1403. /* Source clear */
  1404. cfg = fimc_read(EXYNOS_MSCTRL);
  1405. cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1406. cfg &= ~EXYNOS_MSCTRL_ENVID;
  1407. fimc_write(cfg, EXYNOS_MSCTRL);
  1408. break;
  1409. case IPP_CMD_WB:
  1410. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1411. break;
  1412. case IPP_CMD_OUTPUT:
  1413. default:
  1414. dev_err(dev, "invalid operations.\n");
  1415. break;
  1416. }
  1417. fimc_handle_irq(ctx, false, false, true);
  1418. /* reset sequence */
  1419. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  1420. /* Scaler disable */
  1421. cfg = fimc_read(EXYNOS_CISCCTRL);
  1422. cfg &= ~EXYNOS_CISCCTRL_SCALERSTART;
  1423. fimc_write(cfg, EXYNOS_CISCCTRL);
  1424. /* Disable image capture */
  1425. cfg = fimc_read(EXYNOS_CIIMGCPT);
  1426. cfg &= ~(EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  1427. fimc_write(cfg, EXYNOS_CIIMGCPT);
  1428. /* Enable frame end irq */
  1429. cfg = fimc_read(EXYNOS_CIGCTRL);
  1430. cfg |= EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1431. fimc_write(cfg, EXYNOS_CIGCTRL);
  1432. }
  1433. static void fimc_put_clocks(struct fimc_context *ctx)
  1434. {
  1435. int i;
  1436. for (i = 0; i < FIMC_CLKS_MAX; i++) {
  1437. if (IS_ERR(ctx->clocks[i]))
  1438. continue;
  1439. clk_put(ctx->clocks[i]);
  1440. ctx->clocks[i] = ERR_PTR(-EINVAL);
  1441. }
  1442. }
  1443. static int fimc_setup_clocks(struct fimc_context *ctx)
  1444. {
  1445. struct device *fimc_dev = ctx->ippdrv.dev;
  1446. struct device *dev;
  1447. int ret, i;
  1448. for (i = 0; i < FIMC_CLKS_MAX; i++)
  1449. ctx->clocks[i] = ERR_PTR(-EINVAL);
  1450. for (i = 0; i < FIMC_CLKS_MAX; i++) {
  1451. if (i == FIMC_CLK_WB_A || i == FIMC_CLK_WB_B)
  1452. dev = fimc_dev->parent;
  1453. else
  1454. dev = fimc_dev;
  1455. ctx->clocks[i] = clk_get(dev, fimc_clock_names[i]);
  1456. if (IS_ERR(ctx->clocks[i])) {
  1457. if (i >= FIMC_CLK_MUX)
  1458. break;
  1459. ret = PTR_ERR(ctx->clocks[i]);
  1460. dev_err(fimc_dev, "failed to get clock: %s\n",
  1461. fimc_clock_names[i]);
  1462. goto e_clk_free;
  1463. }
  1464. }
  1465. /* Optional FIMC LCLK parent clock setting */
  1466. if (!IS_ERR(ctx->clocks[FIMC_CLK_PARENT])) {
  1467. ret = clk_set_parent(ctx->clocks[FIMC_CLK_MUX],
  1468. ctx->clocks[FIMC_CLK_PARENT]);
  1469. if (ret < 0) {
  1470. dev_err(fimc_dev, "failed to set parent.\n");
  1471. goto e_clk_free;
  1472. }
  1473. }
  1474. ret = clk_set_rate(ctx->clocks[FIMC_CLK_LCLK], ctx->clk_frequency);
  1475. if (ret < 0)
  1476. goto e_clk_free;
  1477. ret = clk_prepare_enable(ctx->clocks[FIMC_CLK_LCLK]);
  1478. if (!ret)
  1479. return ret;
  1480. e_clk_free:
  1481. fimc_put_clocks(ctx);
  1482. return ret;
  1483. }
  1484. static int fimc_parse_dt(struct fimc_context *ctx)
  1485. {
  1486. struct device_node *node = ctx->ippdrv.dev->of_node;
  1487. /* Handle only devices that support the LCD Writeback data path */
  1488. if (!of_property_read_bool(node, "samsung,lcd-wb"))
  1489. return -ENODEV;
  1490. if (of_property_read_u32(node, "clock-frequency",
  1491. &ctx->clk_frequency))
  1492. ctx->clk_frequency = FIMC_DEFAULT_LCLK_FREQUENCY;
  1493. ctx->id = of_alias_get_id(node, "fimc");
  1494. if (ctx->id < 0) {
  1495. dev_err(ctx->ippdrv.dev, "failed to get node alias id.\n");
  1496. return -EINVAL;
  1497. }
  1498. return 0;
  1499. }
  1500. static int fimc_probe(struct platform_device *pdev)
  1501. {
  1502. struct device *dev = &pdev->dev;
  1503. struct fimc_context *ctx;
  1504. struct resource *res;
  1505. struct exynos_drm_ippdrv *ippdrv;
  1506. int ret;
  1507. if (!dev->of_node) {
  1508. dev_err(dev, "device tree node not found.\n");
  1509. return -ENODEV;
  1510. }
  1511. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  1512. if (!ctx)
  1513. return -ENOMEM;
  1514. ctx->ippdrv.dev = dev;
  1515. ret = fimc_parse_dt(ctx);
  1516. if (ret < 0)
  1517. return ret;
  1518. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  1519. "samsung,sysreg");
  1520. if (IS_ERR(ctx->sysreg)) {
  1521. dev_err(dev, "syscon regmap lookup failed.\n");
  1522. return PTR_ERR(ctx->sysreg);
  1523. }
  1524. /* resource memory */
  1525. ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1526. ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
  1527. if (IS_ERR(ctx->regs))
  1528. return PTR_ERR(ctx->regs);
  1529. /* resource irq */
  1530. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1531. if (!res) {
  1532. dev_err(dev, "failed to request irq resource.\n");
  1533. return -ENOENT;
  1534. }
  1535. ctx->irq = res->start;
  1536. ret = devm_request_threaded_irq(dev, ctx->irq, NULL, fimc_irq_handler,
  1537. IRQF_ONESHOT, "drm_fimc", ctx);
  1538. if (ret < 0) {
  1539. dev_err(dev, "failed to request irq.\n");
  1540. return ret;
  1541. }
  1542. ret = fimc_setup_clocks(ctx);
  1543. if (ret < 0)
  1544. return ret;
  1545. ippdrv = &ctx->ippdrv;
  1546. ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &fimc_src_ops;
  1547. ippdrv->ops[EXYNOS_DRM_OPS_DST] = &fimc_dst_ops;
  1548. ippdrv->check_property = fimc_ippdrv_check_property;
  1549. ippdrv->reset = fimc_ippdrv_reset;
  1550. ippdrv->start = fimc_ippdrv_start;
  1551. ippdrv->stop = fimc_ippdrv_stop;
  1552. ret = fimc_init_prop_list(ippdrv);
  1553. if (ret < 0) {
  1554. dev_err(dev, "failed to init property list.\n");
  1555. goto err_put_clk;
  1556. }
  1557. DRM_DEBUG_KMS("id[%d]ippdrv[0x%x]\n", ctx->id, (int)ippdrv);
  1558. mutex_init(&ctx->lock);
  1559. platform_set_drvdata(pdev, ctx);
  1560. pm_runtime_set_active(dev);
  1561. pm_runtime_enable(dev);
  1562. ret = exynos_drm_ippdrv_register(ippdrv);
  1563. if (ret < 0) {
  1564. dev_err(dev, "failed to register drm fimc device.\n");
  1565. goto err_pm_dis;
  1566. }
  1567. dev_info(dev, "drm fimc registered successfully.\n");
  1568. return 0;
  1569. err_pm_dis:
  1570. pm_runtime_disable(dev);
  1571. err_put_clk:
  1572. fimc_put_clocks(ctx);
  1573. return ret;
  1574. }
  1575. static int fimc_remove(struct platform_device *pdev)
  1576. {
  1577. struct device *dev = &pdev->dev;
  1578. struct fimc_context *ctx = get_fimc_context(dev);
  1579. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1580. exynos_drm_ippdrv_unregister(ippdrv);
  1581. mutex_destroy(&ctx->lock);
  1582. fimc_put_clocks(ctx);
  1583. pm_runtime_set_suspended(dev);
  1584. pm_runtime_disable(dev);
  1585. return 0;
  1586. }
  1587. #ifdef CONFIG_PM_SLEEP
  1588. static int fimc_suspend(struct device *dev)
  1589. {
  1590. struct fimc_context *ctx = get_fimc_context(dev);
  1591. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1592. if (pm_runtime_suspended(dev))
  1593. return 0;
  1594. return fimc_clk_ctrl(ctx, false);
  1595. }
  1596. static int fimc_resume(struct device *dev)
  1597. {
  1598. struct fimc_context *ctx = get_fimc_context(dev);
  1599. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1600. if (!pm_runtime_suspended(dev))
  1601. return fimc_clk_ctrl(ctx, true);
  1602. return 0;
  1603. }
  1604. #endif
  1605. #ifdef CONFIG_PM_RUNTIME
  1606. static int fimc_runtime_suspend(struct device *dev)
  1607. {
  1608. struct fimc_context *ctx = get_fimc_context(dev);
  1609. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1610. return fimc_clk_ctrl(ctx, false);
  1611. }
  1612. static int fimc_runtime_resume(struct device *dev)
  1613. {
  1614. struct fimc_context *ctx = get_fimc_context(dev);
  1615. DRM_DEBUG_KMS("id[%d]\n", ctx->id);
  1616. return fimc_clk_ctrl(ctx, true);
  1617. }
  1618. #endif
  1619. static const struct dev_pm_ops fimc_pm_ops = {
  1620. SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
  1621. SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
  1622. };
  1623. static const struct of_device_id fimc_of_match[] = {
  1624. { .compatible = "samsung,exynos4210-fimc" },
  1625. { .compatible = "samsung,exynos4212-fimc" },
  1626. { },
  1627. };
  1628. struct platform_driver fimc_driver = {
  1629. .probe = fimc_probe,
  1630. .remove = fimc_remove,
  1631. .driver = {
  1632. .of_match_table = fimc_of_match,
  1633. .name = "exynos-drm-fimc",
  1634. .owner = THIS_MODULE,
  1635. .pm = &fimc_pm_ops,
  1636. },
  1637. };