intel-gtt.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #endif
  37. /* Max amount of stolen space, anything above will be returned to Linux */
  38. int intel_max_stolen = 32 * 1024 * 1024;
  39. EXPORT_SYMBOL(intel_max_stolen);
  40. static const struct aper_size_info_fixed intel_i810_sizes[] =
  41. {
  42. {64, 16384, 4},
  43. /* The 32M mode still requires a 64k gatt */
  44. {32, 8192, 4}
  45. };
  46. #define AGP_DCACHE_MEMORY 1
  47. #define AGP_PHYS_MEMORY 2
  48. #define INTEL_AGP_CACHED_MEMORY 3
  49. static struct gatt_mask intel_i810_masks[] =
  50. {
  51. {.mask = I810_PTE_VALID, .type = 0},
  52. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  55. .type = INTEL_AGP_CACHED_MEMORY}
  56. };
  57. #define INTEL_AGP_UNCACHED_MEMORY 0
  58. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  59. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  62. static struct gatt_mask intel_gen6_masks[] =
  63. {
  64. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  65. .type = INTEL_AGP_UNCACHED_MEMORY },
  66. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  67. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  74. };
  75. struct intel_gtt_driver {
  76. unsigned int gen : 8;
  77. unsigned int is_g33 : 1;
  78. unsigned int is_pineview : 1;
  79. unsigned int is_ironlake : 1;
  80. /* Chipset specific GTT setup */
  81. int (*setup)(void);
  82. };
  83. static struct _intel_private {
  84. struct intel_gtt base;
  85. const struct intel_gtt_driver *driver;
  86. struct pci_dev *pcidev; /* device one */
  87. struct pci_dev *bridge_dev;
  88. u8 __iomem *registers;
  89. phys_addr_t gtt_bus_addr;
  90. phys_addr_t gma_bus_addr;
  91. phys_addr_t pte_bus_addr;
  92. u32 __iomem *gtt; /* I915G */
  93. int num_dcache_entries;
  94. union {
  95. void __iomem *i9xx_flush_page;
  96. void *i8xx_flush_page;
  97. };
  98. struct page *i8xx_page;
  99. struct resource ifp_resource;
  100. int resource_valid;
  101. } intel_private;
  102. #define INTEL_GTT_GEN intel_private.driver->gen
  103. #define IS_G33 intel_private.driver->is_g33
  104. #define IS_PINEVIEW intel_private.driver->is_pineview
  105. #define IS_IRONLAKE intel_private.driver->is_ironlake
  106. #ifdef USE_PCI_DMA_API
  107. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  108. {
  109. *ret = pci_map_page(intel_private.pcidev, page, 0,
  110. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  111. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  112. return -EINVAL;
  113. return 0;
  114. }
  115. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  116. {
  117. pci_unmap_page(intel_private.pcidev, dma,
  118. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  119. }
  120. static void intel_agp_free_sglist(struct agp_memory *mem)
  121. {
  122. struct sg_table st;
  123. st.sgl = mem->sg_list;
  124. st.orig_nents = st.nents = mem->page_count;
  125. sg_free_table(&st);
  126. mem->sg_list = NULL;
  127. mem->num_sg = 0;
  128. }
  129. static int intel_agp_map_memory(struct agp_memory *mem)
  130. {
  131. struct sg_table st;
  132. struct scatterlist *sg;
  133. int i;
  134. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  135. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  136. goto err;
  137. mem->sg_list = sg = st.sgl;
  138. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  139. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  140. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  141. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  142. if (unlikely(!mem->num_sg))
  143. goto err;
  144. return 0;
  145. err:
  146. sg_free_table(&st);
  147. return -ENOMEM;
  148. }
  149. static void intel_agp_unmap_memory(struct agp_memory *mem)
  150. {
  151. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  152. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  153. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  154. intel_agp_free_sglist(mem);
  155. }
  156. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  157. off_t pg_start, int mask_type)
  158. {
  159. struct scatterlist *sg;
  160. int i, j;
  161. j = pg_start;
  162. WARN_ON(!mem->num_sg);
  163. if (mem->num_sg == mem->page_count) {
  164. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  165. writel(agp_bridge->driver->mask_memory(agp_bridge,
  166. sg_dma_address(sg), mask_type),
  167. intel_private.gtt+j);
  168. j++;
  169. }
  170. } else {
  171. /* sg may merge pages, but we have to separate
  172. * per-page addr for GTT */
  173. unsigned int len, m;
  174. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  175. len = sg_dma_len(sg) / PAGE_SIZE;
  176. for (m = 0; m < len; m++) {
  177. writel(agp_bridge->driver->mask_memory(agp_bridge,
  178. sg_dma_address(sg) + m * PAGE_SIZE,
  179. mask_type),
  180. intel_private.gtt+j);
  181. j++;
  182. }
  183. }
  184. }
  185. readl(intel_private.gtt+j-1);
  186. }
  187. #else
  188. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  189. off_t pg_start, int mask_type)
  190. {
  191. int i, j;
  192. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  193. writel(agp_bridge->driver->mask_memory(agp_bridge,
  194. page_to_phys(mem->pages[i]), mask_type),
  195. intel_private.gtt+j);
  196. }
  197. readl(intel_private.gtt+j-1);
  198. }
  199. #endif
  200. static int intel_i810_fetch_size(void)
  201. {
  202. u32 smram_miscc;
  203. struct aper_size_info_fixed *values;
  204. pci_read_config_dword(intel_private.bridge_dev,
  205. I810_SMRAM_MISCC, &smram_miscc);
  206. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  207. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  208. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  209. return 0;
  210. }
  211. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  212. agp_bridge->current_size = (void *) (values + 1);
  213. agp_bridge->aperture_size_idx = 1;
  214. return values[1].size;
  215. } else {
  216. agp_bridge->current_size = (void *) (values);
  217. agp_bridge->aperture_size_idx = 0;
  218. return values[0].size;
  219. }
  220. return 0;
  221. }
  222. static int intel_i810_configure(void)
  223. {
  224. struct aper_size_info_fixed *current_size;
  225. u32 temp;
  226. int i;
  227. current_size = A_SIZE_FIX(agp_bridge->current_size);
  228. if (!intel_private.registers) {
  229. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  230. temp &= 0xfff80000;
  231. intel_private.registers = ioremap(temp, 128 * 4096);
  232. if (!intel_private.registers) {
  233. dev_err(&intel_private.pcidev->dev,
  234. "can't remap memory\n");
  235. return -ENOMEM;
  236. }
  237. }
  238. if ((readl(intel_private.registers+I810_DRAM_CTL)
  239. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  240. /* This will need to be dynamically assigned */
  241. dev_info(&intel_private.pcidev->dev,
  242. "detected 4MB dedicated video ram\n");
  243. intel_private.num_dcache_entries = 1024;
  244. }
  245. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  246. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  247. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  248. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  249. if (agp_bridge->driver->needs_scratch_page) {
  250. for (i = 0; i < current_size->num_entries; i++) {
  251. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  252. }
  253. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  254. }
  255. global_cache_flush();
  256. return 0;
  257. }
  258. static void intel_i810_cleanup(void)
  259. {
  260. writel(0, intel_private.registers+I810_PGETBL_CTL);
  261. readl(intel_private.registers); /* PCI Posting. */
  262. iounmap(intel_private.registers);
  263. }
  264. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  265. {
  266. return;
  267. }
  268. /* Exists to support ARGB cursors */
  269. static struct page *i8xx_alloc_pages(void)
  270. {
  271. struct page *page;
  272. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  273. if (page == NULL)
  274. return NULL;
  275. if (set_pages_uc(page, 4) < 0) {
  276. set_pages_wb(page, 4);
  277. __free_pages(page, 2);
  278. return NULL;
  279. }
  280. get_page(page);
  281. atomic_inc(&agp_bridge->current_memory_agp);
  282. return page;
  283. }
  284. static void i8xx_destroy_pages(struct page *page)
  285. {
  286. if (page == NULL)
  287. return;
  288. set_pages_wb(page, 4);
  289. put_page(page);
  290. __free_pages(page, 2);
  291. atomic_dec(&agp_bridge->current_memory_agp);
  292. }
  293. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  294. int type)
  295. {
  296. if (type < AGP_USER_TYPES)
  297. return type;
  298. else if (type == AGP_USER_CACHED_MEMORY)
  299. return INTEL_AGP_CACHED_MEMORY;
  300. else
  301. return 0;
  302. }
  303. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  304. int type)
  305. {
  306. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  307. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  308. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  309. return INTEL_AGP_UNCACHED_MEMORY;
  310. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  311. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  312. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  313. else /* set 'normal'/'cached' to LLC by default */
  314. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  315. INTEL_AGP_CACHED_MEMORY_LLC;
  316. }
  317. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  318. int type)
  319. {
  320. int i, j, num_entries;
  321. void *temp;
  322. int ret = -EINVAL;
  323. int mask_type;
  324. if (mem->page_count == 0)
  325. goto out;
  326. temp = agp_bridge->current_size;
  327. num_entries = A_SIZE_FIX(temp)->num_entries;
  328. if ((pg_start + mem->page_count) > num_entries)
  329. goto out_err;
  330. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  331. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  332. ret = -EBUSY;
  333. goto out_err;
  334. }
  335. }
  336. if (type != mem->type)
  337. goto out_err;
  338. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  339. switch (mask_type) {
  340. case AGP_DCACHE_MEMORY:
  341. if (!mem->is_flushed)
  342. global_cache_flush();
  343. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  344. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  345. intel_private.registers+I810_PTE_BASE+(i*4));
  346. }
  347. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  348. break;
  349. case AGP_PHYS_MEMORY:
  350. case AGP_NORMAL_MEMORY:
  351. if (!mem->is_flushed)
  352. global_cache_flush();
  353. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  354. writel(agp_bridge->driver->mask_memory(agp_bridge,
  355. page_to_phys(mem->pages[i]), mask_type),
  356. intel_private.registers+I810_PTE_BASE+(j*4));
  357. }
  358. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  359. break;
  360. default:
  361. goto out_err;
  362. }
  363. out:
  364. ret = 0;
  365. out_err:
  366. mem->is_flushed = true;
  367. return ret;
  368. }
  369. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  370. int type)
  371. {
  372. int i;
  373. if (mem->page_count == 0)
  374. return 0;
  375. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  376. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  377. }
  378. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  379. return 0;
  380. }
  381. /*
  382. * The i810/i830 requires a physical address to program its mouse
  383. * pointer into hardware.
  384. * However the Xserver still writes to it through the agp aperture.
  385. */
  386. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  387. {
  388. struct agp_memory *new;
  389. struct page *page;
  390. switch (pg_count) {
  391. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  392. break;
  393. case 4:
  394. /* kludge to get 4 physical pages for ARGB cursor */
  395. page = i8xx_alloc_pages();
  396. break;
  397. default:
  398. return NULL;
  399. }
  400. if (page == NULL)
  401. return NULL;
  402. new = agp_create_memory(pg_count);
  403. if (new == NULL)
  404. return NULL;
  405. new->pages[0] = page;
  406. if (pg_count == 4) {
  407. /* kludge to get 4 physical pages for ARGB cursor */
  408. new->pages[1] = new->pages[0] + 1;
  409. new->pages[2] = new->pages[1] + 1;
  410. new->pages[3] = new->pages[2] + 1;
  411. }
  412. new->page_count = pg_count;
  413. new->num_scratch_pages = pg_count;
  414. new->type = AGP_PHYS_MEMORY;
  415. new->physical = page_to_phys(new->pages[0]);
  416. return new;
  417. }
  418. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  419. {
  420. struct agp_memory *new;
  421. if (type == AGP_DCACHE_MEMORY) {
  422. if (pg_count != intel_private.num_dcache_entries)
  423. return NULL;
  424. new = agp_create_memory(1);
  425. if (new == NULL)
  426. return NULL;
  427. new->type = AGP_DCACHE_MEMORY;
  428. new->page_count = pg_count;
  429. new->num_scratch_pages = 0;
  430. agp_free_page_array(new);
  431. return new;
  432. }
  433. if (type == AGP_PHYS_MEMORY)
  434. return alloc_agpphysmem_i8xx(pg_count, type);
  435. return NULL;
  436. }
  437. static void intel_i810_free_by_type(struct agp_memory *curr)
  438. {
  439. agp_free_key(curr->key);
  440. if (curr->type == AGP_PHYS_MEMORY) {
  441. if (curr->page_count == 4)
  442. i8xx_destroy_pages(curr->pages[0]);
  443. else {
  444. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  445. AGP_PAGE_DESTROY_UNMAP);
  446. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  447. AGP_PAGE_DESTROY_FREE);
  448. }
  449. agp_free_page_array(curr);
  450. }
  451. kfree(curr);
  452. }
  453. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  454. dma_addr_t addr, int type)
  455. {
  456. /* Type checking must be done elsewhere */
  457. return addr | bridge->driver->masks[type].mask;
  458. }
  459. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  460. {128, 32768, 5},
  461. /* The 64M mode still requires a 128k gatt */
  462. {64, 16384, 5},
  463. {256, 65536, 6},
  464. {512, 131072, 7},
  465. };
  466. static unsigned int intel_gtt_stolen_entries(void)
  467. {
  468. u16 gmch_ctrl;
  469. u8 rdct;
  470. int local = 0;
  471. static const int ddt[4] = { 0, 16, 32, 64 };
  472. unsigned int overhead_entries, stolen_entries;
  473. unsigned int stolen_size = 0;
  474. pci_read_config_word(intel_private.bridge_dev,
  475. I830_GMCH_CTRL, &gmch_ctrl);
  476. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  477. overhead_entries = 0;
  478. else
  479. overhead_entries = intel_private.base.gtt_mappable_entries
  480. / 1024;
  481. overhead_entries += 1; /* BIOS popup */
  482. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  483. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  484. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  485. case I830_GMCH_GMS_STOLEN_512:
  486. stolen_size = KB(512);
  487. break;
  488. case I830_GMCH_GMS_STOLEN_1024:
  489. stolen_size = MB(1);
  490. break;
  491. case I830_GMCH_GMS_STOLEN_8192:
  492. stolen_size = MB(8);
  493. break;
  494. case I830_GMCH_GMS_LOCAL:
  495. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  496. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  497. MB(ddt[I830_RDRAM_DDT(rdct)]);
  498. local = 1;
  499. break;
  500. default:
  501. stolen_size = 0;
  502. break;
  503. }
  504. } else if (INTEL_GTT_GEN == 6) {
  505. /*
  506. * SandyBridge has new memory control reg at 0x50.w
  507. */
  508. u16 snb_gmch_ctl;
  509. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  510. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  511. case SNB_GMCH_GMS_STOLEN_32M:
  512. stolen_size = MB(32);
  513. break;
  514. case SNB_GMCH_GMS_STOLEN_64M:
  515. stolen_size = MB(64);
  516. break;
  517. case SNB_GMCH_GMS_STOLEN_96M:
  518. stolen_size = MB(96);
  519. break;
  520. case SNB_GMCH_GMS_STOLEN_128M:
  521. stolen_size = MB(128);
  522. break;
  523. case SNB_GMCH_GMS_STOLEN_160M:
  524. stolen_size = MB(160);
  525. break;
  526. case SNB_GMCH_GMS_STOLEN_192M:
  527. stolen_size = MB(192);
  528. break;
  529. case SNB_GMCH_GMS_STOLEN_224M:
  530. stolen_size = MB(224);
  531. break;
  532. case SNB_GMCH_GMS_STOLEN_256M:
  533. stolen_size = MB(256);
  534. break;
  535. case SNB_GMCH_GMS_STOLEN_288M:
  536. stolen_size = MB(288);
  537. break;
  538. case SNB_GMCH_GMS_STOLEN_320M:
  539. stolen_size = MB(320);
  540. break;
  541. case SNB_GMCH_GMS_STOLEN_352M:
  542. stolen_size = MB(352);
  543. break;
  544. case SNB_GMCH_GMS_STOLEN_384M:
  545. stolen_size = MB(384);
  546. break;
  547. case SNB_GMCH_GMS_STOLEN_416M:
  548. stolen_size = MB(416);
  549. break;
  550. case SNB_GMCH_GMS_STOLEN_448M:
  551. stolen_size = MB(448);
  552. break;
  553. case SNB_GMCH_GMS_STOLEN_480M:
  554. stolen_size = MB(480);
  555. break;
  556. case SNB_GMCH_GMS_STOLEN_512M:
  557. stolen_size = MB(512);
  558. break;
  559. }
  560. } else {
  561. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  562. case I855_GMCH_GMS_STOLEN_1M:
  563. stolen_size = MB(1);
  564. break;
  565. case I855_GMCH_GMS_STOLEN_4M:
  566. stolen_size = MB(4);
  567. break;
  568. case I855_GMCH_GMS_STOLEN_8M:
  569. stolen_size = MB(8);
  570. break;
  571. case I855_GMCH_GMS_STOLEN_16M:
  572. stolen_size = MB(16);
  573. break;
  574. case I855_GMCH_GMS_STOLEN_32M:
  575. stolen_size = MB(32);
  576. break;
  577. case I915_GMCH_GMS_STOLEN_48M:
  578. stolen_size = MB(48);
  579. break;
  580. case I915_GMCH_GMS_STOLEN_64M:
  581. stolen_size = MB(64);
  582. break;
  583. case G33_GMCH_GMS_STOLEN_128M:
  584. stolen_size = MB(128);
  585. break;
  586. case G33_GMCH_GMS_STOLEN_256M:
  587. stolen_size = MB(256);
  588. break;
  589. case INTEL_GMCH_GMS_STOLEN_96M:
  590. stolen_size = MB(96);
  591. break;
  592. case INTEL_GMCH_GMS_STOLEN_160M:
  593. stolen_size = MB(160);
  594. break;
  595. case INTEL_GMCH_GMS_STOLEN_224M:
  596. stolen_size = MB(224);
  597. break;
  598. case INTEL_GMCH_GMS_STOLEN_352M:
  599. stolen_size = MB(352);
  600. break;
  601. default:
  602. stolen_size = 0;
  603. break;
  604. }
  605. }
  606. if (!local && stolen_size > intel_max_stolen) {
  607. dev_info(&intel_private.bridge_dev->dev,
  608. "detected %dK stolen memory, trimming to %dK\n",
  609. stolen_size / KB(1), intel_max_stolen / KB(1));
  610. stolen_size = intel_max_stolen;
  611. } else if (stolen_size > 0) {
  612. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  613. stolen_size / KB(1), local ? "local" : "stolen");
  614. } else {
  615. dev_info(&intel_private.bridge_dev->dev,
  616. "no pre-allocated video memory detected\n");
  617. stolen_size = 0;
  618. }
  619. stolen_entries = stolen_size/KB(4) - overhead_entries;
  620. return stolen_entries;
  621. }
  622. static unsigned int intel_gtt_total_entries(void)
  623. {
  624. int size;
  625. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  626. u32 pgetbl_ctl;
  627. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  628. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  629. case I965_PGETBL_SIZE_128KB:
  630. size = KB(128);
  631. break;
  632. case I965_PGETBL_SIZE_256KB:
  633. size = KB(256);
  634. break;
  635. case I965_PGETBL_SIZE_512KB:
  636. size = KB(512);
  637. break;
  638. case I965_PGETBL_SIZE_1MB:
  639. size = KB(1024);
  640. break;
  641. case I965_PGETBL_SIZE_2MB:
  642. size = KB(2048);
  643. break;
  644. case I965_PGETBL_SIZE_1_5MB:
  645. size = KB(1024 + 512);
  646. break;
  647. default:
  648. dev_info(&intel_private.pcidev->dev,
  649. "unknown page table size, assuming 512KB\n");
  650. size = KB(512);
  651. }
  652. return size/4;
  653. } else if (INTEL_GTT_GEN == 6) {
  654. u16 snb_gmch_ctl;
  655. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  656. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  657. default:
  658. case SNB_GTT_SIZE_0M:
  659. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  660. size = MB(0);
  661. break;
  662. case SNB_GTT_SIZE_1M:
  663. size = MB(1);
  664. break;
  665. case SNB_GTT_SIZE_2M:
  666. size = MB(2);
  667. break;
  668. }
  669. return size/4;
  670. } else {
  671. /* On previous hardware, the GTT size was just what was
  672. * required to map the aperture.
  673. */
  674. return intel_private.base.gtt_mappable_entries;
  675. }
  676. }
  677. static unsigned int intel_gtt_mappable_entries(void)
  678. {
  679. unsigned int aperture_size;
  680. if (INTEL_GTT_GEN == 2) {
  681. u16 gmch_ctrl;
  682. pci_read_config_word(intel_private.bridge_dev,
  683. I830_GMCH_CTRL, &gmch_ctrl);
  684. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  685. aperture_size = MB(64);
  686. else
  687. aperture_size = MB(128);
  688. } else {
  689. /* 9xx supports large sizes, just look at the length */
  690. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  691. }
  692. return aperture_size >> PAGE_SHIFT;
  693. }
  694. static int intel_gtt_init(void)
  695. {
  696. u32 gtt_map_size;
  697. int ret;
  698. ret = intel_private.driver->setup();
  699. if (ret != 0)
  700. return ret;
  701. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  702. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  703. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  704. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  705. gtt_map_size);
  706. if (!intel_private.gtt) {
  707. iounmap(intel_private.registers);
  708. return -ENOMEM;
  709. }
  710. global_cache_flush(); /* FIXME: ? */
  711. /* we have to call this as early as possible after the MMIO base address is known */
  712. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  713. if (intel_private.base.gtt_stolen_entries == 0) {
  714. iounmap(intel_private.registers);
  715. iounmap(intel_private.gtt);
  716. return -ENOMEM;
  717. }
  718. return 0;
  719. }
  720. static int intel_fake_agp_fetch_size(void)
  721. {
  722. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  723. unsigned int aper_size;
  724. int i;
  725. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  726. / MB(1);
  727. for (i = 0; i < num_sizes; i++) {
  728. if (aper_size == intel_fake_agp_sizes[i].size) {
  729. agp_bridge->current_size =
  730. (void *) (intel_fake_agp_sizes + i);
  731. return aper_size;
  732. }
  733. }
  734. return 0;
  735. }
  736. static void intel_i830_fini_flush(void)
  737. {
  738. kunmap(intel_private.i8xx_page);
  739. intel_private.i8xx_flush_page = NULL;
  740. unmap_page_from_agp(intel_private.i8xx_page);
  741. __free_page(intel_private.i8xx_page);
  742. intel_private.i8xx_page = NULL;
  743. }
  744. static void intel_i830_setup_flush(void)
  745. {
  746. /* return if we've already set the flush mechanism up */
  747. if (intel_private.i8xx_page)
  748. return;
  749. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  750. if (!intel_private.i8xx_page)
  751. return;
  752. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  753. if (!intel_private.i8xx_flush_page)
  754. intel_i830_fini_flush();
  755. }
  756. /* The chipset_flush interface needs to get data that has already been
  757. * flushed out of the CPU all the way out to main memory, because the GPU
  758. * doesn't snoop those buffers.
  759. *
  760. * The 8xx series doesn't have the same lovely interface for flushing the
  761. * chipset write buffers that the later chips do. According to the 865
  762. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  763. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  764. * that it'll push whatever was in there out. It appears to work.
  765. */
  766. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  767. {
  768. unsigned int *pg = intel_private.i8xx_flush_page;
  769. memset(pg, 0, 1024);
  770. if (cpu_has_clflush)
  771. clflush_cache_range(pg, 1024);
  772. else if (wbinvd_on_all_cpus() != 0)
  773. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  774. }
  775. static void intel_enable_gtt(void)
  776. {
  777. u32 gma_addr;
  778. u16 gmch_ctrl;
  779. if (INTEL_GTT_GEN == 2)
  780. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  781. &gma_addr);
  782. else
  783. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  784. &gma_addr);
  785. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  786. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  787. gmch_ctrl |= I830_GMCH_ENABLED;
  788. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  789. writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
  790. intel_private.registers+I810_PGETBL_CTL);
  791. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  792. }
  793. static int i830_setup(void)
  794. {
  795. u32 reg_addr;
  796. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  797. reg_addr &= 0xfff80000;
  798. intel_private.registers = ioremap(reg_addr, KB(64));
  799. if (!intel_private.registers)
  800. return -ENOMEM;
  801. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  802. intel_private.pte_bus_addr =
  803. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  804. intel_i830_setup_flush();
  805. return 0;
  806. }
  807. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  808. {
  809. agp_bridge->gatt_table_real = NULL;
  810. agp_bridge->gatt_table = NULL;
  811. agp_bridge->gatt_bus_addr = 0;
  812. return 0;
  813. }
  814. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  815. {
  816. return 0;
  817. }
  818. static int intel_i830_configure(void)
  819. {
  820. int i;
  821. intel_enable_gtt();
  822. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  823. if (agp_bridge->driver->needs_scratch_page) {
  824. for (i = intel_private.base.gtt_stolen_entries;
  825. i < intel_private.base.gtt_total_entries; i++) {
  826. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  827. }
  828. readl(intel_private.gtt+i-1); /* PCI Posting. */
  829. }
  830. global_cache_flush();
  831. return 0;
  832. }
  833. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  834. int type)
  835. {
  836. int i, j, num_entries;
  837. void *temp;
  838. int ret = -EINVAL;
  839. int mask_type;
  840. if (mem->page_count == 0)
  841. goto out;
  842. temp = agp_bridge->current_size;
  843. num_entries = A_SIZE_FIX(temp)->num_entries;
  844. if (pg_start < intel_private.base.gtt_stolen_entries) {
  845. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  846. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  847. pg_start, intel_private.base.gtt_stolen_entries);
  848. dev_info(&intel_private.pcidev->dev,
  849. "trying to insert into local/stolen memory\n");
  850. goto out_err;
  851. }
  852. if ((pg_start + mem->page_count) > num_entries)
  853. goto out_err;
  854. /* The i830 can't check the GTT for entries since its read only,
  855. * depend on the caller to make the correct offset decisions.
  856. */
  857. if (type != mem->type)
  858. goto out_err;
  859. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  860. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  861. mask_type != INTEL_AGP_CACHED_MEMORY)
  862. goto out_err;
  863. if (!mem->is_flushed)
  864. global_cache_flush();
  865. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  866. writel(agp_bridge->driver->mask_memory(agp_bridge,
  867. page_to_phys(mem->pages[i]), mask_type),
  868. intel_private.gtt+j);
  869. }
  870. readl(intel_private.gtt+j-1);
  871. out:
  872. ret = 0;
  873. out_err:
  874. mem->is_flushed = true;
  875. return ret;
  876. }
  877. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  878. int type)
  879. {
  880. int i;
  881. if (mem->page_count == 0)
  882. return 0;
  883. if (pg_start < intel_private.base.gtt_stolen_entries) {
  884. dev_info(&intel_private.pcidev->dev,
  885. "trying to disable local/stolen memory\n");
  886. return -EINVAL;
  887. }
  888. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  889. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  890. }
  891. readl(intel_private.gtt+i-1);
  892. return 0;
  893. }
  894. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  895. int type)
  896. {
  897. if (type == AGP_PHYS_MEMORY)
  898. return alloc_agpphysmem_i8xx(pg_count, type);
  899. /* always return NULL for other allocation types for now */
  900. return NULL;
  901. }
  902. static int intel_alloc_chipset_flush_resource(void)
  903. {
  904. int ret;
  905. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  906. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  907. pcibios_align_resource, intel_private.bridge_dev);
  908. return ret;
  909. }
  910. static void intel_i915_setup_chipset_flush(void)
  911. {
  912. int ret;
  913. u32 temp;
  914. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  915. if (!(temp & 0x1)) {
  916. intel_alloc_chipset_flush_resource();
  917. intel_private.resource_valid = 1;
  918. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  919. } else {
  920. temp &= ~1;
  921. intel_private.resource_valid = 1;
  922. intel_private.ifp_resource.start = temp;
  923. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  924. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  925. /* some BIOSes reserve this area in a pnp some don't */
  926. if (ret)
  927. intel_private.resource_valid = 0;
  928. }
  929. }
  930. static void intel_i965_g33_setup_chipset_flush(void)
  931. {
  932. u32 temp_hi, temp_lo;
  933. int ret;
  934. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  935. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  936. if (!(temp_lo & 0x1)) {
  937. intel_alloc_chipset_flush_resource();
  938. intel_private.resource_valid = 1;
  939. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  940. upper_32_bits(intel_private.ifp_resource.start));
  941. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  942. } else {
  943. u64 l64;
  944. temp_lo &= ~0x1;
  945. l64 = ((u64)temp_hi << 32) | temp_lo;
  946. intel_private.resource_valid = 1;
  947. intel_private.ifp_resource.start = l64;
  948. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  949. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  950. /* some BIOSes reserve this area in a pnp some don't */
  951. if (ret)
  952. intel_private.resource_valid = 0;
  953. }
  954. }
  955. static void intel_i9xx_setup_flush(void)
  956. {
  957. /* return if already configured */
  958. if (intel_private.ifp_resource.start)
  959. return;
  960. if (INTEL_GTT_GEN == 6)
  961. return;
  962. /* setup a resource for this object */
  963. intel_private.ifp_resource.name = "Intel Flush Page";
  964. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  965. /* Setup chipset flush for 915 */
  966. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  967. intel_i965_g33_setup_chipset_flush();
  968. } else {
  969. intel_i915_setup_chipset_flush();
  970. }
  971. if (intel_private.ifp_resource.start)
  972. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  973. if (!intel_private.i9xx_flush_page)
  974. dev_err(&intel_private.pcidev->dev,
  975. "can't ioremap flush page - no chipset flushing\n");
  976. }
  977. static int intel_i9xx_configure(void)
  978. {
  979. int i;
  980. intel_enable_gtt();
  981. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  982. if (agp_bridge->driver->needs_scratch_page) {
  983. for (i = intel_private.base.gtt_stolen_entries; i <
  984. intel_private.base.gtt_total_entries; i++) {
  985. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  986. }
  987. readl(intel_private.gtt+i-1); /* PCI Posting. */
  988. }
  989. global_cache_flush();
  990. return 0;
  991. }
  992. static void intel_gtt_cleanup(void)
  993. {
  994. if (intel_private.i9xx_flush_page)
  995. iounmap(intel_private.i9xx_flush_page);
  996. if (intel_private.resource_valid)
  997. release_resource(&intel_private.ifp_resource);
  998. intel_private.ifp_resource.start = 0;
  999. intel_private.resource_valid = 0;
  1000. iounmap(intel_private.gtt);
  1001. iounmap(intel_private.registers);
  1002. }
  1003. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1004. {
  1005. if (intel_private.i9xx_flush_page)
  1006. writel(1, intel_private.i9xx_flush_page);
  1007. }
  1008. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1009. int type)
  1010. {
  1011. int num_entries;
  1012. void *temp;
  1013. int ret = -EINVAL;
  1014. int mask_type;
  1015. if (mem->page_count == 0)
  1016. goto out;
  1017. temp = agp_bridge->current_size;
  1018. num_entries = A_SIZE_FIX(temp)->num_entries;
  1019. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1020. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1021. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  1022. pg_start, intel_private.base.gtt_stolen_entries);
  1023. dev_info(&intel_private.pcidev->dev,
  1024. "trying to insert into local/stolen memory\n");
  1025. goto out_err;
  1026. }
  1027. if ((pg_start + mem->page_count) > num_entries)
  1028. goto out_err;
  1029. /* The i915 can't check the GTT for entries since it's read only;
  1030. * depend on the caller to make the correct offset decisions.
  1031. */
  1032. if (type != mem->type)
  1033. goto out_err;
  1034. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1035. if (INTEL_GTT_GEN != 6 && mask_type != 0 &&
  1036. mask_type != AGP_PHYS_MEMORY &&
  1037. mask_type != INTEL_AGP_CACHED_MEMORY)
  1038. goto out_err;
  1039. if (!mem->is_flushed)
  1040. global_cache_flush();
  1041. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1042. out:
  1043. ret = 0;
  1044. out_err:
  1045. mem->is_flushed = true;
  1046. return ret;
  1047. }
  1048. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1049. int type)
  1050. {
  1051. int i;
  1052. if (mem->page_count == 0)
  1053. return 0;
  1054. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1055. dev_info(&intel_private.pcidev->dev,
  1056. "trying to disable local/stolen memory\n");
  1057. return -EINVAL;
  1058. }
  1059. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1060. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1061. readl(intel_private.gtt+i-1);
  1062. return 0;
  1063. }
  1064. static int i9xx_setup(void)
  1065. {
  1066. u32 reg_addr;
  1067. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1068. reg_addr &= 0xfff80000;
  1069. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1070. if (!intel_private.registers)
  1071. return -ENOMEM;
  1072. if (INTEL_GTT_GEN == 3) {
  1073. u32 gtt_addr;
  1074. pci_read_config_dword(intel_private.pcidev,
  1075. I915_PTEADDR, &gtt_addr);
  1076. intel_private.gtt_bus_addr = gtt_addr;
  1077. } else {
  1078. u32 gtt_offset;
  1079. switch (INTEL_GTT_GEN) {
  1080. case 5:
  1081. case 6:
  1082. gtt_offset = MB(2);
  1083. break;
  1084. case 4:
  1085. default:
  1086. gtt_offset = KB(512);
  1087. break;
  1088. }
  1089. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1090. }
  1091. intel_private.pte_bus_addr =
  1092. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1093. intel_i9xx_setup_flush();
  1094. return 0;
  1095. }
  1096. /*
  1097. * The i965 supports 36-bit physical addresses, but to keep
  1098. * the format of the GTT the same, the bits that don't fit
  1099. * in a 32-bit word are shifted down to bits 4..7.
  1100. *
  1101. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1102. * is always zero on 32-bit architectures, so no need to make
  1103. * this conditional.
  1104. */
  1105. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1106. dma_addr_t addr, int type)
  1107. {
  1108. /* Shift high bits down */
  1109. addr |= (addr >> 28) & 0xf0;
  1110. /* Type checking must be done elsewhere */
  1111. return addr | bridge->driver->masks[type].mask;
  1112. }
  1113. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1114. dma_addr_t addr, int type)
  1115. {
  1116. /* gen6 has bit11-4 for physical addr bit39-32 */
  1117. addr |= (addr >> 28) & 0xff0;
  1118. /* Type checking must be done elsewhere */
  1119. return addr | bridge->driver->masks[type].mask;
  1120. }
  1121. static const struct agp_bridge_driver intel_810_driver = {
  1122. .owner = THIS_MODULE,
  1123. .aperture_sizes = intel_i810_sizes,
  1124. .size_type = FIXED_APER_SIZE,
  1125. .num_aperture_sizes = 2,
  1126. .needs_scratch_page = true,
  1127. .configure = intel_i810_configure,
  1128. .fetch_size = intel_i810_fetch_size,
  1129. .cleanup = intel_i810_cleanup,
  1130. .mask_memory = intel_i810_mask_memory,
  1131. .masks = intel_i810_masks,
  1132. .agp_enable = intel_fake_agp_enable,
  1133. .cache_flush = global_cache_flush,
  1134. .create_gatt_table = agp_generic_create_gatt_table,
  1135. .free_gatt_table = agp_generic_free_gatt_table,
  1136. .insert_memory = intel_i810_insert_entries,
  1137. .remove_memory = intel_i810_remove_entries,
  1138. .alloc_by_type = intel_i810_alloc_by_type,
  1139. .free_by_type = intel_i810_free_by_type,
  1140. .agp_alloc_page = agp_generic_alloc_page,
  1141. .agp_alloc_pages = agp_generic_alloc_pages,
  1142. .agp_destroy_page = agp_generic_destroy_page,
  1143. .agp_destroy_pages = agp_generic_destroy_pages,
  1144. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1145. };
  1146. static const struct agp_bridge_driver intel_830_driver = {
  1147. .owner = THIS_MODULE,
  1148. .size_type = FIXED_APER_SIZE,
  1149. .aperture_sizes = intel_fake_agp_sizes,
  1150. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1151. .needs_scratch_page = true,
  1152. .configure = intel_i830_configure,
  1153. .fetch_size = intel_fake_agp_fetch_size,
  1154. .cleanup = intel_gtt_cleanup,
  1155. .mask_memory = intel_i810_mask_memory,
  1156. .masks = intel_i810_masks,
  1157. .agp_enable = intel_fake_agp_enable,
  1158. .cache_flush = global_cache_flush,
  1159. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1160. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1161. .insert_memory = intel_i830_insert_entries,
  1162. .remove_memory = intel_i830_remove_entries,
  1163. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1164. .free_by_type = intel_i810_free_by_type,
  1165. .agp_alloc_page = agp_generic_alloc_page,
  1166. .agp_alloc_pages = agp_generic_alloc_pages,
  1167. .agp_destroy_page = agp_generic_destroy_page,
  1168. .agp_destroy_pages = agp_generic_destroy_pages,
  1169. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1170. .chipset_flush = intel_i830_chipset_flush,
  1171. };
  1172. static const struct agp_bridge_driver intel_915_driver = {
  1173. .owner = THIS_MODULE,
  1174. .size_type = FIXED_APER_SIZE,
  1175. .aperture_sizes = intel_fake_agp_sizes,
  1176. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1177. .needs_scratch_page = true,
  1178. .configure = intel_i9xx_configure,
  1179. .fetch_size = intel_fake_agp_fetch_size,
  1180. .cleanup = intel_gtt_cleanup,
  1181. .mask_memory = intel_i810_mask_memory,
  1182. .masks = intel_i810_masks,
  1183. .agp_enable = intel_fake_agp_enable,
  1184. .cache_flush = global_cache_flush,
  1185. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1186. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1187. .insert_memory = intel_i915_insert_entries,
  1188. .remove_memory = intel_i915_remove_entries,
  1189. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1190. .free_by_type = intel_i810_free_by_type,
  1191. .agp_alloc_page = agp_generic_alloc_page,
  1192. .agp_alloc_pages = agp_generic_alloc_pages,
  1193. .agp_destroy_page = agp_generic_destroy_page,
  1194. .agp_destroy_pages = agp_generic_destroy_pages,
  1195. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1196. .chipset_flush = intel_i915_chipset_flush,
  1197. #ifdef USE_PCI_DMA_API
  1198. .agp_map_page = intel_agp_map_page,
  1199. .agp_unmap_page = intel_agp_unmap_page,
  1200. .agp_map_memory = intel_agp_map_memory,
  1201. .agp_unmap_memory = intel_agp_unmap_memory,
  1202. #endif
  1203. };
  1204. static const struct agp_bridge_driver intel_i965_driver = {
  1205. .owner = THIS_MODULE,
  1206. .size_type = FIXED_APER_SIZE,
  1207. .aperture_sizes = intel_fake_agp_sizes,
  1208. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1209. .needs_scratch_page = true,
  1210. .configure = intel_i9xx_configure,
  1211. .fetch_size = intel_fake_agp_fetch_size,
  1212. .cleanup = intel_gtt_cleanup,
  1213. .mask_memory = intel_i965_mask_memory,
  1214. .masks = intel_i810_masks,
  1215. .agp_enable = intel_fake_agp_enable,
  1216. .cache_flush = global_cache_flush,
  1217. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1218. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1219. .insert_memory = intel_i915_insert_entries,
  1220. .remove_memory = intel_i915_remove_entries,
  1221. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1222. .free_by_type = intel_i810_free_by_type,
  1223. .agp_alloc_page = agp_generic_alloc_page,
  1224. .agp_alloc_pages = agp_generic_alloc_pages,
  1225. .agp_destroy_page = agp_generic_destroy_page,
  1226. .agp_destroy_pages = agp_generic_destroy_pages,
  1227. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1228. .chipset_flush = intel_i915_chipset_flush,
  1229. #ifdef USE_PCI_DMA_API
  1230. .agp_map_page = intel_agp_map_page,
  1231. .agp_unmap_page = intel_agp_unmap_page,
  1232. .agp_map_memory = intel_agp_map_memory,
  1233. .agp_unmap_memory = intel_agp_unmap_memory,
  1234. #endif
  1235. };
  1236. static const struct agp_bridge_driver intel_gen6_driver = {
  1237. .owner = THIS_MODULE,
  1238. .size_type = FIXED_APER_SIZE,
  1239. .aperture_sizes = intel_fake_agp_sizes,
  1240. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1241. .needs_scratch_page = true,
  1242. .configure = intel_i9xx_configure,
  1243. .fetch_size = intel_fake_agp_fetch_size,
  1244. .cleanup = intel_gtt_cleanup,
  1245. .mask_memory = intel_gen6_mask_memory,
  1246. .masks = intel_gen6_masks,
  1247. .agp_enable = intel_fake_agp_enable,
  1248. .cache_flush = global_cache_flush,
  1249. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1250. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1251. .insert_memory = intel_i915_insert_entries,
  1252. .remove_memory = intel_i915_remove_entries,
  1253. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1254. .free_by_type = intel_i810_free_by_type,
  1255. .agp_alloc_page = agp_generic_alloc_page,
  1256. .agp_alloc_pages = agp_generic_alloc_pages,
  1257. .agp_destroy_page = agp_generic_destroy_page,
  1258. .agp_destroy_pages = agp_generic_destroy_pages,
  1259. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1260. .chipset_flush = intel_i915_chipset_flush,
  1261. #ifdef USE_PCI_DMA_API
  1262. .agp_map_page = intel_agp_map_page,
  1263. .agp_unmap_page = intel_agp_unmap_page,
  1264. .agp_map_memory = intel_agp_map_memory,
  1265. .agp_unmap_memory = intel_agp_unmap_memory,
  1266. #endif
  1267. };
  1268. static const struct agp_bridge_driver intel_g33_driver = {
  1269. .owner = THIS_MODULE,
  1270. .size_type = FIXED_APER_SIZE,
  1271. .aperture_sizes = intel_fake_agp_sizes,
  1272. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1273. .needs_scratch_page = true,
  1274. .configure = intel_i9xx_configure,
  1275. .fetch_size = intel_fake_agp_fetch_size,
  1276. .cleanup = intel_gtt_cleanup,
  1277. .mask_memory = intel_i965_mask_memory,
  1278. .masks = intel_i810_masks,
  1279. .agp_enable = intel_fake_agp_enable,
  1280. .cache_flush = global_cache_flush,
  1281. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1282. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1283. .insert_memory = intel_i915_insert_entries,
  1284. .remove_memory = intel_i915_remove_entries,
  1285. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1286. .free_by_type = intel_i810_free_by_type,
  1287. .agp_alloc_page = agp_generic_alloc_page,
  1288. .agp_alloc_pages = agp_generic_alloc_pages,
  1289. .agp_destroy_page = agp_generic_destroy_page,
  1290. .agp_destroy_pages = agp_generic_destroy_pages,
  1291. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1292. .chipset_flush = intel_i915_chipset_flush,
  1293. #ifdef USE_PCI_DMA_API
  1294. .agp_map_page = intel_agp_map_page,
  1295. .agp_unmap_page = intel_agp_unmap_page,
  1296. .agp_map_memory = intel_agp_map_memory,
  1297. .agp_unmap_memory = intel_agp_unmap_memory,
  1298. #endif
  1299. };
  1300. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1301. .gen = 2,
  1302. .setup = i830_setup,
  1303. };
  1304. static const struct intel_gtt_driver i915_gtt_driver = {
  1305. .gen = 3,
  1306. .setup = i9xx_setup,
  1307. };
  1308. static const struct intel_gtt_driver g33_gtt_driver = {
  1309. .gen = 3,
  1310. .is_g33 = 1,
  1311. .setup = i9xx_setup,
  1312. };
  1313. static const struct intel_gtt_driver pineview_gtt_driver = {
  1314. .gen = 3,
  1315. .is_pineview = 1, .is_g33 = 1,
  1316. .setup = i9xx_setup,
  1317. };
  1318. static const struct intel_gtt_driver i965_gtt_driver = {
  1319. .gen = 4,
  1320. .setup = i9xx_setup,
  1321. };
  1322. static const struct intel_gtt_driver g4x_gtt_driver = {
  1323. .gen = 5,
  1324. .setup = i9xx_setup,
  1325. };
  1326. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1327. .gen = 5,
  1328. .is_ironlake = 1,
  1329. .setup = i9xx_setup,
  1330. };
  1331. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1332. .gen = 6,
  1333. .setup = i9xx_setup,
  1334. };
  1335. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1336. * driver and gmch_driver must be non-null, and find_gmch will determine
  1337. * which one should be used if a gmch_chip_id is present.
  1338. */
  1339. static const struct intel_gtt_driver_description {
  1340. unsigned int gmch_chip_id;
  1341. char *name;
  1342. const struct agp_bridge_driver *gmch_driver;
  1343. const struct intel_gtt_driver *gtt_driver;
  1344. } intel_gtt_chipsets[] = {
  1345. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver , NULL},
  1346. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver , NULL},
  1347. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver , NULL},
  1348. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver , NULL},
  1349. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1350. &intel_830_driver , &i8xx_gtt_driver},
  1351. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1352. &intel_830_driver , &i8xx_gtt_driver},
  1353. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1354. &intel_830_driver , &i8xx_gtt_driver},
  1355. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1356. &intel_830_driver , &i8xx_gtt_driver},
  1357. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1358. &intel_830_driver , &i8xx_gtt_driver},
  1359. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1360. &intel_915_driver , &i915_gtt_driver },
  1361. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1362. &intel_915_driver , &i915_gtt_driver },
  1363. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1364. &intel_915_driver , &i915_gtt_driver },
  1365. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1366. &intel_915_driver , &i915_gtt_driver },
  1367. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1368. &intel_915_driver , &i915_gtt_driver },
  1369. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1370. &intel_915_driver , &i915_gtt_driver },
  1371. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1372. &intel_i965_driver , &i965_gtt_driver },
  1373. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1374. &intel_i965_driver , &i965_gtt_driver },
  1375. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1376. &intel_i965_driver , &i965_gtt_driver },
  1377. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1378. &intel_i965_driver , &i965_gtt_driver },
  1379. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1380. &intel_i965_driver , &i965_gtt_driver },
  1381. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1382. &intel_i965_driver , &i965_gtt_driver },
  1383. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1384. &intel_g33_driver , &g33_gtt_driver },
  1385. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1386. &intel_g33_driver , &g33_gtt_driver },
  1387. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1388. &intel_g33_driver , &g33_gtt_driver },
  1389. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1390. &intel_g33_driver , &pineview_gtt_driver },
  1391. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1392. &intel_g33_driver , &pineview_gtt_driver },
  1393. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1394. &intel_i965_driver , &g4x_gtt_driver },
  1395. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1396. &intel_i965_driver , &g4x_gtt_driver },
  1397. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1398. &intel_i965_driver , &g4x_gtt_driver },
  1399. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1400. &intel_i965_driver , &g4x_gtt_driver },
  1401. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1402. &intel_i965_driver , &g4x_gtt_driver },
  1403. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1404. &intel_i965_driver , &g4x_gtt_driver },
  1405. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1406. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1407. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1408. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1409. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1410. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1411. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1412. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1413. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1414. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1415. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1416. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1417. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1418. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1419. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1420. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1421. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1422. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1423. { 0, NULL, NULL }
  1424. };
  1425. static int find_gmch(u16 device)
  1426. {
  1427. struct pci_dev *gmch_device;
  1428. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1429. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1430. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1431. device, gmch_device);
  1432. }
  1433. if (!gmch_device)
  1434. return 0;
  1435. intel_private.pcidev = gmch_device;
  1436. return 1;
  1437. }
  1438. int intel_gmch_probe(struct pci_dev *pdev,
  1439. struct agp_bridge_data *bridge)
  1440. {
  1441. int i, mask;
  1442. bridge->driver = NULL;
  1443. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1444. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1445. bridge->driver =
  1446. intel_gtt_chipsets[i].gmch_driver;
  1447. intel_private.driver =
  1448. intel_gtt_chipsets[i].gtt_driver;
  1449. break;
  1450. }
  1451. }
  1452. if (!bridge->driver)
  1453. return 0;
  1454. bridge->dev_private_data = &intel_private;
  1455. bridge->dev = pdev;
  1456. intel_private.bridge_dev = pci_dev_get(pdev);
  1457. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1458. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1459. mask = 40;
  1460. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1461. mask = 36;
  1462. else
  1463. mask = 32;
  1464. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1465. dev_err(&intel_private.pcidev->dev,
  1466. "set gfx device dma mask %d-bit failed!\n", mask);
  1467. else
  1468. pci_set_consistent_dma_mask(intel_private.pcidev,
  1469. DMA_BIT_MASK(mask));
  1470. if (bridge->driver == &intel_810_driver)
  1471. return 1;
  1472. if (intel_gtt_init() != 0)
  1473. return 0;
  1474. return 1;
  1475. }
  1476. EXPORT_SYMBOL(intel_gmch_probe);
  1477. struct intel_gtt *intel_gtt_get(void)
  1478. {
  1479. return &intel_private.base;
  1480. }
  1481. EXPORT_SYMBOL(intel_gtt_get);
  1482. void intel_gmch_remove(struct pci_dev *pdev)
  1483. {
  1484. if (intel_private.pcidev)
  1485. pci_dev_put(intel_private.pcidev);
  1486. if (intel_private.bridge_dev)
  1487. pci_dev_put(intel_private.bridge_dev);
  1488. }
  1489. EXPORT_SYMBOL(intel_gmch_remove);
  1490. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1491. MODULE_LICENSE("GPL and additional rights");