board-mx51_babbage.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * Copyright 2009 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/init.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/i2c.h>
  15. #include <linux/gpio.h>
  16. #include <linux/delay.h>
  17. #include <linux/io.h>
  18. #include <linux/fsl_devices.h>
  19. #include <linux/fec.h>
  20. #include <mach/common.h>
  21. #include <mach/hardware.h>
  22. #include <mach/imx-uart.h>
  23. #include <mach/iomux-mx51.h>
  24. #include <mach/i2c.h>
  25. #include <mach/mxc_ehci.h>
  26. #include <asm/irq.h>
  27. #include <asm/setup.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/mach/arch.h>
  30. #include <asm/mach/time.h>
  31. #include "devices.h"
  32. #define BABBAGE_USB_HUB_RESET (0*32 + 7) /* GPIO_1_7 */
  33. #define BABBAGE_USBH1_STP (0*32 + 27) /* GPIO_1_27 */
  34. #define BABBAGE_PHY_RESET (1*32 + 5) /* GPIO_2_5 */
  35. #define BABBAGE_FEC_PHY_RESET (1*32 + 14) /* GPIO_2_14 */
  36. /* USB_CTRL_1 */
  37. #define MX51_USB_CTRL_1_OFFSET 0x10
  38. #define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
  39. #define MX51_USB_PLLDIV_12_MHZ 0x00
  40. #define MX51_USB_PLL_DIV_19_2_MHZ 0x01
  41. #define MX51_USB_PLL_DIV_24_MHZ 0x02
  42. static struct platform_device *devices[] __initdata = {
  43. &mxc_fec_device,
  44. };
  45. static struct pad_desc mx51babbage_pads[] = {
  46. /* UART1 */
  47. MX51_PAD_UART1_RXD__UART1_RXD,
  48. MX51_PAD_UART1_TXD__UART1_TXD,
  49. MX51_PAD_UART1_RTS__UART1_RTS,
  50. MX51_PAD_UART1_CTS__UART1_CTS,
  51. /* UART2 */
  52. MX51_PAD_UART2_RXD__UART2_RXD,
  53. MX51_PAD_UART2_TXD__UART2_TXD,
  54. /* UART3 */
  55. MX51_PAD_EIM_D25__UART3_RXD,
  56. MX51_PAD_EIM_D26__UART3_TXD,
  57. MX51_PAD_EIM_D27__UART3_RTS,
  58. MX51_PAD_EIM_D24__UART3_CTS,
  59. /* I2C1 */
  60. MX51_PAD_EIM_D16__I2C1_SDA,
  61. MX51_PAD_EIM_D19__I2C1_SCL,
  62. /* I2C2 */
  63. MX51_PAD_KEY_COL4__I2C2_SCL,
  64. MX51_PAD_KEY_COL5__I2C2_SDA,
  65. /* HSI2C */
  66. MX51_PAD_I2C1_CLK__HSI2C_CLK,
  67. MX51_PAD_I2C1_DAT__HSI2C_DAT,
  68. /* USB HOST1 */
  69. MX51_PAD_USBH1_CLK__USBH1_CLK,
  70. MX51_PAD_USBH1_DIR__USBH1_DIR,
  71. MX51_PAD_USBH1_NXT__USBH1_NXT,
  72. MX51_PAD_USBH1_DATA0__USBH1_DATA0,
  73. MX51_PAD_USBH1_DATA1__USBH1_DATA1,
  74. MX51_PAD_USBH1_DATA2__USBH1_DATA2,
  75. MX51_PAD_USBH1_DATA3__USBH1_DATA3,
  76. MX51_PAD_USBH1_DATA4__USBH1_DATA4,
  77. MX51_PAD_USBH1_DATA5__USBH1_DATA5,
  78. MX51_PAD_USBH1_DATA6__USBH1_DATA6,
  79. MX51_PAD_USBH1_DATA7__USBH1_DATA7,
  80. /* USB HUB reset line*/
  81. MX51_PAD_GPIO_1_7__GPIO_1_7,
  82. /* FEC */
  83. MX51_PAD_EIM_EB2__FEC_MDIO,
  84. MX51_PAD_EIM_EB3__FEC_RDAT1,
  85. MX51_PAD_EIM_CS2__FEC_RDAT2,
  86. MX51_PAD_EIM_CS3__FEC_RDAT3,
  87. MX51_PAD_EIM_CS4__FEC_RX_ER,
  88. MX51_PAD_EIM_CS5__FEC_CRS,
  89. MX51_PAD_NANDF_RB2__FEC_COL,
  90. MX51_PAD_NANDF_RB3__FEC_RXCLK,
  91. MX51_PAD_NANDF_RB6__FEC_RDAT0,
  92. MX51_PAD_NANDF_RB7__FEC_TDAT0,
  93. MX51_PAD_NANDF_CS2__FEC_TX_ER,
  94. MX51_PAD_NANDF_CS3__FEC_MDC,
  95. MX51_PAD_NANDF_CS4__FEC_TDAT1,
  96. MX51_PAD_NANDF_CS5__FEC_TDAT2,
  97. MX51_PAD_NANDF_CS6__FEC_TDAT3,
  98. MX51_PAD_NANDF_CS7__FEC_TX_EN,
  99. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
  100. /* FEC PHY reset line */
  101. MX51_PAD_EIM_A20__GPIO_2_14,
  102. };
  103. /* Serial ports */
  104. #if defined(CONFIG_SERIAL_IMX) || defined(CONFIG_SERIAL_IMX_MODULE)
  105. static struct imxuart_platform_data uart_pdata = {
  106. .flags = IMXUART_HAVE_RTSCTS,
  107. };
  108. static inline void mxc_init_imx_uart(void)
  109. {
  110. mxc_register_device(&mxc_uart_device0, &uart_pdata);
  111. mxc_register_device(&mxc_uart_device1, &uart_pdata);
  112. mxc_register_device(&mxc_uart_device2, &uart_pdata);
  113. }
  114. #else /* !SERIAL_IMX */
  115. static inline void mxc_init_imx_uart(void)
  116. {
  117. }
  118. #endif /* SERIAL_IMX */
  119. static struct imxi2c_platform_data babbage_i2c_data = {
  120. .bitrate = 100000,
  121. };
  122. static struct imxi2c_platform_data babbage_hsi2c_data = {
  123. .bitrate = 400000,
  124. };
  125. static int gpio_usbh1_active(void)
  126. {
  127. struct pad_desc usbh1stp_gpio = MX51_PAD_USBH1_STP__GPIO_1_27;
  128. struct pad_desc phyreset_gpio = MX51_PAD_EIM_D21__GPIO_2_5;
  129. int ret;
  130. /* Set USBH1_STP to GPIO and toggle it */
  131. mxc_iomux_v3_setup_pad(&usbh1stp_gpio);
  132. ret = gpio_request(BABBAGE_USBH1_STP, "usbh1_stp");
  133. if (ret) {
  134. pr_debug("failed to get MX51_PAD_USBH1_STP__GPIO_1_27: %d\n", ret);
  135. return ret;
  136. }
  137. gpio_direction_output(BABBAGE_USBH1_STP, 0);
  138. gpio_set_value(BABBAGE_USBH1_STP, 1);
  139. msleep(100);
  140. gpio_free(BABBAGE_USBH1_STP);
  141. /* De-assert USB PHY RESETB */
  142. mxc_iomux_v3_setup_pad(&phyreset_gpio);
  143. ret = gpio_request(BABBAGE_PHY_RESET, "phy_reset");
  144. if (ret) {
  145. pr_debug("failed to get MX51_PAD_EIM_D21__GPIO_2_5: %d\n", ret);
  146. return ret;
  147. }
  148. gpio_direction_output(BABBAGE_PHY_RESET, 1);
  149. return 0;
  150. }
  151. static inline void babbage_usbhub_reset(void)
  152. {
  153. int ret;
  154. /* Bring USB hub out of reset */
  155. ret = gpio_request(BABBAGE_USB_HUB_RESET, "GPIO1_7");
  156. if (ret) {
  157. printk(KERN_ERR"failed to get GPIO_USB_HUB_RESET: %d\n", ret);
  158. return;
  159. }
  160. gpio_direction_output(BABBAGE_USB_HUB_RESET, 0);
  161. /* USB HUB RESET - De-assert USB HUB RESET_N */
  162. msleep(1);
  163. gpio_set_value(BABBAGE_USB_HUB_RESET, 0);
  164. msleep(1);
  165. gpio_set_value(BABBAGE_USB_HUB_RESET, 1);
  166. }
  167. static inline void babbage_fec_reset(void)
  168. {
  169. int ret;
  170. /* reset FEC PHY */
  171. ret = gpio_request(BABBAGE_FEC_PHY_RESET, "fec-phy-reset");
  172. if (ret) {
  173. printk(KERN_ERR"failed to get GPIO_FEC_PHY_RESET: %d\n", ret);
  174. return;
  175. }
  176. gpio_direction_output(BABBAGE_FEC_PHY_RESET, 0);
  177. gpio_set_value(BABBAGE_FEC_PHY_RESET, 0);
  178. msleep(1);
  179. gpio_set_value(BABBAGE_FEC_PHY_RESET, 1);
  180. }
  181. /* This function is board specific as the bit mask for the plldiv will also
  182. be different for other Freescale SoCs, thus a common bitmask is not
  183. possible and cannot get place in /plat-mxc/ehci.c.*/
  184. static int initialize_otg_port(struct platform_device *pdev)
  185. {
  186. u32 v;
  187. void __iomem *usb_base;
  188. u32 usbother_base;
  189. usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
  190. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  191. /* Set the PHY clock to 19.2MHz */
  192. v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  193. v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
  194. v |= MX51_USB_PLL_DIV_19_2_MHZ;
  195. __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  196. iounmap(usb_base);
  197. return 0;
  198. }
  199. static int initialize_usbh1_port(struct platform_device *pdev)
  200. {
  201. u32 v;
  202. void __iomem *usb_base;
  203. u32 usbother_base;
  204. usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
  205. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  206. /* The clock for the USBH1 ULPI port will come externally from the PHY. */
  207. v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
  208. __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN, usbother_base + MX51_USB_CTRL_1_OFFSET);
  209. iounmap(usb_base);
  210. return 0;
  211. }
  212. static struct mxc_usbh_platform_data dr_utmi_config = {
  213. .init = initialize_otg_port,
  214. .portsc = MXC_EHCI_UTMI_16BIT,
  215. .flags = MXC_EHCI_INTERNAL_PHY,
  216. };
  217. static struct fsl_usb2_platform_data usb_pdata = {
  218. .operating_mode = FSL_USB2_DR_DEVICE,
  219. .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
  220. };
  221. static struct mxc_usbh_platform_data usbh1_config = {
  222. .init = initialize_usbh1_port,
  223. .portsc = MXC_EHCI_MODE_ULPI,
  224. .flags = (MXC_EHCI_POWER_PINS_ENABLED | MXC_EHCI_ITC_NO_THRESHOLD),
  225. };
  226. static int otg_mode_host;
  227. static int __init babbage_otg_mode(char *options)
  228. {
  229. if (!strcmp(options, "host"))
  230. otg_mode_host = 1;
  231. else if (!strcmp(options, "device"))
  232. otg_mode_host = 0;
  233. else
  234. pr_info("otg_mode neither \"host\" nor \"device\". "
  235. "Defaulting to device\n");
  236. return 0;
  237. }
  238. __setup("otg_mode=", babbage_otg_mode);
  239. /*
  240. * Board specific initialization.
  241. */
  242. static void __init mxc_board_init(void)
  243. {
  244. struct pad_desc usbh1stp = MX51_PAD_USBH1_STP__USBH1_STP;
  245. mxc_iomux_v3_setup_multiple_pads(mx51babbage_pads,
  246. ARRAY_SIZE(mx51babbage_pads));
  247. mxc_init_imx_uart();
  248. babbage_fec_reset();
  249. platform_add_devices(devices, ARRAY_SIZE(devices));
  250. mxc_register_device(&mxc_i2c_device0, &babbage_i2c_data);
  251. mxc_register_device(&mxc_i2c_device1, &babbage_i2c_data);
  252. mxc_register_device(&mxc_hsi2c_device, &babbage_hsi2c_data);
  253. if (otg_mode_host)
  254. mxc_register_device(&mxc_usbdr_host_device, &dr_utmi_config);
  255. else {
  256. initialize_otg_port(NULL);
  257. mxc_register_device(&mxc_usbdr_udc_device, &usb_pdata);
  258. }
  259. gpio_usbh1_active();
  260. mxc_register_device(&mxc_usbh1_device, &usbh1_config);
  261. /* setback USBH1_STP to be function */
  262. mxc_iomux_v3_setup_pad(&usbh1stp);
  263. babbage_usbhub_reset();
  264. }
  265. static void __init mx51_babbage_timer_init(void)
  266. {
  267. mx51_clocks_init(32768, 24000000, 22579200, 0);
  268. }
  269. static struct sys_timer mxc_timer = {
  270. .init = mx51_babbage_timer_init,
  271. };
  272. MACHINE_START(MX51_BABBAGE, "Freescale MX51 Babbage Board")
  273. /* Maintainer: Amit Kucheria <amit.kucheria@canonical.com> */
  274. .phys_io = MX51_AIPS1_BASE_ADDR,
  275. .io_pg_offst = ((MX51_AIPS1_BASE_ADDR_VIRT) >> 18) & 0xfffc,
  276. .boot_params = PHYS_OFFSET + 0x100,
  277. .map_io = mx51_map_io,
  278. .init_irq = mx51_init_irq,
  279. .init_machine = mxc_board_init,
  280. .timer = &mxc_timer,
  281. MACHINE_END