gpmc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930
  1. /*
  2. * GPMC support functions
  3. *
  4. * Copyright (C) 2005-2006 Nokia Corporation
  5. *
  6. * Author: Juha Yrjola
  7. *
  8. * Copyright (C) 2009 Texas Instruments
  9. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/irq.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/err.h>
  20. #include <linux/clk.h>
  21. #include <linux/ioport.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/io.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/platform_data/mtd-nand-omap2.h>
  28. #include <asm/mach-types.h>
  29. #include <plat/cpu.h>
  30. #include <plat/sdrc.h>
  31. #include <plat/omap_device.h>
  32. #include "soc.h"
  33. #include "common.h"
  34. #include "gpmc.h"
  35. #define DEVICE_NAME "omap-gpmc"
  36. /* GPMC register offsets */
  37. #define GPMC_REVISION 0x00
  38. #define GPMC_SYSCONFIG 0x10
  39. #define GPMC_SYSSTATUS 0x14
  40. #define GPMC_IRQSTATUS 0x18
  41. #define GPMC_IRQENABLE 0x1c
  42. #define GPMC_TIMEOUT_CONTROL 0x40
  43. #define GPMC_ERR_ADDRESS 0x44
  44. #define GPMC_ERR_TYPE 0x48
  45. #define GPMC_CONFIG 0x50
  46. #define GPMC_STATUS 0x54
  47. #define GPMC_PREFETCH_CONFIG1 0x1e0
  48. #define GPMC_PREFETCH_CONFIG2 0x1e4
  49. #define GPMC_PREFETCH_CONTROL 0x1ec
  50. #define GPMC_PREFETCH_STATUS 0x1f0
  51. #define GPMC_ECC_CONFIG 0x1f4
  52. #define GPMC_ECC_CONTROL 0x1f8
  53. #define GPMC_ECC_SIZE_CONFIG 0x1fc
  54. #define GPMC_ECC1_RESULT 0x200
  55. #define GPMC_ECC_BCH_RESULT_0 0x240 /* not available on OMAP2 */
  56. #define GPMC_ECC_BCH_RESULT_1 0x244 /* not available on OMAP2 */
  57. #define GPMC_ECC_BCH_RESULT_2 0x248 /* not available on OMAP2 */
  58. #define GPMC_ECC_BCH_RESULT_3 0x24c /* not available on OMAP2 */
  59. /* GPMC ECC control settings */
  60. #define GPMC_ECC_CTRL_ECCCLEAR 0x100
  61. #define GPMC_ECC_CTRL_ECCDISABLE 0x000
  62. #define GPMC_ECC_CTRL_ECCREG1 0x001
  63. #define GPMC_ECC_CTRL_ECCREG2 0x002
  64. #define GPMC_ECC_CTRL_ECCREG3 0x003
  65. #define GPMC_ECC_CTRL_ECCREG4 0x004
  66. #define GPMC_ECC_CTRL_ECCREG5 0x005
  67. #define GPMC_ECC_CTRL_ECCREG6 0x006
  68. #define GPMC_ECC_CTRL_ECCREG7 0x007
  69. #define GPMC_ECC_CTRL_ECCREG8 0x008
  70. #define GPMC_ECC_CTRL_ECCREG9 0x009
  71. #define GPMC_CS0_OFFSET 0x60
  72. #define GPMC_CS_SIZE 0x30
  73. #define GPMC_BCH_SIZE 0x10
  74. #define GPMC_MEM_START 0x00000000
  75. #define GPMC_MEM_END 0x3FFFFFFF
  76. #define BOOT_ROM_SPACE 0x100000 /* 1MB */
  77. #define GPMC_CHUNK_SHIFT 24 /* 16 MB */
  78. #define GPMC_SECTION_SHIFT 28 /* 128 MB */
  79. #define CS_NUM_SHIFT 24
  80. #define ENABLE_PREFETCH (0x1 << 7)
  81. #define DMA_MPU_MODE 2
  82. #define GPMC_REVISION_MAJOR(l) ((l >> 4) & 0xf)
  83. #define GPMC_REVISION_MINOR(l) (l & 0xf)
  84. #define GPMC_HAS_WR_ACCESS 0x1
  85. #define GPMC_HAS_WR_DATA_MUX_BUS 0x2
  86. /* XXX: Only NAND irq has been considered,currently these are the only ones used
  87. */
  88. #define GPMC_NR_IRQ 2
  89. struct gpmc_client_irq {
  90. unsigned irq;
  91. u32 bitmask;
  92. };
  93. /* Structure to save gpmc cs context */
  94. struct gpmc_cs_config {
  95. u32 config1;
  96. u32 config2;
  97. u32 config3;
  98. u32 config4;
  99. u32 config5;
  100. u32 config6;
  101. u32 config7;
  102. int is_valid;
  103. };
  104. /*
  105. * Structure to save/restore gpmc context
  106. * to support core off on OMAP3
  107. */
  108. struct omap3_gpmc_regs {
  109. u32 sysconfig;
  110. u32 irqenable;
  111. u32 timeout_ctrl;
  112. u32 config;
  113. u32 prefetch_config1;
  114. u32 prefetch_config2;
  115. u32 prefetch_control;
  116. struct gpmc_cs_config cs_context[GPMC_CS_NUM];
  117. };
  118. static struct gpmc_client_irq gpmc_client_irq[GPMC_NR_IRQ];
  119. static struct irq_chip gpmc_irq_chip;
  120. static unsigned gpmc_irq_start;
  121. static struct resource gpmc_mem_root;
  122. static struct resource gpmc_cs_mem[GPMC_CS_NUM];
  123. static DEFINE_SPINLOCK(gpmc_mem_lock);
  124. static unsigned int gpmc_cs_map; /* flag for cs which are initialized */
  125. static struct device *gpmc_dev;
  126. static int gpmc_irq;
  127. static resource_size_t phys_base, mem_size;
  128. static unsigned gpmc_capability;
  129. static void __iomem *gpmc_base;
  130. static struct clk *gpmc_l3_clk;
  131. static irqreturn_t gpmc_handle_irq(int irq, void *dev);
  132. static void gpmc_write_reg(int idx, u32 val)
  133. {
  134. __raw_writel(val, gpmc_base + idx);
  135. }
  136. static u32 gpmc_read_reg(int idx)
  137. {
  138. return __raw_readl(gpmc_base + idx);
  139. }
  140. void gpmc_cs_write_reg(int cs, int idx, u32 val)
  141. {
  142. void __iomem *reg_addr;
  143. reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
  144. __raw_writel(val, reg_addr);
  145. }
  146. u32 gpmc_cs_read_reg(int cs, int idx)
  147. {
  148. void __iomem *reg_addr;
  149. reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
  150. return __raw_readl(reg_addr);
  151. }
  152. /* TODO: Add support for gpmc_fck to clock framework and use it */
  153. unsigned long gpmc_get_fclk_period(void)
  154. {
  155. unsigned long rate = clk_get_rate(gpmc_l3_clk);
  156. if (rate == 0) {
  157. printk(KERN_WARNING "gpmc_l3_clk not enabled\n");
  158. return 0;
  159. }
  160. rate /= 1000;
  161. rate = 1000000000 / rate; /* In picoseconds */
  162. return rate;
  163. }
  164. unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
  165. {
  166. unsigned long tick_ps;
  167. /* Calculate in picosecs to yield more exact results */
  168. tick_ps = gpmc_get_fclk_period();
  169. return (time_ns * 1000 + tick_ps - 1) / tick_ps;
  170. }
  171. unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
  172. {
  173. unsigned long tick_ps;
  174. /* Calculate in picosecs to yield more exact results */
  175. tick_ps = gpmc_get_fclk_period();
  176. return (time_ps + tick_ps - 1) / tick_ps;
  177. }
  178. unsigned int gpmc_ticks_to_ns(unsigned int ticks)
  179. {
  180. return ticks * gpmc_get_fclk_period() / 1000;
  181. }
  182. unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns)
  183. {
  184. unsigned long ticks = gpmc_ns_to_ticks(time_ns);
  185. return ticks * gpmc_get_fclk_period() / 1000;
  186. }
  187. #ifdef DEBUG
  188. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  189. int time, const char *name)
  190. #else
  191. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  192. int time)
  193. #endif
  194. {
  195. u32 l;
  196. int ticks, mask, nr_bits;
  197. if (time == 0)
  198. ticks = 0;
  199. else
  200. ticks = gpmc_ns_to_ticks(time);
  201. nr_bits = end_bit - st_bit + 1;
  202. if (ticks >= 1 << nr_bits) {
  203. #ifdef DEBUG
  204. printk(KERN_INFO "GPMC CS%d: %-10s* %3d ns, %3d ticks >= %d\n",
  205. cs, name, time, ticks, 1 << nr_bits);
  206. #endif
  207. return -1;
  208. }
  209. mask = (1 << nr_bits) - 1;
  210. l = gpmc_cs_read_reg(cs, reg);
  211. #ifdef DEBUG
  212. printk(KERN_INFO
  213. "GPMC CS%d: %-10s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
  214. cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
  215. (l >> st_bit) & mask, time);
  216. #endif
  217. l &= ~(mask << st_bit);
  218. l |= ticks << st_bit;
  219. gpmc_cs_write_reg(cs, reg, l);
  220. return 0;
  221. }
  222. #ifdef DEBUG
  223. #define GPMC_SET_ONE(reg, st, end, field) \
  224. if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
  225. t->field, #field) < 0) \
  226. return -1
  227. #else
  228. #define GPMC_SET_ONE(reg, st, end, field) \
  229. if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
  230. return -1
  231. #endif
  232. int gpmc_calc_divider(unsigned int sync_clk)
  233. {
  234. int div;
  235. u32 l;
  236. l = sync_clk + (gpmc_get_fclk_period() - 1);
  237. div = l / gpmc_get_fclk_period();
  238. if (div > 4)
  239. return -1;
  240. if (div <= 0)
  241. div = 1;
  242. return div;
  243. }
  244. int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
  245. {
  246. int div;
  247. u32 l;
  248. div = gpmc_calc_divider(t->sync_clk);
  249. if (div < 0)
  250. return div;
  251. GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
  252. GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
  253. GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
  254. GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
  255. GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
  256. GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
  257. GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
  258. GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
  259. GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
  260. GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
  261. GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
  262. GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
  263. GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
  264. GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
  265. if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
  266. GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
  267. if (gpmc_capability & GPMC_HAS_WR_ACCESS)
  268. GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
  269. /* caller is expected to have initialized CONFIG1 to cover
  270. * at least sync vs async
  271. */
  272. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  273. if (l & (GPMC_CONFIG1_READTYPE_SYNC | GPMC_CONFIG1_WRITETYPE_SYNC)) {
  274. #ifdef DEBUG
  275. printk(KERN_INFO "GPMC CS%d CLK period is %lu ns (div %d)\n",
  276. cs, (div * gpmc_get_fclk_period()) / 1000, div);
  277. #endif
  278. l &= ~0x03;
  279. l |= (div - 1);
  280. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
  281. }
  282. return 0;
  283. }
  284. static void gpmc_cs_enable_mem(int cs, u32 base, u32 size)
  285. {
  286. u32 l;
  287. u32 mask;
  288. mask = (1 << GPMC_SECTION_SHIFT) - size;
  289. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  290. l &= ~0x3f;
  291. l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
  292. l &= ~(0x0f << 8);
  293. l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
  294. l |= GPMC_CONFIG7_CSVALID;
  295. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  296. }
  297. static void gpmc_cs_disable_mem(int cs)
  298. {
  299. u32 l;
  300. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  301. l &= ~GPMC_CONFIG7_CSVALID;
  302. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  303. }
  304. static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
  305. {
  306. u32 l;
  307. u32 mask;
  308. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  309. *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
  310. mask = (l >> 8) & 0x0f;
  311. *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
  312. }
  313. static int gpmc_cs_mem_enabled(int cs)
  314. {
  315. u32 l;
  316. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  317. return l & GPMC_CONFIG7_CSVALID;
  318. }
  319. int gpmc_cs_set_reserved(int cs, int reserved)
  320. {
  321. if (cs > GPMC_CS_NUM)
  322. return -ENODEV;
  323. gpmc_cs_map &= ~(1 << cs);
  324. gpmc_cs_map |= (reserved ? 1 : 0) << cs;
  325. return 0;
  326. }
  327. int gpmc_cs_reserved(int cs)
  328. {
  329. if (cs > GPMC_CS_NUM)
  330. return -ENODEV;
  331. return gpmc_cs_map & (1 << cs);
  332. }
  333. static unsigned long gpmc_mem_align(unsigned long size)
  334. {
  335. int order;
  336. size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
  337. order = GPMC_CHUNK_SHIFT - 1;
  338. do {
  339. size >>= 1;
  340. order++;
  341. } while (size);
  342. size = 1 << order;
  343. return size;
  344. }
  345. static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
  346. {
  347. struct resource *res = &gpmc_cs_mem[cs];
  348. int r;
  349. size = gpmc_mem_align(size);
  350. spin_lock(&gpmc_mem_lock);
  351. res->start = base;
  352. res->end = base + size - 1;
  353. r = request_resource(&gpmc_mem_root, res);
  354. spin_unlock(&gpmc_mem_lock);
  355. return r;
  356. }
  357. static int gpmc_cs_delete_mem(int cs)
  358. {
  359. struct resource *res = &gpmc_cs_mem[cs];
  360. int r;
  361. spin_lock(&gpmc_mem_lock);
  362. r = release_resource(&gpmc_cs_mem[cs]);
  363. res->start = 0;
  364. res->end = 0;
  365. spin_unlock(&gpmc_mem_lock);
  366. return r;
  367. }
  368. int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
  369. {
  370. struct resource *res = &gpmc_cs_mem[cs];
  371. int r = -1;
  372. if (cs > GPMC_CS_NUM)
  373. return -ENODEV;
  374. size = gpmc_mem_align(size);
  375. if (size > (1 << GPMC_SECTION_SHIFT))
  376. return -ENOMEM;
  377. spin_lock(&gpmc_mem_lock);
  378. if (gpmc_cs_reserved(cs)) {
  379. r = -EBUSY;
  380. goto out;
  381. }
  382. if (gpmc_cs_mem_enabled(cs))
  383. r = adjust_resource(res, res->start & ~(size - 1), size);
  384. if (r < 0)
  385. r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
  386. size, NULL, NULL);
  387. if (r < 0)
  388. goto out;
  389. gpmc_cs_enable_mem(cs, res->start, resource_size(res));
  390. *base = res->start;
  391. gpmc_cs_set_reserved(cs, 1);
  392. out:
  393. spin_unlock(&gpmc_mem_lock);
  394. return r;
  395. }
  396. EXPORT_SYMBOL(gpmc_cs_request);
  397. void gpmc_cs_free(int cs)
  398. {
  399. spin_lock(&gpmc_mem_lock);
  400. if (cs >= GPMC_CS_NUM || cs < 0 || !gpmc_cs_reserved(cs)) {
  401. printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
  402. BUG();
  403. spin_unlock(&gpmc_mem_lock);
  404. return;
  405. }
  406. gpmc_cs_disable_mem(cs);
  407. release_resource(&gpmc_cs_mem[cs]);
  408. gpmc_cs_set_reserved(cs, 0);
  409. spin_unlock(&gpmc_mem_lock);
  410. }
  411. EXPORT_SYMBOL(gpmc_cs_free);
  412. /**
  413. * gpmc_cs_configure - write request to configure gpmc
  414. * @cs: chip select number
  415. * @cmd: command type
  416. * @wval: value to write
  417. * @return status of the operation
  418. */
  419. int gpmc_cs_configure(int cs, int cmd, int wval)
  420. {
  421. int err = 0;
  422. u32 regval = 0;
  423. switch (cmd) {
  424. case GPMC_ENABLE_IRQ:
  425. gpmc_write_reg(GPMC_IRQENABLE, wval);
  426. break;
  427. case GPMC_SET_IRQ_STATUS:
  428. gpmc_write_reg(GPMC_IRQSTATUS, wval);
  429. break;
  430. case GPMC_CONFIG_WP:
  431. regval = gpmc_read_reg(GPMC_CONFIG);
  432. if (wval)
  433. regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
  434. else
  435. regval |= GPMC_CONFIG_WRITEPROTECT; /* WP is OFF */
  436. gpmc_write_reg(GPMC_CONFIG, regval);
  437. break;
  438. case GPMC_CONFIG_RDY_BSY:
  439. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  440. if (wval)
  441. regval |= WR_RD_PIN_MONITORING;
  442. else
  443. regval &= ~WR_RD_PIN_MONITORING;
  444. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  445. break;
  446. case GPMC_CONFIG_DEV_SIZE:
  447. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  448. /* clear 2 target bits */
  449. regval &= ~GPMC_CONFIG1_DEVICESIZE(3);
  450. /* set the proper value */
  451. regval |= GPMC_CONFIG1_DEVICESIZE(wval);
  452. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  453. break;
  454. case GPMC_CONFIG_DEV_TYPE:
  455. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  456. regval |= GPMC_CONFIG1_DEVICETYPE(wval);
  457. if (wval == GPMC_DEVICETYPE_NOR)
  458. regval |= GPMC_CONFIG1_MUXADDDATA;
  459. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  460. break;
  461. default:
  462. printk(KERN_ERR "gpmc_configure_cs: Not supported\n");
  463. err = -EINVAL;
  464. }
  465. return err;
  466. }
  467. EXPORT_SYMBOL(gpmc_cs_configure);
  468. void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs)
  469. {
  470. int i;
  471. reg->gpmc_status = gpmc_base + GPMC_STATUS;
  472. reg->gpmc_nand_command = gpmc_base + GPMC_CS0_OFFSET +
  473. GPMC_CS_NAND_COMMAND + GPMC_CS_SIZE * cs;
  474. reg->gpmc_nand_address = gpmc_base + GPMC_CS0_OFFSET +
  475. GPMC_CS_NAND_ADDRESS + GPMC_CS_SIZE * cs;
  476. reg->gpmc_nand_data = gpmc_base + GPMC_CS0_OFFSET +
  477. GPMC_CS_NAND_DATA + GPMC_CS_SIZE * cs;
  478. reg->gpmc_prefetch_config1 = gpmc_base + GPMC_PREFETCH_CONFIG1;
  479. reg->gpmc_prefetch_config2 = gpmc_base + GPMC_PREFETCH_CONFIG2;
  480. reg->gpmc_prefetch_control = gpmc_base + GPMC_PREFETCH_CONTROL;
  481. reg->gpmc_prefetch_status = gpmc_base + GPMC_PREFETCH_STATUS;
  482. reg->gpmc_ecc_config = gpmc_base + GPMC_ECC_CONFIG;
  483. reg->gpmc_ecc_control = gpmc_base + GPMC_ECC_CONTROL;
  484. reg->gpmc_ecc_size_config = gpmc_base + GPMC_ECC_SIZE_CONFIG;
  485. reg->gpmc_ecc1_result = gpmc_base + GPMC_ECC1_RESULT;
  486. for (i = 0; i < GPMC_BCH_NUM_REMAINDER; i++) {
  487. reg->gpmc_bch_result0[i] = gpmc_base + GPMC_ECC_BCH_RESULT_0 +
  488. GPMC_BCH_SIZE * i;
  489. reg->gpmc_bch_result1[i] = gpmc_base + GPMC_ECC_BCH_RESULT_1 +
  490. GPMC_BCH_SIZE * i;
  491. reg->gpmc_bch_result2[i] = gpmc_base + GPMC_ECC_BCH_RESULT_2 +
  492. GPMC_BCH_SIZE * i;
  493. reg->gpmc_bch_result3[i] = gpmc_base + GPMC_ECC_BCH_RESULT_3 +
  494. GPMC_BCH_SIZE * i;
  495. }
  496. }
  497. int gpmc_get_client_irq(unsigned irq_config)
  498. {
  499. int i;
  500. if (hweight32(irq_config) > 1)
  501. return 0;
  502. for (i = 0; i < GPMC_NR_IRQ; i++)
  503. if (gpmc_client_irq[i].bitmask & irq_config)
  504. return gpmc_client_irq[i].irq;
  505. return 0;
  506. }
  507. static int gpmc_irq_endis(unsigned irq, bool endis)
  508. {
  509. int i;
  510. u32 regval;
  511. for (i = 0; i < GPMC_NR_IRQ; i++)
  512. if (irq == gpmc_client_irq[i].irq) {
  513. regval = gpmc_read_reg(GPMC_IRQENABLE);
  514. if (endis)
  515. regval |= gpmc_client_irq[i].bitmask;
  516. else
  517. regval &= ~gpmc_client_irq[i].bitmask;
  518. gpmc_write_reg(GPMC_IRQENABLE, regval);
  519. break;
  520. }
  521. return 0;
  522. }
  523. static void gpmc_irq_disable(struct irq_data *p)
  524. {
  525. gpmc_irq_endis(p->irq, false);
  526. }
  527. static void gpmc_irq_enable(struct irq_data *p)
  528. {
  529. gpmc_irq_endis(p->irq, true);
  530. }
  531. static void gpmc_irq_noop(struct irq_data *data) { }
  532. static unsigned int gpmc_irq_noop_ret(struct irq_data *data) { return 0; }
  533. static int gpmc_setup_irq(void)
  534. {
  535. int i;
  536. u32 regval;
  537. if (!gpmc_irq)
  538. return -EINVAL;
  539. gpmc_irq_start = irq_alloc_descs(-1, 0, GPMC_NR_IRQ, 0);
  540. if (IS_ERR_VALUE(gpmc_irq_start)) {
  541. pr_err("irq_alloc_descs failed\n");
  542. return gpmc_irq_start;
  543. }
  544. gpmc_irq_chip.name = "gpmc";
  545. gpmc_irq_chip.irq_startup = gpmc_irq_noop_ret;
  546. gpmc_irq_chip.irq_enable = gpmc_irq_enable;
  547. gpmc_irq_chip.irq_disable = gpmc_irq_disable;
  548. gpmc_irq_chip.irq_shutdown = gpmc_irq_noop;
  549. gpmc_irq_chip.irq_ack = gpmc_irq_noop;
  550. gpmc_irq_chip.irq_mask = gpmc_irq_noop;
  551. gpmc_irq_chip.irq_unmask = gpmc_irq_noop;
  552. gpmc_client_irq[0].bitmask = GPMC_IRQ_FIFOEVENTENABLE;
  553. gpmc_client_irq[1].bitmask = GPMC_IRQ_COUNT_EVENT;
  554. for (i = 0; i < GPMC_NR_IRQ; i++) {
  555. gpmc_client_irq[i].irq = gpmc_irq_start + i;
  556. irq_set_chip_and_handler(gpmc_client_irq[i].irq,
  557. &gpmc_irq_chip, handle_simple_irq);
  558. set_irq_flags(gpmc_client_irq[i].irq,
  559. IRQF_VALID | IRQF_NOAUTOEN);
  560. }
  561. /* Disable interrupts */
  562. gpmc_write_reg(GPMC_IRQENABLE, 0);
  563. /* clear interrupts */
  564. regval = gpmc_read_reg(GPMC_IRQSTATUS);
  565. gpmc_write_reg(GPMC_IRQSTATUS, regval);
  566. return request_irq(gpmc_irq, gpmc_handle_irq, 0, "gpmc", NULL);
  567. }
  568. static __devexit int gpmc_free_irq(void)
  569. {
  570. int i;
  571. if (gpmc_irq)
  572. free_irq(gpmc_irq, NULL);
  573. for (i = 0; i < GPMC_NR_IRQ; i++) {
  574. irq_set_handler(gpmc_client_irq[i].irq, NULL);
  575. irq_set_chip(gpmc_client_irq[i].irq, &no_irq_chip);
  576. irq_modify_status(gpmc_client_irq[i].irq, 0, 0);
  577. }
  578. irq_free_descs(gpmc_irq_start, GPMC_NR_IRQ);
  579. return 0;
  580. }
  581. static void __devexit gpmc_mem_exit(void)
  582. {
  583. int cs;
  584. for (cs = 0; cs < GPMC_CS_NUM; cs++) {
  585. if (!gpmc_cs_mem_enabled(cs))
  586. continue;
  587. gpmc_cs_delete_mem(cs);
  588. }
  589. }
  590. static void __devinit gpmc_mem_init(void)
  591. {
  592. int cs;
  593. unsigned long boot_rom_space = 0;
  594. /* never allocate the first page, to facilitate bug detection;
  595. * even if we didn't boot from ROM.
  596. */
  597. boot_rom_space = BOOT_ROM_SPACE;
  598. /* In apollon the CS0 is mapped as 0x0000 0000 */
  599. if (machine_is_omap_apollon())
  600. boot_rom_space = 0;
  601. gpmc_mem_root.start = GPMC_MEM_START + boot_rom_space;
  602. gpmc_mem_root.end = GPMC_MEM_END;
  603. /* Reserve all regions that has been set up by bootloader */
  604. for (cs = 0; cs < GPMC_CS_NUM; cs++) {
  605. u32 base, size;
  606. if (!gpmc_cs_mem_enabled(cs))
  607. continue;
  608. gpmc_cs_get_memconf(cs, &base, &size);
  609. if (gpmc_cs_insert_mem(cs, base, size) < 0)
  610. BUG();
  611. }
  612. }
  613. static __devinit int gpmc_probe(struct platform_device *pdev)
  614. {
  615. u32 l;
  616. struct resource *res;
  617. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  618. if (res == NULL)
  619. return -ENOENT;
  620. phys_base = res->start;
  621. mem_size = resource_size(res);
  622. gpmc_base = devm_request_and_ioremap(&pdev->dev, res);
  623. if (!gpmc_base) {
  624. dev_err(&pdev->dev, "error: request memory / ioremap\n");
  625. return -EADDRNOTAVAIL;
  626. }
  627. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  628. if (res == NULL)
  629. dev_warn(&pdev->dev, "Failed to get resource: irq\n");
  630. else
  631. gpmc_irq = res->start;
  632. gpmc_l3_clk = clk_get(&pdev->dev, "fck");
  633. if (IS_ERR(gpmc_l3_clk)) {
  634. dev_err(&pdev->dev, "error: clk_get\n");
  635. gpmc_irq = 0;
  636. return PTR_ERR(gpmc_l3_clk);
  637. }
  638. clk_prepare_enable(gpmc_l3_clk);
  639. gpmc_dev = &pdev->dev;
  640. l = gpmc_read_reg(GPMC_REVISION);
  641. if (GPMC_REVISION_MAJOR(l) > 0x4)
  642. gpmc_capability = GPMC_HAS_WR_ACCESS | GPMC_HAS_WR_DATA_MUX_BUS;
  643. dev_info(gpmc_dev, "GPMC revision %d.%d\n", GPMC_REVISION_MAJOR(l),
  644. GPMC_REVISION_MINOR(l));
  645. gpmc_mem_init();
  646. if (IS_ERR_VALUE(gpmc_setup_irq()))
  647. dev_warn(gpmc_dev, "gpmc_setup_irq failed\n");
  648. return 0;
  649. }
  650. static __devexit int gpmc_remove(struct platform_device *pdev)
  651. {
  652. gpmc_free_irq();
  653. gpmc_mem_exit();
  654. gpmc_dev = NULL;
  655. return 0;
  656. }
  657. static struct platform_driver gpmc_driver = {
  658. .probe = gpmc_probe,
  659. .remove = __devexit_p(gpmc_remove),
  660. .driver = {
  661. .name = DEVICE_NAME,
  662. .owner = THIS_MODULE,
  663. },
  664. };
  665. static __init int gpmc_init(void)
  666. {
  667. return platform_driver_register(&gpmc_driver);
  668. }
  669. static __exit void gpmc_exit(void)
  670. {
  671. platform_driver_unregister(&gpmc_driver);
  672. }
  673. postcore_initcall(gpmc_init);
  674. module_exit(gpmc_exit);
  675. static int __init omap_gpmc_init(void)
  676. {
  677. struct omap_hwmod *oh;
  678. struct platform_device *pdev;
  679. char *oh_name = "gpmc";
  680. oh = omap_hwmod_lookup(oh_name);
  681. if (!oh) {
  682. pr_err("Could not look up %s\n", oh_name);
  683. return -ENODEV;
  684. }
  685. pdev = omap_device_build(DEVICE_NAME, -1, oh, NULL, 0, NULL, 0, 0);
  686. WARN(IS_ERR(pdev), "could not build omap_device for %s\n", oh_name);
  687. return IS_ERR(pdev) ? PTR_ERR(pdev) : 0;
  688. }
  689. postcore_initcall(omap_gpmc_init);
  690. static irqreturn_t gpmc_handle_irq(int irq, void *dev)
  691. {
  692. int i;
  693. u32 regval;
  694. regval = gpmc_read_reg(GPMC_IRQSTATUS);
  695. if (!regval)
  696. return IRQ_NONE;
  697. for (i = 0; i < GPMC_NR_IRQ; i++)
  698. if (regval & gpmc_client_irq[i].bitmask)
  699. generic_handle_irq(gpmc_client_irq[i].irq);
  700. gpmc_write_reg(GPMC_IRQSTATUS, regval);
  701. return IRQ_HANDLED;
  702. }
  703. #ifdef CONFIG_ARCH_OMAP3
  704. static struct omap3_gpmc_regs gpmc_context;
  705. void omap3_gpmc_save_context(void)
  706. {
  707. int i;
  708. gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
  709. gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
  710. gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
  711. gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
  712. gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
  713. gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
  714. gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
  715. for (i = 0; i < GPMC_CS_NUM; i++) {
  716. gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
  717. if (gpmc_context.cs_context[i].is_valid) {
  718. gpmc_context.cs_context[i].config1 =
  719. gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
  720. gpmc_context.cs_context[i].config2 =
  721. gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
  722. gpmc_context.cs_context[i].config3 =
  723. gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
  724. gpmc_context.cs_context[i].config4 =
  725. gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
  726. gpmc_context.cs_context[i].config5 =
  727. gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
  728. gpmc_context.cs_context[i].config6 =
  729. gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
  730. gpmc_context.cs_context[i].config7 =
  731. gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
  732. }
  733. }
  734. }
  735. void omap3_gpmc_restore_context(void)
  736. {
  737. int i;
  738. gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
  739. gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
  740. gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
  741. gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
  742. gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
  743. gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
  744. gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
  745. for (i = 0; i < GPMC_CS_NUM; i++) {
  746. if (gpmc_context.cs_context[i].is_valid) {
  747. gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
  748. gpmc_context.cs_context[i].config1);
  749. gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
  750. gpmc_context.cs_context[i].config2);
  751. gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
  752. gpmc_context.cs_context[i].config3);
  753. gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
  754. gpmc_context.cs_context[i].config4);
  755. gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
  756. gpmc_context.cs_context[i].config5);
  757. gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
  758. gpmc_context.cs_context[i].config6);
  759. gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
  760. gpmc_context.cs_context[i].config7);
  761. }
  762. }
  763. }
  764. #endif /* CONFIG_ARCH_OMAP3 */