intel_ringbuffer.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. intel_emit_post_sync_nonzero_flush(ring);
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  207. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  209. ret = intel_ring_begin(ring, 6);
  210. if (ret)
  211. return ret;
  212. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  213. intel_ring_emit(ring, flags);
  214. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  215. intel_ring_emit(ring, 0); /* lower dword */
  216. intel_ring_emit(ring, 0); /* uppwer dword */
  217. intel_ring_emit(ring, MI_NOOP);
  218. intel_ring_advance(ring);
  219. return 0;
  220. }
  221. static void ring_write_tail(struct intel_ring_buffer *ring,
  222. u32 value)
  223. {
  224. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  225. I915_WRITE_TAIL(ring, value);
  226. }
  227. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  228. {
  229. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  230. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  231. RING_ACTHD(ring->mmio_base) : ACTHD;
  232. return I915_READ(acthd_reg);
  233. }
  234. static int init_ring_common(struct intel_ring_buffer *ring)
  235. {
  236. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  237. struct drm_i915_gem_object *obj = ring->obj;
  238. u32 head;
  239. /* Stop the ring if it's running. */
  240. I915_WRITE_CTL(ring, 0);
  241. I915_WRITE_HEAD(ring, 0);
  242. ring->write_tail(ring, 0);
  243. /* Initialize the ring. */
  244. I915_WRITE_START(ring, obj->gtt_offset);
  245. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  246. /* G45 ring initialization fails to reset head to zero */
  247. if (head != 0) {
  248. DRM_DEBUG_KMS("%s head not reset to zero "
  249. "ctl %08x head %08x tail %08x start %08x\n",
  250. ring->name,
  251. I915_READ_CTL(ring),
  252. I915_READ_HEAD(ring),
  253. I915_READ_TAIL(ring),
  254. I915_READ_START(ring));
  255. I915_WRITE_HEAD(ring, 0);
  256. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  257. DRM_ERROR("failed to set %s head to zero "
  258. "ctl %08x head %08x tail %08x start %08x\n",
  259. ring->name,
  260. I915_READ_CTL(ring),
  261. I915_READ_HEAD(ring),
  262. I915_READ_TAIL(ring),
  263. I915_READ_START(ring));
  264. }
  265. }
  266. I915_WRITE_CTL(ring,
  267. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  268. | RING_VALID);
  269. /* If the head is still not zero, the ring is dead */
  270. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  271. I915_READ_START(ring) == obj->gtt_offset &&
  272. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  273. DRM_ERROR("%s initialization failed "
  274. "ctl %08x head %08x tail %08x start %08x\n",
  275. ring->name,
  276. I915_READ_CTL(ring),
  277. I915_READ_HEAD(ring),
  278. I915_READ_TAIL(ring),
  279. I915_READ_START(ring));
  280. return -EIO;
  281. }
  282. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  283. i915_kernel_lost_context(ring->dev);
  284. else {
  285. ring->head = I915_READ_HEAD(ring);
  286. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  287. ring->space = ring_space(ring);
  288. ring->last_retired_head = -1;
  289. }
  290. return 0;
  291. }
  292. static int
  293. init_pipe_control(struct intel_ring_buffer *ring)
  294. {
  295. struct pipe_control *pc;
  296. struct drm_i915_gem_object *obj;
  297. int ret;
  298. if (ring->private)
  299. return 0;
  300. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  301. if (!pc)
  302. return -ENOMEM;
  303. obj = i915_gem_alloc_object(ring->dev, 4096);
  304. if (obj == NULL) {
  305. DRM_ERROR("Failed to allocate seqno page\n");
  306. ret = -ENOMEM;
  307. goto err;
  308. }
  309. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  310. ret = i915_gem_object_pin(obj, 4096, true);
  311. if (ret)
  312. goto err_unref;
  313. pc->gtt_offset = obj->gtt_offset;
  314. pc->cpu_page = kmap(obj->pages[0]);
  315. if (pc->cpu_page == NULL)
  316. goto err_unpin;
  317. pc->obj = obj;
  318. ring->private = pc;
  319. return 0;
  320. err_unpin:
  321. i915_gem_object_unpin(obj);
  322. err_unref:
  323. drm_gem_object_unreference(&obj->base);
  324. err:
  325. kfree(pc);
  326. return ret;
  327. }
  328. static void
  329. cleanup_pipe_control(struct intel_ring_buffer *ring)
  330. {
  331. struct pipe_control *pc = ring->private;
  332. struct drm_i915_gem_object *obj;
  333. if (!ring->private)
  334. return;
  335. obj = pc->obj;
  336. kunmap(obj->pages[0]);
  337. i915_gem_object_unpin(obj);
  338. drm_gem_object_unreference(&obj->base);
  339. kfree(pc);
  340. ring->private = NULL;
  341. }
  342. static int init_render_ring(struct intel_ring_buffer *ring)
  343. {
  344. struct drm_device *dev = ring->dev;
  345. struct drm_i915_private *dev_priv = dev->dev_private;
  346. int ret = init_ring_common(ring);
  347. if (INTEL_INFO(dev)->gen > 3) {
  348. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  349. if (IS_GEN7(dev))
  350. I915_WRITE(GFX_MODE_GEN7,
  351. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  352. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  353. }
  354. if (INTEL_INFO(dev)->gen >= 5) {
  355. ret = init_pipe_control(ring);
  356. if (ret)
  357. return ret;
  358. }
  359. if (IS_GEN6(dev)) {
  360. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  361. * "If this bit is set, STCunit will have LRA as replacement
  362. * policy. [...] This bit must be reset. LRA replacement
  363. * policy is not supported."
  364. */
  365. I915_WRITE(CACHE_MODE_0,
  366. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  367. }
  368. if (INTEL_INFO(dev)->gen >= 6)
  369. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  370. return ret;
  371. }
  372. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  373. {
  374. if (!ring->private)
  375. return;
  376. cleanup_pipe_control(ring);
  377. }
  378. static void
  379. update_mboxes(struct intel_ring_buffer *ring,
  380. u32 seqno,
  381. u32 mmio_offset)
  382. {
  383. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  384. MI_SEMAPHORE_GLOBAL_GTT |
  385. MI_SEMAPHORE_REGISTER |
  386. MI_SEMAPHORE_UPDATE);
  387. intel_ring_emit(ring, seqno);
  388. intel_ring_emit(ring, mmio_offset);
  389. }
  390. /**
  391. * gen6_add_request - Update the semaphore mailbox registers
  392. *
  393. * @ring - ring that is adding a request
  394. * @seqno - return seqno stuck into the ring
  395. *
  396. * Update the mailbox registers in the *other* rings with the current seqno.
  397. * This acts like a signal in the canonical semaphore.
  398. */
  399. static int
  400. gen6_add_request(struct intel_ring_buffer *ring,
  401. u32 *seqno)
  402. {
  403. u32 mbox1_reg;
  404. u32 mbox2_reg;
  405. int ret;
  406. ret = intel_ring_begin(ring, 10);
  407. if (ret)
  408. return ret;
  409. mbox1_reg = ring->signal_mbox[0];
  410. mbox2_reg = ring->signal_mbox[1];
  411. *seqno = i915_gem_next_request_seqno(ring);
  412. update_mboxes(ring, *seqno, mbox1_reg);
  413. update_mboxes(ring, *seqno, mbox2_reg);
  414. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  415. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  416. intel_ring_emit(ring, *seqno);
  417. intel_ring_emit(ring, MI_USER_INTERRUPT);
  418. intel_ring_advance(ring);
  419. return 0;
  420. }
  421. /**
  422. * intel_ring_sync - sync the waiter to the signaller on seqno
  423. *
  424. * @waiter - ring that is waiting
  425. * @signaller - ring which has, or will signal
  426. * @seqno - seqno which the waiter will block on
  427. */
  428. static int
  429. gen6_ring_sync(struct intel_ring_buffer *waiter,
  430. struct intel_ring_buffer *signaller,
  431. u32 seqno)
  432. {
  433. int ret;
  434. u32 dw1 = MI_SEMAPHORE_MBOX |
  435. MI_SEMAPHORE_COMPARE |
  436. MI_SEMAPHORE_REGISTER;
  437. /* Throughout all of the GEM code, seqno passed implies our current
  438. * seqno is >= the last seqno executed. However for hardware the
  439. * comparison is strictly greater than.
  440. */
  441. seqno -= 1;
  442. WARN_ON(signaller->semaphore_register[waiter->id] ==
  443. MI_SEMAPHORE_SYNC_INVALID);
  444. ret = intel_ring_begin(waiter, 4);
  445. if (ret)
  446. return ret;
  447. intel_ring_emit(waiter,
  448. dw1 | signaller->semaphore_register[waiter->id]);
  449. intel_ring_emit(waiter, seqno);
  450. intel_ring_emit(waiter, 0);
  451. intel_ring_emit(waiter, MI_NOOP);
  452. intel_ring_advance(waiter);
  453. return 0;
  454. }
  455. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  456. do { \
  457. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  458. PIPE_CONTROL_DEPTH_STALL); \
  459. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  460. intel_ring_emit(ring__, 0); \
  461. intel_ring_emit(ring__, 0); \
  462. } while (0)
  463. static int
  464. pc_render_add_request(struct intel_ring_buffer *ring,
  465. u32 *result)
  466. {
  467. u32 seqno = i915_gem_next_request_seqno(ring);
  468. struct pipe_control *pc = ring->private;
  469. u32 scratch_addr = pc->gtt_offset + 128;
  470. int ret;
  471. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  472. * incoherent with writes to memory, i.e. completely fubar,
  473. * so we need to use PIPE_NOTIFY instead.
  474. *
  475. * However, we also need to workaround the qword write
  476. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  477. * memory before requesting an interrupt.
  478. */
  479. ret = intel_ring_begin(ring, 32);
  480. if (ret)
  481. return ret;
  482. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  483. PIPE_CONTROL_WRITE_FLUSH |
  484. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  485. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  486. intel_ring_emit(ring, seqno);
  487. intel_ring_emit(ring, 0);
  488. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  489. scratch_addr += 128; /* write to separate cachelines */
  490. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  491. scratch_addr += 128;
  492. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  493. scratch_addr += 128;
  494. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  495. scratch_addr += 128;
  496. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  497. scratch_addr += 128;
  498. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  499. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  500. PIPE_CONTROL_WRITE_FLUSH |
  501. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  502. PIPE_CONTROL_NOTIFY);
  503. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  504. intel_ring_emit(ring, seqno);
  505. intel_ring_emit(ring, 0);
  506. intel_ring_advance(ring);
  507. *result = seqno;
  508. return 0;
  509. }
  510. static u32
  511. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  512. {
  513. struct drm_device *dev = ring->dev;
  514. /* Workaround to force correct ordering between irq and seqno writes on
  515. * ivb (and maybe also on snb) by reading from a CS register (like
  516. * ACTHD) before reading the status page. */
  517. if (IS_GEN6(dev) || IS_GEN7(dev))
  518. intel_ring_get_active_head(ring);
  519. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  520. }
  521. static u32
  522. ring_get_seqno(struct intel_ring_buffer *ring)
  523. {
  524. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  525. }
  526. static u32
  527. pc_render_get_seqno(struct intel_ring_buffer *ring)
  528. {
  529. struct pipe_control *pc = ring->private;
  530. return pc->cpu_page[0];
  531. }
  532. static bool
  533. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  534. {
  535. struct drm_device *dev = ring->dev;
  536. drm_i915_private_t *dev_priv = dev->dev_private;
  537. unsigned long flags;
  538. if (!dev->irq_enabled)
  539. return false;
  540. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  541. if (ring->irq_refcount++ == 0) {
  542. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  543. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  544. POSTING_READ(GTIMR);
  545. }
  546. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  547. return true;
  548. }
  549. static void
  550. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  551. {
  552. struct drm_device *dev = ring->dev;
  553. drm_i915_private_t *dev_priv = dev->dev_private;
  554. unsigned long flags;
  555. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  556. if (--ring->irq_refcount == 0) {
  557. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  558. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  559. POSTING_READ(GTIMR);
  560. }
  561. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  562. }
  563. static bool
  564. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  565. {
  566. struct drm_device *dev = ring->dev;
  567. drm_i915_private_t *dev_priv = dev->dev_private;
  568. unsigned long flags;
  569. if (!dev->irq_enabled)
  570. return false;
  571. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  572. if (ring->irq_refcount++ == 0) {
  573. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  574. I915_WRITE(IMR, dev_priv->irq_mask);
  575. POSTING_READ(IMR);
  576. }
  577. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  578. return true;
  579. }
  580. static void
  581. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  582. {
  583. struct drm_device *dev = ring->dev;
  584. drm_i915_private_t *dev_priv = dev->dev_private;
  585. unsigned long flags;
  586. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  587. if (--ring->irq_refcount == 0) {
  588. dev_priv->irq_mask |= ring->irq_enable_mask;
  589. I915_WRITE(IMR, dev_priv->irq_mask);
  590. POSTING_READ(IMR);
  591. }
  592. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  593. }
  594. static bool
  595. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  596. {
  597. struct drm_device *dev = ring->dev;
  598. drm_i915_private_t *dev_priv = dev->dev_private;
  599. unsigned long flags;
  600. if (!dev->irq_enabled)
  601. return false;
  602. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  603. if (ring->irq_refcount++ == 0) {
  604. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  605. I915_WRITE16(IMR, dev_priv->irq_mask);
  606. POSTING_READ16(IMR);
  607. }
  608. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  609. return true;
  610. }
  611. static void
  612. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  613. {
  614. struct drm_device *dev = ring->dev;
  615. drm_i915_private_t *dev_priv = dev->dev_private;
  616. unsigned long flags;
  617. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  618. if (--ring->irq_refcount == 0) {
  619. dev_priv->irq_mask |= ring->irq_enable_mask;
  620. I915_WRITE16(IMR, dev_priv->irq_mask);
  621. POSTING_READ16(IMR);
  622. }
  623. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  624. }
  625. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  626. {
  627. struct drm_device *dev = ring->dev;
  628. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  629. u32 mmio = 0;
  630. /* The ring status page addresses are no longer next to the rest of
  631. * the ring registers as of gen7.
  632. */
  633. if (IS_GEN7(dev)) {
  634. switch (ring->id) {
  635. case RCS:
  636. mmio = RENDER_HWS_PGA_GEN7;
  637. break;
  638. case BCS:
  639. mmio = BLT_HWS_PGA_GEN7;
  640. break;
  641. case VCS:
  642. mmio = BSD_HWS_PGA_GEN7;
  643. break;
  644. }
  645. } else if (IS_GEN6(ring->dev)) {
  646. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  647. } else {
  648. mmio = RING_HWS_PGA(ring->mmio_base);
  649. }
  650. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  651. POSTING_READ(mmio);
  652. }
  653. static int
  654. bsd_ring_flush(struct intel_ring_buffer *ring,
  655. u32 invalidate_domains,
  656. u32 flush_domains)
  657. {
  658. int ret;
  659. ret = intel_ring_begin(ring, 2);
  660. if (ret)
  661. return ret;
  662. intel_ring_emit(ring, MI_FLUSH);
  663. intel_ring_emit(ring, MI_NOOP);
  664. intel_ring_advance(ring);
  665. return 0;
  666. }
  667. static int
  668. i9xx_add_request(struct intel_ring_buffer *ring,
  669. u32 *result)
  670. {
  671. u32 seqno;
  672. int ret;
  673. ret = intel_ring_begin(ring, 4);
  674. if (ret)
  675. return ret;
  676. seqno = i915_gem_next_request_seqno(ring);
  677. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  678. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  679. intel_ring_emit(ring, seqno);
  680. intel_ring_emit(ring, MI_USER_INTERRUPT);
  681. intel_ring_advance(ring);
  682. *result = seqno;
  683. return 0;
  684. }
  685. static bool
  686. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  687. {
  688. struct drm_device *dev = ring->dev;
  689. drm_i915_private_t *dev_priv = dev->dev_private;
  690. unsigned long flags;
  691. if (!dev->irq_enabled)
  692. return false;
  693. /* It looks like we need to prevent the gt from suspending while waiting
  694. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  695. * blt/bsd rings on ivb. */
  696. gen6_gt_force_wake_get(dev_priv);
  697. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  698. if (ring->irq_refcount++ == 0) {
  699. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  700. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  701. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  702. POSTING_READ(GTIMR);
  703. }
  704. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  705. return true;
  706. }
  707. static void
  708. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  709. {
  710. struct drm_device *dev = ring->dev;
  711. drm_i915_private_t *dev_priv = dev->dev_private;
  712. unsigned long flags;
  713. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  714. if (--ring->irq_refcount == 0) {
  715. I915_WRITE_IMR(ring, ~0);
  716. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  717. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  718. POSTING_READ(GTIMR);
  719. }
  720. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  721. gen6_gt_force_wake_put(dev_priv);
  722. }
  723. static int
  724. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  725. {
  726. int ret;
  727. ret = intel_ring_begin(ring, 2);
  728. if (ret)
  729. return ret;
  730. intel_ring_emit(ring,
  731. MI_BATCH_BUFFER_START |
  732. MI_BATCH_GTT |
  733. MI_BATCH_NON_SECURE_I965);
  734. intel_ring_emit(ring, offset);
  735. intel_ring_advance(ring);
  736. return 0;
  737. }
  738. static int
  739. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  740. u32 offset, u32 len)
  741. {
  742. int ret;
  743. ret = intel_ring_begin(ring, 4);
  744. if (ret)
  745. return ret;
  746. intel_ring_emit(ring, MI_BATCH_BUFFER);
  747. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  748. intel_ring_emit(ring, offset + len - 8);
  749. intel_ring_emit(ring, 0);
  750. intel_ring_advance(ring);
  751. return 0;
  752. }
  753. static int
  754. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  755. u32 offset, u32 len)
  756. {
  757. int ret;
  758. ret = intel_ring_begin(ring, 2);
  759. if (ret)
  760. return ret;
  761. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  762. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  763. intel_ring_advance(ring);
  764. return 0;
  765. }
  766. static void cleanup_status_page(struct intel_ring_buffer *ring)
  767. {
  768. struct drm_i915_gem_object *obj;
  769. obj = ring->status_page.obj;
  770. if (obj == NULL)
  771. return;
  772. kunmap(obj->pages[0]);
  773. i915_gem_object_unpin(obj);
  774. drm_gem_object_unreference(&obj->base);
  775. ring->status_page.obj = NULL;
  776. }
  777. static int init_status_page(struct intel_ring_buffer *ring)
  778. {
  779. struct drm_device *dev = ring->dev;
  780. struct drm_i915_gem_object *obj;
  781. int ret;
  782. obj = i915_gem_alloc_object(dev, 4096);
  783. if (obj == NULL) {
  784. DRM_ERROR("Failed to allocate status page\n");
  785. ret = -ENOMEM;
  786. goto err;
  787. }
  788. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  789. ret = i915_gem_object_pin(obj, 4096, true);
  790. if (ret != 0) {
  791. goto err_unref;
  792. }
  793. ring->status_page.gfx_addr = obj->gtt_offset;
  794. ring->status_page.page_addr = kmap(obj->pages[0]);
  795. if (ring->status_page.page_addr == NULL) {
  796. goto err_unpin;
  797. }
  798. ring->status_page.obj = obj;
  799. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  800. intel_ring_setup_status_page(ring);
  801. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  802. ring->name, ring->status_page.gfx_addr);
  803. return 0;
  804. err_unpin:
  805. i915_gem_object_unpin(obj);
  806. err_unref:
  807. drm_gem_object_unreference(&obj->base);
  808. err:
  809. return ret;
  810. }
  811. static int intel_init_ring_buffer(struct drm_device *dev,
  812. struct intel_ring_buffer *ring)
  813. {
  814. struct drm_i915_gem_object *obj;
  815. int ret;
  816. ring->dev = dev;
  817. INIT_LIST_HEAD(&ring->active_list);
  818. INIT_LIST_HEAD(&ring->request_list);
  819. INIT_LIST_HEAD(&ring->gpu_write_list);
  820. ring->size = 32 * PAGE_SIZE;
  821. init_waitqueue_head(&ring->irq_queue);
  822. if (I915_NEED_GFX_HWS(dev)) {
  823. ret = init_status_page(ring);
  824. if (ret)
  825. return ret;
  826. }
  827. obj = i915_gem_alloc_object(dev, ring->size);
  828. if (obj == NULL) {
  829. DRM_ERROR("Failed to allocate ringbuffer\n");
  830. ret = -ENOMEM;
  831. goto err_hws;
  832. }
  833. ring->obj = obj;
  834. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  835. if (ret)
  836. goto err_unref;
  837. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  838. if (ret)
  839. goto err_unpin;
  840. ring->virtual_start = ioremap_wc(dev->agp->base + obj->gtt_offset,
  841. ring->size);
  842. if (ring->virtual_start == NULL) {
  843. DRM_ERROR("Failed to map ringbuffer.\n");
  844. ret = -EINVAL;
  845. goto err_unpin;
  846. }
  847. ret = ring->init(ring);
  848. if (ret)
  849. goto err_unmap;
  850. /* Workaround an erratum on the i830 which causes a hang if
  851. * the TAIL pointer points to within the last 2 cachelines
  852. * of the buffer.
  853. */
  854. ring->effective_size = ring->size;
  855. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  856. ring->effective_size -= 128;
  857. return 0;
  858. err_unmap:
  859. iounmap(ring->virtual_start);
  860. err_unpin:
  861. i915_gem_object_unpin(obj);
  862. err_unref:
  863. drm_gem_object_unreference(&obj->base);
  864. ring->obj = NULL;
  865. err_hws:
  866. cleanup_status_page(ring);
  867. return ret;
  868. }
  869. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  870. {
  871. struct drm_i915_private *dev_priv;
  872. int ret;
  873. if (ring->obj == NULL)
  874. return;
  875. /* Disable the ring buffer. The ring must be idle at this point */
  876. dev_priv = ring->dev->dev_private;
  877. ret = intel_wait_ring_idle(ring);
  878. if (ret)
  879. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  880. ring->name, ret);
  881. I915_WRITE_CTL(ring, 0);
  882. iounmap(ring->virtual_start);
  883. i915_gem_object_unpin(ring->obj);
  884. drm_gem_object_unreference(&ring->obj->base);
  885. ring->obj = NULL;
  886. if (ring->cleanup)
  887. ring->cleanup(ring);
  888. cleanup_status_page(ring);
  889. }
  890. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  891. {
  892. uint32_t __iomem *virt;
  893. int rem = ring->size - ring->tail;
  894. if (ring->space < rem) {
  895. int ret = intel_wait_ring_buffer(ring, rem);
  896. if (ret)
  897. return ret;
  898. }
  899. virt = ring->virtual_start + ring->tail;
  900. rem /= 4;
  901. while (rem--)
  902. iowrite32(MI_NOOP, virt++);
  903. ring->tail = 0;
  904. ring->space = ring_space(ring);
  905. return 0;
  906. }
  907. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  908. {
  909. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  910. bool was_interruptible;
  911. int ret;
  912. /* XXX As we have not yet audited all the paths to check that
  913. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  914. * allow us to be interruptible by a signal.
  915. */
  916. was_interruptible = dev_priv->mm.interruptible;
  917. dev_priv->mm.interruptible = false;
  918. ret = i915_wait_request(ring, seqno);
  919. dev_priv->mm.interruptible = was_interruptible;
  920. if (!ret)
  921. i915_gem_retire_requests_ring(ring);
  922. return ret;
  923. }
  924. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  925. {
  926. struct drm_i915_gem_request *request;
  927. u32 seqno = 0;
  928. int ret;
  929. i915_gem_retire_requests_ring(ring);
  930. if (ring->last_retired_head != -1) {
  931. ring->head = ring->last_retired_head;
  932. ring->last_retired_head = -1;
  933. ring->space = ring_space(ring);
  934. if (ring->space >= n)
  935. return 0;
  936. }
  937. list_for_each_entry(request, &ring->request_list, list) {
  938. int space;
  939. if (request->tail == -1)
  940. continue;
  941. space = request->tail - (ring->tail + 8);
  942. if (space < 0)
  943. space += ring->size;
  944. if (space >= n) {
  945. seqno = request->seqno;
  946. break;
  947. }
  948. /* Consume this request in case we need more space than
  949. * is available and so need to prevent a race between
  950. * updating last_retired_head and direct reads of
  951. * I915_RING_HEAD. It also provides a nice sanity check.
  952. */
  953. request->tail = -1;
  954. }
  955. if (seqno == 0)
  956. return -ENOSPC;
  957. ret = intel_ring_wait_seqno(ring, seqno);
  958. if (ret)
  959. return ret;
  960. if (WARN_ON(ring->last_retired_head == -1))
  961. return -ENOSPC;
  962. ring->head = ring->last_retired_head;
  963. ring->last_retired_head = -1;
  964. ring->space = ring_space(ring);
  965. if (WARN_ON(ring->space < n))
  966. return -ENOSPC;
  967. return 0;
  968. }
  969. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  970. {
  971. struct drm_device *dev = ring->dev;
  972. struct drm_i915_private *dev_priv = dev->dev_private;
  973. unsigned long end;
  974. int ret;
  975. ret = intel_ring_wait_request(ring, n);
  976. if (ret != -ENOSPC)
  977. return ret;
  978. trace_i915_ring_wait_begin(ring);
  979. /* With GEM the hangcheck timer should kick us out of the loop,
  980. * leaving it early runs the risk of corrupting GEM state (due
  981. * to running on almost untested codepaths). But on resume
  982. * timers don't work yet, so prevent a complete hang in that
  983. * case by choosing an insanely large timeout. */
  984. end = jiffies + 60 * HZ;
  985. do {
  986. ring->head = I915_READ_HEAD(ring);
  987. ring->space = ring_space(ring);
  988. if (ring->space >= n) {
  989. trace_i915_ring_wait_end(ring);
  990. return 0;
  991. }
  992. if (dev->primary->master) {
  993. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  994. if (master_priv->sarea_priv)
  995. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  996. }
  997. msleep(1);
  998. if (atomic_read(&dev_priv->mm.wedged))
  999. return -EAGAIN;
  1000. } while (!time_after(jiffies, end));
  1001. trace_i915_ring_wait_end(ring);
  1002. return -EBUSY;
  1003. }
  1004. int intel_ring_begin(struct intel_ring_buffer *ring,
  1005. int num_dwords)
  1006. {
  1007. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1008. int n = 4*num_dwords;
  1009. int ret;
  1010. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1011. return -EIO;
  1012. if (unlikely(ring->tail + n > ring->effective_size)) {
  1013. ret = intel_wrap_ring_buffer(ring);
  1014. if (unlikely(ret))
  1015. return ret;
  1016. }
  1017. if (unlikely(ring->space < n)) {
  1018. ret = intel_wait_ring_buffer(ring, n);
  1019. if (unlikely(ret))
  1020. return ret;
  1021. }
  1022. ring->space -= n;
  1023. return 0;
  1024. }
  1025. void intel_ring_advance(struct intel_ring_buffer *ring)
  1026. {
  1027. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1028. ring->tail &= ring->size - 1;
  1029. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1030. return;
  1031. ring->write_tail(ring, ring->tail);
  1032. }
  1033. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1034. u32 value)
  1035. {
  1036. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1037. /* Every tail move must follow the sequence below */
  1038. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1039. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1040. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1041. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1042. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1043. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1044. 50))
  1045. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1046. I915_WRITE_TAIL(ring, value);
  1047. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1048. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1049. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1050. }
  1051. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1052. u32 invalidate, u32 flush)
  1053. {
  1054. uint32_t cmd;
  1055. int ret;
  1056. ret = intel_ring_begin(ring, 4);
  1057. if (ret)
  1058. return ret;
  1059. cmd = MI_FLUSH_DW;
  1060. if (invalidate & I915_GEM_GPU_DOMAINS)
  1061. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1062. intel_ring_emit(ring, cmd);
  1063. intel_ring_emit(ring, 0);
  1064. intel_ring_emit(ring, 0);
  1065. intel_ring_emit(ring, MI_NOOP);
  1066. intel_ring_advance(ring);
  1067. return 0;
  1068. }
  1069. static int
  1070. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1071. u32 offset, u32 len)
  1072. {
  1073. int ret;
  1074. ret = intel_ring_begin(ring, 2);
  1075. if (ret)
  1076. return ret;
  1077. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1078. /* bit0-7 is the length on GEN6+ */
  1079. intel_ring_emit(ring, offset);
  1080. intel_ring_advance(ring);
  1081. return 0;
  1082. }
  1083. /* Blitter support (SandyBridge+) */
  1084. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1085. u32 invalidate, u32 flush)
  1086. {
  1087. uint32_t cmd;
  1088. int ret;
  1089. ret = intel_ring_begin(ring, 4);
  1090. if (ret)
  1091. return ret;
  1092. cmd = MI_FLUSH_DW;
  1093. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1094. cmd |= MI_INVALIDATE_TLB;
  1095. intel_ring_emit(ring, cmd);
  1096. intel_ring_emit(ring, 0);
  1097. intel_ring_emit(ring, 0);
  1098. intel_ring_emit(ring, MI_NOOP);
  1099. intel_ring_advance(ring);
  1100. return 0;
  1101. }
  1102. int intel_init_render_ring_buffer(struct drm_device *dev)
  1103. {
  1104. drm_i915_private_t *dev_priv = dev->dev_private;
  1105. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1106. ring->name = "render ring";
  1107. ring->id = RCS;
  1108. ring->mmio_base = RENDER_RING_BASE;
  1109. if (INTEL_INFO(dev)->gen >= 6) {
  1110. ring->add_request = gen6_add_request;
  1111. ring->flush = gen6_render_ring_flush;
  1112. ring->irq_get = gen6_ring_get_irq;
  1113. ring->irq_put = gen6_ring_put_irq;
  1114. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1115. ring->get_seqno = gen6_ring_get_seqno;
  1116. ring->sync_to = gen6_ring_sync;
  1117. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1118. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1119. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1120. ring->signal_mbox[0] = GEN6_VRSYNC;
  1121. ring->signal_mbox[1] = GEN6_BRSYNC;
  1122. } else if (IS_GEN5(dev)) {
  1123. ring->add_request = pc_render_add_request;
  1124. ring->flush = gen4_render_ring_flush;
  1125. ring->get_seqno = pc_render_get_seqno;
  1126. ring->irq_get = gen5_ring_get_irq;
  1127. ring->irq_put = gen5_ring_put_irq;
  1128. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1129. } else {
  1130. ring->add_request = i9xx_add_request;
  1131. if (INTEL_INFO(dev)->gen < 4)
  1132. ring->flush = gen2_render_ring_flush;
  1133. else
  1134. ring->flush = gen4_render_ring_flush;
  1135. ring->get_seqno = ring_get_seqno;
  1136. if (IS_GEN2(dev)) {
  1137. ring->irq_get = i8xx_ring_get_irq;
  1138. ring->irq_put = i8xx_ring_put_irq;
  1139. } else {
  1140. ring->irq_get = i9xx_ring_get_irq;
  1141. ring->irq_put = i9xx_ring_put_irq;
  1142. }
  1143. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1144. }
  1145. ring->write_tail = ring_write_tail;
  1146. if (INTEL_INFO(dev)->gen >= 6)
  1147. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1148. else if (INTEL_INFO(dev)->gen >= 4)
  1149. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1150. else if (IS_I830(dev) || IS_845G(dev))
  1151. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1152. else
  1153. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1154. ring->init = init_render_ring;
  1155. ring->cleanup = render_ring_cleanup;
  1156. if (!I915_NEED_GFX_HWS(dev)) {
  1157. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1158. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1159. }
  1160. return intel_init_ring_buffer(dev, ring);
  1161. }
  1162. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1163. {
  1164. drm_i915_private_t *dev_priv = dev->dev_private;
  1165. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1166. ring->name = "render ring";
  1167. ring->id = RCS;
  1168. ring->mmio_base = RENDER_RING_BASE;
  1169. if (INTEL_INFO(dev)->gen >= 6) {
  1170. /* non-kms not supported on gen6+ */
  1171. return -ENODEV;
  1172. }
  1173. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1174. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1175. * the special gen5 functions. */
  1176. ring->add_request = i9xx_add_request;
  1177. if (INTEL_INFO(dev)->gen < 4)
  1178. ring->flush = gen2_render_ring_flush;
  1179. else
  1180. ring->flush = gen4_render_ring_flush;
  1181. ring->get_seqno = ring_get_seqno;
  1182. if (IS_GEN2(dev)) {
  1183. ring->irq_get = i8xx_ring_get_irq;
  1184. ring->irq_put = i8xx_ring_put_irq;
  1185. } else {
  1186. ring->irq_get = i9xx_ring_get_irq;
  1187. ring->irq_put = i9xx_ring_put_irq;
  1188. }
  1189. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1190. ring->write_tail = ring_write_tail;
  1191. if (INTEL_INFO(dev)->gen >= 4)
  1192. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1193. else if (IS_I830(dev) || IS_845G(dev))
  1194. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1195. else
  1196. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1197. ring->init = init_render_ring;
  1198. ring->cleanup = render_ring_cleanup;
  1199. if (!I915_NEED_GFX_HWS(dev))
  1200. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1201. ring->dev = dev;
  1202. INIT_LIST_HEAD(&ring->active_list);
  1203. INIT_LIST_HEAD(&ring->request_list);
  1204. INIT_LIST_HEAD(&ring->gpu_write_list);
  1205. ring->size = size;
  1206. ring->effective_size = ring->size;
  1207. if (IS_I830(ring->dev))
  1208. ring->effective_size -= 128;
  1209. ring->virtual_start = ioremap_wc(start, size);
  1210. if (ring->virtual_start == NULL) {
  1211. DRM_ERROR("can not ioremap virtual address for"
  1212. " ring buffer\n");
  1213. return -ENOMEM;
  1214. }
  1215. return 0;
  1216. }
  1217. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1218. {
  1219. drm_i915_private_t *dev_priv = dev->dev_private;
  1220. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1221. ring->name = "bsd ring";
  1222. ring->id = VCS;
  1223. ring->write_tail = ring_write_tail;
  1224. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1225. ring->mmio_base = GEN6_BSD_RING_BASE;
  1226. /* gen6 bsd needs a special wa for tail updates */
  1227. if (IS_GEN6(dev))
  1228. ring->write_tail = gen6_bsd_ring_write_tail;
  1229. ring->flush = gen6_ring_flush;
  1230. ring->add_request = gen6_add_request;
  1231. ring->get_seqno = gen6_ring_get_seqno;
  1232. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1233. ring->irq_get = gen6_ring_get_irq;
  1234. ring->irq_put = gen6_ring_put_irq;
  1235. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1236. ring->sync_to = gen6_ring_sync;
  1237. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1238. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1239. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1240. ring->signal_mbox[0] = GEN6_RVSYNC;
  1241. ring->signal_mbox[1] = GEN6_BVSYNC;
  1242. } else {
  1243. ring->mmio_base = BSD_RING_BASE;
  1244. ring->flush = bsd_ring_flush;
  1245. ring->add_request = i9xx_add_request;
  1246. ring->get_seqno = ring_get_seqno;
  1247. if (IS_GEN5(dev)) {
  1248. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1249. ring->irq_get = gen5_ring_get_irq;
  1250. ring->irq_put = gen5_ring_put_irq;
  1251. } else {
  1252. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1253. ring->irq_get = i9xx_ring_get_irq;
  1254. ring->irq_put = i9xx_ring_put_irq;
  1255. }
  1256. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1257. }
  1258. ring->init = init_ring_common;
  1259. return intel_init_ring_buffer(dev, ring);
  1260. }
  1261. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1262. {
  1263. drm_i915_private_t *dev_priv = dev->dev_private;
  1264. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1265. ring->name = "blitter ring";
  1266. ring->id = BCS;
  1267. ring->mmio_base = BLT_RING_BASE;
  1268. ring->write_tail = ring_write_tail;
  1269. ring->flush = blt_ring_flush;
  1270. ring->add_request = gen6_add_request;
  1271. ring->get_seqno = gen6_ring_get_seqno;
  1272. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1273. ring->irq_get = gen6_ring_get_irq;
  1274. ring->irq_put = gen6_ring_put_irq;
  1275. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1276. ring->sync_to = gen6_ring_sync;
  1277. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1278. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1279. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1280. ring->signal_mbox[0] = GEN6_RBSYNC;
  1281. ring->signal_mbox[1] = GEN6_VBSYNC;
  1282. ring->init = init_ring_common;
  1283. return intel_init_ring_buffer(dev, ring);
  1284. }