langwell_udc.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387
  1. /*
  2. * Intel Langwell USB Device Controller driver
  3. * Copyright (C) 2008-2009, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. */
  19. /* #undef DEBUG */
  20. /* #undef VERBOSE_DEBUG */
  21. #if defined(CONFIG_USB_LANGWELL_OTG)
  22. #define OTG_TRANSCEIVER
  23. #endif
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/kernel.h>
  28. #include <linux/delay.h>
  29. #include <linux/ioport.h>
  30. #include <linux/sched.h>
  31. #include <linux/slab.h>
  32. #include <linux/errno.h>
  33. #include <linux/init.h>
  34. #include <linux/timer.h>
  35. #include <linux/list.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/moduleparam.h>
  38. #include <linux/device.h>
  39. #include <linux/usb/ch9.h>
  40. #include <linux/usb/gadget.h>
  41. #include <linux/usb/otg.h>
  42. #include <linux/pm.h>
  43. #include <linux/io.h>
  44. #include <linux/irq.h>
  45. #include <asm/system.h>
  46. #include <asm/unaligned.h>
  47. #include "langwell_udc.h"
  48. #define DRIVER_DESC "Intel Langwell USB Device Controller driver"
  49. #define DRIVER_VERSION "16 May 2009"
  50. static const char driver_name[] = "langwell_udc";
  51. static const char driver_desc[] = DRIVER_DESC;
  52. /* controller device global variable */
  53. static struct langwell_udc *the_controller;
  54. /* for endpoint 0 operations */
  55. static const struct usb_endpoint_descriptor
  56. langwell_ep0_desc = {
  57. .bLength = USB_DT_ENDPOINT_SIZE,
  58. .bDescriptorType = USB_DT_ENDPOINT,
  59. .bEndpointAddress = 0,
  60. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  61. .wMaxPacketSize = EP0_MAX_PKT_SIZE,
  62. };
  63. /*-------------------------------------------------------------------------*/
  64. /* debugging */
  65. #ifdef VERBOSE_DEBUG
  66. static inline void print_all_registers(struct langwell_udc *dev)
  67. {
  68. int i;
  69. /* Capability Registers */
  70. dev_dbg(&dev->pdev->dev,
  71. "Capability Registers (offset: 0x%04x, length: 0x%08x)\n",
  72. CAP_REG_OFFSET, (u32)sizeof(struct langwell_cap_regs));
  73. dev_dbg(&dev->pdev->dev, "caplength=0x%02x\n",
  74. readb(&dev->cap_regs->caplength));
  75. dev_dbg(&dev->pdev->dev, "hciversion=0x%04x\n",
  76. readw(&dev->cap_regs->hciversion));
  77. dev_dbg(&dev->pdev->dev, "hcsparams=0x%08x\n",
  78. readl(&dev->cap_regs->hcsparams));
  79. dev_dbg(&dev->pdev->dev, "hccparams=0x%08x\n",
  80. readl(&dev->cap_regs->hccparams));
  81. dev_dbg(&dev->pdev->dev, "dciversion=0x%04x\n",
  82. readw(&dev->cap_regs->dciversion));
  83. dev_dbg(&dev->pdev->dev, "dccparams=0x%08x\n",
  84. readl(&dev->cap_regs->dccparams));
  85. /* Operational Registers */
  86. dev_dbg(&dev->pdev->dev,
  87. "Operational Registers (offset: 0x%04x, length: 0x%08x)\n",
  88. OP_REG_OFFSET, (u32)sizeof(struct langwell_op_regs));
  89. dev_dbg(&dev->pdev->dev, "extsts=0x%08x\n",
  90. readl(&dev->op_regs->extsts));
  91. dev_dbg(&dev->pdev->dev, "extintr=0x%08x\n",
  92. readl(&dev->op_regs->extintr));
  93. dev_dbg(&dev->pdev->dev, "usbcmd=0x%08x\n",
  94. readl(&dev->op_regs->usbcmd));
  95. dev_dbg(&dev->pdev->dev, "usbsts=0x%08x\n",
  96. readl(&dev->op_regs->usbsts));
  97. dev_dbg(&dev->pdev->dev, "usbintr=0x%08x\n",
  98. readl(&dev->op_regs->usbintr));
  99. dev_dbg(&dev->pdev->dev, "frindex=0x%08x\n",
  100. readl(&dev->op_regs->frindex));
  101. dev_dbg(&dev->pdev->dev, "ctrldssegment=0x%08x\n",
  102. readl(&dev->op_regs->ctrldssegment));
  103. dev_dbg(&dev->pdev->dev, "deviceaddr=0x%08x\n",
  104. readl(&dev->op_regs->deviceaddr));
  105. dev_dbg(&dev->pdev->dev, "endpointlistaddr=0x%08x\n",
  106. readl(&dev->op_regs->endpointlistaddr));
  107. dev_dbg(&dev->pdev->dev, "ttctrl=0x%08x\n",
  108. readl(&dev->op_regs->ttctrl));
  109. dev_dbg(&dev->pdev->dev, "burstsize=0x%08x\n",
  110. readl(&dev->op_regs->burstsize));
  111. dev_dbg(&dev->pdev->dev, "txfilltuning=0x%08x\n",
  112. readl(&dev->op_regs->txfilltuning));
  113. dev_dbg(&dev->pdev->dev, "txttfilltuning=0x%08x\n",
  114. readl(&dev->op_regs->txttfilltuning));
  115. dev_dbg(&dev->pdev->dev, "ic_usb=0x%08x\n",
  116. readl(&dev->op_regs->ic_usb));
  117. dev_dbg(&dev->pdev->dev, "ulpi_viewport=0x%08x\n",
  118. readl(&dev->op_regs->ulpi_viewport));
  119. dev_dbg(&dev->pdev->dev, "configflag=0x%08x\n",
  120. readl(&dev->op_regs->configflag));
  121. dev_dbg(&dev->pdev->dev, "portsc1=0x%08x\n",
  122. readl(&dev->op_regs->portsc1));
  123. dev_dbg(&dev->pdev->dev, "devlc=0x%08x\n",
  124. readl(&dev->op_regs->devlc));
  125. dev_dbg(&dev->pdev->dev, "otgsc=0x%08x\n",
  126. readl(&dev->op_regs->otgsc));
  127. dev_dbg(&dev->pdev->dev, "usbmode=0x%08x\n",
  128. readl(&dev->op_regs->usbmode));
  129. dev_dbg(&dev->pdev->dev, "endptnak=0x%08x\n",
  130. readl(&dev->op_regs->endptnak));
  131. dev_dbg(&dev->pdev->dev, "endptnaken=0x%08x\n",
  132. readl(&dev->op_regs->endptnaken));
  133. dev_dbg(&dev->pdev->dev, "endptsetupstat=0x%08x\n",
  134. readl(&dev->op_regs->endptsetupstat));
  135. dev_dbg(&dev->pdev->dev, "endptprime=0x%08x\n",
  136. readl(&dev->op_regs->endptprime));
  137. dev_dbg(&dev->pdev->dev, "endptflush=0x%08x\n",
  138. readl(&dev->op_regs->endptflush));
  139. dev_dbg(&dev->pdev->dev, "endptstat=0x%08x\n",
  140. readl(&dev->op_regs->endptstat));
  141. dev_dbg(&dev->pdev->dev, "endptcomplete=0x%08x\n",
  142. readl(&dev->op_regs->endptcomplete));
  143. for (i = 0; i < dev->ep_max / 2; i++) {
  144. dev_dbg(&dev->pdev->dev, "endptctrl[%d]=0x%08x\n",
  145. i, readl(&dev->op_regs->endptctrl[i]));
  146. }
  147. }
  148. #else
  149. #define print_all_registers(dev) do { } while (0)
  150. #endif /* VERBOSE_DEBUG */
  151. /*-------------------------------------------------------------------------*/
  152. #define is_in(ep) (((ep)->ep_num == 0) ? ((ep)->dev->ep0_dir == \
  153. USB_DIR_IN) : (usb_endpoint_dir_in((ep)->desc)))
  154. #define DIR_STRING(ep) (is_in(ep) ? "in" : "out")
  155. static char *type_string(const struct usb_endpoint_descriptor *desc)
  156. {
  157. switch (usb_endpoint_type(desc)) {
  158. case USB_ENDPOINT_XFER_BULK:
  159. return "bulk";
  160. case USB_ENDPOINT_XFER_ISOC:
  161. return "iso";
  162. case USB_ENDPOINT_XFER_INT:
  163. return "int";
  164. };
  165. return "control";
  166. }
  167. /* configure endpoint control registers */
  168. static void ep_reset(struct langwell_ep *ep, unsigned char ep_num,
  169. unsigned char is_in, unsigned char ep_type)
  170. {
  171. struct langwell_udc *dev;
  172. u32 endptctrl;
  173. dev = ep->dev;
  174. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  175. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  176. if (is_in) { /* TX */
  177. if (ep_num)
  178. endptctrl |= EPCTRL_TXR;
  179. endptctrl |= EPCTRL_TXE;
  180. endptctrl |= ep_type << EPCTRL_TXT_SHIFT;
  181. } else { /* RX */
  182. if (ep_num)
  183. endptctrl |= EPCTRL_RXR;
  184. endptctrl |= EPCTRL_RXE;
  185. endptctrl |= ep_type << EPCTRL_RXT_SHIFT;
  186. }
  187. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  188. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  189. }
  190. /* reset ep0 dQH and endptctrl */
  191. static void ep0_reset(struct langwell_udc *dev)
  192. {
  193. struct langwell_ep *ep;
  194. int i;
  195. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  196. /* ep0 in and out */
  197. for (i = 0; i < 2; i++) {
  198. ep = &dev->ep[i];
  199. ep->dev = dev;
  200. /* ep0 dQH */
  201. ep->dqh = &dev->ep_dqh[i];
  202. /* configure ep0 endpoint capabilities in dQH */
  203. ep->dqh->dqh_ios = 1;
  204. ep->dqh->dqh_mpl = EP0_MAX_PKT_SIZE;
  205. /* enable ep0-in HW zero length termination select */
  206. if (is_in(ep))
  207. ep->dqh->dqh_zlt = 0;
  208. ep->dqh->dqh_mult = 0;
  209. ep->dqh->dtd_next = DTD_TERM;
  210. /* configure ep0 control registers */
  211. ep_reset(&dev->ep[0], 0, i, USB_ENDPOINT_XFER_CONTROL);
  212. }
  213. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  214. return;
  215. }
  216. /*-------------------------------------------------------------------------*/
  217. /* endpoints operations */
  218. /* configure endpoint, making it usable */
  219. static int langwell_ep_enable(struct usb_ep *_ep,
  220. const struct usb_endpoint_descriptor *desc)
  221. {
  222. struct langwell_udc *dev;
  223. struct langwell_ep *ep;
  224. u16 max = 0;
  225. unsigned long flags;
  226. int i, retval = 0;
  227. unsigned char zlt, ios = 0, mult = 0;
  228. ep = container_of(_ep, struct langwell_ep, ep);
  229. dev = ep->dev;
  230. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  231. if (!_ep || !desc || ep->desc
  232. || desc->bDescriptorType != USB_DT_ENDPOINT)
  233. return -EINVAL;
  234. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)
  235. return -ESHUTDOWN;
  236. max = le16_to_cpu(desc->wMaxPacketSize);
  237. /*
  238. * disable HW zero length termination select
  239. * driver handles zero length packet through req->req.zero
  240. */
  241. zlt = 1;
  242. /*
  243. * sanity check type, direction, address, and then
  244. * initialize the endpoint capabilities fields in dQH
  245. */
  246. switch (usb_endpoint_type(desc)) {
  247. case USB_ENDPOINT_XFER_CONTROL:
  248. ios = 1;
  249. break;
  250. case USB_ENDPOINT_XFER_BULK:
  251. if ((dev->gadget.speed == USB_SPEED_HIGH
  252. && max != 512)
  253. || (dev->gadget.speed == USB_SPEED_FULL
  254. && max > 64)) {
  255. goto done;
  256. }
  257. break;
  258. case USB_ENDPOINT_XFER_INT:
  259. if (strstr(ep->ep.name, "-iso")) /* bulk is ok */
  260. goto done;
  261. switch (dev->gadget.speed) {
  262. case USB_SPEED_HIGH:
  263. if (max <= 1024)
  264. break;
  265. case USB_SPEED_FULL:
  266. if (max <= 64)
  267. break;
  268. default:
  269. if (max <= 8)
  270. break;
  271. goto done;
  272. }
  273. break;
  274. case USB_ENDPOINT_XFER_ISOC:
  275. if (strstr(ep->ep.name, "-bulk")
  276. || strstr(ep->ep.name, "-int"))
  277. goto done;
  278. switch (dev->gadget.speed) {
  279. case USB_SPEED_HIGH:
  280. if (max <= 1024)
  281. break;
  282. case USB_SPEED_FULL:
  283. if (max <= 1023)
  284. break;
  285. default:
  286. goto done;
  287. }
  288. /*
  289. * FIXME:
  290. * calculate transactions needed for high bandwidth iso
  291. */
  292. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  293. max = max & 0x8ff; /* bit 0~10 */
  294. /* 3 transactions at most */
  295. if (mult > 3)
  296. goto done;
  297. break;
  298. default:
  299. goto done;
  300. }
  301. spin_lock_irqsave(&dev->lock, flags);
  302. ep->ep.maxpacket = max;
  303. ep->desc = desc;
  304. ep->stopped = 0;
  305. ep->ep_num = usb_endpoint_num(desc);
  306. /* ep_type */
  307. ep->ep_type = usb_endpoint_type(desc);
  308. /* configure endpoint control registers */
  309. ep_reset(ep, ep->ep_num, is_in(ep), ep->ep_type);
  310. /* configure endpoint capabilities in dQH */
  311. i = ep->ep_num * 2 + is_in(ep);
  312. ep->dqh = &dev->ep_dqh[i];
  313. ep->dqh->dqh_ios = ios;
  314. ep->dqh->dqh_mpl = cpu_to_le16(max);
  315. ep->dqh->dqh_zlt = zlt;
  316. ep->dqh->dqh_mult = mult;
  317. ep->dqh->dtd_next = DTD_TERM;
  318. dev_dbg(&dev->pdev->dev, "enabled %s (ep%d%s-%s), max %04x\n",
  319. _ep->name,
  320. ep->ep_num,
  321. DIR_STRING(ep),
  322. type_string(desc),
  323. max);
  324. spin_unlock_irqrestore(&dev->lock, flags);
  325. done:
  326. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  327. return retval;
  328. }
  329. /*-------------------------------------------------------------------------*/
  330. /* retire a request */
  331. static void done(struct langwell_ep *ep, struct langwell_request *req,
  332. int status)
  333. {
  334. struct langwell_udc *dev = ep->dev;
  335. unsigned stopped = ep->stopped;
  336. struct langwell_dtd *curr_dtd, *next_dtd;
  337. int i;
  338. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  339. /* remove the req from ep->queue */
  340. list_del_init(&req->queue);
  341. if (req->req.status == -EINPROGRESS)
  342. req->req.status = status;
  343. else
  344. status = req->req.status;
  345. /* free dTD for the request */
  346. next_dtd = req->head;
  347. for (i = 0; i < req->dtd_count; i++) {
  348. curr_dtd = next_dtd;
  349. if (i != req->dtd_count - 1)
  350. next_dtd = curr_dtd->next_dtd_virt;
  351. dma_pool_free(dev->dtd_pool, curr_dtd, curr_dtd->dtd_dma);
  352. }
  353. if (req->mapped) {
  354. dma_unmap_single(&dev->pdev->dev,
  355. req->req.dma, req->req.length,
  356. is_in(ep) ? PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
  357. req->req.dma = DMA_ADDR_INVALID;
  358. req->mapped = 0;
  359. } else
  360. dma_sync_single_for_cpu(&dev->pdev->dev, req->req.dma,
  361. req->req.length,
  362. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  363. if (status != -ESHUTDOWN)
  364. dev_dbg(&dev->pdev->dev,
  365. "complete %s, req %p, stat %d, len %u/%u\n",
  366. ep->ep.name, &req->req, status,
  367. req->req.actual, req->req.length);
  368. /* don't modify queue heads during completion callback */
  369. ep->stopped = 1;
  370. spin_unlock(&dev->lock);
  371. /* complete routine from gadget driver */
  372. if (req->req.complete)
  373. req->req.complete(&ep->ep, &req->req);
  374. spin_lock(&dev->lock);
  375. ep->stopped = stopped;
  376. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  377. }
  378. static void langwell_ep_fifo_flush(struct usb_ep *_ep);
  379. /* delete all endpoint requests, called with spinlock held */
  380. static void nuke(struct langwell_ep *ep, int status)
  381. {
  382. /* called with spinlock held */
  383. ep->stopped = 1;
  384. /* endpoint fifo flush */
  385. if (&ep->ep && ep->desc)
  386. langwell_ep_fifo_flush(&ep->ep);
  387. while (!list_empty(&ep->queue)) {
  388. struct langwell_request *req = NULL;
  389. req = list_entry(ep->queue.next, struct langwell_request,
  390. queue);
  391. done(ep, req, status);
  392. }
  393. }
  394. /*-------------------------------------------------------------------------*/
  395. /* endpoint is no longer usable */
  396. static int langwell_ep_disable(struct usb_ep *_ep)
  397. {
  398. struct langwell_ep *ep;
  399. unsigned long flags;
  400. struct langwell_udc *dev;
  401. int ep_num;
  402. u32 endptctrl;
  403. ep = container_of(_ep, struct langwell_ep, ep);
  404. dev = ep->dev;
  405. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  406. if (!_ep || !ep->desc)
  407. return -EINVAL;
  408. spin_lock_irqsave(&dev->lock, flags);
  409. /* disable endpoint control register */
  410. ep_num = ep->ep_num;
  411. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  412. if (is_in(ep))
  413. endptctrl &= ~EPCTRL_TXE;
  414. else
  415. endptctrl &= ~EPCTRL_RXE;
  416. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  417. /* nuke all pending requests (does flush) */
  418. nuke(ep, -ESHUTDOWN);
  419. ep->desc = NULL;
  420. ep->stopped = 1;
  421. spin_unlock_irqrestore(&dev->lock, flags);
  422. dev_dbg(&dev->pdev->dev, "disabled %s\n", _ep->name);
  423. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  424. return 0;
  425. }
  426. /* allocate a request object to use with this endpoint */
  427. static struct usb_request *langwell_alloc_request(struct usb_ep *_ep,
  428. gfp_t gfp_flags)
  429. {
  430. struct langwell_ep *ep;
  431. struct langwell_udc *dev;
  432. struct langwell_request *req = NULL;
  433. if (!_ep)
  434. return NULL;
  435. ep = container_of(_ep, struct langwell_ep, ep);
  436. dev = ep->dev;
  437. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  438. req = kzalloc(sizeof(*req), gfp_flags);
  439. if (!req)
  440. return NULL;
  441. req->req.dma = DMA_ADDR_INVALID;
  442. INIT_LIST_HEAD(&req->queue);
  443. dev_vdbg(&dev->pdev->dev, "alloc request for %s\n", _ep->name);
  444. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  445. return &req->req;
  446. }
  447. /* free a request object */
  448. static void langwell_free_request(struct usb_ep *_ep,
  449. struct usb_request *_req)
  450. {
  451. struct langwell_ep *ep;
  452. struct langwell_udc *dev;
  453. struct langwell_request *req = NULL;
  454. ep = container_of(_ep, struct langwell_ep, ep);
  455. dev = ep->dev;
  456. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  457. if (!_ep || !_req)
  458. return;
  459. req = container_of(_req, struct langwell_request, req);
  460. WARN_ON(!list_empty(&req->queue));
  461. if (_req)
  462. kfree(req);
  463. dev_vdbg(&dev->pdev->dev, "free request for %s\n", _ep->name);
  464. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  465. }
  466. /*-------------------------------------------------------------------------*/
  467. /* queue dTD and PRIME endpoint */
  468. static int queue_dtd(struct langwell_ep *ep, struct langwell_request *req)
  469. {
  470. u32 bit_mask, usbcmd, endptstat, dtd_dma;
  471. u8 dtd_status;
  472. int i;
  473. struct langwell_dqh *dqh;
  474. struct langwell_udc *dev;
  475. dev = ep->dev;
  476. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  477. i = ep->ep_num * 2 + is_in(ep);
  478. dqh = &dev->ep_dqh[i];
  479. if (ep->ep_num)
  480. dev_vdbg(&dev->pdev->dev, "%s\n", ep->name);
  481. else
  482. /* ep0 */
  483. dev_vdbg(&dev->pdev->dev, "%s-%s\n", ep->name, DIR_STRING(ep));
  484. dev_vdbg(&dev->pdev->dev, "ep_dqh[%d] addr: 0x%08x\n",
  485. i, (u32)&(dev->ep_dqh[i]));
  486. bit_mask = is_in(ep) ?
  487. (1 << (ep->ep_num + 16)) : (1 << (ep->ep_num));
  488. dev_vdbg(&dev->pdev->dev, "bit_mask = 0x%08x\n", bit_mask);
  489. /* check if the pipe is empty */
  490. if (!(list_empty(&ep->queue))) {
  491. /* add dTD to the end of linked list */
  492. struct langwell_request *lastreq;
  493. lastreq = list_entry(ep->queue.prev,
  494. struct langwell_request, queue);
  495. lastreq->tail->dtd_next =
  496. cpu_to_le32(req->head->dtd_dma & DTD_NEXT_MASK);
  497. /* read prime bit, if 1 goto out */
  498. if (readl(&dev->op_regs->endptprime) & bit_mask)
  499. goto out;
  500. do {
  501. /* set ATDTW bit in USBCMD */
  502. usbcmd = readl(&dev->op_regs->usbcmd);
  503. writel(usbcmd | CMD_ATDTW, &dev->op_regs->usbcmd);
  504. /* read correct status bit */
  505. endptstat = readl(&dev->op_regs->endptstat) & bit_mask;
  506. } while (!(readl(&dev->op_regs->usbcmd) & CMD_ATDTW));
  507. /* write ATDTW bit to 0 */
  508. usbcmd = readl(&dev->op_regs->usbcmd);
  509. writel(usbcmd & ~CMD_ATDTW, &dev->op_regs->usbcmd);
  510. if (endptstat)
  511. goto out;
  512. }
  513. /* write dQH next pointer and terminate bit to 0 */
  514. dtd_dma = req->head->dtd_dma & DTD_NEXT_MASK;
  515. dqh->dtd_next = cpu_to_le32(dtd_dma);
  516. /* clear active and halt bit */
  517. dtd_status = (u8) ~(DTD_STS_ACTIVE | DTD_STS_HALTED);
  518. dqh->dtd_status &= dtd_status;
  519. dev_vdbg(&dev->pdev->dev, "dqh->dtd_status = 0x%x\n", dqh->dtd_status);
  520. /* ensure that updates to the dQH will occure before priming */
  521. wmb();
  522. /* write 1 to endptprime register to PRIME endpoint */
  523. bit_mask = is_in(ep) ? (1 << (ep->ep_num + 16)) : (1 << ep->ep_num);
  524. dev_vdbg(&dev->pdev->dev, "endprime bit_mask = 0x%08x\n", bit_mask);
  525. writel(bit_mask, &dev->op_regs->endptprime);
  526. out:
  527. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  528. return 0;
  529. }
  530. /* fill in the dTD structure to build a transfer descriptor */
  531. static struct langwell_dtd *build_dtd(struct langwell_request *req,
  532. unsigned *length, dma_addr_t *dma, int *is_last)
  533. {
  534. u32 buf_ptr;
  535. struct langwell_dtd *dtd;
  536. struct langwell_udc *dev;
  537. int i;
  538. dev = req->ep->dev;
  539. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  540. /* the maximum transfer length, up to 16k bytes */
  541. *length = min(req->req.length - req->req.actual,
  542. (unsigned)DTD_MAX_TRANSFER_LENGTH);
  543. /* create dTD dma_pool resource */
  544. dtd = dma_pool_alloc(dev->dtd_pool, GFP_KERNEL, dma);
  545. if (dtd == NULL)
  546. return dtd;
  547. dtd->dtd_dma = *dma;
  548. /* initialize buffer page pointers */
  549. buf_ptr = (u32)(req->req.dma + req->req.actual);
  550. for (i = 0; i < 5; i++)
  551. dtd->dtd_buf[i] = cpu_to_le32(buf_ptr + i * PAGE_SIZE);
  552. req->req.actual += *length;
  553. /* fill in total bytes with transfer size */
  554. dtd->dtd_total = cpu_to_le16(*length);
  555. dev_vdbg(&dev->pdev->dev, "dtd->dtd_total = %d\n", dtd->dtd_total);
  556. /* set is_last flag if req->req.zero is set or not */
  557. if (req->req.zero) {
  558. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  559. *is_last = 1;
  560. else
  561. *is_last = 0;
  562. } else if (req->req.length == req->req.actual) {
  563. *is_last = 1;
  564. } else
  565. *is_last = 0;
  566. if (*is_last == 0)
  567. dev_vdbg(&dev->pdev->dev, "multi-dtd request!\n");
  568. /* set interrupt on complete bit for the last dTD */
  569. if (*is_last && !req->req.no_interrupt)
  570. dtd->dtd_ioc = 1;
  571. /* set multiplier override 0 for non-ISO and non-TX endpoint */
  572. dtd->dtd_multo = 0;
  573. /* set the active bit of status field to 1 */
  574. dtd->dtd_status = DTD_STS_ACTIVE;
  575. dev_vdbg(&dev->pdev->dev, "dtd->dtd_status = 0x%02x\n",
  576. dtd->dtd_status);
  577. dev_vdbg(&dev->pdev->dev, "length = %d, dma addr= 0x%08x\n",
  578. *length, (int)*dma);
  579. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  580. return dtd;
  581. }
  582. /* generate dTD linked list for a request */
  583. static int req_to_dtd(struct langwell_request *req)
  584. {
  585. unsigned count;
  586. int is_last, is_first = 1;
  587. struct langwell_dtd *dtd, *last_dtd = NULL;
  588. struct langwell_udc *dev;
  589. dma_addr_t dma;
  590. dev = req->ep->dev;
  591. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  592. do {
  593. dtd = build_dtd(req, &count, &dma, &is_last);
  594. if (dtd == NULL)
  595. return -ENOMEM;
  596. if (is_first) {
  597. is_first = 0;
  598. req->head = dtd;
  599. } else {
  600. last_dtd->dtd_next = cpu_to_le32(dma);
  601. last_dtd->next_dtd_virt = dtd;
  602. }
  603. last_dtd = dtd;
  604. req->dtd_count++;
  605. } while (!is_last);
  606. /* set terminate bit to 1 for the last dTD */
  607. dtd->dtd_next = DTD_TERM;
  608. req->tail = dtd;
  609. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  610. return 0;
  611. }
  612. /*-------------------------------------------------------------------------*/
  613. /* queue (submits) an I/O requests to an endpoint */
  614. static int langwell_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  615. gfp_t gfp_flags)
  616. {
  617. struct langwell_request *req;
  618. struct langwell_ep *ep;
  619. struct langwell_udc *dev;
  620. unsigned long flags;
  621. int is_iso = 0, zlflag = 0;
  622. /* always require a cpu-view buffer */
  623. req = container_of(_req, struct langwell_request, req);
  624. ep = container_of(_ep, struct langwell_ep, ep);
  625. if (!_req || !_req->complete || !_req->buf
  626. || !list_empty(&req->queue)) {
  627. return -EINVAL;
  628. }
  629. if (unlikely(!_ep || !ep->desc))
  630. return -EINVAL;
  631. dev = ep->dev;
  632. req->ep = ep;
  633. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  634. if (usb_endpoint_xfer_isoc(ep->desc)) {
  635. if (req->req.length > ep->ep.maxpacket)
  636. return -EMSGSIZE;
  637. is_iso = 1;
  638. }
  639. if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN))
  640. return -ESHUTDOWN;
  641. /* set up dma mapping in case the caller didn't */
  642. if (_req->dma == DMA_ADDR_INVALID) {
  643. /* WORKAROUND: WARN_ON(size == 0) */
  644. if (_req->length == 0) {
  645. dev_vdbg(&dev->pdev->dev, "req->length: 0->1\n");
  646. zlflag = 1;
  647. _req->length++;
  648. }
  649. _req->dma = dma_map_single(&dev->pdev->dev,
  650. _req->buf, _req->length,
  651. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  652. if (zlflag && (_req->length == 1)) {
  653. dev_vdbg(&dev->pdev->dev, "req->length: 1->0\n");
  654. zlflag = 0;
  655. _req->length = 0;
  656. }
  657. req->mapped = 1;
  658. dev_vdbg(&dev->pdev->dev, "req->mapped = 1\n");
  659. } else {
  660. dma_sync_single_for_device(&dev->pdev->dev,
  661. _req->dma, _req->length,
  662. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  663. req->mapped = 0;
  664. dev_vdbg(&dev->pdev->dev, "req->mapped = 0\n");
  665. }
  666. dev_dbg(&dev->pdev->dev,
  667. "%s queue req %p, len %u, buf %p, dma 0x%08x\n",
  668. _ep->name,
  669. _req, _req->length, _req->buf, (int)_req->dma);
  670. _req->status = -EINPROGRESS;
  671. _req->actual = 0;
  672. req->dtd_count = 0;
  673. spin_lock_irqsave(&dev->lock, flags);
  674. /* build and put dTDs to endpoint queue */
  675. if (!req_to_dtd(req)) {
  676. queue_dtd(ep, req);
  677. } else {
  678. spin_unlock_irqrestore(&dev->lock, flags);
  679. return -ENOMEM;
  680. }
  681. /* update ep0 state */
  682. if (ep->ep_num == 0)
  683. dev->ep0_state = DATA_STATE_XMIT;
  684. if (likely(req != NULL)) {
  685. list_add_tail(&req->queue, &ep->queue);
  686. dev_vdbg(&dev->pdev->dev, "list_add_tail()\n");
  687. }
  688. spin_unlock_irqrestore(&dev->lock, flags);
  689. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  690. return 0;
  691. }
  692. /* dequeue (cancels, unlinks) an I/O request from an endpoint */
  693. static int langwell_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  694. {
  695. struct langwell_ep *ep;
  696. struct langwell_udc *dev;
  697. struct langwell_request *req;
  698. unsigned long flags;
  699. int stopped, ep_num, retval = 0;
  700. u32 endptctrl;
  701. ep = container_of(_ep, struct langwell_ep, ep);
  702. dev = ep->dev;
  703. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  704. if (!_ep || !ep->desc || !_req)
  705. return -EINVAL;
  706. if (!dev->driver)
  707. return -ESHUTDOWN;
  708. spin_lock_irqsave(&dev->lock, flags);
  709. stopped = ep->stopped;
  710. /* quiesce dma while we patch the queue */
  711. ep->stopped = 1;
  712. ep_num = ep->ep_num;
  713. /* disable endpoint control register */
  714. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  715. if (is_in(ep))
  716. endptctrl &= ~EPCTRL_TXE;
  717. else
  718. endptctrl &= ~EPCTRL_RXE;
  719. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  720. /* make sure it's still queued on this endpoint */
  721. list_for_each_entry(req, &ep->queue, queue) {
  722. if (&req->req == _req)
  723. break;
  724. }
  725. if (&req->req != _req) {
  726. retval = -EINVAL;
  727. goto done;
  728. }
  729. /* queue head may be partially complete. */
  730. if (ep->queue.next == &req->queue) {
  731. dev_dbg(&dev->pdev->dev, "unlink (%s) dma\n", _ep->name);
  732. _req->status = -ECONNRESET;
  733. langwell_ep_fifo_flush(&ep->ep);
  734. /* not the last request in endpoint queue */
  735. if (likely(ep->queue.next == &req->queue)) {
  736. struct langwell_dqh *dqh;
  737. struct langwell_request *next_req;
  738. dqh = ep->dqh;
  739. next_req = list_entry(req->queue.next,
  740. struct langwell_request, queue);
  741. /* point the dQH to the first dTD of next request */
  742. writel((u32) next_req->head, &dqh->dqh_current);
  743. }
  744. } else {
  745. struct langwell_request *prev_req;
  746. prev_req = list_entry(req->queue.prev,
  747. struct langwell_request, queue);
  748. writel(readl(&req->tail->dtd_next),
  749. &prev_req->tail->dtd_next);
  750. }
  751. done(ep, req, -ECONNRESET);
  752. done:
  753. /* enable endpoint again */
  754. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  755. if (is_in(ep))
  756. endptctrl |= EPCTRL_TXE;
  757. else
  758. endptctrl |= EPCTRL_RXE;
  759. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  760. ep->stopped = stopped;
  761. spin_unlock_irqrestore(&dev->lock, flags);
  762. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  763. return retval;
  764. }
  765. /*-------------------------------------------------------------------------*/
  766. /* endpoint set/clear halt */
  767. static void ep_set_halt(struct langwell_ep *ep, int value)
  768. {
  769. u32 endptctrl = 0;
  770. int ep_num;
  771. struct langwell_udc *dev = ep->dev;
  772. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  773. ep_num = ep->ep_num;
  774. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  775. /* value: 1 - set halt, 0 - clear halt */
  776. if (value) {
  777. /* set the stall bit */
  778. if (is_in(ep))
  779. endptctrl |= EPCTRL_TXS;
  780. else
  781. endptctrl |= EPCTRL_RXS;
  782. } else {
  783. /* clear the stall bit and reset data toggle */
  784. if (is_in(ep)) {
  785. endptctrl &= ~EPCTRL_TXS;
  786. endptctrl |= EPCTRL_TXR;
  787. } else {
  788. endptctrl &= ~EPCTRL_RXS;
  789. endptctrl |= EPCTRL_RXR;
  790. }
  791. }
  792. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  793. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  794. }
  795. /* set the endpoint halt feature */
  796. static int langwell_ep_set_halt(struct usb_ep *_ep, int value)
  797. {
  798. struct langwell_ep *ep;
  799. struct langwell_udc *dev;
  800. unsigned long flags;
  801. int retval = 0;
  802. ep = container_of(_ep, struct langwell_ep, ep);
  803. dev = ep->dev;
  804. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  805. if (!_ep || !ep->desc)
  806. return -EINVAL;
  807. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)
  808. return -ESHUTDOWN;
  809. if (usb_endpoint_xfer_isoc(ep->desc))
  810. return -EOPNOTSUPP;
  811. spin_lock_irqsave(&dev->lock, flags);
  812. /*
  813. * attempt to halt IN ep will fail if any transfer requests
  814. * are still queue
  815. */
  816. if (!list_empty(&ep->queue) && is_in(ep) && value) {
  817. /* IN endpoint FIFO holds bytes */
  818. dev_dbg(&dev->pdev->dev, "%s FIFO holds bytes\n", _ep->name);
  819. retval = -EAGAIN;
  820. goto done;
  821. }
  822. /* endpoint set/clear halt */
  823. if (ep->ep_num) {
  824. ep_set_halt(ep, value);
  825. } else { /* endpoint 0 */
  826. dev->ep0_state = WAIT_FOR_SETUP;
  827. dev->ep0_dir = USB_DIR_OUT;
  828. }
  829. done:
  830. spin_unlock_irqrestore(&dev->lock, flags);
  831. dev_dbg(&dev->pdev->dev, "%s %s halt\n",
  832. _ep->name, value ? "set" : "clear");
  833. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  834. return retval;
  835. }
  836. /* set the halt feature and ignores clear requests */
  837. static int langwell_ep_set_wedge(struct usb_ep *_ep)
  838. {
  839. struct langwell_ep *ep;
  840. struct langwell_udc *dev;
  841. ep = container_of(_ep, struct langwell_ep, ep);
  842. dev = ep->dev;
  843. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  844. if (!_ep || !ep->desc)
  845. return -EINVAL;
  846. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  847. return usb_ep_set_halt(_ep);
  848. }
  849. /* flush contents of a fifo */
  850. static void langwell_ep_fifo_flush(struct usb_ep *_ep)
  851. {
  852. struct langwell_ep *ep;
  853. struct langwell_udc *dev;
  854. u32 flush_bit;
  855. unsigned long timeout;
  856. ep = container_of(_ep, struct langwell_ep, ep);
  857. dev = ep->dev;
  858. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  859. if (!_ep || !ep->desc) {
  860. dev_vdbg(&dev->pdev->dev, "ep or ep->desc is NULL\n");
  861. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  862. return;
  863. }
  864. dev_vdbg(&dev->pdev->dev, "%s-%s fifo flush\n",
  865. _ep->name, DIR_STRING(ep));
  866. /* flush endpoint buffer */
  867. if (ep->ep_num == 0)
  868. flush_bit = (1 << 16) | 1;
  869. else if (is_in(ep))
  870. flush_bit = 1 << (ep->ep_num + 16); /* TX */
  871. else
  872. flush_bit = 1 << ep->ep_num; /* RX */
  873. /* wait until flush complete */
  874. timeout = jiffies + FLUSH_TIMEOUT;
  875. do {
  876. writel(flush_bit, &dev->op_regs->endptflush);
  877. while (readl(&dev->op_regs->endptflush)) {
  878. if (time_after(jiffies, timeout)) {
  879. dev_err(&dev->pdev->dev, "ep flush timeout\n");
  880. goto done;
  881. }
  882. cpu_relax();
  883. }
  884. } while (readl(&dev->op_regs->endptstat) & flush_bit);
  885. done:
  886. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  887. }
  888. /* endpoints operations structure */
  889. static const struct usb_ep_ops langwell_ep_ops = {
  890. /* configure endpoint, making it usable */
  891. .enable = langwell_ep_enable,
  892. /* endpoint is no longer usable */
  893. .disable = langwell_ep_disable,
  894. /* allocate a request object to use with this endpoint */
  895. .alloc_request = langwell_alloc_request,
  896. /* free a request object */
  897. .free_request = langwell_free_request,
  898. /* queue (submits) an I/O requests to an endpoint */
  899. .queue = langwell_ep_queue,
  900. /* dequeue (cancels, unlinks) an I/O request from an endpoint */
  901. .dequeue = langwell_ep_dequeue,
  902. /* set the endpoint halt feature */
  903. .set_halt = langwell_ep_set_halt,
  904. /* set the halt feature and ignores clear requests */
  905. .set_wedge = langwell_ep_set_wedge,
  906. /* flush contents of a fifo */
  907. .fifo_flush = langwell_ep_fifo_flush,
  908. };
  909. /*-------------------------------------------------------------------------*/
  910. /* device controller usb_gadget_ops structure */
  911. /* returns the current frame number */
  912. static int langwell_get_frame(struct usb_gadget *_gadget)
  913. {
  914. struct langwell_udc *dev;
  915. u16 retval;
  916. if (!_gadget)
  917. return -ENODEV;
  918. dev = container_of(_gadget, struct langwell_udc, gadget);
  919. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  920. retval = readl(&dev->op_regs->frindex) & FRINDEX_MASK;
  921. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  922. return retval;
  923. }
  924. /* tries to wake up the host connected to this gadget */
  925. static int langwell_wakeup(struct usb_gadget *_gadget)
  926. {
  927. struct langwell_udc *dev;
  928. u32 portsc1, devlc;
  929. unsigned long flags;
  930. if (!_gadget)
  931. return 0;
  932. dev = container_of(_gadget, struct langwell_udc, gadget);
  933. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  934. /* remote wakeup feature not enabled by host */
  935. if (!dev->remote_wakeup) {
  936. dev_info(&dev->pdev->dev, "remote wakeup is disabled\n");
  937. return -ENOTSUPP;
  938. }
  939. spin_lock_irqsave(&dev->lock, flags);
  940. portsc1 = readl(&dev->op_regs->portsc1);
  941. if (!(portsc1 & PORTS_SUSP)) {
  942. spin_unlock_irqrestore(&dev->lock, flags);
  943. return 0;
  944. }
  945. /* LPM L1 to L0, remote wakeup */
  946. if (dev->lpm && dev->lpm_state == LPM_L1) {
  947. portsc1 |= PORTS_SLP;
  948. writel(portsc1, &dev->op_regs->portsc1);
  949. }
  950. /* force port resume */
  951. if (dev->usb_state == USB_STATE_SUSPENDED) {
  952. portsc1 |= PORTS_FPR;
  953. writel(portsc1, &dev->op_regs->portsc1);
  954. }
  955. /* exit PHY low power suspend */
  956. devlc = readl(&dev->op_regs->devlc);
  957. devlc &= ~LPM_PHCD;
  958. writel(devlc, &dev->op_regs->devlc);
  959. spin_unlock_irqrestore(&dev->lock, flags);
  960. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  961. return 0;
  962. }
  963. /* notify controller that VBUS is powered or not */
  964. static int langwell_vbus_session(struct usb_gadget *_gadget, int is_active)
  965. {
  966. struct langwell_udc *dev;
  967. unsigned long flags;
  968. u32 usbcmd;
  969. if (!_gadget)
  970. return -ENODEV;
  971. dev = container_of(_gadget, struct langwell_udc, gadget);
  972. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  973. spin_lock_irqsave(&dev->lock, flags);
  974. dev_vdbg(&dev->pdev->dev, "VBUS status: %s\n",
  975. is_active ? "on" : "off");
  976. dev->vbus_active = (is_active != 0);
  977. if (dev->driver && dev->softconnected && dev->vbus_active) {
  978. usbcmd = readl(&dev->op_regs->usbcmd);
  979. usbcmd |= CMD_RUNSTOP;
  980. writel(usbcmd, &dev->op_regs->usbcmd);
  981. } else {
  982. usbcmd = readl(&dev->op_regs->usbcmd);
  983. usbcmd &= ~CMD_RUNSTOP;
  984. writel(usbcmd, &dev->op_regs->usbcmd);
  985. }
  986. spin_unlock_irqrestore(&dev->lock, flags);
  987. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  988. return 0;
  989. }
  990. /* constrain controller's VBUS power usage */
  991. static int langwell_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
  992. {
  993. struct langwell_udc *dev;
  994. if (!_gadget)
  995. return -ENODEV;
  996. dev = container_of(_gadget, struct langwell_udc, gadget);
  997. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  998. if (dev->transceiver) {
  999. dev_vdbg(&dev->pdev->dev, "otg_set_power\n");
  1000. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1001. return otg_set_power(dev->transceiver, mA);
  1002. }
  1003. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1004. return -ENOTSUPP;
  1005. }
  1006. /* D+ pullup, software-controlled connect/disconnect to USB host */
  1007. static int langwell_pullup(struct usb_gadget *_gadget, int is_on)
  1008. {
  1009. struct langwell_udc *dev;
  1010. u32 usbcmd;
  1011. unsigned long flags;
  1012. if (!_gadget)
  1013. return -ENODEV;
  1014. dev = container_of(_gadget, struct langwell_udc, gadget);
  1015. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1016. spin_lock_irqsave(&dev->lock, flags);
  1017. dev->softconnected = (is_on != 0);
  1018. if (dev->driver && dev->softconnected && dev->vbus_active) {
  1019. usbcmd = readl(&dev->op_regs->usbcmd);
  1020. usbcmd |= CMD_RUNSTOP;
  1021. writel(usbcmd, &dev->op_regs->usbcmd);
  1022. } else {
  1023. usbcmd = readl(&dev->op_regs->usbcmd);
  1024. usbcmd &= ~CMD_RUNSTOP;
  1025. writel(usbcmd, &dev->op_regs->usbcmd);
  1026. }
  1027. spin_unlock_irqrestore(&dev->lock, flags);
  1028. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1029. return 0;
  1030. }
  1031. /* device controller usb_gadget_ops structure */
  1032. static const struct usb_gadget_ops langwell_ops = {
  1033. /* returns the current frame number */
  1034. .get_frame = langwell_get_frame,
  1035. /* tries to wake up the host connected to this gadget */
  1036. .wakeup = langwell_wakeup,
  1037. /* set the device selfpowered feature, always selfpowered */
  1038. /* .set_selfpowered = langwell_set_selfpowered, */
  1039. /* notify controller that VBUS is powered or not */
  1040. .vbus_session = langwell_vbus_session,
  1041. /* constrain controller's VBUS power usage */
  1042. .vbus_draw = langwell_vbus_draw,
  1043. /* D+ pullup, software-controlled connect/disconnect to USB host */
  1044. .pullup = langwell_pullup,
  1045. };
  1046. /*-------------------------------------------------------------------------*/
  1047. /* device controller operations */
  1048. /* reset device controller */
  1049. static int langwell_udc_reset(struct langwell_udc *dev)
  1050. {
  1051. u32 usbcmd, usbmode, devlc, endpointlistaddr;
  1052. unsigned long timeout;
  1053. if (!dev)
  1054. return -EINVAL;
  1055. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1056. /* set controller to stop state */
  1057. usbcmd = readl(&dev->op_regs->usbcmd);
  1058. usbcmd &= ~CMD_RUNSTOP;
  1059. writel(usbcmd, &dev->op_regs->usbcmd);
  1060. /* reset device controller */
  1061. usbcmd = readl(&dev->op_regs->usbcmd);
  1062. usbcmd |= CMD_RST;
  1063. writel(usbcmd, &dev->op_regs->usbcmd);
  1064. /* wait for reset to complete */
  1065. timeout = jiffies + RESET_TIMEOUT;
  1066. while (readl(&dev->op_regs->usbcmd) & CMD_RST) {
  1067. if (time_after(jiffies, timeout)) {
  1068. dev_err(&dev->pdev->dev, "device reset timeout\n");
  1069. return -ETIMEDOUT;
  1070. }
  1071. cpu_relax();
  1072. }
  1073. /* set controller to device mode */
  1074. usbmode = readl(&dev->op_regs->usbmode);
  1075. usbmode |= MODE_DEVICE;
  1076. /* turn setup lockout off, require setup tripwire in usbcmd */
  1077. usbmode |= MODE_SLOM;
  1078. writel(usbmode, &dev->op_regs->usbmode);
  1079. usbmode = readl(&dev->op_regs->usbmode);
  1080. dev_vdbg(&dev->pdev->dev, "usbmode=0x%08x\n", usbmode);
  1081. /* Write-Clear setup status */
  1082. writel(0, &dev->op_regs->usbsts);
  1083. /* if support USB LPM, ACK all LPM token */
  1084. if (dev->lpm) {
  1085. devlc = readl(&dev->op_regs->devlc);
  1086. devlc &= ~LPM_STL; /* don't STALL LPM token */
  1087. devlc &= ~LPM_NYT_ACK; /* ACK LPM token */
  1088. writel(devlc, &dev->op_regs->devlc);
  1089. }
  1090. /* fill endpointlistaddr register */
  1091. endpointlistaddr = dev->ep_dqh_dma;
  1092. endpointlistaddr &= ENDPOINTLISTADDR_MASK;
  1093. writel(endpointlistaddr, &dev->op_regs->endpointlistaddr);
  1094. dev_vdbg(&dev->pdev->dev,
  1095. "dQH base (vir: %p, phy: 0x%08x), endpointlistaddr=0x%08x\n",
  1096. dev->ep_dqh, endpointlistaddr,
  1097. readl(&dev->op_regs->endpointlistaddr));
  1098. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1099. return 0;
  1100. }
  1101. /* reinitialize device controller endpoints */
  1102. static int eps_reinit(struct langwell_udc *dev)
  1103. {
  1104. struct langwell_ep *ep;
  1105. char name[14];
  1106. int i;
  1107. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1108. /* initialize ep0 */
  1109. ep = &dev->ep[0];
  1110. ep->dev = dev;
  1111. strncpy(ep->name, "ep0", sizeof(ep->name));
  1112. ep->ep.name = ep->name;
  1113. ep->ep.ops = &langwell_ep_ops;
  1114. ep->stopped = 0;
  1115. ep->ep.maxpacket = EP0_MAX_PKT_SIZE;
  1116. ep->ep_num = 0;
  1117. ep->desc = &langwell_ep0_desc;
  1118. INIT_LIST_HEAD(&ep->queue);
  1119. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1120. /* initialize other endpoints */
  1121. for (i = 2; i < dev->ep_max; i++) {
  1122. ep = &dev->ep[i];
  1123. if (i % 2)
  1124. snprintf(name, sizeof(name), "ep%din", i / 2);
  1125. else
  1126. snprintf(name, sizeof(name), "ep%dout", i / 2);
  1127. ep->dev = dev;
  1128. strncpy(ep->name, name, sizeof(ep->name));
  1129. ep->ep.name = ep->name;
  1130. ep->ep.ops = &langwell_ep_ops;
  1131. ep->stopped = 0;
  1132. ep->ep.maxpacket = (unsigned short) ~0;
  1133. ep->ep_num = i / 2;
  1134. INIT_LIST_HEAD(&ep->queue);
  1135. list_add_tail(&ep->ep.ep_list, &dev->gadget.ep_list);
  1136. }
  1137. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1138. return 0;
  1139. }
  1140. /* enable interrupt and set controller to run state */
  1141. static void langwell_udc_start(struct langwell_udc *dev)
  1142. {
  1143. u32 usbintr, usbcmd;
  1144. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1145. /* enable interrupts */
  1146. usbintr = INTR_ULPIE /* ULPI */
  1147. | INTR_SLE /* suspend */
  1148. /* | INTR_SRE SOF received */
  1149. | INTR_URE /* USB reset */
  1150. | INTR_AAE /* async advance */
  1151. | INTR_SEE /* system error */
  1152. | INTR_FRE /* frame list rollover */
  1153. | INTR_PCE /* port change detect */
  1154. | INTR_UEE /* USB error interrupt */
  1155. | INTR_UE; /* USB interrupt */
  1156. writel(usbintr, &dev->op_regs->usbintr);
  1157. /* clear stopped bit */
  1158. dev->stopped = 0;
  1159. /* set controller to run */
  1160. usbcmd = readl(&dev->op_regs->usbcmd);
  1161. usbcmd |= CMD_RUNSTOP;
  1162. writel(usbcmd, &dev->op_regs->usbcmd);
  1163. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1164. return;
  1165. }
  1166. /* disable interrupt and set controller to stop state */
  1167. static void langwell_udc_stop(struct langwell_udc *dev)
  1168. {
  1169. u32 usbcmd;
  1170. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1171. /* disable all interrupts */
  1172. writel(0, &dev->op_regs->usbintr);
  1173. /* set stopped bit */
  1174. dev->stopped = 1;
  1175. /* set controller to stop state */
  1176. usbcmd = readl(&dev->op_regs->usbcmd);
  1177. usbcmd &= ~CMD_RUNSTOP;
  1178. writel(usbcmd, &dev->op_regs->usbcmd);
  1179. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1180. return;
  1181. }
  1182. /* stop all USB activities */
  1183. static void stop_activity(struct langwell_udc *dev,
  1184. struct usb_gadget_driver *driver)
  1185. {
  1186. struct langwell_ep *ep;
  1187. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1188. nuke(&dev->ep[0], -ESHUTDOWN);
  1189. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1190. nuke(ep, -ESHUTDOWN);
  1191. }
  1192. /* report disconnect; the driver is already quiesced */
  1193. if (driver) {
  1194. spin_unlock(&dev->lock);
  1195. driver->disconnect(&dev->gadget);
  1196. spin_lock(&dev->lock);
  1197. }
  1198. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1199. }
  1200. /*-------------------------------------------------------------------------*/
  1201. /* device "function" sysfs attribute file */
  1202. static ssize_t show_function(struct device *_dev,
  1203. struct device_attribute *attr, char *buf)
  1204. {
  1205. struct langwell_udc *dev = the_controller;
  1206. if (!dev->driver || !dev->driver->function
  1207. || strlen(dev->driver->function) > PAGE_SIZE)
  1208. return 0;
  1209. return scnprintf(buf, PAGE_SIZE, "%s\n", dev->driver->function);
  1210. }
  1211. static DEVICE_ATTR(function, S_IRUGO, show_function, NULL);
  1212. /* device "langwell_udc" sysfs attribute file */
  1213. static ssize_t show_langwell_udc(struct device *_dev,
  1214. struct device_attribute *attr, char *buf)
  1215. {
  1216. struct langwell_udc *dev = the_controller;
  1217. struct langwell_request *req;
  1218. struct langwell_ep *ep = NULL;
  1219. char *next;
  1220. unsigned size;
  1221. unsigned t;
  1222. unsigned i;
  1223. unsigned long flags;
  1224. u32 tmp_reg;
  1225. next = buf;
  1226. size = PAGE_SIZE;
  1227. spin_lock_irqsave(&dev->lock, flags);
  1228. /* driver basic information */
  1229. t = scnprintf(next, size,
  1230. DRIVER_DESC "\n"
  1231. "%s version: %s\n"
  1232. "Gadget driver: %s\n\n",
  1233. driver_name, DRIVER_VERSION,
  1234. dev->driver ? dev->driver->driver.name : "(none)");
  1235. size -= t;
  1236. next += t;
  1237. /* device registers */
  1238. tmp_reg = readl(&dev->op_regs->usbcmd);
  1239. t = scnprintf(next, size,
  1240. "USBCMD reg:\n"
  1241. "SetupTW: %d\n"
  1242. "Run/Stop: %s\n\n",
  1243. (tmp_reg & CMD_SUTW) ? 1 : 0,
  1244. (tmp_reg & CMD_RUNSTOP) ? "Run" : "Stop");
  1245. size -= t;
  1246. next += t;
  1247. tmp_reg = readl(&dev->op_regs->usbsts);
  1248. t = scnprintf(next, size,
  1249. "USB Status Reg:\n"
  1250. "Device Suspend: %d\n"
  1251. "Reset Received: %d\n"
  1252. "System Error: %s\n"
  1253. "USB Error Interrupt: %s\n\n",
  1254. (tmp_reg & STS_SLI) ? 1 : 0,
  1255. (tmp_reg & STS_URI) ? 1 : 0,
  1256. (tmp_reg & STS_SEI) ? "Error" : "No error",
  1257. (tmp_reg & STS_UEI) ? "Error detected" : "No error");
  1258. size -= t;
  1259. next += t;
  1260. tmp_reg = readl(&dev->op_regs->usbintr);
  1261. t = scnprintf(next, size,
  1262. "USB Intrrupt Enable Reg:\n"
  1263. "Sleep Enable: %d\n"
  1264. "SOF Received Enable: %d\n"
  1265. "Reset Enable: %d\n"
  1266. "System Error Enable: %d\n"
  1267. "Port Change Dectected Enable: %d\n"
  1268. "USB Error Intr Enable: %d\n"
  1269. "USB Intr Enable: %d\n\n",
  1270. (tmp_reg & INTR_SLE) ? 1 : 0,
  1271. (tmp_reg & INTR_SRE) ? 1 : 0,
  1272. (tmp_reg & INTR_URE) ? 1 : 0,
  1273. (tmp_reg & INTR_SEE) ? 1 : 0,
  1274. (tmp_reg & INTR_PCE) ? 1 : 0,
  1275. (tmp_reg & INTR_UEE) ? 1 : 0,
  1276. (tmp_reg & INTR_UE) ? 1 : 0);
  1277. size -= t;
  1278. next += t;
  1279. tmp_reg = readl(&dev->op_regs->frindex);
  1280. t = scnprintf(next, size,
  1281. "USB Frame Index Reg:\n"
  1282. "Frame Number is 0x%08x\n\n",
  1283. (tmp_reg & FRINDEX_MASK));
  1284. size -= t;
  1285. next += t;
  1286. tmp_reg = readl(&dev->op_regs->deviceaddr);
  1287. t = scnprintf(next, size,
  1288. "USB Device Address Reg:\n"
  1289. "Device Addr is 0x%x\n\n",
  1290. USBADR(tmp_reg));
  1291. size -= t;
  1292. next += t;
  1293. tmp_reg = readl(&dev->op_regs->endpointlistaddr);
  1294. t = scnprintf(next, size,
  1295. "USB Endpoint List Address Reg:\n"
  1296. "Endpoint List Pointer is 0x%x\n\n",
  1297. EPBASE(tmp_reg));
  1298. size -= t;
  1299. next += t;
  1300. tmp_reg = readl(&dev->op_regs->portsc1);
  1301. t = scnprintf(next, size,
  1302. "USB Port Status & Control Reg:\n"
  1303. "Port Reset: %s\n"
  1304. "Port Suspend Mode: %s\n"
  1305. "Over-current Change: %s\n"
  1306. "Port Enable/Disable Change: %s\n"
  1307. "Port Enabled/Disabled: %s\n"
  1308. "Current Connect Status: %s\n"
  1309. "LPM Suspend Status: %s\n\n",
  1310. (tmp_reg & PORTS_PR) ? "Reset" : "Not Reset",
  1311. (tmp_reg & PORTS_SUSP) ? "Suspend " : "Not Suspend",
  1312. (tmp_reg & PORTS_OCC) ? "Detected" : "No",
  1313. (tmp_reg & PORTS_PEC) ? "Changed" : "Not Changed",
  1314. (tmp_reg & PORTS_PE) ? "Enable" : "Not Correct",
  1315. (tmp_reg & PORTS_CCS) ? "Attached" : "Not Attached",
  1316. (tmp_reg & PORTS_SLP) ? "LPM L1" : "LPM L0");
  1317. size -= t;
  1318. next += t;
  1319. tmp_reg = readl(&dev->op_regs->devlc);
  1320. t = scnprintf(next, size,
  1321. "Device LPM Control Reg:\n"
  1322. "Parallel Transceiver : %d\n"
  1323. "Serial Transceiver : %d\n"
  1324. "Port Speed: %s\n"
  1325. "Port Force Full Speed Connenct: %s\n"
  1326. "PHY Low Power Suspend Clock: %s\n"
  1327. "BmAttributes: %d\n\n",
  1328. LPM_PTS(tmp_reg),
  1329. (tmp_reg & LPM_STS) ? 1 : 0,
  1330. ({
  1331. char *s;
  1332. switch (LPM_PSPD(tmp_reg)) {
  1333. case LPM_SPEED_FULL:
  1334. s = "Full Speed"; break;
  1335. case LPM_SPEED_LOW:
  1336. s = "Low Speed"; break;
  1337. case LPM_SPEED_HIGH:
  1338. s = "High Speed"; break;
  1339. default:
  1340. s = "Unknown Speed"; break;
  1341. }
  1342. s;
  1343. }),
  1344. (tmp_reg & LPM_PFSC) ? "Force Full Speed" : "Not Force",
  1345. (tmp_reg & LPM_PHCD) ? "Disabled" : "Enabled",
  1346. LPM_BA(tmp_reg));
  1347. size -= t;
  1348. next += t;
  1349. tmp_reg = readl(&dev->op_regs->usbmode);
  1350. t = scnprintf(next, size,
  1351. "USB Mode Reg:\n"
  1352. "Controller Mode is : %s\n\n", ({
  1353. char *s;
  1354. switch (MODE_CM(tmp_reg)) {
  1355. case MODE_IDLE:
  1356. s = "Idle"; break;
  1357. case MODE_DEVICE:
  1358. s = "Device Controller"; break;
  1359. case MODE_HOST:
  1360. s = "Host Controller"; break;
  1361. default:
  1362. s = "None"; break;
  1363. }
  1364. s;
  1365. }));
  1366. size -= t;
  1367. next += t;
  1368. tmp_reg = readl(&dev->op_regs->endptsetupstat);
  1369. t = scnprintf(next, size,
  1370. "Endpoint Setup Status Reg:\n"
  1371. "SETUP on ep 0x%04x\n\n",
  1372. tmp_reg & SETUPSTAT_MASK);
  1373. size -= t;
  1374. next += t;
  1375. for (i = 0; i < dev->ep_max / 2; i++) {
  1376. tmp_reg = readl(&dev->op_regs->endptctrl[i]);
  1377. t = scnprintf(next, size, "EP Ctrl Reg [%d]: 0x%08x\n",
  1378. i, tmp_reg);
  1379. size -= t;
  1380. next += t;
  1381. }
  1382. tmp_reg = readl(&dev->op_regs->endptprime);
  1383. t = scnprintf(next, size, "EP Prime Reg: 0x%08x\n\n", tmp_reg);
  1384. size -= t;
  1385. next += t;
  1386. /* langwell_udc, langwell_ep, langwell_request structure information */
  1387. ep = &dev->ep[0];
  1388. t = scnprintf(next, size, "%s MaxPacketSize: 0x%x, ep_num: %d\n",
  1389. ep->ep.name, ep->ep.maxpacket, ep->ep_num);
  1390. size -= t;
  1391. next += t;
  1392. if (list_empty(&ep->queue)) {
  1393. t = scnprintf(next, size, "its req queue is empty\n\n");
  1394. size -= t;
  1395. next += t;
  1396. } else {
  1397. list_for_each_entry(req, &ep->queue, queue) {
  1398. t = scnprintf(next, size,
  1399. "req %p actual 0x%x length 0x%x buf %p\n",
  1400. &req->req, req->req.actual,
  1401. req->req.length, req->req.buf);
  1402. size -= t;
  1403. next += t;
  1404. }
  1405. }
  1406. /* other gadget->eplist ep */
  1407. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1408. if (ep->desc) {
  1409. t = scnprintf(next, size,
  1410. "\n%s MaxPacketSize: 0x%x, "
  1411. "ep_num: %d\n",
  1412. ep->ep.name, ep->ep.maxpacket,
  1413. ep->ep_num);
  1414. size -= t;
  1415. next += t;
  1416. if (list_empty(&ep->queue)) {
  1417. t = scnprintf(next, size,
  1418. "its req queue is empty\n\n");
  1419. size -= t;
  1420. next += t;
  1421. } else {
  1422. list_for_each_entry(req, &ep->queue, queue) {
  1423. t = scnprintf(next, size,
  1424. "req %p actual 0x%x length "
  1425. "0x%x buf %p\n",
  1426. &req->req, req->req.actual,
  1427. req->req.length, req->req.buf);
  1428. size -= t;
  1429. next += t;
  1430. }
  1431. }
  1432. }
  1433. }
  1434. spin_unlock_irqrestore(&dev->lock, flags);
  1435. return PAGE_SIZE - size;
  1436. }
  1437. static DEVICE_ATTR(langwell_udc, S_IRUGO, show_langwell_udc, NULL);
  1438. /*-------------------------------------------------------------------------*/
  1439. /*
  1440. * when a driver is successfully registered, it will receive
  1441. * control requests including set_configuration(), which enables
  1442. * non-control requests. then usb traffic follows until a
  1443. * disconnect is reported. then a host may connect again, or
  1444. * the driver might get unbound.
  1445. */
  1446. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1447. {
  1448. struct langwell_udc *dev = the_controller;
  1449. unsigned long flags;
  1450. int retval;
  1451. if (!dev)
  1452. return -ENODEV;
  1453. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1454. if (dev->driver)
  1455. return -EBUSY;
  1456. spin_lock_irqsave(&dev->lock, flags);
  1457. /* hook up the driver ... */
  1458. driver->driver.bus = NULL;
  1459. dev->driver = driver;
  1460. dev->gadget.dev.driver = &driver->driver;
  1461. spin_unlock_irqrestore(&dev->lock, flags);
  1462. retval = driver->bind(&dev->gadget);
  1463. if (retval) {
  1464. dev_dbg(&dev->pdev->dev, "bind to driver %s --> %d\n",
  1465. driver->driver.name, retval);
  1466. dev->driver = NULL;
  1467. dev->gadget.dev.driver = NULL;
  1468. return retval;
  1469. }
  1470. retval = device_create_file(&dev->pdev->dev, &dev_attr_function);
  1471. if (retval)
  1472. goto err_unbind;
  1473. dev->usb_state = USB_STATE_ATTACHED;
  1474. dev->ep0_state = WAIT_FOR_SETUP;
  1475. dev->ep0_dir = USB_DIR_OUT;
  1476. /* enable interrupt and set controller to run state */
  1477. if (dev->got_irq)
  1478. langwell_udc_start(dev);
  1479. dev_vdbg(&dev->pdev->dev,
  1480. "After langwell_udc_start(), print all registers:\n");
  1481. print_all_registers(dev);
  1482. dev_info(&dev->pdev->dev, "register driver: %s\n",
  1483. driver->driver.name);
  1484. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1485. return 0;
  1486. err_unbind:
  1487. driver->unbind(&dev->gadget);
  1488. dev->gadget.dev.driver = NULL;
  1489. dev->driver = NULL;
  1490. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1491. return retval;
  1492. }
  1493. EXPORT_SYMBOL(usb_gadget_register_driver);
  1494. /* unregister gadget driver */
  1495. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1496. {
  1497. struct langwell_udc *dev = the_controller;
  1498. unsigned long flags;
  1499. if (!dev)
  1500. return -ENODEV;
  1501. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1502. if (unlikely(!driver || !driver->bind || !driver->unbind))
  1503. return -EINVAL;
  1504. /* unbind OTG transceiver */
  1505. if (dev->transceiver)
  1506. (void)otg_set_peripheral(dev->transceiver, 0);
  1507. /* disable interrupt and set controller to stop state */
  1508. langwell_udc_stop(dev);
  1509. dev->usb_state = USB_STATE_ATTACHED;
  1510. dev->ep0_state = WAIT_FOR_SETUP;
  1511. dev->ep0_dir = USB_DIR_OUT;
  1512. spin_lock_irqsave(&dev->lock, flags);
  1513. /* stop all usb activities */
  1514. dev->gadget.speed = USB_SPEED_UNKNOWN;
  1515. stop_activity(dev, driver);
  1516. spin_unlock_irqrestore(&dev->lock, flags);
  1517. /* unbind gadget driver */
  1518. driver->unbind(&dev->gadget);
  1519. dev->gadget.dev.driver = NULL;
  1520. dev->driver = NULL;
  1521. device_remove_file(&dev->pdev->dev, &dev_attr_function);
  1522. dev_info(&dev->pdev->dev, "unregistered driver '%s'\n",
  1523. driver->driver.name);
  1524. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1525. return 0;
  1526. }
  1527. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1528. /*-------------------------------------------------------------------------*/
  1529. /*
  1530. * setup tripwire is used as a semaphore to ensure that the setup data
  1531. * payload is extracted from a dQH without being corrupted
  1532. */
  1533. static void setup_tripwire(struct langwell_udc *dev)
  1534. {
  1535. u32 usbcmd,
  1536. endptsetupstat;
  1537. unsigned long timeout;
  1538. struct langwell_dqh *dqh;
  1539. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1540. /* ep0 OUT dQH */
  1541. dqh = &dev->ep_dqh[EP_DIR_OUT];
  1542. /* Write-Clear endptsetupstat */
  1543. endptsetupstat = readl(&dev->op_regs->endptsetupstat);
  1544. writel(endptsetupstat, &dev->op_regs->endptsetupstat);
  1545. /* wait until endptsetupstat is cleared */
  1546. timeout = jiffies + SETUPSTAT_TIMEOUT;
  1547. while (readl(&dev->op_regs->endptsetupstat)) {
  1548. if (time_after(jiffies, timeout)) {
  1549. dev_err(&dev->pdev->dev, "setup_tripwire timeout\n");
  1550. break;
  1551. }
  1552. cpu_relax();
  1553. }
  1554. /* while a hazard exists when setup packet arrives */
  1555. do {
  1556. /* set setup tripwire bit */
  1557. usbcmd = readl(&dev->op_regs->usbcmd);
  1558. writel(usbcmd | CMD_SUTW, &dev->op_regs->usbcmd);
  1559. /* copy the setup packet to local buffer */
  1560. memcpy(&dev->local_setup_buff, &dqh->dqh_setup, 8);
  1561. } while (!(readl(&dev->op_regs->usbcmd) & CMD_SUTW));
  1562. /* Write-Clear setup tripwire bit */
  1563. usbcmd = readl(&dev->op_regs->usbcmd);
  1564. writel(usbcmd & ~CMD_SUTW, &dev->op_regs->usbcmd);
  1565. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1566. }
  1567. /* protocol ep0 stall, will automatically be cleared on new transaction */
  1568. static void ep0_stall(struct langwell_udc *dev)
  1569. {
  1570. u32 endptctrl;
  1571. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1572. /* set TX and RX to stall */
  1573. endptctrl = readl(&dev->op_regs->endptctrl[0]);
  1574. endptctrl |= EPCTRL_TXS | EPCTRL_RXS;
  1575. writel(endptctrl, &dev->op_regs->endptctrl[0]);
  1576. /* update ep0 state */
  1577. dev->ep0_state = WAIT_FOR_SETUP;
  1578. dev->ep0_dir = USB_DIR_OUT;
  1579. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1580. }
  1581. /* PRIME a status phase for ep0 */
  1582. static int prime_status_phase(struct langwell_udc *dev, int dir)
  1583. {
  1584. struct langwell_request *req;
  1585. struct langwell_ep *ep;
  1586. int status = 0;
  1587. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1588. if (dir == EP_DIR_IN)
  1589. dev->ep0_dir = USB_DIR_IN;
  1590. else
  1591. dev->ep0_dir = USB_DIR_OUT;
  1592. ep = &dev->ep[0];
  1593. dev->ep0_state = WAIT_FOR_OUT_STATUS;
  1594. req = dev->status_req;
  1595. req->ep = ep;
  1596. req->req.length = 0;
  1597. req->req.status = -EINPROGRESS;
  1598. req->req.actual = 0;
  1599. req->req.complete = NULL;
  1600. req->dtd_count = 0;
  1601. if (!req_to_dtd(req))
  1602. status = queue_dtd(ep, req);
  1603. else
  1604. return -ENOMEM;
  1605. if (status)
  1606. dev_err(&dev->pdev->dev, "can't queue ep0 status request\n");
  1607. list_add_tail(&req->queue, &ep->queue);
  1608. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1609. return status;
  1610. }
  1611. /* SET_ADDRESS request routine */
  1612. static void set_address(struct langwell_udc *dev, u16 value,
  1613. u16 index, u16 length)
  1614. {
  1615. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1616. /* save the new address to device struct */
  1617. dev->dev_addr = (u8) value;
  1618. dev_vdbg(&dev->pdev->dev, "dev->dev_addr = %d\n", dev->dev_addr);
  1619. /* update usb state */
  1620. dev->usb_state = USB_STATE_ADDRESS;
  1621. /* STATUS phase */
  1622. if (prime_status_phase(dev, EP_DIR_IN))
  1623. ep0_stall(dev);
  1624. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1625. }
  1626. /* return endpoint by windex */
  1627. static struct langwell_ep *get_ep_by_windex(struct langwell_udc *dev,
  1628. u16 wIndex)
  1629. {
  1630. struct langwell_ep *ep;
  1631. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1632. if ((wIndex & USB_ENDPOINT_NUMBER_MASK) == 0)
  1633. return &dev->ep[0];
  1634. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1635. u8 bEndpointAddress;
  1636. if (!ep->desc)
  1637. continue;
  1638. bEndpointAddress = ep->desc->bEndpointAddress;
  1639. if ((wIndex ^ bEndpointAddress) & USB_DIR_IN)
  1640. continue;
  1641. if ((wIndex & USB_ENDPOINT_NUMBER_MASK)
  1642. == (bEndpointAddress & USB_ENDPOINT_NUMBER_MASK))
  1643. return ep;
  1644. }
  1645. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1646. return NULL;
  1647. }
  1648. /* return whether endpoint is stalled, 0: not stalled; 1: stalled */
  1649. static int ep_is_stall(struct langwell_ep *ep)
  1650. {
  1651. struct langwell_udc *dev = ep->dev;
  1652. u32 endptctrl;
  1653. int retval;
  1654. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1655. endptctrl = readl(&dev->op_regs->endptctrl[ep->ep_num]);
  1656. if (is_in(ep))
  1657. retval = endptctrl & EPCTRL_TXS ? 1 : 0;
  1658. else
  1659. retval = endptctrl & EPCTRL_RXS ? 1 : 0;
  1660. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1661. return retval;
  1662. }
  1663. /* GET_STATUS request routine */
  1664. static void get_status(struct langwell_udc *dev, u8 request_type, u16 value,
  1665. u16 index, u16 length)
  1666. {
  1667. struct langwell_request *req;
  1668. struct langwell_ep *ep;
  1669. u16 status_data = 0; /* 16 bits cpu view status data */
  1670. int status = 0;
  1671. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1672. ep = &dev->ep[0];
  1673. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1674. /* get device status */
  1675. status_data = 1 << USB_DEVICE_SELF_POWERED;
  1676. status_data |= dev->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1677. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1678. /* get interface status */
  1679. status_data = 0;
  1680. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1681. /* get endpoint status */
  1682. struct langwell_ep *epn;
  1683. epn = get_ep_by_windex(dev, index);
  1684. /* stall if endpoint doesn't exist */
  1685. if (!epn)
  1686. goto stall;
  1687. status_data = ep_is_stall(epn) << USB_ENDPOINT_HALT;
  1688. }
  1689. dev_dbg(&dev->pdev->dev, "get status data: 0x%04x\n", status_data);
  1690. dev->ep0_dir = USB_DIR_IN;
  1691. /* borrow the per device status_req */
  1692. req = dev->status_req;
  1693. /* fill in the reqest structure */
  1694. *((u16 *) req->req.buf) = cpu_to_le16(status_data);
  1695. req->ep = ep;
  1696. req->req.length = 2;
  1697. req->req.status = -EINPROGRESS;
  1698. req->req.actual = 0;
  1699. req->req.complete = NULL;
  1700. req->dtd_count = 0;
  1701. /* prime the data phase */
  1702. if (!req_to_dtd(req))
  1703. status = queue_dtd(ep, req);
  1704. else /* no mem */
  1705. goto stall;
  1706. if (status) {
  1707. dev_err(&dev->pdev->dev,
  1708. "response error on GET_STATUS request\n");
  1709. goto stall;
  1710. }
  1711. list_add_tail(&req->queue, &ep->queue);
  1712. dev->ep0_state = DATA_STATE_XMIT;
  1713. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1714. return;
  1715. stall:
  1716. ep0_stall(dev);
  1717. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1718. }
  1719. /* setup packet interrupt handler */
  1720. static void handle_setup_packet(struct langwell_udc *dev,
  1721. struct usb_ctrlrequest *setup)
  1722. {
  1723. u16 wValue = le16_to_cpu(setup->wValue);
  1724. u16 wIndex = le16_to_cpu(setup->wIndex);
  1725. u16 wLength = le16_to_cpu(setup->wLength);
  1726. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1727. /* ep0 fifo flush */
  1728. nuke(&dev->ep[0], -ESHUTDOWN);
  1729. dev_dbg(&dev->pdev->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1730. setup->bRequestType, setup->bRequest,
  1731. wValue, wIndex, wLength);
  1732. /* RNDIS gadget delegate */
  1733. if ((setup->bRequestType == 0x21) && (setup->bRequest == 0x00)) {
  1734. /* USB_CDC_SEND_ENCAPSULATED_COMMAND */
  1735. goto delegate;
  1736. }
  1737. /* USB_CDC_GET_ENCAPSULATED_RESPONSE */
  1738. if ((setup->bRequestType == 0xa1) && (setup->bRequest == 0x01)) {
  1739. /* USB_CDC_GET_ENCAPSULATED_RESPONSE */
  1740. goto delegate;
  1741. }
  1742. /* We process some stardard setup requests here */
  1743. switch (setup->bRequest) {
  1744. case USB_REQ_GET_STATUS:
  1745. dev_dbg(&dev->pdev->dev, "SETUP: USB_REQ_GET_STATUS\n");
  1746. /* get status, DATA and STATUS phase */
  1747. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1748. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1749. break;
  1750. get_status(dev, setup->bRequestType, wValue, wIndex, wLength);
  1751. goto end;
  1752. case USB_REQ_SET_ADDRESS:
  1753. dev_dbg(&dev->pdev->dev, "SETUP: USB_REQ_SET_ADDRESS\n");
  1754. /* STATUS phase */
  1755. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1756. | USB_RECIP_DEVICE))
  1757. break;
  1758. set_address(dev, wValue, wIndex, wLength);
  1759. goto end;
  1760. case USB_REQ_CLEAR_FEATURE:
  1761. case USB_REQ_SET_FEATURE:
  1762. /* STATUS phase */
  1763. {
  1764. int rc = -EOPNOTSUPP;
  1765. if (setup->bRequest == USB_REQ_SET_FEATURE)
  1766. dev_dbg(&dev->pdev->dev,
  1767. "SETUP: USB_REQ_SET_FEATURE\n");
  1768. else if (setup->bRequest == USB_REQ_CLEAR_FEATURE)
  1769. dev_dbg(&dev->pdev->dev,
  1770. "SETUP: USB_REQ_CLEAR_FEATURE\n");
  1771. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1772. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1773. struct langwell_ep *epn;
  1774. epn = get_ep_by_windex(dev, wIndex);
  1775. /* stall if endpoint doesn't exist */
  1776. if (!epn) {
  1777. ep0_stall(dev);
  1778. goto end;
  1779. }
  1780. if (wValue != 0 || wLength != 0
  1781. || epn->ep_num > dev->ep_max)
  1782. break;
  1783. spin_unlock(&dev->lock);
  1784. rc = langwell_ep_set_halt(&epn->ep,
  1785. (setup->bRequest == USB_REQ_SET_FEATURE)
  1786. ? 1 : 0);
  1787. spin_lock(&dev->lock);
  1788. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1789. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1790. | USB_TYPE_STANDARD)) {
  1791. if (!gadget_is_otg(&dev->gadget))
  1792. break;
  1793. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE) {
  1794. dev->gadget.b_hnp_enable = 1;
  1795. #ifdef OTG_TRANSCEIVER
  1796. if (!dev->lotg->otg.default_a)
  1797. dev->lotg->hsm.b_hnp_enable = 1;
  1798. #endif
  1799. } else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1800. dev->gadget.a_hnp_support = 1;
  1801. else if (setup->bRequest ==
  1802. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1803. dev->gadget.a_alt_hnp_support = 1;
  1804. else
  1805. break;
  1806. rc = 0;
  1807. } else
  1808. break;
  1809. if (rc == 0) {
  1810. if (prime_status_phase(dev, EP_DIR_IN))
  1811. ep0_stall(dev);
  1812. }
  1813. goto end;
  1814. }
  1815. case USB_REQ_GET_DESCRIPTOR:
  1816. dev_dbg(&dev->pdev->dev,
  1817. "SETUP: USB_REQ_GET_DESCRIPTOR\n");
  1818. goto delegate;
  1819. case USB_REQ_SET_DESCRIPTOR:
  1820. dev_dbg(&dev->pdev->dev,
  1821. "SETUP: USB_REQ_SET_DESCRIPTOR unsupported\n");
  1822. goto delegate;
  1823. case USB_REQ_GET_CONFIGURATION:
  1824. dev_dbg(&dev->pdev->dev,
  1825. "SETUP: USB_REQ_GET_CONFIGURATION\n");
  1826. goto delegate;
  1827. case USB_REQ_SET_CONFIGURATION:
  1828. dev_dbg(&dev->pdev->dev,
  1829. "SETUP: USB_REQ_SET_CONFIGURATION\n");
  1830. goto delegate;
  1831. case USB_REQ_GET_INTERFACE:
  1832. dev_dbg(&dev->pdev->dev,
  1833. "SETUP: USB_REQ_GET_INTERFACE\n");
  1834. goto delegate;
  1835. case USB_REQ_SET_INTERFACE:
  1836. dev_dbg(&dev->pdev->dev,
  1837. "SETUP: USB_REQ_SET_INTERFACE\n");
  1838. goto delegate;
  1839. case USB_REQ_SYNCH_FRAME:
  1840. dev_dbg(&dev->pdev->dev,
  1841. "SETUP: USB_REQ_SYNCH_FRAME unsupported\n");
  1842. goto delegate;
  1843. default:
  1844. /* delegate USB standard requests to the gadget driver */
  1845. goto delegate;
  1846. delegate:
  1847. /* USB requests handled by gadget */
  1848. if (wLength) {
  1849. /* DATA phase from gadget, STATUS phase from udc */
  1850. dev->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1851. ? USB_DIR_IN : USB_DIR_OUT;
  1852. dev_vdbg(&dev->pdev->dev,
  1853. "dev->ep0_dir = 0x%x, wLength = %d\n",
  1854. dev->ep0_dir, wLength);
  1855. spin_unlock(&dev->lock);
  1856. if (dev->driver->setup(&dev->gadget,
  1857. &dev->local_setup_buff) < 0)
  1858. ep0_stall(dev);
  1859. spin_lock(&dev->lock);
  1860. dev->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1861. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1862. } else {
  1863. /* no DATA phase, IN STATUS phase from gadget */
  1864. dev->ep0_dir = USB_DIR_IN;
  1865. dev_vdbg(&dev->pdev->dev,
  1866. "dev->ep0_dir = 0x%x, wLength = %d\n",
  1867. dev->ep0_dir, wLength);
  1868. spin_unlock(&dev->lock);
  1869. if (dev->driver->setup(&dev->gadget,
  1870. &dev->local_setup_buff) < 0)
  1871. ep0_stall(dev);
  1872. spin_lock(&dev->lock);
  1873. dev->ep0_state = WAIT_FOR_OUT_STATUS;
  1874. }
  1875. break;
  1876. }
  1877. end:
  1878. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1879. return;
  1880. }
  1881. /* transfer completion, process endpoint request and free the completed dTDs
  1882. * for this request
  1883. */
  1884. static int process_ep_req(struct langwell_udc *dev, int index,
  1885. struct langwell_request *curr_req)
  1886. {
  1887. struct langwell_dtd *curr_dtd;
  1888. struct langwell_dqh *curr_dqh;
  1889. int td_complete, actual, remaining_length;
  1890. int i, dir;
  1891. u8 dtd_status = 0;
  1892. int retval = 0;
  1893. curr_dqh = &dev->ep_dqh[index];
  1894. dir = index % 2;
  1895. curr_dtd = curr_req->head;
  1896. td_complete = 0;
  1897. actual = curr_req->req.length;
  1898. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1899. for (i = 0; i < curr_req->dtd_count; i++) {
  1900. remaining_length = le16_to_cpu(curr_dtd->dtd_total);
  1901. actual -= remaining_length;
  1902. /* command execution states by dTD */
  1903. dtd_status = curr_dtd->dtd_status;
  1904. if (!dtd_status) {
  1905. /* transfers completed successfully */
  1906. if (!remaining_length) {
  1907. td_complete++;
  1908. dev_vdbg(&dev->pdev->dev,
  1909. "dTD transmitted successfully\n");
  1910. } else {
  1911. if (dir) {
  1912. dev_vdbg(&dev->pdev->dev,
  1913. "TX dTD remains data\n");
  1914. retval = -EPROTO;
  1915. break;
  1916. } else {
  1917. td_complete++;
  1918. break;
  1919. }
  1920. }
  1921. } else {
  1922. /* transfers completed with errors */
  1923. if (dtd_status & DTD_STS_ACTIVE) {
  1924. dev_dbg(&dev->pdev->dev,
  1925. "dTD status ACTIVE dQH[%d]\n", index);
  1926. retval = 1;
  1927. return retval;
  1928. } else if (dtd_status & DTD_STS_HALTED) {
  1929. dev_err(&dev->pdev->dev,
  1930. "dTD error %08x dQH[%d]\n",
  1931. dtd_status, index);
  1932. /* clear the errors and halt condition */
  1933. curr_dqh->dtd_status = 0;
  1934. retval = -EPIPE;
  1935. break;
  1936. } else if (dtd_status & DTD_STS_DBE) {
  1937. dev_dbg(&dev->pdev->dev,
  1938. "data buffer (overflow) error\n");
  1939. retval = -EPROTO;
  1940. break;
  1941. } else if (dtd_status & DTD_STS_TRE) {
  1942. dev_dbg(&dev->pdev->dev,
  1943. "transaction(ISO) error\n");
  1944. retval = -EILSEQ;
  1945. break;
  1946. } else
  1947. dev_err(&dev->pdev->dev,
  1948. "unknown error (0x%x)!\n",
  1949. dtd_status);
  1950. }
  1951. if (i != curr_req->dtd_count - 1)
  1952. curr_dtd = (struct langwell_dtd *)
  1953. curr_dtd->next_dtd_virt;
  1954. }
  1955. if (retval)
  1956. return retval;
  1957. curr_req->req.actual = actual;
  1958. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1959. return 0;
  1960. }
  1961. /* complete DATA or STATUS phase of ep0 prime status phase if needed */
  1962. static void ep0_req_complete(struct langwell_udc *dev,
  1963. struct langwell_ep *ep0, struct langwell_request *req)
  1964. {
  1965. u32 new_addr;
  1966. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1967. if (dev->usb_state == USB_STATE_ADDRESS) {
  1968. /* set the new address */
  1969. new_addr = (u32)dev->dev_addr;
  1970. writel(new_addr << USBADR_SHIFT, &dev->op_regs->deviceaddr);
  1971. new_addr = USBADR(readl(&dev->op_regs->deviceaddr));
  1972. dev_vdbg(&dev->pdev->dev, "new_addr = %d\n", new_addr);
  1973. }
  1974. done(ep0, req, 0);
  1975. switch (dev->ep0_state) {
  1976. case DATA_STATE_XMIT:
  1977. /* receive status phase */
  1978. if (prime_status_phase(dev, EP_DIR_OUT))
  1979. ep0_stall(dev);
  1980. break;
  1981. case DATA_STATE_RECV:
  1982. /* send status phase */
  1983. if (prime_status_phase(dev, EP_DIR_IN))
  1984. ep0_stall(dev);
  1985. break;
  1986. case WAIT_FOR_OUT_STATUS:
  1987. dev->ep0_state = WAIT_FOR_SETUP;
  1988. break;
  1989. case WAIT_FOR_SETUP:
  1990. dev_err(&dev->pdev->dev, "unexpect ep0 packets\n");
  1991. break;
  1992. default:
  1993. ep0_stall(dev);
  1994. break;
  1995. }
  1996. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1997. }
  1998. /* USB transfer completion interrupt */
  1999. static void handle_trans_complete(struct langwell_udc *dev)
  2000. {
  2001. u32 complete_bits;
  2002. int i, ep_num, dir, bit_mask, status;
  2003. struct langwell_ep *epn;
  2004. struct langwell_request *curr_req, *temp_req;
  2005. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2006. complete_bits = readl(&dev->op_regs->endptcomplete);
  2007. dev_vdbg(&dev->pdev->dev, "endptcomplete register: 0x%08x\n",
  2008. complete_bits);
  2009. /* Write-Clear the bits in endptcomplete register */
  2010. writel(complete_bits, &dev->op_regs->endptcomplete);
  2011. if (!complete_bits) {
  2012. dev_dbg(&dev->pdev->dev, "complete_bits = 0\n");
  2013. goto done;
  2014. }
  2015. for (i = 0; i < dev->ep_max; i++) {
  2016. ep_num = i / 2;
  2017. dir = i % 2;
  2018. bit_mask = 1 << (ep_num + 16 * dir);
  2019. if (!(complete_bits & bit_mask))
  2020. continue;
  2021. /* ep0 */
  2022. if (i == 1)
  2023. epn = &dev->ep[0];
  2024. else
  2025. epn = &dev->ep[i];
  2026. if (epn->name == NULL) {
  2027. dev_warn(&dev->pdev->dev, "invalid endpoint\n");
  2028. continue;
  2029. }
  2030. if (i < 2)
  2031. /* ep0 in and out */
  2032. dev_dbg(&dev->pdev->dev, "%s-%s transfer completed\n",
  2033. epn->name,
  2034. is_in(epn) ? "in" : "out");
  2035. else
  2036. dev_dbg(&dev->pdev->dev, "%s transfer completed\n",
  2037. epn->name);
  2038. /* process the req queue until an uncomplete request */
  2039. list_for_each_entry_safe(curr_req, temp_req,
  2040. &epn->queue, queue) {
  2041. status = process_ep_req(dev, i, curr_req);
  2042. dev_vdbg(&dev->pdev->dev, "%s req status: %d\n",
  2043. epn->name, status);
  2044. if (status)
  2045. break;
  2046. /* write back status to req */
  2047. curr_req->req.status = status;
  2048. /* ep0 request completion */
  2049. if (ep_num == 0) {
  2050. ep0_req_complete(dev, epn, curr_req);
  2051. break;
  2052. } else {
  2053. done(epn, curr_req, status);
  2054. }
  2055. }
  2056. }
  2057. done:
  2058. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2059. return;
  2060. }
  2061. /* port change detect interrupt handler */
  2062. static void handle_port_change(struct langwell_udc *dev)
  2063. {
  2064. u32 portsc1, devlc;
  2065. u32 speed;
  2066. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2067. if (dev->bus_reset)
  2068. dev->bus_reset = 0;
  2069. portsc1 = readl(&dev->op_regs->portsc1);
  2070. devlc = readl(&dev->op_regs->devlc);
  2071. dev_vdbg(&dev->pdev->dev, "portsc1 = 0x%08x, devlc = 0x%08x\n",
  2072. portsc1, devlc);
  2073. /* bus reset is finished */
  2074. if (!(portsc1 & PORTS_PR)) {
  2075. /* get the speed */
  2076. speed = LPM_PSPD(devlc);
  2077. switch (speed) {
  2078. case LPM_SPEED_HIGH:
  2079. dev->gadget.speed = USB_SPEED_HIGH;
  2080. break;
  2081. case LPM_SPEED_FULL:
  2082. dev->gadget.speed = USB_SPEED_FULL;
  2083. break;
  2084. case LPM_SPEED_LOW:
  2085. dev->gadget.speed = USB_SPEED_LOW;
  2086. break;
  2087. default:
  2088. dev->gadget.speed = USB_SPEED_UNKNOWN;
  2089. break;
  2090. }
  2091. dev_vdbg(&dev->pdev->dev,
  2092. "speed = %d, dev->gadget.speed = %d\n",
  2093. speed, dev->gadget.speed);
  2094. }
  2095. /* LPM L0 to L1 */
  2096. if (dev->lpm && dev->lpm_state == LPM_L0)
  2097. if (portsc1 & PORTS_SUSP && portsc1 & PORTS_SLP) {
  2098. dev_info(&dev->pdev->dev, "LPM L0 to L1\n");
  2099. dev->lpm_state = LPM_L1;
  2100. }
  2101. /* LPM L1 to L0, force resume or remote wakeup finished */
  2102. if (dev->lpm && dev->lpm_state == LPM_L1)
  2103. if (!(portsc1 & PORTS_SUSP)) {
  2104. dev_info(&dev->pdev->dev, "LPM L1 to L0\n");
  2105. dev->lpm_state = LPM_L0;
  2106. }
  2107. /* update USB state */
  2108. if (!dev->resume_state)
  2109. dev->usb_state = USB_STATE_DEFAULT;
  2110. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2111. }
  2112. /* USB reset interrupt handler */
  2113. static void handle_usb_reset(struct langwell_udc *dev)
  2114. {
  2115. u32 deviceaddr,
  2116. endptsetupstat,
  2117. endptcomplete;
  2118. unsigned long timeout;
  2119. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2120. /* Write-Clear the device address */
  2121. deviceaddr = readl(&dev->op_regs->deviceaddr);
  2122. writel(deviceaddr & ~USBADR_MASK, &dev->op_regs->deviceaddr);
  2123. dev->dev_addr = 0;
  2124. /* clear usb state */
  2125. dev->resume_state = 0;
  2126. /* LPM L1 to L0, reset */
  2127. if (dev->lpm)
  2128. dev->lpm_state = LPM_L0;
  2129. dev->ep0_dir = USB_DIR_OUT;
  2130. dev->ep0_state = WAIT_FOR_SETUP;
  2131. dev->remote_wakeup = 0; /* default to 0 on reset */
  2132. dev->gadget.b_hnp_enable = 0;
  2133. dev->gadget.a_hnp_support = 0;
  2134. dev->gadget.a_alt_hnp_support = 0;
  2135. /* Write-Clear all the setup token semaphores */
  2136. endptsetupstat = readl(&dev->op_regs->endptsetupstat);
  2137. writel(endptsetupstat, &dev->op_regs->endptsetupstat);
  2138. /* Write-Clear all the endpoint complete status bits */
  2139. endptcomplete = readl(&dev->op_regs->endptcomplete);
  2140. writel(endptcomplete, &dev->op_regs->endptcomplete);
  2141. /* wait until all endptprime bits cleared */
  2142. timeout = jiffies + PRIME_TIMEOUT;
  2143. while (readl(&dev->op_regs->endptprime)) {
  2144. if (time_after(jiffies, timeout)) {
  2145. dev_err(&dev->pdev->dev, "USB reset timeout\n");
  2146. break;
  2147. }
  2148. cpu_relax();
  2149. }
  2150. /* write 1s to endptflush register to clear any primed buffers */
  2151. writel((u32) ~0, &dev->op_regs->endptflush);
  2152. if (readl(&dev->op_regs->portsc1) & PORTS_PR) {
  2153. dev_vdbg(&dev->pdev->dev, "USB bus reset\n");
  2154. /* bus is reseting */
  2155. dev->bus_reset = 1;
  2156. /* reset all the queues, stop all USB activities */
  2157. stop_activity(dev, dev->driver);
  2158. dev->usb_state = USB_STATE_DEFAULT;
  2159. } else {
  2160. dev_vdbg(&dev->pdev->dev, "device controller reset\n");
  2161. /* controller reset */
  2162. langwell_udc_reset(dev);
  2163. /* reset all the queues, stop all USB activities */
  2164. stop_activity(dev, dev->driver);
  2165. /* reset ep0 dQH and endptctrl */
  2166. ep0_reset(dev);
  2167. /* enable interrupt and set controller to run state */
  2168. langwell_udc_start(dev);
  2169. dev->usb_state = USB_STATE_ATTACHED;
  2170. }
  2171. #ifdef OTG_TRANSCEIVER
  2172. /* refer to USB OTG 6.6.2.3 b_hnp_en is cleared */
  2173. if (!dev->lotg->otg.default_a)
  2174. dev->lotg->hsm.b_hnp_enable = 0;
  2175. #endif
  2176. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2177. }
  2178. /* USB bus suspend/resume interrupt */
  2179. static void handle_bus_suspend(struct langwell_udc *dev)
  2180. {
  2181. u32 devlc;
  2182. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2183. dev->resume_state = dev->usb_state;
  2184. dev->usb_state = USB_STATE_SUSPENDED;
  2185. #ifdef OTG_TRANSCEIVER
  2186. if (dev->lotg->otg.default_a) {
  2187. if (dev->lotg->hsm.b_bus_suspend_vld == 1) {
  2188. dev->lotg->hsm.b_bus_suspend = 1;
  2189. /* notify transceiver the state changes */
  2190. if (spin_trylock(&dev->lotg->wq_lock)) {
  2191. langwell_update_transceiver();
  2192. spin_unlock(&dev->lotg->wq_lock);
  2193. }
  2194. }
  2195. dev->lotg->hsm.b_bus_suspend_vld++;
  2196. } else {
  2197. if (!dev->lotg->hsm.a_bus_suspend) {
  2198. dev->lotg->hsm.a_bus_suspend = 1;
  2199. /* notify transceiver the state changes */
  2200. if (spin_trylock(&dev->lotg->wq_lock)) {
  2201. langwell_update_transceiver();
  2202. spin_unlock(&dev->lotg->wq_lock);
  2203. }
  2204. }
  2205. }
  2206. #endif
  2207. /* report suspend to the driver */
  2208. if (dev->driver) {
  2209. if (dev->driver->suspend) {
  2210. spin_unlock(&dev->lock);
  2211. dev->driver->suspend(&dev->gadget);
  2212. spin_lock(&dev->lock);
  2213. dev_dbg(&dev->pdev->dev, "suspend %s\n",
  2214. dev->driver->driver.name);
  2215. }
  2216. }
  2217. /* enter PHY low power suspend */
  2218. devlc = readl(&dev->op_regs->devlc);
  2219. devlc |= LPM_PHCD;
  2220. writel(devlc, &dev->op_regs->devlc);
  2221. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2222. }
  2223. static void handle_bus_resume(struct langwell_udc *dev)
  2224. {
  2225. u32 devlc;
  2226. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2227. dev->usb_state = dev->resume_state;
  2228. dev->resume_state = 0;
  2229. /* exit PHY low power suspend */
  2230. devlc = readl(&dev->op_regs->devlc);
  2231. devlc &= ~LPM_PHCD;
  2232. writel(devlc, &dev->op_regs->devlc);
  2233. #ifdef OTG_TRANSCEIVER
  2234. if (dev->lotg->otg.default_a == 0)
  2235. dev->lotg->hsm.a_bus_suspend = 0;
  2236. #endif
  2237. /* report resume to the driver */
  2238. if (dev->driver) {
  2239. if (dev->driver->resume) {
  2240. spin_unlock(&dev->lock);
  2241. dev->driver->resume(&dev->gadget);
  2242. spin_lock(&dev->lock);
  2243. dev_dbg(&dev->pdev->dev, "resume %s\n",
  2244. dev->driver->driver.name);
  2245. }
  2246. }
  2247. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2248. }
  2249. /* USB device controller interrupt handler */
  2250. static irqreturn_t langwell_irq(int irq, void *_dev)
  2251. {
  2252. struct langwell_udc *dev = _dev;
  2253. u32 usbsts,
  2254. usbintr,
  2255. irq_sts,
  2256. portsc1;
  2257. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2258. if (dev->stopped) {
  2259. dev_vdbg(&dev->pdev->dev, "handle IRQ_NONE\n");
  2260. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2261. return IRQ_NONE;
  2262. }
  2263. spin_lock(&dev->lock);
  2264. /* USB status */
  2265. usbsts = readl(&dev->op_regs->usbsts);
  2266. /* USB interrupt enable */
  2267. usbintr = readl(&dev->op_regs->usbintr);
  2268. irq_sts = usbsts & usbintr;
  2269. dev_vdbg(&dev->pdev->dev,
  2270. "usbsts = 0x%08x, usbintr = 0x%08x, irq_sts = 0x%08x\n",
  2271. usbsts, usbintr, irq_sts);
  2272. if (!irq_sts) {
  2273. dev_vdbg(&dev->pdev->dev, "handle IRQ_NONE\n");
  2274. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2275. spin_unlock(&dev->lock);
  2276. return IRQ_NONE;
  2277. }
  2278. /* Write-Clear interrupt status bits */
  2279. writel(irq_sts, &dev->op_regs->usbsts);
  2280. /* resume from suspend */
  2281. portsc1 = readl(&dev->op_regs->portsc1);
  2282. if (dev->usb_state == USB_STATE_SUSPENDED)
  2283. if (!(portsc1 & PORTS_SUSP))
  2284. handle_bus_resume(dev);
  2285. /* USB interrupt */
  2286. if (irq_sts & STS_UI) {
  2287. dev_vdbg(&dev->pdev->dev, "USB interrupt\n");
  2288. /* setup packet received from ep0 */
  2289. if (readl(&dev->op_regs->endptsetupstat)
  2290. & EP0SETUPSTAT_MASK) {
  2291. dev_vdbg(&dev->pdev->dev,
  2292. "USB SETUP packet received interrupt\n");
  2293. /* setup tripwire semaphone */
  2294. setup_tripwire(dev);
  2295. handle_setup_packet(dev, &dev->local_setup_buff);
  2296. }
  2297. /* USB transfer completion */
  2298. if (readl(&dev->op_regs->endptcomplete)) {
  2299. dev_vdbg(&dev->pdev->dev,
  2300. "USB transfer completion interrupt\n");
  2301. handle_trans_complete(dev);
  2302. }
  2303. }
  2304. /* SOF received interrupt (for ISO transfer) */
  2305. if (irq_sts & STS_SRI) {
  2306. /* FIXME */
  2307. /* dev_vdbg(&dev->pdev->dev, "SOF received interrupt\n"); */
  2308. }
  2309. /* port change detect interrupt */
  2310. if (irq_sts & STS_PCI) {
  2311. dev_vdbg(&dev->pdev->dev, "port change detect interrupt\n");
  2312. handle_port_change(dev);
  2313. }
  2314. /* suspend interrrupt */
  2315. if (irq_sts & STS_SLI) {
  2316. dev_vdbg(&dev->pdev->dev, "suspend interrupt\n");
  2317. handle_bus_suspend(dev);
  2318. }
  2319. /* USB reset interrupt */
  2320. if (irq_sts & STS_URI) {
  2321. dev_vdbg(&dev->pdev->dev, "USB reset interrupt\n");
  2322. handle_usb_reset(dev);
  2323. }
  2324. /* USB error or system error interrupt */
  2325. if (irq_sts & (STS_UEI | STS_SEI)) {
  2326. /* FIXME */
  2327. dev_warn(&dev->pdev->dev, "error IRQ, irq_sts: %x\n", irq_sts);
  2328. }
  2329. spin_unlock(&dev->lock);
  2330. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2331. return IRQ_HANDLED;
  2332. }
  2333. /*-------------------------------------------------------------------------*/
  2334. /* release device structure */
  2335. static void gadget_release(struct device *_dev)
  2336. {
  2337. struct langwell_udc *dev = the_controller;
  2338. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2339. complete(dev->done);
  2340. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2341. kfree(dev);
  2342. }
  2343. /* tear down the binding between this driver and the pci device */
  2344. static void langwell_udc_remove(struct pci_dev *pdev)
  2345. {
  2346. struct langwell_udc *dev = the_controller;
  2347. DECLARE_COMPLETION(done);
  2348. BUG_ON(dev->driver);
  2349. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2350. dev->done = &done;
  2351. /* free memory allocated in probe */
  2352. if (dev->dtd_pool)
  2353. dma_pool_destroy(dev->dtd_pool);
  2354. if (dev->status_req) {
  2355. kfree(dev->status_req->req.buf);
  2356. kfree(dev->status_req);
  2357. }
  2358. if (dev->ep_dqh)
  2359. dma_free_coherent(&pdev->dev, dev->ep_dqh_size,
  2360. dev->ep_dqh, dev->ep_dqh_dma);
  2361. kfree(dev->ep);
  2362. /* diable IRQ handler */
  2363. if (dev->got_irq)
  2364. free_irq(pdev->irq, dev);
  2365. #ifndef OTG_TRANSCEIVER
  2366. if (dev->cap_regs)
  2367. iounmap(dev->cap_regs);
  2368. if (dev->region)
  2369. release_mem_region(pci_resource_start(pdev, 0),
  2370. pci_resource_len(pdev, 0));
  2371. if (dev->enabled)
  2372. pci_disable_device(pdev);
  2373. #else
  2374. if (dev->transceiver) {
  2375. otg_put_transceiver(dev->transceiver);
  2376. dev->transceiver = NULL;
  2377. dev->lotg = NULL;
  2378. }
  2379. #endif
  2380. dev->cap_regs = NULL;
  2381. dev_info(&dev->pdev->dev, "unbind\n");
  2382. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2383. device_unregister(&dev->gadget.dev);
  2384. device_remove_file(&pdev->dev, &dev_attr_langwell_udc);
  2385. #ifndef OTG_TRANSCEIVER
  2386. pci_set_drvdata(pdev, NULL);
  2387. #endif
  2388. /* free dev, wait for the release() finished */
  2389. wait_for_completion(&done);
  2390. the_controller = NULL;
  2391. }
  2392. /*
  2393. * wrap this driver around the specified device, but
  2394. * don't respond over USB until a gadget driver binds to us.
  2395. */
  2396. static int langwell_udc_probe(struct pci_dev *pdev,
  2397. const struct pci_device_id *id)
  2398. {
  2399. struct langwell_udc *dev;
  2400. #ifndef OTG_TRANSCEIVER
  2401. unsigned long resource, len;
  2402. #endif
  2403. void __iomem *base = NULL;
  2404. size_t size;
  2405. int retval;
  2406. if (the_controller) {
  2407. dev_warn(&pdev->dev, "ignoring\n");
  2408. return -EBUSY;
  2409. }
  2410. /* alloc, and start init */
  2411. dev = kzalloc(sizeof *dev, GFP_KERNEL);
  2412. if (dev == NULL) {
  2413. retval = -ENOMEM;
  2414. goto error;
  2415. }
  2416. /* initialize device spinlock */
  2417. spin_lock_init(&dev->lock);
  2418. dev->pdev = pdev;
  2419. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2420. #ifdef OTG_TRANSCEIVER
  2421. /* PCI device is already enabled by otg_transceiver driver */
  2422. dev->enabled = 1;
  2423. /* mem region and register base */
  2424. dev->region = 1;
  2425. dev->transceiver = otg_get_transceiver();
  2426. dev->lotg = otg_to_langwell(dev->transceiver);
  2427. base = dev->lotg->regs;
  2428. #else
  2429. pci_set_drvdata(pdev, dev);
  2430. /* now all the pci goodies ... */
  2431. if (pci_enable_device(pdev) < 0) {
  2432. retval = -ENODEV;
  2433. goto error;
  2434. }
  2435. dev->enabled = 1;
  2436. /* control register: BAR 0 */
  2437. resource = pci_resource_start(pdev, 0);
  2438. len = pci_resource_len(pdev, 0);
  2439. if (!request_mem_region(resource, len, driver_name)) {
  2440. dev_err(&dev->pdev->dev, "controller already in use\n");
  2441. retval = -EBUSY;
  2442. goto error;
  2443. }
  2444. dev->region = 1;
  2445. base = ioremap_nocache(resource, len);
  2446. #endif
  2447. if (base == NULL) {
  2448. dev_err(&dev->pdev->dev, "can't map memory\n");
  2449. retval = -EFAULT;
  2450. goto error;
  2451. }
  2452. dev->cap_regs = (struct langwell_cap_regs __iomem *) base;
  2453. dev_vdbg(&dev->pdev->dev, "dev->cap_regs: %p\n", dev->cap_regs);
  2454. dev->op_regs = (struct langwell_op_regs __iomem *)
  2455. (base + OP_REG_OFFSET);
  2456. dev_vdbg(&dev->pdev->dev, "dev->op_regs: %p\n", dev->op_regs);
  2457. /* irq setup after old hardware is cleaned up */
  2458. if (!pdev->irq) {
  2459. dev_err(&dev->pdev->dev, "No IRQ. Check PCI setup!\n");
  2460. retval = -ENODEV;
  2461. goto error;
  2462. }
  2463. #ifndef OTG_TRANSCEIVER
  2464. dev_info(&dev->pdev->dev,
  2465. "irq %d, io mem: 0x%08lx, len: 0x%08lx, pci mem 0x%p\n",
  2466. pdev->irq, resource, len, base);
  2467. /* enables bus-mastering for device dev */
  2468. pci_set_master(pdev);
  2469. if (request_irq(pdev->irq, langwell_irq, IRQF_SHARED,
  2470. driver_name, dev) != 0) {
  2471. dev_err(&dev->pdev->dev,
  2472. "request interrupt %d failed\n", pdev->irq);
  2473. retval = -EBUSY;
  2474. goto error;
  2475. }
  2476. dev->got_irq = 1;
  2477. #endif
  2478. /* set stopped bit */
  2479. dev->stopped = 1;
  2480. /* capabilities and endpoint number */
  2481. dev->lpm = (readl(&dev->cap_regs->hccparams) & HCC_LEN) ? 1 : 0;
  2482. dev->dciversion = readw(&dev->cap_regs->dciversion);
  2483. dev->devcap = (readl(&dev->cap_regs->dccparams) & DEVCAP) ? 1 : 0;
  2484. dev_vdbg(&dev->pdev->dev, "dev->lpm: %d\n", dev->lpm);
  2485. dev_vdbg(&dev->pdev->dev, "dev->dciversion: 0x%04x\n",
  2486. dev->dciversion);
  2487. dev_vdbg(&dev->pdev->dev, "dccparams: 0x%08x\n",
  2488. readl(&dev->cap_regs->dccparams));
  2489. dev_vdbg(&dev->pdev->dev, "dev->devcap: %d\n", dev->devcap);
  2490. if (!dev->devcap) {
  2491. dev_err(&dev->pdev->dev, "can't support device mode\n");
  2492. retval = -ENODEV;
  2493. goto error;
  2494. }
  2495. /* a pair of endpoints (out/in) for each address */
  2496. dev->ep_max = DEN(readl(&dev->cap_regs->dccparams)) * 2;
  2497. dev_vdbg(&dev->pdev->dev, "dev->ep_max: %d\n", dev->ep_max);
  2498. /* allocate endpoints memory */
  2499. dev->ep = kzalloc(sizeof(struct langwell_ep) * dev->ep_max,
  2500. GFP_KERNEL);
  2501. if (!dev->ep) {
  2502. dev_err(&dev->pdev->dev, "allocate endpoints memory failed\n");
  2503. retval = -ENOMEM;
  2504. goto error;
  2505. }
  2506. /* allocate device dQH memory */
  2507. size = dev->ep_max * sizeof(struct langwell_dqh);
  2508. dev_vdbg(&dev->pdev->dev, "orig size = %d\n", size);
  2509. if (size < DQH_ALIGNMENT)
  2510. size = DQH_ALIGNMENT;
  2511. else if ((size % DQH_ALIGNMENT) != 0) {
  2512. size += DQH_ALIGNMENT + 1;
  2513. size &= ~(DQH_ALIGNMENT - 1);
  2514. }
  2515. dev->ep_dqh = dma_alloc_coherent(&pdev->dev, size,
  2516. &dev->ep_dqh_dma, GFP_KERNEL);
  2517. if (!dev->ep_dqh) {
  2518. dev_err(&dev->pdev->dev, "allocate dQH memory failed\n");
  2519. retval = -ENOMEM;
  2520. goto error;
  2521. }
  2522. dev->ep_dqh_size = size;
  2523. dev_vdbg(&dev->pdev->dev, "ep_dqh_size = %d\n", dev->ep_dqh_size);
  2524. /* initialize ep0 status request structure */
  2525. dev->status_req = kzalloc(sizeof(struct langwell_request), GFP_KERNEL);
  2526. if (!dev->status_req) {
  2527. dev_err(&dev->pdev->dev,
  2528. "allocate status_req memory failed\n");
  2529. retval = -ENOMEM;
  2530. goto error;
  2531. }
  2532. INIT_LIST_HEAD(&dev->status_req->queue);
  2533. /* allocate a small amount of memory to get valid address */
  2534. dev->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  2535. dev->status_req->req.dma = virt_to_phys(dev->status_req->req.buf);
  2536. dev->resume_state = USB_STATE_NOTATTACHED;
  2537. dev->usb_state = USB_STATE_POWERED;
  2538. dev->ep0_dir = USB_DIR_OUT;
  2539. dev->remote_wakeup = 0; /* default to 0 on reset */
  2540. #ifndef OTG_TRANSCEIVER
  2541. /* reset device controller */
  2542. langwell_udc_reset(dev);
  2543. #endif
  2544. /* initialize gadget structure */
  2545. dev->gadget.ops = &langwell_ops; /* usb_gadget_ops */
  2546. dev->gadget.ep0 = &dev->ep[0].ep; /* gadget ep0 */
  2547. INIT_LIST_HEAD(&dev->gadget.ep_list); /* ep_list */
  2548. dev->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  2549. dev->gadget.is_dualspeed = 1; /* support dual speed */
  2550. #ifdef OTG_TRANSCEIVER
  2551. dev->gadget.is_otg = 1; /* support otg mode */
  2552. #endif
  2553. /* the "gadget" abstracts/virtualizes the controller */
  2554. dev_set_name(&dev->gadget.dev, "gadget");
  2555. dev->gadget.dev.parent = &pdev->dev;
  2556. dev->gadget.dev.dma_mask = pdev->dev.dma_mask;
  2557. dev->gadget.dev.release = gadget_release;
  2558. dev->gadget.name = driver_name; /* gadget name */
  2559. /* controller endpoints reinit */
  2560. eps_reinit(dev);
  2561. #ifndef OTG_TRANSCEIVER
  2562. /* reset ep0 dQH and endptctrl */
  2563. ep0_reset(dev);
  2564. #endif
  2565. /* create dTD dma_pool resource */
  2566. dev->dtd_pool = dma_pool_create("langwell_dtd",
  2567. &dev->pdev->dev,
  2568. sizeof(struct langwell_dtd),
  2569. DTD_ALIGNMENT,
  2570. DMA_BOUNDARY);
  2571. if (!dev->dtd_pool) {
  2572. retval = -ENOMEM;
  2573. goto error;
  2574. }
  2575. /* done */
  2576. dev_info(&dev->pdev->dev, "%s\n", driver_desc);
  2577. dev_info(&dev->pdev->dev, "irq %d, pci mem %p\n", pdev->irq, base);
  2578. dev_info(&dev->pdev->dev, "Driver version: " DRIVER_VERSION "\n");
  2579. dev_info(&dev->pdev->dev, "Support (max) %d endpoints\n", dev->ep_max);
  2580. dev_info(&dev->pdev->dev, "Device interface version: 0x%04x\n",
  2581. dev->dciversion);
  2582. dev_info(&dev->pdev->dev, "Controller mode: %s\n",
  2583. dev->devcap ? "Device" : "Host");
  2584. dev_info(&dev->pdev->dev, "Support USB LPM: %s\n",
  2585. dev->lpm ? "Yes" : "No");
  2586. dev_vdbg(&dev->pdev->dev,
  2587. "After langwell_udc_probe(), print all registers:\n");
  2588. print_all_registers(dev);
  2589. the_controller = dev;
  2590. retval = device_register(&dev->gadget.dev);
  2591. if (retval)
  2592. goto error;
  2593. retval = device_create_file(&pdev->dev, &dev_attr_langwell_udc);
  2594. if (retval)
  2595. goto error;
  2596. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2597. return 0;
  2598. error:
  2599. if (dev) {
  2600. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2601. langwell_udc_remove(pdev);
  2602. }
  2603. return retval;
  2604. }
  2605. /* device controller suspend */
  2606. static int langwell_udc_suspend(struct pci_dev *pdev, pm_message_t state)
  2607. {
  2608. struct langwell_udc *dev = the_controller;
  2609. u32 devlc;
  2610. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2611. /* disable interrupt and set controller to stop state */
  2612. langwell_udc_stop(dev);
  2613. /* diable IRQ handler */
  2614. if (dev->got_irq)
  2615. free_irq(pdev->irq, dev);
  2616. dev->got_irq = 0;
  2617. /* save PCI state */
  2618. pci_save_state(pdev);
  2619. /* set device power state */
  2620. pci_set_power_state(pdev, PCI_D3hot);
  2621. /* enter PHY low power suspend */
  2622. devlc = readl(&dev->op_regs->devlc);
  2623. devlc |= LPM_PHCD;
  2624. writel(devlc, &dev->op_regs->devlc);
  2625. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2626. return 0;
  2627. }
  2628. /* device controller resume */
  2629. static int langwell_udc_resume(struct pci_dev *pdev)
  2630. {
  2631. struct langwell_udc *dev = the_controller;
  2632. u32 devlc;
  2633. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2634. /* exit PHY low power suspend */
  2635. devlc = readl(&dev->op_regs->devlc);
  2636. devlc &= ~LPM_PHCD;
  2637. writel(devlc, &dev->op_regs->devlc);
  2638. /* set device D0 power state */
  2639. pci_set_power_state(pdev, PCI_D0);
  2640. /* restore PCI state */
  2641. pci_restore_state(pdev);
  2642. /* enable IRQ handler */
  2643. if (request_irq(pdev->irq, langwell_irq, IRQF_SHARED,
  2644. driver_name, dev) != 0) {
  2645. dev_err(&dev->pdev->dev, "request interrupt %d failed\n",
  2646. pdev->irq);
  2647. return -EBUSY;
  2648. }
  2649. dev->got_irq = 1;
  2650. /* reset and start controller to run state */
  2651. if (dev->stopped) {
  2652. /* reset device controller */
  2653. langwell_udc_reset(dev);
  2654. /* reset ep0 dQH and endptctrl */
  2655. ep0_reset(dev);
  2656. /* start device if gadget is loaded */
  2657. if (dev->driver)
  2658. langwell_udc_start(dev);
  2659. }
  2660. /* reset USB status */
  2661. dev->usb_state = USB_STATE_ATTACHED;
  2662. dev->ep0_state = WAIT_FOR_SETUP;
  2663. dev->ep0_dir = USB_DIR_OUT;
  2664. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2665. return 0;
  2666. }
  2667. /* pci driver shutdown */
  2668. static void langwell_udc_shutdown(struct pci_dev *pdev)
  2669. {
  2670. struct langwell_udc *dev = the_controller;
  2671. u32 usbmode;
  2672. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2673. /* reset controller mode to IDLE */
  2674. usbmode = readl(&dev->op_regs->usbmode);
  2675. dev_dbg(&dev->pdev->dev, "usbmode = 0x%08x\n", usbmode);
  2676. usbmode &= (~3 | MODE_IDLE);
  2677. writel(usbmode, &dev->op_regs->usbmode);
  2678. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2679. }
  2680. /*-------------------------------------------------------------------------*/
  2681. static const struct pci_device_id pci_ids[] = { {
  2682. .class = ((PCI_CLASS_SERIAL_USB << 8) | 0xfe),
  2683. .class_mask = ~0,
  2684. .vendor = 0x8086,
  2685. .device = 0x0811,
  2686. .subvendor = PCI_ANY_ID,
  2687. .subdevice = PCI_ANY_ID,
  2688. }, { /* end: all zeroes */ }
  2689. };
  2690. MODULE_DEVICE_TABLE(pci, pci_ids);
  2691. static struct pci_driver langwell_pci_driver = {
  2692. .name = (char *) driver_name,
  2693. .id_table = pci_ids,
  2694. .probe = langwell_udc_probe,
  2695. .remove = langwell_udc_remove,
  2696. /* device controller suspend/resume */
  2697. .suspend = langwell_udc_suspend,
  2698. .resume = langwell_udc_resume,
  2699. .shutdown = langwell_udc_shutdown,
  2700. };
  2701. static int __init init(void)
  2702. {
  2703. #ifdef OTG_TRANSCEIVER
  2704. return langwell_register_peripheral(&langwell_pci_driver);
  2705. #else
  2706. return pci_register_driver(&langwell_pci_driver);
  2707. #endif
  2708. }
  2709. module_init(init);
  2710. static void __exit cleanup(void)
  2711. {
  2712. #ifdef OTG_TRANSCEIVER
  2713. return langwell_unregister_peripheral(&langwell_pci_driver);
  2714. #else
  2715. pci_unregister_driver(&langwell_pci_driver);
  2716. #endif
  2717. }
  2718. module_exit(cleanup);
  2719. MODULE_DESCRIPTION(DRIVER_DESC);
  2720. MODULE_AUTHOR("Xiaochen Shen <xiaochen.shen@intel.com>");
  2721. MODULE_VERSION(DRIVER_VERSION);
  2722. MODULE_LICENSE("GPL");