emulate.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. #include "mmu.h" /* for is_long_mode() */
  35. /*
  36. * Opcode effective-address decode tables.
  37. * Note that we only emulate instructions that have at least one memory
  38. * operand (excluding implicit stack references). We assume that stack
  39. * references and instruction fetches will never occur in special memory
  40. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  41. * not be handled.
  42. */
  43. /* Operand sizes: 8-bit operands or specified/overridden size. */
  44. #define ByteOp (1<<0) /* 8-bit operands. */
  45. /* Destination operand type. */
  46. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  47. #define DstReg (2<<1) /* Register operand. */
  48. #define DstMem (3<<1) /* Memory operand. */
  49. #define DstAcc (4<<1) /* Destination Accumulator */
  50. #define DstMask (7<<1)
  51. /* Source operand type. */
  52. #define SrcNone (0<<4) /* No source operand. */
  53. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  54. #define SrcReg (1<<4) /* Register operand. */
  55. #define SrcMem (2<<4) /* Memory operand. */
  56. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  57. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  58. #define SrcImm (5<<4) /* Immediate operand. */
  59. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  60. #define SrcOne (7<<4) /* Implied '1' */
  61. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  62. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  75. /* Misc flags */
  76. #define No64 (1<<28)
  77. /* Source 2 operand type */
  78. #define Src2None (0<<29)
  79. #define Src2CL (1<<29)
  80. #define Src2ImmByte (2<<29)
  81. #define Src2One (3<<29)
  82. #define Src2Imm16 (4<<29)
  83. #define Src2Mask (7<<29)
  84. enum {
  85. Group1_80, Group1_81, Group1_82, Group1_83,
  86. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  87. };
  88. static u32 opcode_table[256] = {
  89. /* 0x00 - 0x07 */
  90. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  91. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  92. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  93. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  94. /* 0x08 - 0x0F */
  95. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  96. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  97. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  98. ImplicitOps | Stack | No64, 0,
  99. /* 0x10 - 0x17 */
  100. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  101. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  102. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  103. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  104. /* 0x18 - 0x1F */
  105. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  106. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  107. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  108. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  109. /* 0x20 - 0x27 */
  110. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  111. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  112. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  113. /* 0x28 - 0x2F */
  114. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  115. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  116. 0, 0, 0, 0,
  117. /* 0x30 - 0x37 */
  118. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  119. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  120. 0, 0, 0, 0,
  121. /* 0x38 - 0x3F */
  122. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  123. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  124. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  125. 0, 0,
  126. /* 0x40 - 0x47 */
  127. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  128. /* 0x48 - 0x4F */
  129. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  130. /* 0x50 - 0x57 */
  131. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  132. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  133. /* 0x58 - 0x5F */
  134. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  135. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  136. /* 0x60 - 0x67 */
  137. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  138. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  139. 0, 0, 0, 0,
  140. /* 0x68 - 0x6F */
  141. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  142. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  143. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  144. /* 0x70 - 0x77 */
  145. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  146. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  147. /* 0x78 - 0x7F */
  148. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  149. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  150. /* 0x80 - 0x87 */
  151. Group | Group1_80, Group | Group1_81,
  152. Group | Group1_82, Group | Group1_83,
  153. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  154. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  155. /* 0x88 - 0x8F */
  156. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  157. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  158. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  159. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  160. /* 0x90 - 0x97 */
  161. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  162. /* 0x98 - 0x9F */
  163. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  164. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  165. /* 0xA0 - 0xA7 */
  166. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  167. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  168. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  169. ByteOp | ImplicitOps | String, ImplicitOps | String,
  170. /* 0xA8 - 0xAF */
  171. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  172. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  173. ByteOp | ImplicitOps | String, ImplicitOps | String,
  174. /* 0xB0 - 0xB7 */
  175. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  176. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  177. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  178. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  179. /* 0xB8 - 0xBF */
  180. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  181. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  182. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  183. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  184. /* 0xC0 - 0xC7 */
  185. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  186. 0, ImplicitOps | Stack, 0, 0,
  187. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  188. /* 0xC8 - 0xCF */
  189. 0, 0, 0, ImplicitOps | Stack,
  190. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  191. /* 0xD0 - 0xD7 */
  192. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  193. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  194. 0, 0, 0, 0,
  195. /* 0xD8 - 0xDF */
  196. 0, 0, 0, 0, 0, 0, 0, 0,
  197. /* 0xE0 - 0xE7 */
  198. 0, 0, 0, 0,
  199. ByteOp | SrcImmUByte, SrcImmUByte,
  200. ByteOp | SrcImmUByte, SrcImmUByte,
  201. /* 0xE8 - 0xEF */
  202. SrcImm | Stack, SrcImm | ImplicitOps,
  203. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  204. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  205. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  206. /* 0xF0 - 0xF7 */
  207. 0, 0, 0, 0,
  208. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  209. /* 0xF8 - 0xFF */
  210. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  211. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  212. };
  213. static u32 twobyte_table[256] = {
  214. /* 0x00 - 0x0F */
  215. 0, Group | GroupDual | Group7, 0, 0, 0, ImplicitOps, ImplicitOps, 0,
  216. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  217. /* 0x10 - 0x1F */
  218. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  219. /* 0x20 - 0x2F */
  220. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  221. 0, 0, 0, 0, 0, 0, 0, 0,
  222. /* 0x30 - 0x3F */
  223. ImplicitOps, 0, ImplicitOps, 0,
  224. ImplicitOps, ImplicitOps, 0, 0,
  225. 0, 0, 0, 0, 0, 0, 0, 0,
  226. /* 0x40 - 0x47 */
  227. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  228. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  229. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  230. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  231. /* 0x48 - 0x4F */
  232. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  233. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  234. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  235. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  236. /* 0x50 - 0x5F */
  237. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  238. /* 0x60 - 0x6F */
  239. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  240. /* 0x70 - 0x7F */
  241. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  242. /* 0x80 - 0x8F */
  243. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  244. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  245. /* 0x90 - 0x9F */
  246. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  247. /* 0xA0 - 0xA7 */
  248. ImplicitOps | Stack, ImplicitOps | Stack,
  249. 0, DstMem | SrcReg | ModRM | BitOp,
  250. DstMem | SrcReg | Src2ImmByte | ModRM,
  251. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  252. /* 0xA8 - 0xAF */
  253. ImplicitOps | Stack, ImplicitOps | Stack,
  254. 0, DstMem | SrcReg | ModRM | BitOp,
  255. DstMem | SrcReg | Src2ImmByte | ModRM,
  256. DstMem | SrcReg | Src2CL | ModRM,
  257. ModRM, 0,
  258. /* 0xB0 - 0xB7 */
  259. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  260. DstMem | SrcReg | ModRM | BitOp,
  261. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  262. DstReg | SrcMem16 | ModRM | Mov,
  263. /* 0xB8 - 0xBF */
  264. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  265. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  266. DstReg | SrcMem16 | ModRM | Mov,
  267. /* 0xC0 - 0xCF */
  268. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  269. 0, 0, 0, 0, 0, 0, 0, 0,
  270. /* 0xD0 - 0xDF */
  271. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  272. /* 0xE0 - 0xEF */
  273. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  274. /* 0xF0 - 0xFF */
  275. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  276. };
  277. static u32 group_table[] = {
  278. [Group1_80*8] =
  279. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  280. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  281. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  282. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  283. [Group1_81*8] =
  284. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  285. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  286. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  287. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  288. [Group1_82*8] =
  289. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  290. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  291. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  292. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  293. [Group1_83*8] =
  294. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  295. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  296. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  297. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  298. [Group1A*8] =
  299. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  300. [Group3_Byte*8] =
  301. ByteOp | SrcImm | DstMem | ModRM, 0,
  302. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  303. 0, 0, 0, 0,
  304. [Group3*8] =
  305. DstMem | SrcImm | ModRM, 0,
  306. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  307. 0, 0, 0, 0,
  308. [Group4*8] =
  309. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  310. 0, 0, 0, 0, 0, 0,
  311. [Group5*8] =
  312. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  313. SrcMem | ModRM | Stack, 0,
  314. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  315. [Group7*8] =
  316. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  317. SrcNone | ModRM | DstMem | Mov, 0,
  318. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  319. };
  320. static u32 group2_table[] = {
  321. [Group7*8] =
  322. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  323. SrcNone | ModRM | DstMem | Mov, 0,
  324. SrcMem16 | ModRM | Mov, 0,
  325. };
  326. /* EFLAGS bit definitions. */
  327. #define EFLG_VM (1<<17)
  328. #define EFLG_RF (1<<16)
  329. #define EFLG_OF (1<<11)
  330. #define EFLG_DF (1<<10)
  331. #define EFLG_IF (1<<9)
  332. #define EFLG_SF (1<<7)
  333. #define EFLG_ZF (1<<6)
  334. #define EFLG_AF (1<<4)
  335. #define EFLG_PF (1<<2)
  336. #define EFLG_CF (1<<0)
  337. /*
  338. * Instruction emulation:
  339. * Most instructions are emulated directly via a fragment of inline assembly
  340. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  341. * any modified flags.
  342. */
  343. #if defined(CONFIG_X86_64)
  344. #define _LO32 "k" /* force 32-bit operand */
  345. #define _STK "%%rsp" /* stack pointer */
  346. #elif defined(__i386__)
  347. #define _LO32 "" /* force 32-bit operand */
  348. #define _STK "%%esp" /* stack pointer */
  349. #endif
  350. /*
  351. * These EFLAGS bits are restored from saved value during emulation, and
  352. * any changes are written back to the saved value after emulation.
  353. */
  354. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  355. /* Before executing instruction: restore necessary bits in EFLAGS. */
  356. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  357. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  358. "movl %"_sav",%"_LO32 _tmp"; " \
  359. "push %"_tmp"; " \
  360. "push %"_tmp"; " \
  361. "movl %"_msk",%"_LO32 _tmp"; " \
  362. "andl %"_LO32 _tmp",("_STK"); " \
  363. "pushf; " \
  364. "notl %"_LO32 _tmp"; " \
  365. "andl %"_LO32 _tmp",("_STK"); " \
  366. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  367. "pop %"_tmp"; " \
  368. "orl %"_LO32 _tmp",("_STK"); " \
  369. "popf; " \
  370. "pop %"_sav"; "
  371. /* After executing instruction: write-back necessary bits in EFLAGS. */
  372. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  373. /* _sav |= EFLAGS & _msk; */ \
  374. "pushf; " \
  375. "pop %"_tmp"; " \
  376. "andl %"_msk",%"_LO32 _tmp"; " \
  377. "orl %"_LO32 _tmp",%"_sav"; "
  378. #ifdef CONFIG_X86_64
  379. #define ON64(x) x
  380. #else
  381. #define ON64(x)
  382. #endif
  383. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  384. do { \
  385. __asm__ __volatile__ ( \
  386. _PRE_EFLAGS("0", "4", "2") \
  387. _op _suffix " %"_x"3,%1; " \
  388. _POST_EFLAGS("0", "4", "2") \
  389. : "=m" (_eflags), "=m" ((_dst).val), \
  390. "=&r" (_tmp) \
  391. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  392. } while (0)
  393. /* Raw emulation: instruction has two explicit operands. */
  394. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  395. do { \
  396. unsigned long _tmp; \
  397. \
  398. switch ((_dst).bytes) { \
  399. case 2: \
  400. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  401. break; \
  402. case 4: \
  403. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  404. break; \
  405. case 8: \
  406. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  407. break; \
  408. } \
  409. } while (0)
  410. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  411. do { \
  412. unsigned long _tmp; \
  413. switch ((_dst).bytes) { \
  414. case 1: \
  415. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  416. break; \
  417. default: \
  418. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  419. _wx, _wy, _lx, _ly, _qx, _qy); \
  420. break; \
  421. } \
  422. } while (0)
  423. /* Source operand is byte-sized and may be restricted to just %cl. */
  424. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  425. __emulate_2op(_op, _src, _dst, _eflags, \
  426. "b", "c", "b", "c", "b", "c", "b", "c")
  427. /* Source operand is byte, word, long or quad sized. */
  428. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  429. __emulate_2op(_op, _src, _dst, _eflags, \
  430. "b", "q", "w", "r", _LO32, "r", "", "r")
  431. /* Source operand is word, long or quad sized. */
  432. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  433. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  434. "w", "r", _LO32, "r", "", "r")
  435. /* Instruction has three operands and one operand is stored in ECX register */
  436. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  437. do { \
  438. unsigned long _tmp; \
  439. _type _clv = (_cl).val; \
  440. _type _srcv = (_src).val; \
  441. _type _dstv = (_dst).val; \
  442. \
  443. __asm__ __volatile__ ( \
  444. _PRE_EFLAGS("0", "5", "2") \
  445. _op _suffix " %4,%1 \n" \
  446. _POST_EFLAGS("0", "5", "2") \
  447. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  448. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  449. ); \
  450. \
  451. (_cl).val = (unsigned long) _clv; \
  452. (_src).val = (unsigned long) _srcv; \
  453. (_dst).val = (unsigned long) _dstv; \
  454. } while (0)
  455. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  456. do { \
  457. switch ((_dst).bytes) { \
  458. case 2: \
  459. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  460. "w", unsigned short); \
  461. break; \
  462. case 4: \
  463. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  464. "l", unsigned int); \
  465. break; \
  466. case 8: \
  467. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  468. "q", unsigned long)); \
  469. break; \
  470. } \
  471. } while (0)
  472. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  473. do { \
  474. unsigned long _tmp; \
  475. \
  476. __asm__ __volatile__ ( \
  477. _PRE_EFLAGS("0", "3", "2") \
  478. _op _suffix " %1; " \
  479. _POST_EFLAGS("0", "3", "2") \
  480. : "=m" (_eflags), "+m" ((_dst).val), \
  481. "=&r" (_tmp) \
  482. : "i" (EFLAGS_MASK)); \
  483. } while (0)
  484. /* Instruction has only one explicit operand (no source operand). */
  485. #define emulate_1op(_op, _dst, _eflags) \
  486. do { \
  487. switch ((_dst).bytes) { \
  488. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  489. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  490. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  491. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  492. } \
  493. } while (0)
  494. /* Fetch next part of the instruction being emulated. */
  495. #define insn_fetch(_type, _size, _eip) \
  496. ({ unsigned long _x; \
  497. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  498. if (rc != 0) \
  499. goto done; \
  500. (_eip) += (_size); \
  501. (_type)_x; \
  502. })
  503. static inline unsigned long ad_mask(struct decode_cache *c)
  504. {
  505. return (1UL << (c->ad_bytes << 3)) - 1;
  506. }
  507. /* Access/update address held in a register, based on addressing mode. */
  508. static inline unsigned long
  509. address_mask(struct decode_cache *c, unsigned long reg)
  510. {
  511. if (c->ad_bytes == sizeof(unsigned long))
  512. return reg;
  513. else
  514. return reg & ad_mask(c);
  515. }
  516. static inline unsigned long
  517. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  518. {
  519. return base + address_mask(c, reg);
  520. }
  521. static inline void
  522. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  523. {
  524. if (c->ad_bytes == sizeof(unsigned long))
  525. *reg += inc;
  526. else
  527. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  528. }
  529. static inline void jmp_rel(struct decode_cache *c, int rel)
  530. {
  531. register_address_increment(c, &c->eip, rel);
  532. }
  533. static void set_seg_override(struct decode_cache *c, int seg)
  534. {
  535. c->has_seg_override = true;
  536. c->seg_override = seg;
  537. }
  538. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  539. {
  540. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  541. return 0;
  542. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  543. }
  544. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  545. struct decode_cache *c)
  546. {
  547. if (!c->has_seg_override)
  548. return 0;
  549. return seg_base(ctxt, c->seg_override);
  550. }
  551. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  552. {
  553. return seg_base(ctxt, VCPU_SREG_ES);
  554. }
  555. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  556. {
  557. return seg_base(ctxt, VCPU_SREG_SS);
  558. }
  559. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  560. struct x86_emulate_ops *ops,
  561. unsigned long linear, u8 *dest)
  562. {
  563. struct fetch_cache *fc = &ctxt->decode.fetch;
  564. int rc;
  565. int size;
  566. if (linear < fc->start || linear >= fc->end) {
  567. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  568. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  569. if (rc)
  570. return rc;
  571. fc->start = linear;
  572. fc->end = linear + size;
  573. }
  574. *dest = fc->data[linear - fc->start];
  575. return 0;
  576. }
  577. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  578. struct x86_emulate_ops *ops,
  579. unsigned long eip, void *dest, unsigned size)
  580. {
  581. int rc = 0;
  582. /* x86 instructions are limited to 15 bytes. */
  583. if (eip + size - ctxt->decode.eip_orig > 15)
  584. return X86EMUL_UNHANDLEABLE;
  585. eip += ctxt->cs_base;
  586. while (size--) {
  587. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  588. if (rc)
  589. return rc;
  590. }
  591. return 0;
  592. }
  593. /*
  594. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  595. * pointer into the block that addresses the relevant register.
  596. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  597. */
  598. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  599. int highbyte_regs)
  600. {
  601. void *p;
  602. p = &regs[modrm_reg];
  603. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  604. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  605. return p;
  606. }
  607. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  608. struct x86_emulate_ops *ops,
  609. void *ptr,
  610. u16 *size, unsigned long *address, int op_bytes)
  611. {
  612. int rc;
  613. if (op_bytes == 2)
  614. op_bytes = 3;
  615. *address = 0;
  616. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  617. ctxt->vcpu);
  618. if (rc)
  619. return rc;
  620. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  621. ctxt->vcpu);
  622. return rc;
  623. }
  624. static int test_cc(unsigned int condition, unsigned int flags)
  625. {
  626. int rc = 0;
  627. switch ((condition & 15) >> 1) {
  628. case 0: /* o */
  629. rc |= (flags & EFLG_OF);
  630. break;
  631. case 1: /* b/c/nae */
  632. rc |= (flags & EFLG_CF);
  633. break;
  634. case 2: /* z/e */
  635. rc |= (flags & EFLG_ZF);
  636. break;
  637. case 3: /* be/na */
  638. rc |= (flags & (EFLG_CF|EFLG_ZF));
  639. break;
  640. case 4: /* s */
  641. rc |= (flags & EFLG_SF);
  642. break;
  643. case 5: /* p/pe */
  644. rc |= (flags & EFLG_PF);
  645. break;
  646. case 7: /* le/ng */
  647. rc |= (flags & EFLG_ZF);
  648. /* fall through */
  649. case 6: /* l/nge */
  650. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  651. break;
  652. }
  653. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  654. return (!!rc ^ (condition & 1));
  655. }
  656. static void decode_register_operand(struct operand *op,
  657. struct decode_cache *c,
  658. int inhibit_bytereg)
  659. {
  660. unsigned reg = c->modrm_reg;
  661. int highbyte_regs = c->rex_prefix == 0;
  662. if (!(c->d & ModRM))
  663. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  664. op->type = OP_REG;
  665. if ((c->d & ByteOp) && !inhibit_bytereg) {
  666. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  667. op->val = *(u8 *)op->ptr;
  668. op->bytes = 1;
  669. } else {
  670. op->ptr = decode_register(reg, c->regs, 0);
  671. op->bytes = c->op_bytes;
  672. switch (op->bytes) {
  673. case 2:
  674. op->val = *(u16 *)op->ptr;
  675. break;
  676. case 4:
  677. op->val = *(u32 *)op->ptr;
  678. break;
  679. case 8:
  680. op->val = *(u64 *) op->ptr;
  681. break;
  682. }
  683. }
  684. op->orig_val = op->val;
  685. }
  686. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  687. struct x86_emulate_ops *ops)
  688. {
  689. struct decode_cache *c = &ctxt->decode;
  690. u8 sib;
  691. int index_reg = 0, base_reg = 0, scale;
  692. int rc = 0;
  693. if (c->rex_prefix) {
  694. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  695. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  696. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  697. }
  698. c->modrm = insn_fetch(u8, 1, c->eip);
  699. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  700. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  701. c->modrm_rm |= (c->modrm & 0x07);
  702. c->modrm_ea = 0;
  703. c->use_modrm_ea = 1;
  704. if (c->modrm_mod == 3) {
  705. c->modrm_ptr = decode_register(c->modrm_rm,
  706. c->regs, c->d & ByteOp);
  707. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  708. return rc;
  709. }
  710. if (c->ad_bytes == 2) {
  711. unsigned bx = c->regs[VCPU_REGS_RBX];
  712. unsigned bp = c->regs[VCPU_REGS_RBP];
  713. unsigned si = c->regs[VCPU_REGS_RSI];
  714. unsigned di = c->regs[VCPU_REGS_RDI];
  715. /* 16-bit ModR/M decode. */
  716. switch (c->modrm_mod) {
  717. case 0:
  718. if (c->modrm_rm == 6)
  719. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  720. break;
  721. case 1:
  722. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  723. break;
  724. case 2:
  725. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  726. break;
  727. }
  728. switch (c->modrm_rm) {
  729. case 0:
  730. c->modrm_ea += bx + si;
  731. break;
  732. case 1:
  733. c->modrm_ea += bx + di;
  734. break;
  735. case 2:
  736. c->modrm_ea += bp + si;
  737. break;
  738. case 3:
  739. c->modrm_ea += bp + di;
  740. break;
  741. case 4:
  742. c->modrm_ea += si;
  743. break;
  744. case 5:
  745. c->modrm_ea += di;
  746. break;
  747. case 6:
  748. if (c->modrm_mod != 0)
  749. c->modrm_ea += bp;
  750. break;
  751. case 7:
  752. c->modrm_ea += bx;
  753. break;
  754. }
  755. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  756. (c->modrm_rm == 6 && c->modrm_mod != 0))
  757. if (!c->has_seg_override)
  758. set_seg_override(c, VCPU_SREG_SS);
  759. c->modrm_ea = (u16)c->modrm_ea;
  760. } else {
  761. /* 32/64-bit ModR/M decode. */
  762. if ((c->modrm_rm & 7) == 4) {
  763. sib = insn_fetch(u8, 1, c->eip);
  764. index_reg |= (sib >> 3) & 7;
  765. base_reg |= sib & 7;
  766. scale = sib >> 6;
  767. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  768. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  769. else
  770. c->modrm_ea += c->regs[base_reg];
  771. if (index_reg != 4)
  772. c->modrm_ea += c->regs[index_reg] << scale;
  773. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  774. if (ctxt->mode == X86EMUL_MODE_PROT64)
  775. c->rip_relative = 1;
  776. } else
  777. c->modrm_ea += c->regs[c->modrm_rm];
  778. switch (c->modrm_mod) {
  779. case 0:
  780. if (c->modrm_rm == 5)
  781. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  782. break;
  783. case 1:
  784. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  785. break;
  786. case 2:
  787. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  788. break;
  789. }
  790. }
  791. done:
  792. return rc;
  793. }
  794. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  795. struct x86_emulate_ops *ops)
  796. {
  797. struct decode_cache *c = &ctxt->decode;
  798. int rc = 0;
  799. switch (c->ad_bytes) {
  800. case 2:
  801. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  802. break;
  803. case 4:
  804. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  805. break;
  806. case 8:
  807. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  808. break;
  809. }
  810. done:
  811. return rc;
  812. }
  813. int
  814. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  815. {
  816. struct decode_cache *c = &ctxt->decode;
  817. int rc = 0;
  818. int mode = ctxt->mode;
  819. int def_op_bytes, def_ad_bytes, group;
  820. /* Shadow copy of register state. Committed on successful emulation. */
  821. memset(c, 0, sizeof(struct decode_cache));
  822. c->eip = c->eip_orig = kvm_rip_read(ctxt->vcpu);
  823. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  824. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  825. switch (mode) {
  826. case X86EMUL_MODE_REAL:
  827. case X86EMUL_MODE_PROT16:
  828. def_op_bytes = def_ad_bytes = 2;
  829. break;
  830. case X86EMUL_MODE_PROT32:
  831. def_op_bytes = def_ad_bytes = 4;
  832. break;
  833. #ifdef CONFIG_X86_64
  834. case X86EMUL_MODE_PROT64:
  835. def_op_bytes = 4;
  836. def_ad_bytes = 8;
  837. break;
  838. #endif
  839. default:
  840. return -1;
  841. }
  842. c->op_bytes = def_op_bytes;
  843. c->ad_bytes = def_ad_bytes;
  844. /* Legacy prefixes. */
  845. for (;;) {
  846. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  847. case 0x66: /* operand-size override */
  848. /* switch between 2/4 bytes */
  849. c->op_bytes = def_op_bytes ^ 6;
  850. break;
  851. case 0x67: /* address-size override */
  852. if (mode == X86EMUL_MODE_PROT64)
  853. /* switch between 4/8 bytes */
  854. c->ad_bytes = def_ad_bytes ^ 12;
  855. else
  856. /* switch between 2/4 bytes */
  857. c->ad_bytes = def_ad_bytes ^ 6;
  858. break;
  859. case 0x26: /* ES override */
  860. case 0x2e: /* CS override */
  861. case 0x36: /* SS override */
  862. case 0x3e: /* DS override */
  863. set_seg_override(c, (c->b >> 3) & 3);
  864. break;
  865. case 0x64: /* FS override */
  866. case 0x65: /* GS override */
  867. set_seg_override(c, c->b & 7);
  868. break;
  869. case 0x40 ... 0x4f: /* REX */
  870. if (mode != X86EMUL_MODE_PROT64)
  871. goto done_prefixes;
  872. c->rex_prefix = c->b;
  873. continue;
  874. case 0xf0: /* LOCK */
  875. c->lock_prefix = 1;
  876. break;
  877. case 0xf2: /* REPNE/REPNZ */
  878. c->rep_prefix = REPNE_PREFIX;
  879. break;
  880. case 0xf3: /* REP/REPE/REPZ */
  881. c->rep_prefix = REPE_PREFIX;
  882. break;
  883. default:
  884. goto done_prefixes;
  885. }
  886. /* Any legacy prefix after a REX prefix nullifies its effect. */
  887. c->rex_prefix = 0;
  888. }
  889. done_prefixes:
  890. /* REX prefix. */
  891. if (c->rex_prefix)
  892. if (c->rex_prefix & 8)
  893. c->op_bytes = 8; /* REX.W */
  894. /* Opcode byte(s). */
  895. c->d = opcode_table[c->b];
  896. if (c->d == 0) {
  897. /* Two-byte opcode? */
  898. if (c->b == 0x0f) {
  899. c->twobyte = 1;
  900. c->b = insn_fetch(u8, 1, c->eip);
  901. c->d = twobyte_table[c->b];
  902. }
  903. }
  904. if (mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  905. kvm_report_emulation_failure(ctxt->vcpu, "invalid x86/64 instruction");;
  906. return -1;
  907. }
  908. if (c->d & Group) {
  909. group = c->d & GroupMask;
  910. c->modrm = insn_fetch(u8, 1, c->eip);
  911. --c->eip;
  912. group = (group << 3) + ((c->modrm >> 3) & 7);
  913. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  914. c->d = group2_table[group];
  915. else
  916. c->d = group_table[group];
  917. }
  918. /* Unrecognised? */
  919. if (c->d == 0) {
  920. DPRINTF("Cannot emulate %02x\n", c->b);
  921. return -1;
  922. }
  923. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  924. c->op_bytes = 8;
  925. /* ModRM and SIB bytes. */
  926. if (c->d & ModRM)
  927. rc = decode_modrm(ctxt, ops);
  928. else if (c->d & MemAbs)
  929. rc = decode_abs(ctxt, ops);
  930. if (rc)
  931. goto done;
  932. if (!c->has_seg_override)
  933. set_seg_override(c, VCPU_SREG_DS);
  934. if (!(!c->twobyte && c->b == 0x8d))
  935. c->modrm_ea += seg_override_base(ctxt, c);
  936. if (c->ad_bytes != 8)
  937. c->modrm_ea = (u32)c->modrm_ea;
  938. /*
  939. * Decode and fetch the source operand: register, memory
  940. * or immediate.
  941. */
  942. switch (c->d & SrcMask) {
  943. case SrcNone:
  944. break;
  945. case SrcReg:
  946. decode_register_operand(&c->src, c, 0);
  947. break;
  948. case SrcMem16:
  949. c->src.bytes = 2;
  950. goto srcmem_common;
  951. case SrcMem32:
  952. c->src.bytes = 4;
  953. goto srcmem_common;
  954. case SrcMem:
  955. c->src.bytes = (c->d & ByteOp) ? 1 :
  956. c->op_bytes;
  957. /* Don't fetch the address for invlpg: it could be unmapped. */
  958. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  959. break;
  960. srcmem_common:
  961. /*
  962. * For instructions with a ModR/M byte, switch to register
  963. * access if Mod = 3.
  964. */
  965. if ((c->d & ModRM) && c->modrm_mod == 3) {
  966. c->src.type = OP_REG;
  967. c->src.val = c->modrm_val;
  968. c->src.ptr = c->modrm_ptr;
  969. break;
  970. }
  971. c->src.type = OP_MEM;
  972. break;
  973. case SrcImm:
  974. case SrcImmU:
  975. c->src.type = OP_IMM;
  976. c->src.ptr = (unsigned long *)c->eip;
  977. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  978. if (c->src.bytes == 8)
  979. c->src.bytes = 4;
  980. /* NB. Immediates are sign-extended as necessary. */
  981. switch (c->src.bytes) {
  982. case 1:
  983. c->src.val = insn_fetch(s8, 1, c->eip);
  984. break;
  985. case 2:
  986. c->src.val = insn_fetch(s16, 2, c->eip);
  987. break;
  988. case 4:
  989. c->src.val = insn_fetch(s32, 4, c->eip);
  990. break;
  991. }
  992. if ((c->d & SrcMask) == SrcImmU) {
  993. switch (c->src.bytes) {
  994. case 1:
  995. c->src.val &= 0xff;
  996. break;
  997. case 2:
  998. c->src.val &= 0xffff;
  999. break;
  1000. case 4:
  1001. c->src.val &= 0xffffffff;
  1002. break;
  1003. }
  1004. }
  1005. break;
  1006. case SrcImmByte:
  1007. case SrcImmUByte:
  1008. c->src.type = OP_IMM;
  1009. c->src.ptr = (unsigned long *)c->eip;
  1010. c->src.bytes = 1;
  1011. if ((c->d & SrcMask) == SrcImmByte)
  1012. c->src.val = insn_fetch(s8, 1, c->eip);
  1013. else
  1014. c->src.val = insn_fetch(u8, 1, c->eip);
  1015. break;
  1016. case SrcOne:
  1017. c->src.bytes = 1;
  1018. c->src.val = 1;
  1019. break;
  1020. }
  1021. /*
  1022. * Decode and fetch the second source operand: register, memory
  1023. * or immediate.
  1024. */
  1025. switch (c->d & Src2Mask) {
  1026. case Src2None:
  1027. break;
  1028. case Src2CL:
  1029. c->src2.bytes = 1;
  1030. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1031. break;
  1032. case Src2ImmByte:
  1033. c->src2.type = OP_IMM;
  1034. c->src2.ptr = (unsigned long *)c->eip;
  1035. c->src2.bytes = 1;
  1036. c->src2.val = insn_fetch(u8, 1, c->eip);
  1037. break;
  1038. case Src2Imm16:
  1039. c->src2.type = OP_IMM;
  1040. c->src2.ptr = (unsigned long *)c->eip;
  1041. c->src2.bytes = 2;
  1042. c->src2.val = insn_fetch(u16, 2, c->eip);
  1043. break;
  1044. case Src2One:
  1045. c->src2.bytes = 1;
  1046. c->src2.val = 1;
  1047. break;
  1048. }
  1049. /* Decode and fetch the destination operand: register or memory. */
  1050. switch (c->d & DstMask) {
  1051. case ImplicitOps:
  1052. /* Special instructions do their own operand decoding. */
  1053. return 0;
  1054. case DstReg:
  1055. decode_register_operand(&c->dst, c,
  1056. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1057. break;
  1058. case DstMem:
  1059. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1060. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1061. c->dst.type = OP_REG;
  1062. c->dst.val = c->dst.orig_val = c->modrm_val;
  1063. c->dst.ptr = c->modrm_ptr;
  1064. break;
  1065. }
  1066. c->dst.type = OP_MEM;
  1067. break;
  1068. case DstAcc:
  1069. c->dst.type = OP_REG;
  1070. c->dst.bytes = c->op_bytes;
  1071. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1072. switch (c->op_bytes) {
  1073. case 1:
  1074. c->dst.val = *(u8 *)c->dst.ptr;
  1075. break;
  1076. case 2:
  1077. c->dst.val = *(u16 *)c->dst.ptr;
  1078. break;
  1079. case 4:
  1080. c->dst.val = *(u32 *)c->dst.ptr;
  1081. break;
  1082. }
  1083. c->dst.orig_val = c->dst.val;
  1084. break;
  1085. }
  1086. if (c->rip_relative)
  1087. c->modrm_ea += c->eip;
  1088. done:
  1089. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1090. }
  1091. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1092. {
  1093. struct decode_cache *c = &ctxt->decode;
  1094. c->dst.type = OP_MEM;
  1095. c->dst.bytes = c->op_bytes;
  1096. c->dst.val = c->src.val;
  1097. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1098. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1099. c->regs[VCPU_REGS_RSP]);
  1100. }
  1101. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1102. struct x86_emulate_ops *ops,
  1103. void *dest, int len)
  1104. {
  1105. struct decode_cache *c = &ctxt->decode;
  1106. int rc;
  1107. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1108. c->regs[VCPU_REGS_RSP]),
  1109. dest, len, ctxt->vcpu);
  1110. if (rc != X86EMUL_CONTINUE)
  1111. return rc;
  1112. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1113. return rc;
  1114. }
  1115. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1116. {
  1117. struct decode_cache *c = &ctxt->decode;
  1118. struct kvm_segment segment;
  1119. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1120. c->src.val = segment.selector;
  1121. emulate_push(ctxt);
  1122. }
  1123. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1124. struct x86_emulate_ops *ops, int seg)
  1125. {
  1126. struct decode_cache *c = &ctxt->decode;
  1127. unsigned long selector;
  1128. int rc;
  1129. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1130. if (rc != 0)
  1131. return rc;
  1132. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)selector, 1, seg);
  1133. return rc;
  1134. }
  1135. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1136. {
  1137. struct decode_cache *c = &ctxt->decode;
  1138. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1139. int reg = VCPU_REGS_RAX;
  1140. while (reg <= VCPU_REGS_RDI) {
  1141. (reg == VCPU_REGS_RSP) ?
  1142. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1143. emulate_push(ctxt);
  1144. ++reg;
  1145. }
  1146. }
  1147. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1148. struct x86_emulate_ops *ops)
  1149. {
  1150. struct decode_cache *c = &ctxt->decode;
  1151. int rc = 0;
  1152. int reg = VCPU_REGS_RDI;
  1153. while (reg >= VCPU_REGS_RAX) {
  1154. if (reg == VCPU_REGS_RSP) {
  1155. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1156. c->op_bytes);
  1157. --reg;
  1158. }
  1159. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1160. if (rc != 0)
  1161. break;
  1162. --reg;
  1163. }
  1164. return rc;
  1165. }
  1166. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1167. struct x86_emulate_ops *ops)
  1168. {
  1169. struct decode_cache *c = &ctxt->decode;
  1170. int rc;
  1171. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1172. if (rc != 0)
  1173. return rc;
  1174. return 0;
  1175. }
  1176. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1177. {
  1178. struct decode_cache *c = &ctxt->decode;
  1179. switch (c->modrm_reg) {
  1180. case 0: /* rol */
  1181. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1182. break;
  1183. case 1: /* ror */
  1184. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1185. break;
  1186. case 2: /* rcl */
  1187. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1188. break;
  1189. case 3: /* rcr */
  1190. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1191. break;
  1192. case 4: /* sal/shl */
  1193. case 6: /* sal/shl */
  1194. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1195. break;
  1196. case 5: /* shr */
  1197. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1198. break;
  1199. case 7: /* sar */
  1200. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1201. break;
  1202. }
  1203. }
  1204. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1205. struct x86_emulate_ops *ops)
  1206. {
  1207. struct decode_cache *c = &ctxt->decode;
  1208. int rc = 0;
  1209. switch (c->modrm_reg) {
  1210. case 0 ... 1: /* test */
  1211. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1212. break;
  1213. case 2: /* not */
  1214. c->dst.val = ~c->dst.val;
  1215. break;
  1216. case 3: /* neg */
  1217. emulate_1op("neg", c->dst, ctxt->eflags);
  1218. break;
  1219. default:
  1220. DPRINTF("Cannot emulate %02x\n", c->b);
  1221. rc = X86EMUL_UNHANDLEABLE;
  1222. break;
  1223. }
  1224. return rc;
  1225. }
  1226. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1227. struct x86_emulate_ops *ops)
  1228. {
  1229. struct decode_cache *c = &ctxt->decode;
  1230. switch (c->modrm_reg) {
  1231. case 0: /* inc */
  1232. emulate_1op("inc", c->dst, ctxt->eflags);
  1233. break;
  1234. case 1: /* dec */
  1235. emulate_1op("dec", c->dst, ctxt->eflags);
  1236. break;
  1237. case 2: /* call near abs */ {
  1238. long int old_eip;
  1239. old_eip = c->eip;
  1240. c->eip = c->src.val;
  1241. c->src.val = old_eip;
  1242. emulate_push(ctxt);
  1243. break;
  1244. }
  1245. case 4: /* jmp abs */
  1246. c->eip = c->src.val;
  1247. break;
  1248. case 6: /* push */
  1249. emulate_push(ctxt);
  1250. break;
  1251. }
  1252. return 0;
  1253. }
  1254. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1255. struct x86_emulate_ops *ops,
  1256. unsigned long memop)
  1257. {
  1258. struct decode_cache *c = &ctxt->decode;
  1259. u64 old, new;
  1260. int rc;
  1261. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1262. if (rc != X86EMUL_CONTINUE)
  1263. return rc;
  1264. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1265. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1266. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1267. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1268. ctxt->eflags &= ~EFLG_ZF;
  1269. } else {
  1270. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1271. (u32) c->regs[VCPU_REGS_RBX];
  1272. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1273. if (rc != X86EMUL_CONTINUE)
  1274. return rc;
  1275. ctxt->eflags |= EFLG_ZF;
  1276. }
  1277. return 0;
  1278. }
  1279. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1280. struct x86_emulate_ops *ops)
  1281. {
  1282. struct decode_cache *c = &ctxt->decode;
  1283. int rc;
  1284. unsigned long cs;
  1285. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1286. if (rc)
  1287. return rc;
  1288. if (c->op_bytes == 4)
  1289. c->eip = (u32)c->eip;
  1290. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1291. if (rc)
  1292. return rc;
  1293. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1294. return rc;
  1295. }
  1296. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1297. struct x86_emulate_ops *ops)
  1298. {
  1299. int rc;
  1300. struct decode_cache *c = &ctxt->decode;
  1301. switch (c->dst.type) {
  1302. case OP_REG:
  1303. /* The 4-byte case *is* correct:
  1304. * in 64-bit mode we zero-extend.
  1305. */
  1306. switch (c->dst.bytes) {
  1307. case 1:
  1308. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1309. break;
  1310. case 2:
  1311. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1312. break;
  1313. case 4:
  1314. *c->dst.ptr = (u32)c->dst.val;
  1315. break; /* 64b: zero-ext */
  1316. case 8:
  1317. *c->dst.ptr = c->dst.val;
  1318. break;
  1319. }
  1320. break;
  1321. case OP_MEM:
  1322. if (c->lock_prefix)
  1323. rc = ops->cmpxchg_emulated(
  1324. (unsigned long)c->dst.ptr,
  1325. &c->dst.orig_val,
  1326. &c->dst.val,
  1327. c->dst.bytes,
  1328. ctxt->vcpu);
  1329. else
  1330. rc = ops->write_emulated(
  1331. (unsigned long)c->dst.ptr,
  1332. &c->dst.val,
  1333. c->dst.bytes,
  1334. ctxt->vcpu);
  1335. if (rc != X86EMUL_CONTINUE)
  1336. return rc;
  1337. break;
  1338. case OP_NONE:
  1339. /* no writeback */
  1340. break;
  1341. default:
  1342. break;
  1343. }
  1344. return 0;
  1345. }
  1346. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1347. {
  1348. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1349. /*
  1350. * an sti; sti; sequence only disable interrupts for the first
  1351. * instruction. So, if the last instruction, be it emulated or
  1352. * not, left the system with the INT_STI flag enabled, it
  1353. * means that the last instruction is an sti. We should not
  1354. * leave the flag on in this case. The same goes for mov ss
  1355. */
  1356. if (!(int_shadow & mask))
  1357. ctxt->interruptibility = mask;
  1358. }
  1359. static inline void
  1360. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1361. struct kvm_segment *cs, struct kvm_segment *ss)
  1362. {
  1363. memset(cs, 0, sizeof(struct kvm_segment));
  1364. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1365. memset(ss, 0, sizeof(struct kvm_segment));
  1366. cs->l = 0; /* will be adjusted later */
  1367. cs->base = 0; /* flat segment */
  1368. cs->g = 1; /* 4kb granularity */
  1369. cs->limit = 0xffffffff; /* 4GB limit */
  1370. cs->type = 0x0b; /* Read, Execute, Accessed */
  1371. cs->s = 1;
  1372. cs->dpl = 0; /* will be adjusted later */
  1373. cs->present = 1;
  1374. cs->db = 1;
  1375. ss->unusable = 0;
  1376. ss->base = 0; /* flat segment */
  1377. ss->limit = 0xffffffff; /* 4GB limit */
  1378. ss->g = 1; /* 4kb granularity */
  1379. ss->s = 1;
  1380. ss->type = 0x03; /* Read/Write, Accessed */
  1381. ss->db = 1; /* 32bit stack segment */
  1382. ss->dpl = 0;
  1383. ss->present = 1;
  1384. }
  1385. static int
  1386. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1387. {
  1388. struct decode_cache *c = &ctxt->decode;
  1389. struct kvm_segment cs, ss;
  1390. u64 msr_data;
  1391. /* syscall is not available in real mode */
  1392. if (c->lock_prefix || ctxt->mode == X86EMUL_MODE_REAL
  1393. || !is_protmode(ctxt->vcpu))
  1394. return -1;
  1395. setup_syscalls_segments(ctxt, &cs, &ss);
  1396. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1397. msr_data >>= 32;
  1398. cs.selector = (u16)(msr_data & 0xfffc);
  1399. ss.selector = (u16)(msr_data + 8);
  1400. if (is_long_mode(ctxt->vcpu)) {
  1401. cs.db = 0;
  1402. cs.l = 1;
  1403. }
  1404. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1405. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1406. c->regs[VCPU_REGS_RCX] = c->eip;
  1407. if (is_long_mode(ctxt->vcpu)) {
  1408. #ifdef CONFIG_X86_64
  1409. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1410. kvm_x86_ops->get_msr(ctxt->vcpu,
  1411. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1412. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1413. c->eip = msr_data;
  1414. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1415. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1416. #endif
  1417. } else {
  1418. /* legacy mode */
  1419. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1420. c->eip = (u32)msr_data;
  1421. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1422. }
  1423. return 0;
  1424. }
  1425. static int
  1426. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1427. {
  1428. struct decode_cache *c = &ctxt->decode;
  1429. struct kvm_segment cs, ss;
  1430. u64 msr_data;
  1431. /* inject #UD if LOCK prefix is used */
  1432. if (c->lock_prefix)
  1433. return -1;
  1434. /* inject #GP if in real mode or paging is disabled */
  1435. if (ctxt->mode == X86EMUL_MODE_REAL || !is_protmode(ctxt->vcpu)) {
  1436. kvm_inject_gp(ctxt->vcpu, 0);
  1437. return -1;
  1438. }
  1439. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1440. * Therefore, we inject an #UD.
  1441. */
  1442. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1443. return -1;
  1444. setup_syscalls_segments(ctxt, &cs, &ss);
  1445. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1446. switch (ctxt->mode) {
  1447. case X86EMUL_MODE_PROT32:
  1448. if ((msr_data & 0xfffc) == 0x0) {
  1449. kvm_inject_gp(ctxt->vcpu, 0);
  1450. return -1;
  1451. }
  1452. break;
  1453. case X86EMUL_MODE_PROT64:
  1454. if (msr_data == 0x0) {
  1455. kvm_inject_gp(ctxt->vcpu, 0);
  1456. return -1;
  1457. }
  1458. break;
  1459. }
  1460. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1461. cs.selector = (u16)msr_data;
  1462. cs.selector &= ~SELECTOR_RPL_MASK;
  1463. ss.selector = cs.selector + 8;
  1464. ss.selector &= ~SELECTOR_RPL_MASK;
  1465. if (ctxt->mode == X86EMUL_MODE_PROT64
  1466. || is_long_mode(ctxt->vcpu)) {
  1467. cs.db = 0;
  1468. cs.l = 1;
  1469. }
  1470. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1471. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1472. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1473. c->eip = msr_data;
  1474. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1475. c->regs[VCPU_REGS_RSP] = msr_data;
  1476. return 0;
  1477. }
  1478. static int
  1479. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1480. {
  1481. struct decode_cache *c = &ctxt->decode;
  1482. struct kvm_segment cs, ss;
  1483. u64 msr_data;
  1484. int usermode;
  1485. /* inject #UD if LOCK prefix is used */
  1486. if (c->lock_prefix)
  1487. return -1;
  1488. /* inject #GP if in real mode or paging is disabled */
  1489. if (ctxt->mode == X86EMUL_MODE_REAL || !is_protmode(ctxt->vcpu)) {
  1490. kvm_inject_gp(ctxt->vcpu, 0);
  1491. return -1;
  1492. }
  1493. /* sysexit must be called from CPL 0 */
  1494. if (kvm_x86_ops->get_cpl(ctxt->vcpu) != 0) {
  1495. kvm_inject_gp(ctxt->vcpu, 0);
  1496. return -1;
  1497. }
  1498. setup_syscalls_segments(ctxt, &cs, &ss);
  1499. if ((c->rex_prefix & 0x8) != 0x0)
  1500. usermode = X86EMUL_MODE_PROT64;
  1501. else
  1502. usermode = X86EMUL_MODE_PROT32;
  1503. cs.dpl = 3;
  1504. ss.dpl = 3;
  1505. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1506. switch (usermode) {
  1507. case X86EMUL_MODE_PROT32:
  1508. cs.selector = (u16)(msr_data + 16);
  1509. if ((msr_data & 0xfffc) == 0x0) {
  1510. kvm_inject_gp(ctxt->vcpu, 0);
  1511. return -1;
  1512. }
  1513. ss.selector = (u16)(msr_data + 24);
  1514. break;
  1515. case X86EMUL_MODE_PROT64:
  1516. cs.selector = (u16)(msr_data + 32);
  1517. if (msr_data == 0x0) {
  1518. kvm_inject_gp(ctxt->vcpu, 0);
  1519. return -1;
  1520. }
  1521. ss.selector = cs.selector + 8;
  1522. cs.db = 0;
  1523. cs.l = 1;
  1524. break;
  1525. }
  1526. cs.selector |= SELECTOR_RPL_MASK;
  1527. ss.selector |= SELECTOR_RPL_MASK;
  1528. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1529. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1530. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1531. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1532. return 0;
  1533. }
  1534. int
  1535. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1536. {
  1537. unsigned long memop = 0;
  1538. u64 msr_data;
  1539. unsigned long saved_eip = 0;
  1540. struct decode_cache *c = &ctxt->decode;
  1541. unsigned int port;
  1542. int io_dir_in;
  1543. int rc = 0;
  1544. ctxt->interruptibility = 0;
  1545. /* Shadow copy of register state. Committed on successful emulation.
  1546. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1547. * modify them.
  1548. */
  1549. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1550. saved_eip = c->eip;
  1551. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1552. memop = c->modrm_ea;
  1553. if (c->rep_prefix && (c->d & String)) {
  1554. /* All REP prefixes have the same first termination condition */
  1555. if (c->regs[VCPU_REGS_RCX] == 0) {
  1556. kvm_rip_write(ctxt->vcpu, c->eip);
  1557. goto done;
  1558. }
  1559. /* The second termination condition only applies for REPE
  1560. * and REPNE. Test if the repeat string operation prefix is
  1561. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1562. * corresponding termination condition according to:
  1563. * - if REPE/REPZ and ZF = 0 then done
  1564. * - if REPNE/REPNZ and ZF = 1 then done
  1565. */
  1566. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1567. (c->b == 0xae) || (c->b == 0xaf)) {
  1568. if ((c->rep_prefix == REPE_PREFIX) &&
  1569. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1570. kvm_rip_write(ctxt->vcpu, c->eip);
  1571. goto done;
  1572. }
  1573. if ((c->rep_prefix == REPNE_PREFIX) &&
  1574. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1575. kvm_rip_write(ctxt->vcpu, c->eip);
  1576. goto done;
  1577. }
  1578. }
  1579. c->regs[VCPU_REGS_RCX]--;
  1580. c->eip = kvm_rip_read(ctxt->vcpu);
  1581. }
  1582. if (c->src.type == OP_MEM) {
  1583. c->src.ptr = (unsigned long *)memop;
  1584. c->src.val = 0;
  1585. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1586. &c->src.val,
  1587. c->src.bytes,
  1588. ctxt->vcpu);
  1589. if (rc != X86EMUL_CONTINUE)
  1590. goto done;
  1591. c->src.orig_val = c->src.val;
  1592. }
  1593. if ((c->d & DstMask) == ImplicitOps)
  1594. goto special_insn;
  1595. if (c->dst.type == OP_MEM) {
  1596. c->dst.ptr = (unsigned long *)memop;
  1597. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1598. c->dst.val = 0;
  1599. if (c->d & BitOp) {
  1600. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1601. c->dst.ptr = (void *)c->dst.ptr +
  1602. (c->src.val & mask) / 8;
  1603. }
  1604. if (!(c->d & Mov)) {
  1605. /* optimisation - avoid slow emulated read */
  1606. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1607. &c->dst.val,
  1608. c->dst.bytes,
  1609. ctxt->vcpu);
  1610. if (rc != X86EMUL_CONTINUE)
  1611. goto done;
  1612. }
  1613. }
  1614. c->dst.orig_val = c->dst.val;
  1615. special_insn:
  1616. if (c->twobyte)
  1617. goto twobyte_insn;
  1618. switch (c->b) {
  1619. case 0x00 ... 0x05:
  1620. add: /* add */
  1621. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1622. break;
  1623. case 0x06: /* push es */
  1624. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  1625. break;
  1626. case 0x07: /* pop es */
  1627. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  1628. if (rc != 0)
  1629. goto done;
  1630. break;
  1631. case 0x08 ... 0x0d:
  1632. or: /* or */
  1633. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1634. break;
  1635. case 0x0e: /* push cs */
  1636. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  1637. break;
  1638. case 0x10 ... 0x15:
  1639. adc: /* adc */
  1640. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1641. break;
  1642. case 0x16: /* push ss */
  1643. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  1644. break;
  1645. case 0x17: /* pop ss */
  1646. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  1647. if (rc != 0)
  1648. goto done;
  1649. break;
  1650. case 0x18 ... 0x1d:
  1651. sbb: /* sbb */
  1652. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1653. break;
  1654. case 0x1e: /* push ds */
  1655. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  1656. break;
  1657. case 0x1f: /* pop ds */
  1658. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  1659. if (rc != 0)
  1660. goto done;
  1661. break;
  1662. case 0x20 ... 0x25:
  1663. and: /* and */
  1664. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1665. break;
  1666. case 0x28 ... 0x2d:
  1667. sub: /* sub */
  1668. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1669. break;
  1670. case 0x30 ... 0x35:
  1671. xor: /* xor */
  1672. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1673. break;
  1674. case 0x38 ... 0x3d:
  1675. cmp: /* cmp */
  1676. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1677. break;
  1678. case 0x40 ... 0x47: /* inc r16/r32 */
  1679. emulate_1op("inc", c->dst, ctxt->eflags);
  1680. break;
  1681. case 0x48 ... 0x4f: /* dec r16/r32 */
  1682. emulate_1op("dec", c->dst, ctxt->eflags);
  1683. break;
  1684. case 0x50 ... 0x57: /* push reg */
  1685. emulate_push(ctxt);
  1686. break;
  1687. case 0x58 ... 0x5f: /* pop reg */
  1688. pop_instruction:
  1689. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1690. if (rc != 0)
  1691. goto done;
  1692. break;
  1693. case 0x60: /* pusha */
  1694. emulate_pusha(ctxt);
  1695. break;
  1696. case 0x61: /* popa */
  1697. rc = emulate_popa(ctxt, ops);
  1698. if (rc != 0)
  1699. goto done;
  1700. break;
  1701. case 0x63: /* movsxd */
  1702. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1703. goto cannot_emulate;
  1704. c->dst.val = (s32) c->src.val;
  1705. break;
  1706. case 0x68: /* push imm */
  1707. case 0x6a: /* push imm8 */
  1708. emulate_push(ctxt);
  1709. break;
  1710. case 0x6c: /* insb */
  1711. case 0x6d: /* insw/insd */
  1712. if (kvm_emulate_pio_string(ctxt->vcpu,
  1713. 1,
  1714. (c->d & ByteOp) ? 1 : c->op_bytes,
  1715. c->rep_prefix ?
  1716. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1717. (ctxt->eflags & EFLG_DF),
  1718. register_address(c, es_base(ctxt),
  1719. c->regs[VCPU_REGS_RDI]),
  1720. c->rep_prefix,
  1721. c->regs[VCPU_REGS_RDX]) == 0) {
  1722. c->eip = saved_eip;
  1723. return -1;
  1724. }
  1725. return 0;
  1726. case 0x6e: /* outsb */
  1727. case 0x6f: /* outsw/outsd */
  1728. if (kvm_emulate_pio_string(ctxt->vcpu,
  1729. 0,
  1730. (c->d & ByteOp) ? 1 : c->op_bytes,
  1731. c->rep_prefix ?
  1732. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1733. (ctxt->eflags & EFLG_DF),
  1734. register_address(c,
  1735. seg_override_base(ctxt, c),
  1736. c->regs[VCPU_REGS_RSI]),
  1737. c->rep_prefix,
  1738. c->regs[VCPU_REGS_RDX]) == 0) {
  1739. c->eip = saved_eip;
  1740. return -1;
  1741. }
  1742. return 0;
  1743. case 0x70 ... 0x7f: /* jcc (short) */
  1744. if (test_cc(c->b, ctxt->eflags))
  1745. jmp_rel(c, c->src.val);
  1746. break;
  1747. case 0x80 ... 0x83: /* Grp1 */
  1748. switch (c->modrm_reg) {
  1749. case 0:
  1750. goto add;
  1751. case 1:
  1752. goto or;
  1753. case 2:
  1754. goto adc;
  1755. case 3:
  1756. goto sbb;
  1757. case 4:
  1758. goto and;
  1759. case 5:
  1760. goto sub;
  1761. case 6:
  1762. goto xor;
  1763. case 7:
  1764. goto cmp;
  1765. }
  1766. break;
  1767. case 0x84 ... 0x85:
  1768. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1769. break;
  1770. case 0x86 ... 0x87: /* xchg */
  1771. xchg:
  1772. /* Write back the register source. */
  1773. switch (c->dst.bytes) {
  1774. case 1:
  1775. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1776. break;
  1777. case 2:
  1778. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1779. break;
  1780. case 4:
  1781. *c->src.ptr = (u32) c->dst.val;
  1782. break; /* 64b reg: zero-extend */
  1783. case 8:
  1784. *c->src.ptr = c->dst.val;
  1785. break;
  1786. }
  1787. /*
  1788. * Write back the memory destination with implicit LOCK
  1789. * prefix.
  1790. */
  1791. c->dst.val = c->src.val;
  1792. c->lock_prefix = 1;
  1793. break;
  1794. case 0x88 ... 0x8b: /* mov */
  1795. goto mov;
  1796. case 0x8c: { /* mov r/m, sreg */
  1797. struct kvm_segment segreg;
  1798. if (c->modrm_reg <= 5)
  1799. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1800. else {
  1801. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1802. c->modrm);
  1803. goto cannot_emulate;
  1804. }
  1805. c->dst.val = segreg.selector;
  1806. break;
  1807. }
  1808. case 0x8d: /* lea r16/r32, m */
  1809. c->dst.val = c->modrm_ea;
  1810. break;
  1811. case 0x8e: { /* mov seg, r/m16 */
  1812. uint16_t sel;
  1813. int type_bits;
  1814. int err;
  1815. sel = c->src.val;
  1816. if (c->modrm_reg == VCPU_SREG_SS)
  1817. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1818. if (c->modrm_reg <= 5) {
  1819. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1820. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1821. type_bits, c->modrm_reg);
  1822. } else {
  1823. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1824. c->modrm);
  1825. goto cannot_emulate;
  1826. }
  1827. if (err < 0)
  1828. goto cannot_emulate;
  1829. c->dst.type = OP_NONE; /* Disable writeback. */
  1830. break;
  1831. }
  1832. case 0x8f: /* pop (sole member of Grp1a) */
  1833. rc = emulate_grp1a(ctxt, ops);
  1834. if (rc != 0)
  1835. goto done;
  1836. break;
  1837. case 0x90: /* nop / xchg r8,rax */
  1838. if (!(c->rex_prefix & 1)) { /* nop */
  1839. c->dst.type = OP_NONE;
  1840. break;
  1841. }
  1842. case 0x91 ... 0x97: /* xchg reg,rax */
  1843. c->src.type = c->dst.type = OP_REG;
  1844. c->src.bytes = c->dst.bytes = c->op_bytes;
  1845. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1846. c->src.val = *(c->src.ptr);
  1847. goto xchg;
  1848. case 0x9c: /* pushf */
  1849. c->src.val = (unsigned long) ctxt->eflags;
  1850. emulate_push(ctxt);
  1851. break;
  1852. case 0x9d: /* popf */
  1853. c->dst.type = OP_REG;
  1854. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1855. c->dst.bytes = c->op_bytes;
  1856. goto pop_instruction;
  1857. case 0xa0 ... 0xa1: /* mov */
  1858. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1859. c->dst.val = c->src.val;
  1860. break;
  1861. case 0xa2 ... 0xa3: /* mov */
  1862. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1863. break;
  1864. case 0xa4 ... 0xa5: /* movs */
  1865. c->dst.type = OP_MEM;
  1866. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1867. c->dst.ptr = (unsigned long *)register_address(c,
  1868. es_base(ctxt),
  1869. c->regs[VCPU_REGS_RDI]);
  1870. rc = ops->read_emulated(register_address(c,
  1871. seg_override_base(ctxt, c),
  1872. c->regs[VCPU_REGS_RSI]),
  1873. &c->dst.val,
  1874. c->dst.bytes, ctxt->vcpu);
  1875. if (rc != X86EMUL_CONTINUE)
  1876. goto done;
  1877. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1878. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1879. : c->dst.bytes);
  1880. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1881. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1882. : c->dst.bytes);
  1883. break;
  1884. case 0xa6 ... 0xa7: /* cmps */
  1885. c->src.type = OP_NONE; /* Disable writeback. */
  1886. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1887. c->src.ptr = (unsigned long *)register_address(c,
  1888. seg_override_base(ctxt, c),
  1889. c->regs[VCPU_REGS_RSI]);
  1890. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1891. &c->src.val,
  1892. c->src.bytes,
  1893. ctxt->vcpu);
  1894. if (rc != X86EMUL_CONTINUE)
  1895. goto done;
  1896. c->dst.type = OP_NONE; /* Disable writeback. */
  1897. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1898. c->dst.ptr = (unsigned long *)register_address(c,
  1899. es_base(ctxt),
  1900. c->regs[VCPU_REGS_RDI]);
  1901. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1902. &c->dst.val,
  1903. c->dst.bytes,
  1904. ctxt->vcpu);
  1905. if (rc != X86EMUL_CONTINUE)
  1906. goto done;
  1907. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1908. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1909. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1910. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1911. : c->src.bytes);
  1912. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1913. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1914. : c->dst.bytes);
  1915. break;
  1916. case 0xaa ... 0xab: /* stos */
  1917. c->dst.type = OP_MEM;
  1918. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1919. c->dst.ptr = (unsigned long *)register_address(c,
  1920. es_base(ctxt),
  1921. c->regs[VCPU_REGS_RDI]);
  1922. c->dst.val = c->regs[VCPU_REGS_RAX];
  1923. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1924. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1925. : c->dst.bytes);
  1926. break;
  1927. case 0xac ... 0xad: /* lods */
  1928. c->dst.type = OP_REG;
  1929. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1930. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1931. rc = ops->read_emulated(register_address(c,
  1932. seg_override_base(ctxt, c),
  1933. c->regs[VCPU_REGS_RSI]),
  1934. &c->dst.val,
  1935. c->dst.bytes,
  1936. ctxt->vcpu);
  1937. if (rc != X86EMUL_CONTINUE)
  1938. goto done;
  1939. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1940. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1941. : c->dst.bytes);
  1942. break;
  1943. case 0xae ... 0xaf: /* scas */
  1944. DPRINTF("Urk! I don't handle SCAS.\n");
  1945. goto cannot_emulate;
  1946. case 0xb0 ... 0xbf: /* mov r, imm */
  1947. goto mov;
  1948. case 0xc0 ... 0xc1:
  1949. emulate_grp2(ctxt);
  1950. break;
  1951. case 0xc3: /* ret */
  1952. c->dst.type = OP_REG;
  1953. c->dst.ptr = &c->eip;
  1954. c->dst.bytes = c->op_bytes;
  1955. goto pop_instruction;
  1956. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1957. mov:
  1958. c->dst.val = c->src.val;
  1959. break;
  1960. case 0xcb: /* ret far */
  1961. rc = emulate_ret_far(ctxt, ops);
  1962. if (rc)
  1963. goto done;
  1964. break;
  1965. case 0xd0 ... 0xd1: /* Grp2 */
  1966. c->src.val = 1;
  1967. emulate_grp2(ctxt);
  1968. break;
  1969. case 0xd2 ... 0xd3: /* Grp2 */
  1970. c->src.val = c->regs[VCPU_REGS_RCX];
  1971. emulate_grp2(ctxt);
  1972. break;
  1973. case 0xe4: /* inb */
  1974. case 0xe5: /* in */
  1975. port = c->src.val;
  1976. io_dir_in = 1;
  1977. goto do_io;
  1978. case 0xe6: /* outb */
  1979. case 0xe7: /* out */
  1980. port = c->src.val;
  1981. io_dir_in = 0;
  1982. goto do_io;
  1983. case 0xe8: /* call (near) */ {
  1984. long int rel = c->src.val;
  1985. c->src.val = (unsigned long) c->eip;
  1986. jmp_rel(c, rel);
  1987. emulate_push(ctxt);
  1988. break;
  1989. }
  1990. case 0xe9: /* jmp rel */
  1991. goto jmp;
  1992. case 0xea: /* jmp far */
  1993. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  1994. VCPU_SREG_CS) < 0) {
  1995. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1996. goto cannot_emulate;
  1997. }
  1998. c->eip = c->src.val;
  1999. break;
  2000. case 0xeb:
  2001. jmp: /* jmp rel short */
  2002. jmp_rel(c, c->src.val);
  2003. c->dst.type = OP_NONE; /* Disable writeback. */
  2004. break;
  2005. case 0xec: /* in al,dx */
  2006. case 0xed: /* in (e/r)ax,dx */
  2007. port = c->regs[VCPU_REGS_RDX];
  2008. io_dir_in = 1;
  2009. goto do_io;
  2010. case 0xee: /* out al,dx */
  2011. case 0xef: /* out (e/r)ax,dx */
  2012. port = c->regs[VCPU_REGS_RDX];
  2013. io_dir_in = 0;
  2014. do_io: if (kvm_emulate_pio(ctxt->vcpu, io_dir_in,
  2015. (c->d & ByteOp) ? 1 : c->op_bytes,
  2016. port) != 0) {
  2017. c->eip = saved_eip;
  2018. goto cannot_emulate;
  2019. }
  2020. break;
  2021. case 0xf4: /* hlt */
  2022. ctxt->vcpu->arch.halt_request = 1;
  2023. break;
  2024. case 0xf5: /* cmc */
  2025. /* complement carry flag from eflags reg */
  2026. ctxt->eflags ^= EFLG_CF;
  2027. c->dst.type = OP_NONE; /* Disable writeback. */
  2028. break;
  2029. case 0xf6 ... 0xf7: /* Grp3 */
  2030. rc = emulate_grp3(ctxt, ops);
  2031. if (rc != 0)
  2032. goto done;
  2033. break;
  2034. case 0xf8: /* clc */
  2035. ctxt->eflags &= ~EFLG_CF;
  2036. c->dst.type = OP_NONE; /* Disable writeback. */
  2037. break;
  2038. case 0xfa: /* cli */
  2039. ctxt->eflags &= ~X86_EFLAGS_IF;
  2040. c->dst.type = OP_NONE; /* Disable writeback. */
  2041. break;
  2042. case 0xfb: /* sti */
  2043. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  2044. ctxt->eflags |= X86_EFLAGS_IF;
  2045. c->dst.type = OP_NONE; /* Disable writeback. */
  2046. break;
  2047. case 0xfc: /* cld */
  2048. ctxt->eflags &= ~EFLG_DF;
  2049. c->dst.type = OP_NONE; /* Disable writeback. */
  2050. break;
  2051. case 0xfd: /* std */
  2052. ctxt->eflags |= EFLG_DF;
  2053. c->dst.type = OP_NONE; /* Disable writeback. */
  2054. break;
  2055. case 0xfe ... 0xff: /* Grp4/Grp5 */
  2056. rc = emulate_grp45(ctxt, ops);
  2057. if (rc != 0)
  2058. goto done;
  2059. break;
  2060. }
  2061. writeback:
  2062. rc = writeback(ctxt, ops);
  2063. if (rc != 0)
  2064. goto done;
  2065. /* Commit shadow register state. */
  2066. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2067. kvm_rip_write(ctxt->vcpu, c->eip);
  2068. done:
  2069. if (rc == X86EMUL_UNHANDLEABLE) {
  2070. c->eip = saved_eip;
  2071. return -1;
  2072. }
  2073. return 0;
  2074. twobyte_insn:
  2075. switch (c->b) {
  2076. case 0x01: /* lgdt, lidt, lmsw */
  2077. switch (c->modrm_reg) {
  2078. u16 size;
  2079. unsigned long address;
  2080. case 0: /* vmcall */
  2081. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2082. goto cannot_emulate;
  2083. rc = kvm_fix_hypercall(ctxt->vcpu);
  2084. if (rc)
  2085. goto done;
  2086. /* Let the processor re-execute the fixed hypercall */
  2087. c->eip = kvm_rip_read(ctxt->vcpu);
  2088. /* Disable writeback. */
  2089. c->dst.type = OP_NONE;
  2090. break;
  2091. case 2: /* lgdt */
  2092. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2093. &size, &address, c->op_bytes);
  2094. if (rc)
  2095. goto done;
  2096. realmode_lgdt(ctxt->vcpu, size, address);
  2097. /* Disable writeback. */
  2098. c->dst.type = OP_NONE;
  2099. break;
  2100. case 3: /* lidt/vmmcall */
  2101. if (c->modrm_mod == 3) {
  2102. switch (c->modrm_rm) {
  2103. case 1:
  2104. rc = kvm_fix_hypercall(ctxt->vcpu);
  2105. if (rc)
  2106. goto done;
  2107. break;
  2108. default:
  2109. goto cannot_emulate;
  2110. }
  2111. } else {
  2112. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2113. &size, &address,
  2114. c->op_bytes);
  2115. if (rc)
  2116. goto done;
  2117. realmode_lidt(ctxt->vcpu, size, address);
  2118. }
  2119. /* Disable writeback. */
  2120. c->dst.type = OP_NONE;
  2121. break;
  2122. case 4: /* smsw */
  2123. c->dst.bytes = 2;
  2124. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  2125. break;
  2126. case 6: /* lmsw */
  2127. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  2128. &ctxt->eflags);
  2129. c->dst.type = OP_NONE;
  2130. break;
  2131. case 7: /* invlpg*/
  2132. emulate_invlpg(ctxt->vcpu, memop);
  2133. /* Disable writeback. */
  2134. c->dst.type = OP_NONE;
  2135. break;
  2136. default:
  2137. goto cannot_emulate;
  2138. }
  2139. break;
  2140. case 0x05: /* syscall */
  2141. if (emulate_syscall(ctxt) == -1)
  2142. goto cannot_emulate;
  2143. else
  2144. goto writeback;
  2145. break;
  2146. case 0x06:
  2147. emulate_clts(ctxt->vcpu);
  2148. c->dst.type = OP_NONE;
  2149. break;
  2150. case 0x08: /* invd */
  2151. case 0x09: /* wbinvd */
  2152. case 0x0d: /* GrpP (prefetch) */
  2153. case 0x18: /* Grp16 (prefetch/nop) */
  2154. c->dst.type = OP_NONE;
  2155. break;
  2156. case 0x20: /* mov cr, reg */
  2157. if (c->modrm_mod != 3)
  2158. goto cannot_emulate;
  2159. c->regs[c->modrm_rm] =
  2160. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  2161. c->dst.type = OP_NONE; /* no writeback */
  2162. break;
  2163. case 0x21: /* mov from dr to reg */
  2164. if (c->modrm_mod != 3)
  2165. goto cannot_emulate;
  2166. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2167. if (rc)
  2168. goto cannot_emulate;
  2169. c->dst.type = OP_NONE; /* no writeback */
  2170. break;
  2171. case 0x22: /* mov reg, cr */
  2172. if (c->modrm_mod != 3)
  2173. goto cannot_emulate;
  2174. realmode_set_cr(ctxt->vcpu,
  2175. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  2176. c->dst.type = OP_NONE;
  2177. break;
  2178. case 0x23: /* mov from reg to dr */
  2179. if (c->modrm_mod != 3)
  2180. goto cannot_emulate;
  2181. rc = emulator_set_dr(ctxt, c->modrm_reg,
  2182. c->regs[c->modrm_rm]);
  2183. if (rc)
  2184. goto cannot_emulate;
  2185. c->dst.type = OP_NONE; /* no writeback */
  2186. break;
  2187. case 0x30:
  2188. /* wrmsr */
  2189. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2190. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2191. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  2192. if (rc) {
  2193. kvm_inject_gp(ctxt->vcpu, 0);
  2194. c->eip = kvm_rip_read(ctxt->vcpu);
  2195. }
  2196. rc = X86EMUL_CONTINUE;
  2197. c->dst.type = OP_NONE;
  2198. break;
  2199. case 0x32:
  2200. /* rdmsr */
  2201. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  2202. if (rc) {
  2203. kvm_inject_gp(ctxt->vcpu, 0);
  2204. c->eip = kvm_rip_read(ctxt->vcpu);
  2205. } else {
  2206. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2207. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2208. }
  2209. rc = X86EMUL_CONTINUE;
  2210. c->dst.type = OP_NONE;
  2211. break;
  2212. case 0x34: /* sysenter */
  2213. if (emulate_sysenter(ctxt) == -1)
  2214. goto cannot_emulate;
  2215. else
  2216. goto writeback;
  2217. break;
  2218. case 0x35: /* sysexit */
  2219. if (emulate_sysexit(ctxt) == -1)
  2220. goto cannot_emulate;
  2221. else
  2222. goto writeback;
  2223. break;
  2224. case 0x40 ... 0x4f: /* cmov */
  2225. c->dst.val = c->dst.orig_val = c->src.val;
  2226. if (!test_cc(c->b, ctxt->eflags))
  2227. c->dst.type = OP_NONE; /* no writeback */
  2228. break;
  2229. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2230. if (test_cc(c->b, ctxt->eflags))
  2231. jmp_rel(c, c->src.val);
  2232. c->dst.type = OP_NONE;
  2233. break;
  2234. case 0xa0: /* push fs */
  2235. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2236. break;
  2237. case 0xa1: /* pop fs */
  2238. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2239. if (rc != 0)
  2240. goto done;
  2241. break;
  2242. case 0xa3:
  2243. bt: /* bt */
  2244. c->dst.type = OP_NONE;
  2245. /* only subword offset */
  2246. c->src.val &= (c->dst.bytes << 3) - 1;
  2247. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2248. break;
  2249. case 0xa4: /* shld imm8, r, r/m */
  2250. case 0xa5: /* shld cl, r, r/m */
  2251. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2252. break;
  2253. case 0xa8: /* push gs */
  2254. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2255. break;
  2256. case 0xa9: /* pop gs */
  2257. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2258. if (rc != 0)
  2259. goto done;
  2260. break;
  2261. case 0xab:
  2262. bts: /* bts */
  2263. /* only subword offset */
  2264. c->src.val &= (c->dst.bytes << 3) - 1;
  2265. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2266. break;
  2267. case 0xac: /* shrd imm8, r, r/m */
  2268. case 0xad: /* shrd cl, r, r/m */
  2269. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2270. break;
  2271. case 0xae: /* clflush */
  2272. break;
  2273. case 0xb0 ... 0xb1: /* cmpxchg */
  2274. /*
  2275. * Save real source value, then compare EAX against
  2276. * destination.
  2277. */
  2278. c->src.orig_val = c->src.val;
  2279. c->src.val = c->regs[VCPU_REGS_RAX];
  2280. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2281. if (ctxt->eflags & EFLG_ZF) {
  2282. /* Success: write back to memory. */
  2283. c->dst.val = c->src.orig_val;
  2284. } else {
  2285. /* Failure: write the value we saw to EAX. */
  2286. c->dst.type = OP_REG;
  2287. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2288. }
  2289. break;
  2290. case 0xb3:
  2291. btr: /* btr */
  2292. /* only subword offset */
  2293. c->src.val &= (c->dst.bytes << 3) - 1;
  2294. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2295. break;
  2296. case 0xb6 ... 0xb7: /* movzx */
  2297. c->dst.bytes = c->op_bytes;
  2298. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2299. : (u16) c->src.val;
  2300. break;
  2301. case 0xba: /* Grp8 */
  2302. switch (c->modrm_reg & 3) {
  2303. case 0:
  2304. goto bt;
  2305. case 1:
  2306. goto bts;
  2307. case 2:
  2308. goto btr;
  2309. case 3:
  2310. goto btc;
  2311. }
  2312. break;
  2313. case 0xbb:
  2314. btc: /* btc */
  2315. /* only subword offset */
  2316. c->src.val &= (c->dst.bytes << 3) - 1;
  2317. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2318. break;
  2319. case 0xbe ... 0xbf: /* movsx */
  2320. c->dst.bytes = c->op_bytes;
  2321. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2322. (s16) c->src.val;
  2323. break;
  2324. case 0xc3: /* movnti */
  2325. c->dst.bytes = c->op_bytes;
  2326. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2327. (u64) c->src.val;
  2328. break;
  2329. case 0xc7: /* Grp9 (cmpxchg8b) */
  2330. rc = emulate_grp9(ctxt, ops, memop);
  2331. if (rc != 0)
  2332. goto done;
  2333. c->dst.type = OP_NONE;
  2334. break;
  2335. }
  2336. goto writeback;
  2337. cannot_emulate:
  2338. DPRINTF("Cannot emulate %02x\n", c->b);
  2339. c->eip = saved_eip;
  2340. return -1;
  2341. }