ethoc.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110
  1. /*
  2. * linux/drivers/net/ethoc.c
  3. *
  4. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  5. * Copyright (C) 2008-2009 Avionic Design GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Written by Thierry Reding <thierry.reding@avionic-design.de>
  12. */
  13. #include <linux/etherdevice.h>
  14. #include <linux/crc32.h>
  15. #include <linux/io.h>
  16. #include <linux/mii.h>
  17. #include <linux/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <net/ethoc.h>
  20. /* register offsets */
  21. #define MODER 0x00
  22. #define INT_SOURCE 0x04
  23. #define INT_MASK 0x08
  24. #define IPGT 0x0c
  25. #define IPGR1 0x10
  26. #define IPGR2 0x14
  27. #define PACKETLEN 0x18
  28. #define COLLCONF 0x1c
  29. #define TX_BD_NUM 0x20
  30. #define CTRLMODER 0x24
  31. #define MIIMODER 0x28
  32. #define MIICOMMAND 0x2c
  33. #define MIIADDRESS 0x30
  34. #define MIITX_DATA 0x34
  35. #define MIIRX_DATA 0x38
  36. #define MIISTATUS 0x3c
  37. #define MAC_ADDR0 0x40
  38. #define MAC_ADDR1 0x44
  39. #define ETH_HASH0 0x48
  40. #define ETH_HASH1 0x4c
  41. #define ETH_TXCTRL 0x50
  42. /* mode register */
  43. #define MODER_RXEN (1 << 0) /* receive enable */
  44. #define MODER_TXEN (1 << 1) /* transmit enable */
  45. #define MODER_NOPRE (1 << 2) /* no preamble */
  46. #define MODER_BRO (1 << 3) /* broadcast address */
  47. #define MODER_IAM (1 << 4) /* individual address mode */
  48. #define MODER_PRO (1 << 5) /* promiscuous mode */
  49. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  50. #define MODER_LOOP (1 << 7) /* loopback */
  51. #define MODER_NBO (1 << 8) /* no back-off */
  52. #define MODER_EDE (1 << 9) /* excess defer enable */
  53. #define MODER_FULLD (1 << 10) /* full duplex */
  54. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  55. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  56. #define MODER_CRC (1 << 13) /* CRC enable */
  57. #define MODER_HUGE (1 << 14) /* huge packets enable */
  58. #define MODER_PAD (1 << 15) /* padding enabled */
  59. #define MODER_RSM (1 << 16) /* receive small packets */
  60. /* interrupt source and mask registers */
  61. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  62. #define INT_MASK_TXE (1 << 1) /* transmit error */
  63. #define INT_MASK_RXF (1 << 2) /* receive frame */
  64. #define INT_MASK_RXE (1 << 3) /* receive error */
  65. #define INT_MASK_BUSY (1 << 4)
  66. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  67. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  68. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  69. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  70. #define INT_MASK_ALL ( \
  71. INT_MASK_TXF | INT_MASK_TXE | \
  72. INT_MASK_RXF | INT_MASK_RXE | \
  73. INT_MASK_TXC | INT_MASK_RXC | \
  74. INT_MASK_BUSY \
  75. )
  76. /* packet length register */
  77. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  78. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  79. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  80. PACKETLEN_MAX(max))
  81. /* transmit buffer number register */
  82. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  83. /* control module mode register */
  84. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  85. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  86. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  87. /* MII mode register */
  88. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  89. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  90. /* MII command register */
  91. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  92. #define MIICOMMAND_READ (1 << 1) /* read status */
  93. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  94. /* MII address register */
  95. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  96. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  97. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  98. MIIADDRESS_RGAD(reg))
  99. /* MII transmit data register */
  100. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  101. /* MII receive data register */
  102. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  103. /* MII status register */
  104. #define MIISTATUS_LINKFAIL (1 << 0)
  105. #define MIISTATUS_BUSY (1 << 1)
  106. #define MIISTATUS_INVALID (1 << 2)
  107. /* TX buffer descriptor */
  108. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  109. #define TX_BD_DF (1 << 1) /* defer indication */
  110. #define TX_BD_LC (1 << 2) /* late collision */
  111. #define TX_BD_RL (1 << 3) /* retransmission limit */
  112. #define TX_BD_RETRY_MASK (0x00f0)
  113. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  114. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  115. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  116. #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
  117. #define TX_BD_WRAP (1 << 13)
  118. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  119. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  120. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  121. #define TX_BD_LEN_MASK (0xffff << 16)
  122. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  123. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  124. /* RX buffer descriptor */
  125. #define RX_BD_LC (1 << 0) /* late collision */
  126. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  127. #define RX_BD_SF (1 << 2) /* short frame */
  128. #define RX_BD_TL (1 << 3) /* too long */
  129. #define RX_BD_DN (1 << 4) /* dribble nibble */
  130. #define RX_BD_IS (1 << 5) /* invalid symbol */
  131. #define RX_BD_OR (1 << 6) /* receiver overrun */
  132. #define RX_BD_MISS (1 << 7)
  133. #define RX_BD_CF (1 << 8) /* control frame */
  134. #define RX_BD_WRAP (1 << 13)
  135. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  136. #define RX_BD_EMPTY (1 << 15)
  137. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  138. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  139. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  140. #define ETHOC_BUFSIZ 1536
  141. #define ETHOC_ZLEN 64
  142. #define ETHOC_BD_BASE 0x400
  143. #define ETHOC_TIMEOUT (HZ / 2)
  144. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  145. /**
  146. * struct ethoc - driver-private device structure
  147. * @iobase: pointer to I/O memory region
  148. * @membase: pointer to buffer memory region
  149. * @num_tx: number of send buffers
  150. * @cur_tx: last send buffer written
  151. * @dty_tx: last buffer actually sent
  152. * @num_rx: number of receive buffers
  153. * @cur_rx: current receive buffer
  154. * @netdev: pointer to network device structure
  155. * @napi: NAPI structure
  156. * @stats: network device statistics
  157. * @msg_enable: device state flags
  158. * @rx_lock: receive lock
  159. * @lock: device lock
  160. * @phy: attached PHY
  161. * @mdio: MDIO bus for PHY access
  162. * @phy_id: address of attached PHY
  163. */
  164. struct ethoc {
  165. void __iomem *iobase;
  166. void __iomem *membase;
  167. unsigned int num_tx;
  168. unsigned int cur_tx;
  169. unsigned int dty_tx;
  170. unsigned int num_rx;
  171. unsigned int cur_rx;
  172. struct net_device *netdev;
  173. struct napi_struct napi;
  174. struct net_device_stats stats;
  175. u32 msg_enable;
  176. spinlock_t rx_lock;
  177. spinlock_t lock;
  178. struct phy_device *phy;
  179. struct mii_bus *mdio;
  180. s8 phy_id;
  181. };
  182. /**
  183. * struct ethoc_bd - buffer descriptor
  184. * @stat: buffer statistics
  185. * @addr: physical memory address
  186. */
  187. struct ethoc_bd {
  188. u32 stat;
  189. u32 addr;
  190. };
  191. static u32 ethoc_read(struct ethoc *dev, loff_t offset)
  192. {
  193. return ioread32(dev->iobase + offset);
  194. }
  195. static void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
  196. {
  197. iowrite32(data, dev->iobase + offset);
  198. }
  199. static void ethoc_read_bd(struct ethoc *dev, int index, struct ethoc_bd *bd)
  200. {
  201. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  202. bd->stat = ethoc_read(dev, offset + 0);
  203. bd->addr = ethoc_read(dev, offset + 4);
  204. }
  205. static void ethoc_write_bd(struct ethoc *dev, int index,
  206. const struct ethoc_bd *bd)
  207. {
  208. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  209. ethoc_write(dev, offset + 0, bd->stat);
  210. ethoc_write(dev, offset + 4, bd->addr);
  211. }
  212. static void ethoc_enable_irq(struct ethoc *dev, u32 mask)
  213. {
  214. u32 imask = ethoc_read(dev, INT_MASK);
  215. imask |= mask;
  216. ethoc_write(dev, INT_MASK, imask);
  217. }
  218. static void ethoc_disable_irq(struct ethoc *dev, u32 mask)
  219. {
  220. u32 imask = ethoc_read(dev, INT_MASK);
  221. imask &= ~mask;
  222. ethoc_write(dev, INT_MASK, imask);
  223. }
  224. static void ethoc_ack_irq(struct ethoc *dev, u32 mask)
  225. {
  226. ethoc_write(dev, INT_SOURCE, mask);
  227. }
  228. static void ethoc_enable_rx_and_tx(struct ethoc *dev)
  229. {
  230. u32 mode = ethoc_read(dev, MODER);
  231. mode |= MODER_RXEN | MODER_TXEN;
  232. ethoc_write(dev, MODER, mode);
  233. }
  234. static void ethoc_disable_rx_and_tx(struct ethoc *dev)
  235. {
  236. u32 mode = ethoc_read(dev, MODER);
  237. mode &= ~(MODER_RXEN | MODER_TXEN);
  238. ethoc_write(dev, MODER, mode);
  239. }
  240. static int ethoc_init_ring(struct ethoc *dev)
  241. {
  242. struct ethoc_bd bd;
  243. int i;
  244. dev->cur_tx = 0;
  245. dev->dty_tx = 0;
  246. dev->cur_rx = 0;
  247. /* setup transmission buffers */
  248. bd.addr = virt_to_phys(dev->membase);
  249. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  250. for (i = 0; i < dev->num_tx; i++) {
  251. if (i == dev->num_tx - 1)
  252. bd.stat |= TX_BD_WRAP;
  253. ethoc_write_bd(dev, i, &bd);
  254. bd.addr += ETHOC_BUFSIZ;
  255. }
  256. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  257. for (i = 0; i < dev->num_rx; i++) {
  258. if (i == dev->num_rx - 1)
  259. bd.stat |= RX_BD_WRAP;
  260. ethoc_write_bd(dev, dev->num_tx + i, &bd);
  261. bd.addr += ETHOC_BUFSIZ;
  262. }
  263. return 0;
  264. }
  265. static int ethoc_reset(struct ethoc *dev)
  266. {
  267. u32 mode;
  268. /* TODO: reset controller? */
  269. ethoc_disable_rx_and_tx(dev);
  270. /* TODO: setup registers */
  271. /* enable FCS generation and automatic padding */
  272. mode = ethoc_read(dev, MODER);
  273. mode |= MODER_CRC | MODER_PAD;
  274. ethoc_write(dev, MODER, mode);
  275. /* set full-duplex mode */
  276. mode = ethoc_read(dev, MODER);
  277. mode |= MODER_FULLD;
  278. ethoc_write(dev, MODER, mode);
  279. ethoc_write(dev, IPGT, 0x15);
  280. ethoc_ack_irq(dev, INT_MASK_ALL);
  281. ethoc_enable_irq(dev, INT_MASK_ALL);
  282. ethoc_enable_rx_and_tx(dev);
  283. return 0;
  284. }
  285. static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
  286. struct ethoc_bd *bd)
  287. {
  288. struct net_device *netdev = dev->netdev;
  289. unsigned int ret = 0;
  290. if (bd->stat & RX_BD_TL) {
  291. dev_err(&netdev->dev, "RX: frame too long\n");
  292. dev->stats.rx_length_errors++;
  293. ret++;
  294. }
  295. if (bd->stat & RX_BD_SF) {
  296. dev_err(&netdev->dev, "RX: frame too short\n");
  297. dev->stats.rx_length_errors++;
  298. ret++;
  299. }
  300. if (bd->stat & RX_BD_DN) {
  301. dev_err(&netdev->dev, "RX: dribble nibble\n");
  302. dev->stats.rx_frame_errors++;
  303. }
  304. if (bd->stat & RX_BD_CRC) {
  305. dev_err(&netdev->dev, "RX: wrong CRC\n");
  306. dev->stats.rx_crc_errors++;
  307. ret++;
  308. }
  309. if (bd->stat & RX_BD_OR) {
  310. dev_err(&netdev->dev, "RX: overrun\n");
  311. dev->stats.rx_over_errors++;
  312. ret++;
  313. }
  314. if (bd->stat & RX_BD_MISS)
  315. dev->stats.rx_missed_errors++;
  316. if (bd->stat & RX_BD_LC) {
  317. dev_err(&netdev->dev, "RX: late collision\n");
  318. dev->stats.collisions++;
  319. ret++;
  320. }
  321. return ret;
  322. }
  323. static int ethoc_rx(struct net_device *dev, int limit)
  324. {
  325. struct ethoc *priv = netdev_priv(dev);
  326. int count;
  327. for (count = 0; count < limit; ++count) {
  328. unsigned int entry;
  329. struct ethoc_bd bd;
  330. entry = priv->num_tx + (priv->cur_rx % priv->num_rx);
  331. ethoc_read_bd(priv, entry, &bd);
  332. if (bd.stat & RX_BD_EMPTY)
  333. break;
  334. if (ethoc_update_rx_stats(priv, &bd) == 0) {
  335. int size = bd.stat >> 16;
  336. struct sk_buff *skb = netdev_alloc_skb(dev, size);
  337. if (likely(skb)) {
  338. void *src = phys_to_virt(bd.addr);
  339. memcpy_fromio(skb_put(skb, size), src, size);
  340. skb->protocol = eth_type_trans(skb, dev);
  341. priv->stats.rx_packets++;
  342. priv->stats.rx_bytes += size;
  343. netif_receive_skb(skb);
  344. } else {
  345. if (net_ratelimit())
  346. dev_warn(&dev->dev, "low on memory - "
  347. "packet dropped\n");
  348. priv->stats.rx_dropped++;
  349. break;
  350. }
  351. }
  352. /* clear the buffer descriptor so it can be reused */
  353. bd.stat &= ~RX_BD_STATS;
  354. bd.stat |= RX_BD_EMPTY;
  355. ethoc_write_bd(priv, entry, &bd);
  356. priv->cur_rx++;
  357. }
  358. return count;
  359. }
  360. static int ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
  361. {
  362. struct net_device *netdev = dev->netdev;
  363. if (bd->stat & TX_BD_LC) {
  364. dev_err(&netdev->dev, "TX: late collision\n");
  365. dev->stats.tx_window_errors++;
  366. }
  367. if (bd->stat & TX_BD_RL) {
  368. dev_err(&netdev->dev, "TX: retransmit limit\n");
  369. dev->stats.tx_aborted_errors++;
  370. }
  371. if (bd->stat & TX_BD_UR) {
  372. dev_err(&netdev->dev, "TX: underrun\n");
  373. dev->stats.tx_fifo_errors++;
  374. }
  375. if (bd->stat & TX_BD_CS) {
  376. dev_err(&netdev->dev, "TX: carrier sense lost\n");
  377. dev->stats.tx_carrier_errors++;
  378. }
  379. if (bd->stat & TX_BD_STATS)
  380. dev->stats.tx_errors++;
  381. dev->stats.collisions += (bd->stat >> 4) & 0xf;
  382. dev->stats.tx_bytes += bd->stat >> 16;
  383. dev->stats.tx_packets++;
  384. return 0;
  385. }
  386. static void ethoc_tx(struct net_device *dev)
  387. {
  388. struct ethoc *priv = netdev_priv(dev);
  389. spin_lock(&priv->lock);
  390. while (priv->dty_tx != priv->cur_tx) {
  391. unsigned int entry = priv->dty_tx % priv->num_tx;
  392. struct ethoc_bd bd;
  393. ethoc_read_bd(priv, entry, &bd);
  394. if (bd.stat & TX_BD_READY)
  395. break;
  396. entry = (++priv->dty_tx) % priv->num_tx;
  397. (void)ethoc_update_tx_stats(priv, &bd);
  398. }
  399. if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
  400. netif_wake_queue(dev);
  401. ethoc_ack_irq(priv, INT_MASK_TX);
  402. spin_unlock(&priv->lock);
  403. }
  404. static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
  405. {
  406. struct net_device *dev = (struct net_device *)dev_id;
  407. struct ethoc *priv = netdev_priv(dev);
  408. u32 pending;
  409. ethoc_disable_irq(priv, INT_MASK_ALL);
  410. pending = ethoc_read(priv, INT_SOURCE);
  411. if (unlikely(pending == 0)) {
  412. ethoc_enable_irq(priv, INT_MASK_ALL);
  413. return IRQ_NONE;
  414. }
  415. ethoc_ack_irq(priv, INT_MASK_ALL);
  416. if (pending & INT_MASK_BUSY) {
  417. dev_err(&dev->dev, "packet dropped\n");
  418. priv->stats.rx_dropped++;
  419. }
  420. if (pending & INT_MASK_RX) {
  421. if (napi_schedule_prep(&priv->napi))
  422. __napi_schedule(&priv->napi);
  423. } else {
  424. ethoc_enable_irq(priv, INT_MASK_RX);
  425. }
  426. if (pending & INT_MASK_TX)
  427. ethoc_tx(dev);
  428. ethoc_enable_irq(priv, INT_MASK_ALL & ~INT_MASK_RX);
  429. return IRQ_HANDLED;
  430. }
  431. static int ethoc_get_mac_address(struct net_device *dev, void *addr)
  432. {
  433. struct ethoc *priv = netdev_priv(dev);
  434. u8 *mac = (u8 *)addr;
  435. u32 reg;
  436. reg = ethoc_read(priv, MAC_ADDR0);
  437. mac[2] = (reg >> 24) & 0xff;
  438. mac[3] = (reg >> 16) & 0xff;
  439. mac[4] = (reg >> 8) & 0xff;
  440. mac[5] = (reg >> 0) & 0xff;
  441. reg = ethoc_read(priv, MAC_ADDR1);
  442. mac[0] = (reg >> 8) & 0xff;
  443. mac[1] = (reg >> 0) & 0xff;
  444. return 0;
  445. }
  446. static int ethoc_poll(struct napi_struct *napi, int budget)
  447. {
  448. struct ethoc *priv = container_of(napi, struct ethoc, napi);
  449. int work_done = 0;
  450. work_done = ethoc_rx(priv->netdev, budget);
  451. if (work_done < budget) {
  452. ethoc_enable_irq(priv, INT_MASK_RX);
  453. napi_complete(napi);
  454. }
  455. return work_done;
  456. }
  457. static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
  458. {
  459. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  460. struct ethoc *priv = bus->priv;
  461. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  462. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  463. while (time_before(jiffies, timeout)) {
  464. u32 status = ethoc_read(priv, MIISTATUS);
  465. if (!(status & MIISTATUS_BUSY)) {
  466. u32 data = ethoc_read(priv, MIIRX_DATA);
  467. /* reset MII command register */
  468. ethoc_write(priv, MIICOMMAND, 0);
  469. return data;
  470. }
  471. schedule();
  472. }
  473. return -EBUSY;
  474. }
  475. static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  476. {
  477. unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
  478. struct ethoc *priv = bus->priv;
  479. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  480. ethoc_write(priv, MIITX_DATA, val);
  481. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  482. while (time_before(jiffies, timeout)) {
  483. u32 stat = ethoc_read(priv, MIISTATUS);
  484. if (!(stat & MIISTATUS_BUSY))
  485. return 0;
  486. schedule();
  487. }
  488. return -EBUSY;
  489. }
  490. static int ethoc_mdio_reset(struct mii_bus *bus)
  491. {
  492. return 0;
  493. }
  494. static void ethoc_mdio_poll(struct net_device *dev)
  495. {
  496. }
  497. static int ethoc_mdio_probe(struct net_device *dev)
  498. {
  499. struct ethoc *priv = netdev_priv(dev);
  500. struct phy_device *phy;
  501. int i;
  502. for (i = 0; i < PHY_MAX_ADDR; i++) {
  503. phy = priv->mdio->phy_map[i];
  504. if (phy) {
  505. if (priv->phy_id != -1) {
  506. /* attach to specified PHY */
  507. if (priv->phy_id == phy->addr)
  508. break;
  509. } else {
  510. /* autoselect PHY if none was specified */
  511. if (phy->addr != 0)
  512. break;
  513. }
  514. }
  515. }
  516. if (!phy) {
  517. dev_err(&dev->dev, "no PHY found\n");
  518. return -ENXIO;
  519. }
  520. phy = phy_connect(dev, dev_name(&phy->dev), &ethoc_mdio_poll, 0,
  521. PHY_INTERFACE_MODE_GMII);
  522. if (IS_ERR(phy)) {
  523. dev_err(&dev->dev, "could not attach to PHY\n");
  524. return PTR_ERR(phy);
  525. }
  526. priv->phy = phy;
  527. return 0;
  528. }
  529. static int ethoc_open(struct net_device *dev)
  530. {
  531. struct ethoc *priv = netdev_priv(dev);
  532. unsigned int min_tx = 2;
  533. unsigned int num_bd;
  534. int ret;
  535. ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
  536. dev->name, dev);
  537. if (ret)
  538. return ret;
  539. /* calculate the number of TX/RX buffers */
  540. num_bd = (dev->mem_end - dev->mem_start + 1) / ETHOC_BUFSIZ;
  541. priv->num_tx = max(min_tx, num_bd / 4);
  542. priv->num_rx = num_bd - priv->num_tx;
  543. ethoc_write(priv, TX_BD_NUM, priv->num_tx);
  544. ethoc_init_ring(priv);
  545. ethoc_reset(priv);
  546. if (netif_queue_stopped(dev)) {
  547. dev_dbg(&dev->dev, " resuming queue\n");
  548. netif_wake_queue(dev);
  549. } else {
  550. dev_dbg(&dev->dev, " starting queue\n");
  551. netif_start_queue(dev);
  552. }
  553. phy_start(priv->phy);
  554. napi_enable(&priv->napi);
  555. if (netif_msg_ifup(priv)) {
  556. dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
  557. dev->base_addr, dev->mem_start, dev->mem_end);
  558. }
  559. return 0;
  560. }
  561. static int ethoc_stop(struct net_device *dev)
  562. {
  563. struct ethoc *priv = netdev_priv(dev);
  564. napi_disable(&priv->napi);
  565. if (priv->phy)
  566. phy_stop(priv->phy);
  567. ethoc_disable_rx_and_tx(priv);
  568. free_irq(dev->irq, dev);
  569. if (!netif_queue_stopped(dev))
  570. netif_stop_queue(dev);
  571. return 0;
  572. }
  573. static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  574. {
  575. struct ethoc *priv = netdev_priv(dev);
  576. struct mii_ioctl_data *mdio = if_mii(ifr);
  577. struct phy_device *phy = NULL;
  578. if (!netif_running(dev))
  579. return -EINVAL;
  580. if (cmd != SIOCGMIIPHY) {
  581. if (mdio->phy_id >= PHY_MAX_ADDR)
  582. return -ERANGE;
  583. phy = priv->mdio->phy_map[mdio->phy_id];
  584. if (!phy)
  585. return -ENODEV;
  586. } else {
  587. phy = priv->phy;
  588. }
  589. return phy_mii_ioctl(phy, mdio, cmd);
  590. }
  591. static int ethoc_config(struct net_device *dev, struct ifmap *map)
  592. {
  593. return -ENOSYS;
  594. }
  595. static int ethoc_set_mac_address(struct net_device *dev, void *addr)
  596. {
  597. struct ethoc *priv = netdev_priv(dev);
  598. u8 *mac = (u8 *)addr;
  599. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  600. (mac[4] << 8) | (mac[5] << 0));
  601. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  602. return 0;
  603. }
  604. static void ethoc_set_multicast_list(struct net_device *dev)
  605. {
  606. struct ethoc *priv = netdev_priv(dev);
  607. u32 mode = ethoc_read(priv, MODER);
  608. struct dev_mc_list *mc = NULL;
  609. u32 hash[2] = { 0, 0 };
  610. /* set loopback mode if requested */
  611. if (dev->flags & IFF_LOOPBACK)
  612. mode |= MODER_LOOP;
  613. else
  614. mode &= ~MODER_LOOP;
  615. /* receive broadcast frames if requested */
  616. if (dev->flags & IFF_BROADCAST)
  617. mode &= ~MODER_BRO;
  618. else
  619. mode |= MODER_BRO;
  620. /* enable promiscuous mode if requested */
  621. if (dev->flags & IFF_PROMISC)
  622. mode |= MODER_PRO;
  623. else
  624. mode &= ~MODER_PRO;
  625. ethoc_write(priv, MODER, mode);
  626. /* receive multicast frames */
  627. if (dev->flags & IFF_ALLMULTI) {
  628. hash[0] = 0xffffffff;
  629. hash[1] = 0xffffffff;
  630. } else {
  631. for (mc = dev->mc_list; mc; mc = mc->next) {
  632. u32 crc = ether_crc(mc->dmi_addrlen, mc->dmi_addr);
  633. int bit = (crc >> 26) & 0x3f;
  634. hash[bit >> 5] |= 1 << (bit & 0x1f);
  635. }
  636. }
  637. ethoc_write(priv, ETH_HASH0, hash[0]);
  638. ethoc_write(priv, ETH_HASH1, hash[1]);
  639. }
  640. static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
  641. {
  642. return -ENOSYS;
  643. }
  644. static void ethoc_tx_timeout(struct net_device *dev)
  645. {
  646. struct ethoc *priv = netdev_priv(dev);
  647. u32 pending = ethoc_read(priv, INT_SOURCE);
  648. if (likely(pending))
  649. ethoc_interrupt(dev->irq, dev);
  650. }
  651. static struct net_device_stats *ethoc_stats(struct net_device *dev)
  652. {
  653. struct ethoc *priv = netdev_priv(dev);
  654. return &priv->stats;
  655. }
  656. static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
  657. {
  658. struct ethoc *priv = netdev_priv(dev);
  659. struct ethoc_bd bd;
  660. unsigned int entry;
  661. void *dest;
  662. if (unlikely(skb->len > ETHOC_BUFSIZ)) {
  663. priv->stats.tx_errors++;
  664. goto out;
  665. }
  666. entry = priv->cur_tx % priv->num_tx;
  667. spin_lock_irq(&priv->lock);
  668. priv->cur_tx++;
  669. ethoc_read_bd(priv, entry, &bd);
  670. if (unlikely(skb->len < ETHOC_ZLEN))
  671. bd.stat |= TX_BD_PAD;
  672. else
  673. bd.stat &= ~TX_BD_PAD;
  674. dest = phys_to_virt(bd.addr);
  675. memcpy_toio(dest, skb->data, skb->len);
  676. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  677. bd.stat |= TX_BD_LEN(skb->len);
  678. ethoc_write_bd(priv, entry, &bd);
  679. bd.stat |= TX_BD_READY;
  680. ethoc_write_bd(priv, entry, &bd);
  681. if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
  682. dev_dbg(&dev->dev, "stopping queue\n");
  683. netif_stop_queue(dev);
  684. }
  685. dev->trans_start = jiffies;
  686. spin_unlock_irq(&priv->lock);
  687. out:
  688. dev_kfree_skb(skb);
  689. return NETDEV_TX_OK;
  690. }
  691. static const struct net_device_ops ethoc_netdev_ops = {
  692. .ndo_open = ethoc_open,
  693. .ndo_stop = ethoc_stop,
  694. .ndo_do_ioctl = ethoc_ioctl,
  695. .ndo_set_config = ethoc_config,
  696. .ndo_set_mac_address = ethoc_set_mac_address,
  697. .ndo_set_multicast_list = ethoc_set_multicast_list,
  698. .ndo_change_mtu = ethoc_change_mtu,
  699. .ndo_tx_timeout = ethoc_tx_timeout,
  700. .ndo_get_stats = ethoc_stats,
  701. .ndo_start_xmit = ethoc_start_xmit,
  702. };
  703. /**
  704. * ethoc_probe() - initialize OpenCores ethernet MAC
  705. * pdev: platform device
  706. */
  707. static int ethoc_probe(struct platform_device *pdev)
  708. {
  709. struct net_device *netdev = NULL;
  710. struct resource *res = NULL;
  711. struct resource *mmio = NULL;
  712. struct resource *mem = NULL;
  713. struct ethoc *priv = NULL;
  714. unsigned int phy;
  715. int ret = 0;
  716. /* allocate networking device */
  717. netdev = alloc_etherdev(sizeof(struct ethoc));
  718. if (!netdev) {
  719. dev_err(&pdev->dev, "cannot allocate network device\n");
  720. ret = -ENOMEM;
  721. goto out;
  722. }
  723. SET_NETDEV_DEV(netdev, &pdev->dev);
  724. platform_set_drvdata(pdev, netdev);
  725. /* obtain I/O memory space */
  726. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  727. if (!res) {
  728. dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
  729. ret = -ENXIO;
  730. goto free;
  731. }
  732. mmio = devm_request_mem_region(&pdev->dev, res->start,
  733. res->end - res->start + 1, res->name);
  734. if (!mmio) {
  735. dev_err(&pdev->dev, "cannot request I/O memory space\n");
  736. ret = -ENXIO;
  737. goto free;
  738. }
  739. netdev->base_addr = mmio->start;
  740. /* obtain buffer memory space */
  741. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  742. if (!res) {
  743. dev_err(&pdev->dev, "cannot obtain memory space\n");
  744. ret = -ENXIO;
  745. goto free;
  746. }
  747. mem = devm_request_mem_region(&pdev->dev, res->start,
  748. res->end - res->start + 1, res->name);
  749. if (!mem) {
  750. dev_err(&pdev->dev, "cannot request memory space\n");
  751. ret = -ENXIO;
  752. goto free;
  753. }
  754. netdev->mem_start = mem->start;
  755. netdev->mem_end = mem->end;
  756. /* obtain device IRQ number */
  757. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  758. if (!res) {
  759. dev_err(&pdev->dev, "cannot obtain IRQ\n");
  760. ret = -ENXIO;
  761. goto free;
  762. }
  763. netdev->irq = res->start;
  764. /* setup driver-private data */
  765. priv = netdev_priv(netdev);
  766. priv->netdev = netdev;
  767. priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
  768. mmio->end - mmio->start + 1);
  769. if (!priv->iobase) {
  770. dev_err(&pdev->dev, "cannot remap I/O memory space\n");
  771. ret = -ENXIO;
  772. goto error;
  773. }
  774. priv->membase = devm_ioremap_nocache(&pdev->dev, netdev->mem_start,
  775. mem->end - mem->start + 1);
  776. if (!priv->membase) {
  777. dev_err(&pdev->dev, "cannot remap memory space\n");
  778. ret = -ENXIO;
  779. goto error;
  780. }
  781. /* Allow the platform setup code to pass in a MAC address. */
  782. if (pdev->dev.platform_data) {
  783. struct ethoc_platform_data *pdata =
  784. (struct ethoc_platform_data *)pdev->dev.platform_data;
  785. memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
  786. priv->phy_id = pdata->phy_id;
  787. }
  788. /* Check that the given MAC address is valid. If it isn't, read the
  789. * current MAC from the controller. */
  790. if (!is_valid_ether_addr(netdev->dev_addr))
  791. ethoc_get_mac_address(netdev, netdev->dev_addr);
  792. /* Check the MAC again for validity, if it still isn't choose and
  793. * program a random one. */
  794. if (!is_valid_ether_addr(netdev->dev_addr))
  795. random_ether_addr(netdev->dev_addr);
  796. ethoc_set_mac_address(netdev, netdev->dev_addr);
  797. /* register MII bus */
  798. priv->mdio = mdiobus_alloc();
  799. if (!priv->mdio) {
  800. ret = -ENOMEM;
  801. goto free;
  802. }
  803. priv->mdio->name = "ethoc-mdio";
  804. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
  805. priv->mdio->name, pdev->id);
  806. priv->mdio->read = ethoc_mdio_read;
  807. priv->mdio->write = ethoc_mdio_write;
  808. priv->mdio->reset = ethoc_mdio_reset;
  809. priv->mdio->priv = priv;
  810. priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  811. if (!priv->mdio->irq) {
  812. ret = -ENOMEM;
  813. goto free_mdio;
  814. }
  815. for (phy = 0; phy < PHY_MAX_ADDR; phy++)
  816. priv->mdio->irq[phy] = PHY_POLL;
  817. ret = mdiobus_register(priv->mdio);
  818. if (ret) {
  819. dev_err(&netdev->dev, "failed to register MDIO bus\n");
  820. goto free_mdio;
  821. }
  822. ret = ethoc_mdio_probe(netdev);
  823. if (ret) {
  824. dev_err(&netdev->dev, "failed to probe MDIO bus\n");
  825. goto error;
  826. }
  827. ether_setup(netdev);
  828. /* setup the net_device structure */
  829. netdev->netdev_ops = &ethoc_netdev_ops;
  830. netdev->watchdog_timeo = ETHOC_TIMEOUT;
  831. netdev->features |= 0;
  832. /* setup NAPI */
  833. memset(&priv->napi, 0, sizeof(priv->napi));
  834. netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
  835. spin_lock_init(&priv->rx_lock);
  836. spin_lock_init(&priv->lock);
  837. ret = register_netdev(netdev);
  838. if (ret < 0) {
  839. dev_err(&netdev->dev, "failed to register interface\n");
  840. goto error;
  841. }
  842. goto out;
  843. error:
  844. mdiobus_unregister(priv->mdio);
  845. free_mdio:
  846. kfree(priv->mdio->irq);
  847. mdiobus_free(priv->mdio);
  848. free:
  849. free_netdev(netdev);
  850. out:
  851. return ret;
  852. }
  853. /**
  854. * ethoc_remove() - shutdown OpenCores ethernet MAC
  855. * @pdev: platform device
  856. */
  857. static int ethoc_remove(struct platform_device *pdev)
  858. {
  859. struct net_device *netdev = platform_get_drvdata(pdev);
  860. struct ethoc *priv = netdev_priv(netdev);
  861. platform_set_drvdata(pdev, NULL);
  862. if (netdev) {
  863. phy_disconnect(priv->phy);
  864. priv->phy = NULL;
  865. if (priv->mdio) {
  866. mdiobus_unregister(priv->mdio);
  867. kfree(priv->mdio->irq);
  868. mdiobus_free(priv->mdio);
  869. }
  870. unregister_netdev(netdev);
  871. free_netdev(netdev);
  872. }
  873. return 0;
  874. }
  875. #ifdef CONFIG_PM
  876. static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
  877. {
  878. return -ENOSYS;
  879. }
  880. static int ethoc_resume(struct platform_device *pdev)
  881. {
  882. return -ENOSYS;
  883. }
  884. #else
  885. # define ethoc_suspend NULL
  886. # define ethoc_resume NULL
  887. #endif
  888. static struct platform_driver ethoc_driver = {
  889. .probe = ethoc_probe,
  890. .remove = ethoc_remove,
  891. .suspend = ethoc_suspend,
  892. .resume = ethoc_resume,
  893. .driver = {
  894. .name = "ethoc",
  895. },
  896. };
  897. static int __init ethoc_init(void)
  898. {
  899. return platform_driver_register(&ethoc_driver);
  900. }
  901. static void __exit ethoc_exit(void)
  902. {
  903. platform_driver_unregister(&ethoc_driver);
  904. }
  905. module_init(ethoc_init);
  906. module_exit(ethoc_exit);
  907. MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
  908. MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
  909. MODULE_LICENSE("GPL v2");