tlb-sh4.c 2.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980
  1. /*
  2. * arch/sh/mm/tlb-sh4.c
  3. *
  4. * SH-4 specific TLB operations
  5. *
  6. * Copyright (C) 1999 Niibe Yutaka
  7. * Copyright (C) 2002 - 2007 Paul Mundt
  8. *
  9. * Released under the terms of the GNU GPL v2.0.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/mm.h>
  13. #include <linux/io.h>
  14. #include <asm/system.h>
  15. #include <asm/mmu_context.h>
  16. #include <asm/cacheflush.h>
  17. void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t pte)
  18. {
  19. unsigned long flags, pteval, vpn;
  20. /*
  21. * Handle debugger faulting in for debugee.
  22. */
  23. if (vma && current->active_mm != vma->vm_mm)
  24. return;
  25. local_irq_save(flags);
  26. /* Set PTEH register */
  27. vpn = (address & MMU_VPN_MASK) | get_asid();
  28. ctrl_outl(vpn, MMU_PTEH);
  29. pteval = pte.pte_low;
  30. /* Set PTEA register */
  31. #ifdef CONFIG_X2TLB
  32. /*
  33. * For the extended mode TLB this is trivial, only the ESZ and
  34. * EPR bits need to be written out to PTEA, with the remainder of
  35. * the protection bits (with the exception of the compat-mode SZ
  36. * and PR bits, which are cleared) being written out in PTEL.
  37. */
  38. ctrl_outl(pte.pte_high, MMU_PTEA);
  39. #else
  40. if (cpu_data->flags & CPU_HAS_PTEA)
  41. /* TODO: make this look less hacky */
  42. ctrl_outl(((pteval >> 28) & 0xe) | (pteval & 0x1), MMU_PTEA);
  43. #endif
  44. /* Set PTEL register */
  45. pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
  46. #ifdef CONFIG_CACHE_WRITETHROUGH
  47. pteval |= _PAGE_WT;
  48. #endif
  49. /* conveniently, we want all the software flags to be 0 anyway */
  50. ctrl_outl(pteval, MMU_PTEL);
  51. /* Load the TLB */
  52. asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
  53. local_irq_restore(flags);
  54. }
  55. void __uses_jump_to_uncached local_flush_tlb_one(unsigned long asid,
  56. unsigned long page)
  57. {
  58. unsigned long addr, data;
  59. /*
  60. * NOTE: PTEH.ASID should be set to this MM
  61. * _AND_ we need to write ASID to the array.
  62. *
  63. * It would be simple if we didn't need to set PTEH.ASID...
  64. */
  65. addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT;
  66. data = page | asid; /* VALID bit is off */
  67. jump_to_uncached();
  68. ctrl_outl(data, addr);
  69. back_to_cached();
  70. }