bfin_serial_5xx.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * file: include/asm-blackfin/mach-bf548/bfin_serial_5xx.h
  3. * based on:
  4. * author:
  5. *
  6. * created:
  7. * description:
  8. * blackfin serial driver head file
  9. * rev:
  10. *
  11. * modified:
  12. *
  13. *
  14. * bugs: enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * this program is free software; you can redistribute it and/or modify
  17. * it under the terms of the gnu general public license as published by
  18. * the free software foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * this program is distributed in the hope that it will be useful,
  22. * but without any warranty; without even the implied warranty of
  23. * merchantability or fitness for a particular purpose. see the
  24. * gnu general public license for more details.
  25. *
  26. * you should have received a copy of the gnu general public license
  27. * along with this program; see the file copying.
  28. * if not, write to the free software foundation,
  29. * 59 temple place - suite 330, boston, ma 02111-1307, usa.
  30. */
  31. #include <linux/serial.h>
  32. #include <asm/dma.h>
  33. #include <asm/portmux.h>
  34. #define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
  35. #define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
  36. #define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
  37. #define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER_SET))
  38. #define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
  39. #define UART_GET_LSR(uart) bfin_read16(((uart)->port.membase + OFFSET_LSR))
  40. #define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
  41. #define UART_GET_MSR(uart) bfin_read16(((uart)->port.membase + OFFSET_MSR))
  42. #define UART_GET_MCR(uart) bfin_read16(((uart)->port.membase + OFFSET_MCR))
  43. #define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
  44. #define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
  45. #define UART_SET_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_SET),v)
  46. #define UART_CLEAR_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER_CLEAR),v)
  47. #define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
  48. #define UART_PUT_LSR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LSR),v)
  49. #define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
  50. #define UART_CLEAR_LSR(uart) bfin_write16(((uart)->port.membase + OFFSET_LSR), -1)
  51. #define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
  52. #define UART_PUT_MCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_MCR),v)
  53. #define UART_SET_DLAB(uart) /* MMRs not muxed on BF54x */
  54. #define UART_CLEAR_DLAB(uart) /* MMRs not muxed on BF54x */
  55. #if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
  56. # define CONFIG_SERIAL_BFIN_CTSRTS
  57. # ifndef CONFIG_UART0_CTS_PIN
  58. # define CONFIG_UART0_CTS_PIN -1
  59. # endif
  60. # ifndef CONFIG_UART0_RTS_PIN
  61. # define CONFIG_UART0_RTS_PIN -1
  62. # endif
  63. # ifndef CONFIG_UART1_CTS_PIN
  64. # define CONFIG_UART1_CTS_PIN -1
  65. # endif
  66. # ifndef CONFIG_UART1_RTS_PIN
  67. # define CONFIG_UART1_RTS_PIN -1
  68. # endif
  69. #endif
  70. /*
  71. * The pin configuration is different from schematic
  72. */
  73. struct bfin_serial_port {
  74. struct uart_port port;
  75. unsigned int old_status;
  76. #ifdef CONFIG_SERIAL_BFIN_DMA
  77. int tx_done;
  78. int tx_count;
  79. struct circ_buf rx_dma_buf;
  80. struct timer_list rx_dma_timer;
  81. int rx_dma_nrows;
  82. unsigned int tx_dma_channel;
  83. unsigned int rx_dma_channel;
  84. struct work_struct tx_dma_workqueue;
  85. #endif
  86. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  87. struct work_struct cts_workqueue;
  88. int cts_pin;
  89. int rts_pin;
  90. #endif
  91. };
  92. struct bfin_serial_port bfin_serial_ports[BFIN_UART_NR_PORTS];
  93. struct bfin_serial_res {
  94. unsigned long uart_base_addr;
  95. int uart_irq;
  96. #ifdef CONFIG_SERIAL_BFIN_DMA
  97. unsigned int uart_tx_dma_channel;
  98. unsigned int uart_rx_dma_channel;
  99. #endif
  100. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  101. int uart_cts_pin;
  102. int uart_rts_pin;
  103. #endif
  104. };
  105. struct bfin_serial_res bfin_serial_resource[] = {
  106. #ifdef CONFIG_SERIAL_BFIN_UART0
  107. {
  108. 0xFFC00400,
  109. IRQ_UART0_RX,
  110. #ifdef CONFIG_SERIAL_BFIN_DMA
  111. CH_UART0_TX,
  112. CH_UART0_RX,
  113. #endif
  114. #ifdef CONFIG_BFIN_UART0_CTSRTS
  115. CONFIG_UART0_CTS_PIN,
  116. CONFIG_UART0_RTS_PIN,
  117. #endif
  118. },
  119. #endif
  120. #ifdef CONFIG_SERIAL_BFIN_UART1
  121. {
  122. 0xFFC02000,
  123. IRQ_UART1_RX,
  124. #ifdef CONFIG_SERIAL_BFIN_DMA
  125. CH_UART1_TX,
  126. CH_UART1_RX,
  127. #endif
  128. },
  129. #endif
  130. #ifdef CONFIG_SERIAL_BFIN_UART2
  131. {
  132. 0xFFC02100,
  133. IRQ_UART2_RX,
  134. #ifdef CONFIG_SERIAL_BFIN_DMA
  135. CH_UART2_TX,
  136. CH_UART2_RX,
  137. #endif
  138. #ifdef CONFIG_BFIN_UART2_CTSRTS
  139. CONFIG_UART2_CTS_PIN,
  140. CONFIG_UART2_RTS_PIN,
  141. #endif
  142. },
  143. #endif
  144. #ifdef CONFIG_SERIAL_BFIN_UART3
  145. {
  146. 0xFFC03100,
  147. IRQ_UART3_RX,
  148. #ifdef CONFIG_SERIAL_BFIN_DMA
  149. CH_UART3_TX,
  150. CH_UART3_RX,
  151. #endif
  152. },
  153. #endif
  154. };
  155. int nr_ports = ARRAY_SIZE(bfin_serial_resource);
  156. #define DRIVER_NAME "bfin-uart"
  157. static void bfin_serial_hw_init(struct bfin_serial_port *uart)
  158. {
  159. #ifdef CONFIG_SERIAL_BFIN_UART0
  160. peripheral_request(P_UART0_TX, DRIVER_NAME);
  161. peripheral_request(P_UART0_RX, DRIVER_NAME);
  162. #endif
  163. #ifdef CONFIG_SERIAL_BFIN_UART1
  164. peripheral_request(P_UART1_TX, DRIVER_NAME);
  165. peripheral_request(P_UART1_RX, DRIVER_NAME);
  166. #ifdef CONFIG_BFIN_UART1_CTSRTS
  167. peripheral_request(P_UART1_RTS, DRIVER_NAME);
  168. peripheral_request(P_UART1_CTS DRIVER_NAME);
  169. #endif
  170. #endif
  171. #ifdef CONFIG_SERIAL_BFIN_UART2
  172. peripheral_request(P_UART2_TX, DRIVER_NAME);
  173. peripheral_request(P_UART2_RX, DRIVER_NAME);
  174. #endif
  175. #ifdef CONFIG_SERIAL_BFIN_UART3
  176. peripheral_request(P_UART3_TX, DRIVER_NAME);
  177. peripheral_request(P_UART3_RX, DRIVER_NAME);
  178. #ifdef CONFIG_BFIN_UART3_CTSRTS
  179. peripheral_request(P_UART3_RTS, DRIVER_NAME);
  180. peripheral_request(P_UART3_CTS DRIVER_NAME);
  181. #endif
  182. #endif
  183. SSYNC();
  184. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  185. if (uart->cts_pin >= 0) {
  186. gpio_request(uart->cts_pin, DRIVER_NAME);
  187. gpio_direction_input(uart->cts_pin);
  188. }
  189. if (uart->rts_pin >= 0) {
  190. gpio_request(uart->rts_pin, DRIVER_NAME);
  191. gpio_direction_output(uart->rts_pin, 0);
  192. }
  193. #endif
  194. }