quirks.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * The bridge optimization stuff has been removed. If you really
  11. * have a silly BIOS which is unable to set your host bridge right,
  12. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  13. */
  14. #include <linux/config.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include "pci.h"
  22. /* Deal with broken BIOS'es that neglect to enable passive release,
  23. which can cause problems in combination with the 82441FX/PPro MTRRs */
  24. static void __devinit quirk_passive_release(struct pci_dev *dev)
  25. {
  26. struct pci_dev *d = NULL;
  27. unsigned char dlc;
  28. /* We have to make sure a particular bit is set in the PIIX3
  29. ISA bridge, so we have to go out and find it. */
  30. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  31. pci_read_config_byte(d, 0x82, &dlc);
  32. if (!(dlc & 1<<1)) {
  33. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  34. dlc |= 1<<1;
  35. pci_write_config_byte(d, 0x82, dlc);
  36. }
  37. }
  38. }
  39. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  40. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  41. but VIA don't answer queries. If you happen to have good contacts at VIA
  42. ask them for me please -- Alan
  43. This appears to be BIOS not version dependent. So presumably there is a
  44. chipset level fix */
  45. int isa_dma_bridge_buggy; /* Exported */
  46. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  47. {
  48. if (!isa_dma_bridge_buggy) {
  49. isa_dma_bridge_buggy=1;
  50. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  51. }
  52. }
  53. /*
  54. * Its not totally clear which chipsets are the problematic ones
  55. * We know 82C586 and 82C596 variants are affected.
  56. */
  57. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  58. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  59. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  60. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  61. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  62. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  63. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  64. int pci_pci_problems;
  65. /*
  66. * Chipsets where PCI->PCI transfers vanish or hang
  67. */
  68. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  69. {
  70. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  71. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  72. pci_pci_problems |= PCIPCI_FAIL;
  73. }
  74. }
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  77. /*
  78. * Triton requires workarounds to be used by the drivers
  79. */
  80. static void __devinit quirk_triton(struct pci_dev *dev)
  81. {
  82. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  83. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  84. pci_pci_problems |= PCIPCI_TRITON;
  85. }
  86. }
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  91. /*
  92. * VIA Apollo KT133 needs PCI latency patch
  93. * Made according to a windows driver based patch by George E. Breese
  94. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  95. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  96. * the info on which Mr Breese based his work.
  97. *
  98. * Updated based on further information from the site and also on
  99. * information provided by VIA
  100. */
  101. static void __devinit quirk_vialatency(struct pci_dev *dev)
  102. {
  103. struct pci_dev *p;
  104. u8 rev;
  105. u8 busarb;
  106. /* Ok we have a potential problem chipset here. Now see if we have
  107. a buggy southbridge */
  108. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  109. if (p!=NULL) {
  110. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  111. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  112. /* Check for buggy part revisions */
  113. if (rev < 0x40 || rev > 0x42)
  114. goto exit;
  115. } else {
  116. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  117. if (p==NULL) /* No problem parts */
  118. goto exit;
  119. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  120. /* Check for buggy part revisions */
  121. if (rev < 0x10 || rev > 0x12)
  122. goto exit;
  123. }
  124. /*
  125. * Ok we have the problem. Now set the PCI master grant to
  126. * occur every master grant. The apparent bug is that under high
  127. * PCI load (quite common in Linux of course) you can get data
  128. * loss when the CPU is held off the bus for 3 bus master requests
  129. * This happens to include the IDE controllers....
  130. *
  131. * VIA only apply this fix when an SB Live! is present but under
  132. * both Linux and Windows this isnt enough, and we have seen
  133. * corruption without SB Live! but with things like 3 UDMA IDE
  134. * controllers. So we ignore that bit of the VIA recommendation..
  135. */
  136. pci_read_config_byte(dev, 0x76, &busarb);
  137. /* Set bit 4 and bi 5 of byte 76 to 0x01
  138. "Master priority rotation on every PCI master grant */
  139. busarb &= ~(1<<5);
  140. busarb |= (1<<4);
  141. pci_write_config_byte(dev, 0x76, busarb);
  142. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  143. exit:
  144. pci_dev_put(p);
  145. }
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  149. /*
  150. * VIA Apollo VP3 needs ETBF on BT848/878
  151. */
  152. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  153. {
  154. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  155. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  156. pci_pci_problems |= PCIPCI_VIAETBF;
  157. }
  158. }
  159. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  160. static void __devinit quirk_vsfx(struct pci_dev *dev)
  161. {
  162. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  163. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  164. pci_pci_problems |= PCIPCI_VSFX;
  165. }
  166. }
  167. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  168. /*
  169. * Ali Magik requires workarounds to be used by the drivers
  170. * that DMA to AGP space. Latency must be set to 0xA and triton
  171. * workaround applied too
  172. * [Info kindly provided by ALi]
  173. */
  174. static void __init quirk_alimagik(struct pci_dev *dev)
  175. {
  176. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  177. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  178. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  179. }
  180. }
  181. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  182. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  183. /*
  184. * Natoma has some interesting boundary conditions with Zoran stuff
  185. * at least
  186. */
  187. static void __devinit quirk_natoma(struct pci_dev *dev)
  188. {
  189. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  190. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  191. pci_pci_problems |= PCIPCI_NATOMA;
  192. }
  193. }
  194. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  195. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  196. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  200. /*
  201. * This chip can cause PCI parity errors if config register 0xA0 is read
  202. * while DMAs are occurring.
  203. */
  204. static void __devinit quirk_citrine(struct pci_dev *dev)
  205. {
  206. dev->cfg_size = 0xA0;
  207. }
  208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  209. /*
  210. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  211. * If it's needed, re-allocate the region.
  212. */
  213. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  214. {
  215. struct resource *r = &dev->resource[0];
  216. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  217. r->start = 0;
  218. r->end = 0x3ffffff;
  219. }
  220. }
  221. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  222. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  223. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region, unsigned size, int nr)
  224. {
  225. region &= ~(size-1);
  226. if (region) {
  227. struct resource *res = dev->resource + nr;
  228. res->name = pci_name(dev);
  229. res->start = region;
  230. res->end = region + size - 1;
  231. res->flags = IORESOURCE_IO;
  232. pci_claim_resource(dev, nr);
  233. }
  234. }
  235. /*
  236. * ATI Northbridge setups MCE the processor if you even
  237. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  238. */
  239. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  240. {
  241. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  242. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  243. request_region(0x3b0, 0x0C, "RadeonIGP");
  244. request_region(0x3d3, 0x01, "RadeonIGP");
  245. }
  246. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  247. /*
  248. * Let's make the southbridge information explicit instead
  249. * of having to worry about people probing the ACPI areas,
  250. * for example.. (Yes, it happens, and if you read the wrong
  251. * ACPI register it will put the machine to sleep with no
  252. * way of waking it up again. Bummer).
  253. *
  254. * ALI M7101: Two IO regions pointed to by words at
  255. * 0xE0 (64 bytes of ACPI registers)
  256. * 0xE2 (32 bytes of SMB registers)
  257. */
  258. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  259. {
  260. u16 region;
  261. pci_read_config_word(dev, 0xE0, &region);
  262. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES);
  263. pci_read_config_word(dev, 0xE2, &region);
  264. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1);
  265. }
  266. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  267. /*
  268. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  269. * 0x40 (64 bytes of ACPI registers)
  270. * 0x90 (32 bytes of SMB registers)
  271. */
  272. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  273. {
  274. u32 region;
  275. pci_read_config_dword(dev, 0x40, &region);
  276. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES);
  277. pci_read_config_dword(dev, 0x90, &region);
  278. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1);
  279. }
  280. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  281. /*
  282. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  283. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  284. * 0x58 (64 bytes of GPIO I/O space)
  285. */
  286. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  287. {
  288. u32 region;
  289. pci_read_config_dword(dev, 0x40, &region);
  290. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES);
  291. pci_read_config_dword(dev, 0x58, &region);
  292. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1);
  293. }
  294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  295. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  297. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  298. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  299. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  300. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  301. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  302. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  303. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  304. /*
  305. * VIA ACPI: One IO region pointed to by longword at
  306. * 0x48 or 0x20 (256 bytes of ACPI registers)
  307. */
  308. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  309. {
  310. u8 rev;
  311. u32 region;
  312. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  313. if (rev & 0x10) {
  314. pci_read_config_dword(dev, 0x48, &region);
  315. region &= PCI_BASE_ADDRESS_IO_MASK;
  316. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES);
  317. }
  318. }
  319. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  320. /*
  321. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  322. * 0x48 (256 bytes of ACPI registers)
  323. * 0x70 (128 bytes of hardware monitoring register)
  324. * 0x90 (16 bytes of SMB registers)
  325. */
  326. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  327. {
  328. u16 hm;
  329. u32 smb;
  330. quirk_vt82c586_acpi(dev);
  331. pci_read_config_word(dev, 0x70, &hm);
  332. hm &= PCI_BASE_ADDRESS_IO_MASK;
  333. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1);
  334. pci_read_config_dword(dev, 0x90, &smb);
  335. smb &= PCI_BASE_ADDRESS_IO_MASK;
  336. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2);
  337. }
  338. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  339. /*
  340. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  341. * 0x88 (128 bytes of power management registers)
  342. * 0xd0 (16 bytes of SMB registers)
  343. */
  344. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  345. {
  346. u16 pm, smb;
  347. pci_read_config_word(dev, 0x88, &pm);
  348. pm &= PCI_BASE_ADDRESS_IO_MASK;
  349. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES);
  350. pci_read_config_word(dev, 0xd0, &smb);
  351. smb &= PCI_BASE_ADDRESS_IO_MASK;
  352. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1);
  353. }
  354. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  355. #ifdef CONFIG_X86_IO_APIC
  356. #include <asm/io_apic.h>
  357. /*
  358. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  359. * devices to the external APIC.
  360. *
  361. * TODO: When we have device-specific interrupt routers,
  362. * this code will go away from quirks.
  363. */
  364. static void __devinit quirk_via_ioapic(struct pci_dev *dev)
  365. {
  366. u8 tmp;
  367. if (nr_ioapics < 1)
  368. tmp = 0; /* nothing routed to external APIC */
  369. else
  370. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  371. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  372. tmp == 0 ? "Disa" : "Ena");
  373. /* Offset 0x58: External APIC IRQ output control */
  374. pci_write_config_byte (dev, 0x58, tmp);
  375. }
  376. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  377. /*
  378. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  379. * This leads to doubled level interrupt rates.
  380. * Set this bit to get rid of cycle wastage.
  381. * Otherwise uncritical.
  382. */
  383. static void __devinit quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  384. {
  385. u8 misc_control2;
  386. #define BYPASS_APIC_DEASSERT 8
  387. pci_read_config_byte(dev, 0x5B, &misc_control2);
  388. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  389. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  390. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  391. }
  392. }
  393. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  394. /*
  395. * The AMD io apic can hang the box when an apic irq is masked.
  396. * We check all revs >= B0 (yet not in the pre production!) as the bug
  397. * is currently marked NoFix
  398. *
  399. * We have multiple reports of hangs with this chipset that went away with
  400. * noapic specified. For the moment we assume its the errata. We may be wrong
  401. * of course. However the advice is demonstrably good even if so..
  402. */
  403. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  404. {
  405. u8 rev;
  406. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  407. if (rev >= 0x02) {
  408. printk(KERN_WARNING "I/O APIC: AMD Errata #22 may be present. In the event of instability try\n");
  409. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  410. }
  411. }
  412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  413. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  414. {
  415. if (dev->devfn == 0 && dev->bus->number == 0)
  416. sis_apic_bug = 1;
  417. }
  418. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  419. int pci_msi_quirk;
  420. #define AMD8131_revA0 0x01
  421. #define AMD8131_revB0 0x11
  422. #define AMD8131_MISC 0x40
  423. #define AMD8131_NIOAMODE_BIT 0
  424. static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
  425. {
  426. unsigned char revid, tmp;
  427. pci_msi_quirk = 1;
  428. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  429. if (nr_ioapics == 0)
  430. return;
  431. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  432. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  433. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  434. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  435. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  436. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  437. }
  438. }
  439. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_APIC, quirk_amd_8131_ioapic );
  440. static void __init quirk_svw_msi(struct pci_dev *dev)
  441. {
  442. pci_msi_quirk = 1;
  443. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  444. }
  445. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi );
  446. #endif /* CONFIG_X86_IO_APIC */
  447. /*
  448. * FIXME: it is questionable that quirk_via_acpi
  449. * is needed. It shows up as an ISA bridge, and does not
  450. * support the PCI_INTERRUPT_LINE register at all. Therefore
  451. * it seems like setting the pci_dev's 'irq' to the
  452. * value of the ACPI SCI interrupt is only done for convenience.
  453. * -jgarzik
  454. */
  455. static void __devinit quirk_via_acpi(struct pci_dev *d)
  456. {
  457. /*
  458. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  459. */
  460. u8 irq;
  461. pci_read_config_byte(d, 0x42, &irq);
  462. irq &= 0xf;
  463. if (irq && (irq != 2))
  464. d->irq = irq;
  465. }
  466. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  467. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  468. /*
  469. * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
  470. * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
  471. * when written, it makes an internal connection to the PIC.
  472. * For these devices, this register is defined to be 4 bits wide.
  473. * Normally this is fine. However for IO-APIC motherboards, or
  474. * non-x86 architectures (yes Via exists on PPC among other places),
  475. * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
  476. * interrupts delivered properly.
  477. */
  478. static void quirk_via_irq(struct pci_dev *dev)
  479. {
  480. u8 irq, new_irq;
  481. new_irq = dev->irq & 0xf;
  482. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  483. if (new_irq != irq) {
  484. printk(KERN_INFO "PCI: Via IRQ fixup for %s, from %d to %d\n",
  485. pci_name(dev), irq, new_irq);
  486. udelay(15); /* unknown if delay really needed */
  487. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  488. }
  489. }
  490. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_irq);
  491. /*
  492. * PIIX3 USB: We have to disable USB interrupts that are
  493. * hardwired to PIRQD# and may be shared with an
  494. * external device.
  495. *
  496. * Legacy Support Register (LEGSUP):
  497. * bit13: USB PIRQ Enable (USBPIRQDEN),
  498. * bit4: Trap/SMI On IRQ Enable (USBSMIEN).
  499. *
  500. * We mask out all r/wc bits, too.
  501. */
  502. static void __devinit quirk_piix3_usb(struct pci_dev *dev)
  503. {
  504. u16 legsup;
  505. pci_read_config_word(dev, 0xc0, &legsup);
  506. legsup &= 0x50ef;
  507. pci_write_config_word(dev, 0xc0, legsup);
  508. }
  509. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_2, quirk_piix3_usb );
  510. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_2, quirk_piix3_usb );
  511. /*
  512. * VIA VT82C598 has its device ID settable and many BIOSes
  513. * set it to the ID of VT82C597 for backward compatibility.
  514. * We need to switch it off to be able to recognize the real
  515. * type of the chip.
  516. */
  517. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  518. {
  519. pci_write_config_byte(dev, 0xfc, 0);
  520. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  521. }
  522. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  523. /*
  524. * CardBus controllers have a legacy base address that enables them
  525. * to respond as i82365 pcmcia controllers. We don't want them to
  526. * do this even if the Linux CardBus driver is not loaded, because
  527. * the Linux i82365 driver does not (and should not) handle CardBus.
  528. */
  529. static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
  530. {
  531. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  532. return;
  533. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  534. }
  535. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  536. /*
  537. * Following the PCI ordering rules is optional on the AMD762. I'm not
  538. * sure what the designers were smoking but let's not inhale...
  539. *
  540. * To be fair to AMD, it follows the spec by default, its BIOS people
  541. * who turn it off!
  542. */
  543. static void __devinit quirk_amd_ordering(struct pci_dev *dev)
  544. {
  545. u32 pcic;
  546. pci_read_config_dword(dev, 0x4C, &pcic);
  547. if ((pcic&6)!=6) {
  548. pcic |= 6;
  549. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  550. pci_write_config_dword(dev, 0x4C, pcic);
  551. pci_read_config_dword(dev, 0x84, &pcic);
  552. pcic |= (1<<23); /* Required in this mode */
  553. pci_write_config_dword(dev, 0x84, pcic);
  554. }
  555. }
  556. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  557. /*
  558. * DreamWorks provided workaround for Dunord I-3000 problem
  559. *
  560. * This card decodes and responds to addresses not apparently
  561. * assigned to it. We force a larger allocation to ensure that
  562. * nothing gets put too close to it.
  563. */
  564. static void __devinit quirk_dunord ( struct pci_dev * dev )
  565. {
  566. struct resource *r = &dev->resource [1];
  567. r->start = 0;
  568. r->end = 0xffffff;
  569. }
  570. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  571. /*
  572. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  573. * is subtractive decoding (transparent), and does indicate this
  574. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  575. * instead of 0x01.
  576. */
  577. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  578. {
  579. dev->transparent = 1;
  580. }
  581. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  582. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  583. /*
  584. * Common misconfiguration of the MediaGX/Geode PCI master that will
  585. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  586. * datasheets found at http://www.national.com/ds/GX for info on what
  587. * these bits do. <christer@weinigel.se>
  588. */
  589. static void __init quirk_mediagx_master(struct pci_dev *dev)
  590. {
  591. u8 reg;
  592. pci_read_config_byte(dev, 0x41, &reg);
  593. if (reg & 2) {
  594. reg &= ~2;
  595. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  596. pci_write_config_byte(dev, 0x41, reg);
  597. }
  598. }
  599. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  600. /*
  601. * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
  602. * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
  603. * secondary channels respectively). If the device reports Compatible mode
  604. * but does use BAR0-3 for address decoding, we assume that firmware has
  605. * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
  606. * Exceptions (if they exist) must be handled in chip/architecture specific
  607. * fixups.
  608. *
  609. * Note: for non x86 people. You may need an arch specific quirk to handle
  610. * moving IDE devices to native mode as well. Some plug in card devices power
  611. * up in compatible mode and assume the BIOS will adjust them.
  612. *
  613. * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
  614. * we do now ? We don't want is pci_enable_device to come along
  615. * and assign new resources. Both approaches work for that.
  616. */
  617. static void __devinit quirk_ide_bases(struct pci_dev *dev)
  618. {
  619. struct resource *res;
  620. int first_bar = 2, last_bar = 0;
  621. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  622. return;
  623. res = &dev->resource[0];
  624. /* primary channel: ProgIf bit 0, BAR0, BAR1 */
  625. if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
  626. res[0].start = res[0].end = res[0].flags = 0;
  627. res[1].start = res[1].end = res[1].flags = 0;
  628. first_bar = 0;
  629. last_bar = 1;
  630. }
  631. /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
  632. if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
  633. res[2].start = res[2].end = res[2].flags = 0;
  634. res[3].start = res[3].end = res[3].flags = 0;
  635. last_bar = 3;
  636. }
  637. if (!last_bar)
  638. return;
  639. printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
  640. first_bar, last_bar, pci_name(dev));
  641. }
  642. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
  643. /*
  644. * Ensure C0 rev restreaming is off. This is normally done by
  645. * the BIOS but in the odd case it is not the results are corruption
  646. * hence the presence of a Linux check
  647. */
  648. static void __init quirk_disable_pxb(struct pci_dev *pdev)
  649. {
  650. u16 config;
  651. u8 rev;
  652. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  653. if (rev != 0x04) /* Only C0 requires this */
  654. return;
  655. pci_read_config_word(pdev, 0x40, &config);
  656. if (config & (1<<6)) {
  657. config &= ~(1<<6);
  658. pci_write_config_word(pdev, 0x40, config);
  659. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  660. }
  661. }
  662. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  663. /*
  664. * Serverworks CSB5 IDE does not fully support native mode
  665. */
  666. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  667. {
  668. u8 prog;
  669. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  670. if (prog & 5) {
  671. prog &= ~5;
  672. pdev->class &= ~5;
  673. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  674. /* need to re-assign BARs for compat mode */
  675. quirk_ide_bases(pdev);
  676. }
  677. }
  678. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  679. /*
  680. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  681. */
  682. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  683. {
  684. u8 prog;
  685. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  686. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  687. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  688. prog &= ~5;
  689. pdev->class &= ~5;
  690. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  691. /* need to re-assign BARs for compat mode */
  692. quirk_ide_bases(pdev);
  693. }
  694. }
  695. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  696. /* This was originally an Alpha specific thing, but it really fits here.
  697. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  698. */
  699. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  700. {
  701. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  702. }
  703. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  704. /*
  705. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  706. * is not activated. The myth is that Asus said that they do not want the
  707. * users to be irritated by just another PCI Device in the Win98 device
  708. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  709. * package 2.7.0 for details)
  710. *
  711. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  712. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  713. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  714. * bridge as trigger.
  715. */
  716. static int __initdata asus_hides_smbus = 0;
  717. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  718. {
  719. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  720. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  721. switch(dev->subsystem_device) {
  722. case 0x8025: /* P4B-LX */
  723. case 0x8070: /* P4B */
  724. case 0x8088: /* P4B533 */
  725. case 0x1626: /* L3C notebook */
  726. asus_hides_smbus = 1;
  727. }
  728. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  729. switch(dev->subsystem_device) {
  730. case 0x80b1: /* P4GE-V */
  731. case 0x80b2: /* P4PE */
  732. case 0x8093: /* P4B533-V */
  733. asus_hides_smbus = 1;
  734. }
  735. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  736. switch(dev->subsystem_device) {
  737. case 0x8030: /* P4T533 */
  738. asus_hides_smbus = 1;
  739. }
  740. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  741. switch (dev->subsystem_device) {
  742. case 0x8070: /* P4G8X Deluxe */
  743. asus_hides_smbus = 1;
  744. }
  745. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  746. switch (dev->subsystem_device) {
  747. case 0x1751: /* M2N notebook */
  748. case 0x1821: /* M5N notebook */
  749. asus_hides_smbus = 1;
  750. }
  751. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  752. switch (dev->subsystem_device) {
  753. case 0x184b: /* W1N notebook */
  754. case 0x186a: /* M6Ne notebook */
  755. asus_hides_smbus = 1;
  756. }
  757. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  758. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  759. switch(dev->subsystem_device) {
  760. case 0x088C: /* HP Compaq nc8000 */
  761. case 0x0890: /* HP Compaq nc6000 */
  762. asus_hides_smbus = 1;
  763. }
  764. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  765. switch (dev->subsystem_device) {
  766. case 0x12bc: /* HP D330L */
  767. asus_hides_smbus = 1;
  768. }
  769. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  770. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  771. switch(dev->subsystem_device) {
  772. case 0x0001: /* Toshiba Satellite A40 */
  773. asus_hides_smbus = 1;
  774. }
  775. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  776. switch(dev->subsystem_device) {
  777. case 0x0001: /* Toshiba Tecra M2 */
  778. asus_hides_smbus = 1;
  779. }
  780. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  781. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  782. switch(dev->subsystem_device) {
  783. case 0xC00C: /* Samsung P35 notebook */
  784. asus_hides_smbus = 1;
  785. }
  786. }
  787. }
  788. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  789. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  790. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  791. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  792. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  793. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  794. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  795. static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
  796. {
  797. u16 val;
  798. if (likely(!asus_hides_smbus))
  799. return;
  800. pci_read_config_word(dev, 0xF2, &val);
  801. if (val & 0x8) {
  802. pci_write_config_word(dev, 0xF2, val & (~0x8));
  803. pci_read_config_word(dev, 0xF2, &val);
  804. if (val & 0x8)
  805. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  806. else
  807. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  808. }
  809. }
  810. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  811. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  812. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  813. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  814. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  815. /*
  816. * SiS 96x south bridge: BIOS typically hides SMBus device...
  817. */
  818. static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
  819. {
  820. u8 val = 0;
  821. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  822. pci_read_config_byte(dev, 0x77, &val);
  823. pci_write_config_byte(dev, 0x77, val & ~0x10);
  824. pci_read_config_byte(dev, 0x77, &val);
  825. }
  826. #define UHCI_USBLEGSUP 0xc0 /* legacy support */
  827. #define UHCI_USBCMD 0 /* command register */
  828. #define UHCI_USBSTS 2 /* status register */
  829. #define UHCI_USBINTR 4 /* interrupt register */
  830. #define UHCI_USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  831. #define UHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  832. #define UHCI_USBCMD_GRESET (1 << 2) /* Global reset */
  833. #define UHCI_USBCMD_CONFIGURE (1 << 6) /* config semaphore */
  834. #define UHCI_USBSTS_HALTED (1 << 5) /* HCHalted bit */
  835. #define OHCI_CONTROL 0x04
  836. #define OHCI_CMDSTATUS 0x08
  837. #define OHCI_INTRSTATUS 0x0c
  838. #define OHCI_INTRENABLE 0x10
  839. #define OHCI_INTRDISABLE 0x14
  840. #define OHCI_OCR (1 << 3) /* ownership change request */
  841. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  842. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  843. #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
  844. #define EHCI_USBCMD 0 /* command register */
  845. #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  846. #define EHCI_USBSTS 4 /* status register */
  847. #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
  848. #define EHCI_USBINTR 8 /* interrupt register */
  849. #define EHCI_USBLEGSUP 0 /* legacy support register */
  850. #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
  851. #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
  852. #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
  853. #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
  854. int usb_early_handoff __devinitdata = 0;
  855. static int __init usb_handoff_early(char *str)
  856. {
  857. usb_early_handoff = 1;
  858. return 0;
  859. }
  860. __setup("usb-handoff", usb_handoff_early);
  861. static void __devinit quirk_usb_handoff_uhci(struct pci_dev *pdev)
  862. {
  863. unsigned long base = 0;
  864. int wait_time, delta;
  865. u16 val, sts;
  866. int i;
  867. for (i = 0; i < PCI_ROM_RESOURCE; i++)
  868. if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
  869. base = pci_resource_start(pdev, i);
  870. break;
  871. }
  872. if (!base)
  873. return;
  874. /*
  875. * stop controller
  876. */
  877. sts = inw(base + UHCI_USBSTS);
  878. val = inw(base + UHCI_USBCMD);
  879. val &= ~(u16)(UHCI_USBCMD_RUN | UHCI_USBCMD_CONFIGURE);
  880. outw(val, base + UHCI_USBCMD);
  881. /*
  882. * wait while it stops if it was running
  883. */
  884. if ((sts & UHCI_USBSTS_HALTED) == 0)
  885. {
  886. wait_time = 1000;
  887. delta = 100;
  888. do {
  889. outw(0x1f, base + UHCI_USBSTS);
  890. udelay(delta);
  891. wait_time -= delta;
  892. val = inw(base + UHCI_USBSTS);
  893. if (val & UHCI_USBSTS_HALTED)
  894. break;
  895. } while (wait_time > 0);
  896. }
  897. /*
  898. * disable interrupts & legacy support
  899. */
  900. outw(0, base + UHCI_USBINTR);
  901. outw(0x1f, base + UHCI_USBSTS);
  902. pci_read_config_word(pdev, UHCI_USBLEGSUP, &val);
  903. if (val & 0xbf)
  904. pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_DEFAULT);
  905. }
  906. static void __devinit quirk_usb_handoff_ohci(struct pci_dev *pdev)
  907. {
  908. void __iomem *base;
  909. int wait_time;
  910. base = ioremap_nocache(pci_resource_start(pdev, 0),
  911. pci_resource_len(pdev, 0));
  912. if (base == NULL) return;
  913. if (readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  914. wait_time = 500; /* 0.5 seconds */
  915. writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
  916. writel(OHCI_OCR, base + OHCI_CMDSTATUS);
  917. while (wait_time > 0 &&
  918. readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  919. wait_time -= 10;
  920. msleep(10);
  921. }
  922. }
  923. /*
  924. * disable interrupts
  925. */
  926. writel(~(u32)0, base + OHCI_INTRDISABLE);
  927. writel(~(u32)0, base + OHCI_INTRSTATUS);
  928. iounmap(base);
  929. }
  930. static void __devinit quirk_usb_disable_ehci(struct pci_dev *pdev)
  931. {
  932. int wait_time, delta;
  933. void __iomem *base, *op_reg_base;
  934. u32 hcc_params, val, temp;
  935. u8 cap_length;
  936. base = ioremap_nocache(pci_resource_start(pdev, 0),
  937. pci_resource_len(pdev, 0));
  938. if (base == NULL) return;
  939. cap_length = readb(base);
  940. op_reg_base = base + cap_length;
  941. hcc_params = readl(base + EHCI_HCC_PARAMS);
  942. hcc_params = (hcc_params >> 8) & 0xff;
  943. if (hcc_params) {
  944. pci_read_config_dword(pdev,
  945. hcc_params + EHCI_USBLEGSUP,
  946. &val);
  947. if (((val & 0xff) == 1) && (val & EHCI_USBLEGSUP_BIOS)) {
  948. /*
  949. * Ok, BIOS is in smm mode, try to hand off...
  950. */
  951. pci_read_config_dword(pdev,
  952. hcc_params + EHCI_USBLEGCTLSTS,
  953. &temp);
  954. pci_write_config_dword(pdev,
  955. hcc_params + EHCI_USBLEGCTLSTS,
  956. temp | EHCI_USBLEGCTLSTS_SOOE);
  957. val |= EHCI_USBLEGSUP_OS;
  958. pci_write_config_dword(pdev,
  959. hcc_params + EHCI_USBLEGSUP,
  960. val);
  961. wait_time = 500;
  962. do {
  963. msleep(10);
  964. wait_time -= 10;
  965. pci_read_config_dword(pdev,
  966. hcc_params + EHCI_USBLEGSUP,
  967. &val);
  968. } while (wait_time && (val & EHCI_USBLEGSUP_BIOS));
  969. if (!wait_time) {
  970. /*
  971. * well, possibly buggy BIOS...
  972. */
  973. printk(KERN_WARNING "EHCI early BIOS handoff "
  974. "failed (BIOS bug ?)\n");
  975. pci_write_config_dword(pdev,
  976. hcc_params + EHCI_USBLEGSUP,
  977. EHCI_USBLEGSUP_OS);
  978. pci_write_config_dword(pdev,
  979. hcc_params + EHCI_USBLEGCTLSTS,
  980. 0);
  981. }
  982. }
  983. }
  984. /*
  985. * halt EHCI & disable its interrupts in any case
  986. */
  987. val = readl(op_reg_base + EHCI_USBSTS);
  988. if ((val & EHCI_USBSTS_HALTED) == 0) {
  989. val = readl(op_reg_base + EHCI_USBCMD);
  990. val &= ~EHCI_USBCMD_RUN;
  991. writel(val, op_reg_base + EHCI_USBCMD);
  992. wait_time = 2000;
  993. delta = 100;
  994. do {
  995. writel(0x3f, op_reg_base + EHCI_USBSTS);
  996. udelay(delta);
  997. wait_time -= delta;
  998. val = readl(op_reg_base + EHCI_USBSTS);
  999. if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
  1000. break;
  1001. }
  1002. } while (wait_time > 0);
  1003. }
  1004. writel(0, op_reg_base + EHCI_USBINTR);
  1005. writel(0x3f, op_reg_base + EHCI_USBSTS);
  1006. iounmap(base);
  1007. return;
  1008. }
  1009. static void __devinit quirk_usb_early_handoff(struct pci_dev *pdev)
  1010. {
  1011. if (!usb_early_handoff)
  1012. return;
  1013. if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x00)) { /* UHCI */
  1014. quirk_usb_handoff_uhci(pdev);
  1015. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x10)) { /* OHCI */
  1016. quirk_usb_handoff_ohci(pdev);
  1017. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x20)) { /* EHCI */
  1018. quirk_usb_disable_ehci(pdev);
  1019. }
  1020. return;
  1021. }
  1022. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_usb_early_handoff);
  1023. /*
  1024. * ... This is further complicated by the fact that some SiS96x south
  1025. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1026. * spotted a compatible north bridge to make sure.
  1027. * (pci_find_device doesn't work yet)
  1028. *
  1029. * We can also enable the sis96x bit in the discovery register..
  1030. */
  1031. static int __devinitdata sis_96x_compatible = 0;
  1032. #define SIS_DETECT_REGISTER 0x40
  1033. static void __init quirk_sis_503(struct pci_dev *dev)
  1034. {
  1035. u8 reg;
  1036. u16 devid;
  1037. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1038. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1039. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1040. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1041. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1042. return;
  1043. }
  1044. /* Make people aware that we changed the config.. */
  1045. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  1046. /*
  1047. * Ok, it now shows up as a 96x.. The 96x quirks are after
  1048. * the 503 quirk in the quirk table, so they'll automatically
  1049. * run and enable things like the SMBus device
  1050. */
  1051. dev->device = devid;
  1052. }
  1053. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  1054. {
  1055. sis_96x_compatible = 1;
  1056. }
  1057. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  1058. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  1059. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  1060. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  1061. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  1062. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  1063. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1064. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1065. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1066. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1067. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1068. #ifdef CONFIG_X86_IO_APIC
  1069. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1070. {
  1071. int i;
  1072. if ((pdev->class >> 8) != 0xff00)
  1073. return;
  1074. /* the first BAR is the location of the IO APIC...we must
  1075. * not touch this (and it's already covered by the fixmap), so
  1076. * forcibly insert it into the resource tree */
  1077. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1078. insert_resource(&iomem_resource, &pdev->resource[0]);
  1079. /* The next five BARs all seem to be rubbish, so just clean
  1080. * them out */
  1081. for (i=1; i < 6; i++) {
  1082. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1083. }
  1084. }
  1085. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1086. #endif
  1087. #ifdef CONFIG_SCSI_SATA
  1088. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1089. {
  1090. u8 prog, comb, tmp;
  1091. int ich = 0;
  1092. /*
  1093. * Narrow down to Intel SATA PCI devices.
  1094. */
  1095. switch (pdev->device) {
  1096. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1097. case 0x24d1:
  1098. case 0x24df:
  1099. case 0x25a3:
  1100. case 0x25b0:
  1101. ich = 5;
  1102. break;
  1103. case 0x2651:
  1104. case 0x2652:
  1105. case 0x2653:
  1106. case 0x2680: /* ESB2 */
  1107. ich = 6;
  1108. break;
  1109. case 0x27c0:
  1110. case 0x27c4:
  1111. ich = 7;
  1112. break;
  1113. default:
  1114. /* we do not handle this PCI device */
  1115. return;
  1116. }
  1117. /*
  1118. * Read combined mode register.
  1119. */
  1120. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1121. if (ich == 5) {
  1122. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1123. if (tmp == 0x4) /* bits 10x */
  1124. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1125. else if (tmp == 0x6) /* bits 11x */
  1126. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1127. else
  1128. return; /* not in combined mode */
  1129. } else {
  1130. WARN_ON((ich != 6) && (ich != 7));
  1131. tmp &= 0x3; /* interesting bits 1:0 */
  1132. if (tmp & (1 << 0))
  1133. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1134. else if (tmp & (1 << 1))
  1135. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1136. else
  1137. return; /* not in combined mode */
  1138. }
  1139. /*
  1140. * Read programming interface register.
  1141. * (Tells us if it's legacy or native mode)
  1142. */
  1143. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1144. /* if SATA port is in native mode, we're ok. */
  1145. if (prog & comb)
  1146. return;
  1147. /* SATA port is in legacy mode. Reserve port so that
  1148. * IDE driver does not attempt to use it. If request_region
  1149. * fails, it will be obvious at boot time, so we don't bother
  1150. * checking return values.
  1151. */
  1152. if (comb == (1 << 0))
  1153. request_region(0x1f0, 8, "libata"); /* port 0 */
  1154. else
  1155. request_region(0x170, 8, "libata"); /* port 1 */
  1156. }
  1157. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1158. #endif /* CONFIG_SCSI_SATA */
  1159. int pcie_mch_quirk;
  1160. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1161. {
  1162. pcie_mch_quirk = 1;
  1163. }
  1164. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1165. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1166. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1167. /*
  1168. * It's possible for the MSI to get corrupted if shpc and acpi
  1169. * are used together on certain PXH-based systems.
  1170. */
  1171. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1172. {
  1173. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  1174. PCI_CAP_ID_MSI);
  1175. dev->no_msi = 1;
  1176. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1177. "disabling MSI for SHPC device\n");
  1178. }
  1179. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1180. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1181. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1182. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1183. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1184. static void __devinit quirk_netmos(struct pci_dev *dev)
  1185. {
  1186. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1187. unsigned int num_serial = dev->subsystem_device & 0xf;
  1188. /*
  1189. * These Netmos parts are multiport serial devices with optional
  1190. * parallel ports. Even when parallel ports are present, they
  1191. * are identified as class SERIAL, which means the serial driver
  1192. * will claim them. To prevent this, mark them as class OTHER.
  1193. * These combo devices should be claimed by parport_serial.
  1194. *
  1195. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1196. * of parallel ports and <S> is the number of serial ports.
  1197. */
  1198. switch (dev->device) {
  1199. case PCI_DEVICE_ID_NETMOS_9735:
  1200. case PCI_DEVICE_ID_NETMOS_9745:
  1201. case PCI_DEVICE_ID_NETMOS_9835:
  1202. case PCI_DEVICE_ID_NETMOS_9845:
  1203. case PCI_DEVICE_ID_NETMOS_9855:
  1204. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1205. num_parallel) {
  1206. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1207. "%u serial); changing class SERIAL to OTHER "
  1208. "(use parport_serial)\n",
  1209. dev->device, num_parallel, num_serial);
  1210. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1211. (dev->class & 0xff);
  1212. }
  1213. }
  1214. }
  1215. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1216. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1217. {
  1218. while (f < end) {
  1219. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1220. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1221. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1222. f->hook(dev);
  1223. }
  1224. f++;
  1225. }
  1226. }
  1227. extern struct pci_fixup __start_pci_fixups_early[];
  1228. extern struct pci_fixup __end_pci_fixups_early[];
  1229. extern struct pci_fixup __start_pci_fixups_header[];
  1230. extern struct pci_fixup __end_pci_fixups_header[];
  1231. extern struct pci_fixup __start_pci_fixups_final[];
  1232. extern struct pci_fixup __end_pci_fixups_final[];
  1233. extern struct pci_fixup __start_pci_fixups_enable[];
  1234. extern struct pci_fixup __end_pci_fixups_enable[];
  1235. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1236. {
  1237. struct pci_fixup *start, *end;
  1238. switch(pass) {
  1239. case pci_fixup_early:
  1240. start = __start_pci_fixups_early;
  1241. end = __end_pci_fixups_early;
  1242. break;
  1243. case pci_fixup_header:
  1244. start = __start_pci_fixups_header;
  1245. end = __end_pci_fixups_header;
  1246. break;
  1247. case pci_fixup_final:
  1248. start = __start_pci_fixups_final;
  1249. end = __end_pci_fixups_final;
  1250. break;
  1251. case pci_fixup_enable:
  1252. start = __start_pci_fixups_enable;
  1253. end = __end_pci_fixups_enable;
  1254. break;
  1255. default:
  1256. /* stupid compiler warning, you would think with an enum... */
  1257. return;
  1258. }
  1259. pci_do_fixups(dev, start, end);
  1260. }
  1261. EXPORT_SYMBOL(pcie_mch_quirk);
  1262. #ifdef CONFIG_HOTPLUG
  1263. EXPORT_SYMBOL(pci_fixup_device);
  1264. #endif