pm.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721
  1. /*
  2. * linux/arch/arm/mach-omap1/pm.c
  3. *
  4. * OMAP Power Management Routines
  5. *
  6. * Original code for the SA11x0:
  7. * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
  8. *
  9. * Modified for the PXA250 by Nicolas Pitre:
  10. * Copyright (c) 2002 Monta Vista Software, Inc.
  11. *
  12. * Modified for the OMAP1510 by David Singleton:
  13. * Copyright (c) 2002 Monta Vista Software, Inc.
  14. *
  15. * Cleanup 2004 for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License as published by the
  19. * Free Software Foundation; either version 2 of the License, or (at your
  20. * option) any later version.
  21. *
  22. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/suspend.h>
  38. #include <linux/sched.h>
  39. #include <linux/proc_fs.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sysfs.h>
  42. #include <linux/module.h>
  43. #include <linux/io.h>
  44. #include <linux/atomic.h>
  45. #include <asm/system_misc.h>
  46. #include <asm/irq.h>
  47. #include <asm/mach/time.h>
  48. #include <asm/mach/irq.h>
  49. #include <mach/tc.h>
  50. #include <mach/mux.h>
  51. #include <plat-omap/dma-omap.h>
  52. #include <plat/dmtimer.h>
  53. #include <mach/irqs.h>
  54. #include "../plat-omap/sram.h"
  55. #include "iomap.h"
  56. #include "clock.h"
  57. #include "pm.h"
  58. static unsigned int arm_sleep_save[ARM_SLEEP_SAVE_SIZE];
  59. static unsigned short dsp_sleep_save[DSP_SLEEP_SAVE_SIZE];
  60. static unsigned short ulpd_sleep_save[ULPD_SLEEP_SAVE_SIZE];
  61. static unsigned int mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_SIZE];
  62. static unsigned int mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_SIZE];
  63. static unsigned int mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_SIZE];
  64. #ifdef CONFIG_OMAP_32K_TIMER
  65. static unsigned short enable_dyn_sleep = 1;
  66. static ssize_t idle_show(struct kobject *kobj, struct kobj_attribute *attr,
  67. char *buf)
  68. {
  69. return sprintf(buf, "%hu\n", enable_dyn_sleep);
  70. }
  71. static ssize_t idle_store(struct kobject *kobj, struct kobj_attribute *attr,
  72. const char * buf, size_t n)
  73. {
  74. unsigned short value;
  75. if (sscanf(buf, "%hu", &value) != 1 ||
  76. (value != 0 && value != 1)) {
  77. printk(KERN_ERR "idle_sleep_store: Invalid value\n");
  78. return -EINVAL;
  79. }
  80. enable_dyn_sleep = value;
  81. return n;
  82. }
  83. static struct kobj_attribute sleep_while_idle_attr =
  84. __ATTR(sleep_while_idle, 0644, idle_show, idle_store);
  85. #endif
  86. static void (*omap_sram_suspend)(unsigned long r0, unsigned long r1) = NULL;
  87. /*
  88. * Let's power down on idle, but only if we are really
  89. * idle, because once we start down the path of
  90. * going idle we continue to do idle even if we get
  91. * a clock tick interrupt . .
  92. */
  93. void omap1_pm_idle(void)
  94. {
  95. extern __u32 arm_idlect1_mask;
  96. __u32 use_idlect1 = arm_idlect1_mask;
  97. int do_sleep = 0;
  98. local_fiq_disable();
  99. #if defined(CONFIG_OMAP_MPU_TIMER) && !defined(CONFIG_OMAP_DM_TIMER)
  100. #warning Enable 32kHz OS timer in order to allow sleep states in idle
  101. use_idlect1 = use_idlect1 & ~(1 << 9);
  102. #else
  103. while (enable_dyn_sleep) {
  104. #ifdef CONFIG_CBUS_TAHVO_USB
  105. extern int vbus_active;
  106. /* Clock requirements? */
  107. if (vbus_active)
  108. break;
  109. #endif
  110. do_sleep = 1;
  111. break;
  112. }
  113. #endif
  114. #ifdef CONFIG_OMAP_DM_TIMER
  115. use_idlect1 = omap_dm_timer_modify_idlect_mask(use_idlect1);
  116. #endif
  117. if (omap_dma_running())
  118. use_idlect1 &= ~(1 << 6);
  119. /* We should be able to remove the do_sleep variable and multiple
  120. * tests above as soon as drivers, timer and DMA code have been fixed.
  121. * Even the sleep block count should become obsolete. */
  122. if ((use_idlect1 != ~0) || !do_sleep) {
  123. __u32 saved_idlect1 = omap_readl(ARM_IDLECT1);
  124. if (cpu_is_omap15xx())
  125. use_idlect1 &= OMAP1510_BIG_SLEEP_REQUEST;
  126. else
  127. use_idlect1 &= OMAP1610_IDLECT1_SLEEP_VAL;
  128. omap_writel(use_idlect1, ARM_IDLECT1);
  129. __asm__ volatile ("mcr p15, 0, r0, c7, c0, 4");
  130. omap_writel(saved_idlect1, ARM_IDLECT1);
  131. local_fiq_enable();
  132. return;
  133. }
  134. omap_sram_suspend(omap_readl(ARM_IDLECT1),
  135. omap_readl(ARM_IDLECT2));
  136. local_fiq_enable();
  137. }
  138. /*
  139. * Configuration of the wakeup event is board specific. For the
  140. * moment we put it into this helper function. Later it may move
  141. * to board specific files.
  142. */
  143. static void omap_pm_wakeup_setup(void)
  144. {
  145. u32 level1_wake = 0;
  146. u32 level2_wake = OMAP_IRQ_BIT(INT_UART2);
  147. /*
  148. * Turn off all interrupts except GPIO bank 1, L1-2nd level cascade,
  149. * and the L2 wakeup interrupts: keypad and UART2. Note that the
  150. * drivers must still separately call omap_set_gpio_wakeup() to
  151. * wake up to a GPIO interrupt.
  152. */
  153. if (cpu_is_omap7xx())
  154. level1_wake = OMAP_IRQ_BIT(INT_7XX_GPIO_BANK1) |
  155. OMAP_IRQ_BIT(INT_7XX_IH2_IRQ);
  156. else if (cpu_is_omap15xx())
  157. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  158. OMAP_IRQ_BIT(INT_1510_IH2_IRQ);
  159. else if (cpu_is_omap16xx())
  160. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  161. OMAP_IRQ_BIT(INT_1610_IH2_IRQ);
  162. omap_writel(~level1_wake, OMAP_IH1_MIR);
  163. if (cpu_is_omap7xx()) {
  164. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  165. omap_writel(~(OMAP_IRQ_BIT(INT_7XX_WAKE_UP_REQ) |
  166. OMAP_IRQ_BIT(INT_7XX_MPUIO_KEYPAD)),
  167. OMAP_IH2_1_MIR);
  168. } else if (cpu_is_omap15xx()) {
  169. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  170. omap_writel(~level2_wake, OMAP_IH2_MIR);
  171. } else if (cpu_is_omap16xx()) {
  172. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  173. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  174. /* INT_1610_WAKE_UP_REQ is needed for GPIO wakeup... */
  175. omap_writel(~OMAP_IRQ_BIT(INT_1610_WAKE_UP_REQ),
  176. OMAP_IH2_1_MIR);
  177. omap_writel(~0x0, OMAP_IH2_2_MIR);
  178. omap_writel(~0x0, OMAP_IH2_3_MIR);
  179. }
  180. /* New IRQ agreement, recalculate in cascade order */
  181. omap_writel(1, OMAP_IH2_CONTROL);
  182. omap_writel(1, OMAP_IH1_CONTROL);
  183. }
  184. #define EN_DSPCK 13 /* ARM_CKCTL */
  185. #define EN_APICK 6 /* ARM_IDLECT2 */
  186. #define DSP_EN 1 /* ARM_RSTCT1 */
  187. void omap1_pm_suspend(void)
  188. {
  189. unsigned long arg0 = 0, arg1 = 0;
  190. printk(KERN_INFO "PM: OMAP%x is trying to enter deep sleep...\n",
  191. omap_rev());
  192. omap_serial_wake_trigger(1);
  193. if (!cpu_is_omap15xx())
  194. omap_writew(0xffff, ULPD_SOFT_DISABLE_REQ_REG);
  195. /*
  196. * Step 1: turn off interrupts (FIXME: NOTE: already disabled)
  197. */
  198. local_irq_disable();
  199. local_fiq_disable();
  200. /*
  201. * Step 2: save registers
  202. *
  203. * The omap is a strange/beautiful device. The caches, memory
  204. * and register state are preserved across power saves.
  205. * We have to save and restore very little register state to
  206. * idle the omap.
  207. *
  208. * Save interrupt, MPUI, ARM and UPLD control registers.
  209. */
  210. if (cpu_is_omap7xx()) {
  211. MPUI7XX_SAVE(OMAP_IH1_MIR);
  212. MPUI7XX_SAVE(OMAP_IH2_0_MIR);
  213. MPUI7XX_SAVE(OMAP_IH2_1_MIR);
  214. MPUI7XX_SAVE(MPUI_CTRL);
  215. MPUI7XX_SAVE(MPUI_DSP_BOOT_CONFIG);
  216. MPUI7XX_SAVE(MPUI_DSP_API_CONFIG);
  217. MPUI7XX_SAVE(EMIFS_CONFIG);
  218. MPUI7XX_SAVE(EMIFF_SDRAM_CONFIG);
  219. } else if (cpu_is_omap15xx()) {
  220. MPUI1510_SAVE(OMAP_IH1_MIR);
  221. MPUI1510_SAVE(OMAP_IH2_MIR);
  222. MPUI1510_SAVE(MPUI_CTRL);
  223. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  224. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  225. MPUI1510_SAVE(EMIFS_CONFIG);
  226. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  227. } else if (cpu_is_omap16xx()) {
  228. MPUI1610_SAVE(OMAP_IH1_MIR);
  229. MPUI1610_SAVE(OMAP_IH2_0_MIR);
  230. MPUI1610_SAVE(OMAP_IH2_1_MIR);
  231. MPUI1610_SAVE(OMAP_IH2_2_MIR);
  232. MPUI1610_SAVE(OMAP_IH2_3_MIR);
  233. MPUI1610_SAVE(MPUI_CTRL);
  234. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  235. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  236. MPUI1610_SAVE(EMIFS_CONFIG);
  237. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  238. }
  239. ARM_SAVE(ARM_CKCTL);
  240. ARM_SAVE(ARM_IDLECT1);
  241. ARM_SAVE(ARM_IDLECT2);
  242. if (!(cpu_is_omap15xx()))
  243. ARM_SAVE(ARM_IDLECT3);
  244. ARM_SAVE(ARM_EWUPCT);
  245. ARM_SAVE(ARM_RSTCT1);
  246. ARM_SAVE(ARM_RSTCT2);
  247. ARM_SAVE(ARM_SYSST);
  248. ULPD_SAVE(ULPD_CLOCK_CTRL);
  249. ULPD_SAVE(ULPD_STATUS_REQ);
  250. /* (Step 3 removed - we now allow deep sleep by default) */
  251. /*
  252. * Step 4: OMAP DSP Shutdown
  253. */
  254. /* stop DSP */
  255. omap_writew(omap_readw(ARM_RSTCT1) & ~(1 << DSP_EN), ARM_RSTCT1);
  256. /* shut down dsp_ck */
  257. if (!cpu_is_omap7xx())
  258. omap_writew(omap_readw(ARM_CKCTL) & ~(1 << EN_DSPCK), ARM_CKCTL);
  259. /* temporarily enabling api_ck to access DSP registers */
  260. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  261. /* save DSP registers */
  262. DSP_SAVE(DSP_IDLECT2);
  263. /* Stop all DSP domain clocks */
  264. __raw_writew(0, DSP_IDLECT2);
  265. /*
  266. * Step 5: Wakeup Event Setup
  267. */
  268. omap_pm_wakeup_setup();
  269. /*
  270. * Step 6: ARM and Traffic controller shutdown
  271. */
  272. /* disable ARM watchdog */
  273. omap_writel(0x00F5, OMAP_WDT_TIMER_MODE);
  274. omap_writel(0x00A0, OMAP_WDT_TIMER_MODE);
  275. /*
  276. * Step 6b: ARM and Traffic controller shutdown
  277. *
  278. * Step 6 continues here. Prepare jump to power management
  279. * assembly code in internal SRAM.
  280. *
  281. * Since the omap_cpu_suspend routine has been copied to
  282. * SRAM, we'll do an indirect procedure call to it and pass the
  283. * contents of arm_idlect1 and arm_idlect2 so it can restore
  284. * them when it wakes up and it will return.
  285. */
  286. arg0 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT1];
  287. arg1 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT2];
  288. /*
  289. * Step 6c: ARM and Traffic controller shutdown
  290. *
  291. * Jump to assembly code. The processor will stay there
  292. * until wake up.
  293. */
  294. omap_sram_suspend(arg0, arg1);
  295. /*
  296. * If we are here, processor is woken up!
  297. */
  298. /*
  299. * Restore DSP clocks
  300. */
  301. /* again temporarily enabling api_ck to access DSP registers */
  302. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  303. /* Restore DSP domain clocks */
  304. DSP_RESTORE(DSP_IDLECT2);
  305. /*
  306. * Restore ARM state, except ARM_IDLECT1/2 which omap_cpu_suspend did
  307. */
  308. if (!(cpu_is_omap15xx()))
  309. ARM_RESTORE(ARM_IDLECT3);
  310. ARM_RESTORE(ARM_CKCTL);
  311. ARM_RESTORE(ARM_EWUPCT);
  312. ARM_RESTORE(ARM_RSTCT1);
  313. ARM_RESTORE(ARM_RSTCT2);
  314. ARM_RESTORE(ARM_SYSST);
  315. ULPD_RESTORE(ULPD_CLOCK_CTRL);
  316. ULPD_RESTORE(ULPD_STATUS_REQ);
  317. if (cpu_is_omap7xx()) {
  318. MPUI7XX_RESTORE(EMIFS_CONFIG);
  319. MPUI7XX_RESTORE(EMIFF_SDRAM_CONFIG);
  320. MPUI7XX_RESTORE(OMAP_IH1_MIR);
  321. MPUI7XX_RESTORE(OMAP_IH2_0_MIR);
  322. MPUI7XX_RESTORE(OMAP_IH2_1_MIR);
  323. } else if (cpu_is_omap15xx()) {
  324. MPUI1510_RESTORE(MPUI_CTRL);
  325. MPUI1510_RESTORE(MPUI_DSP_BOOT_CONFIG);
  326. MPUI1510_RESTORE(MPUI_DSP_API_CONFIG);
  327. MPUI1510_RESTORE(EMIFS_CONFIG);
  328. MPUI1510_RESTORE(EMIFF_SDRAM_CONFIG);
  329. MPUI1510_RESTORE(OMAP_IH1_MIR);
  330. MPUI1510_RESTORE(OMAP_IH2_MIR);
  331. } else if (cpu_is_omap16xx()) {
  332. MPUI1610_RESTORE(MPUI_CTRL);
  333. MPUI1610_RESTORE(MPUI_DSP_BOOT_CONFIG);
  334. MPUI1610_RESTORE(MPUI_DSP_API_CONFIG);
  335. MPUI1610_RESTORE(EMIFS_CONFIG);
  336. MPUI1610_RESTORE(EMIFF_SDRAM_CONFIG);
  337. MPUI1610_RESTORE(OMAP_IH1_MIR);
  338. MPUI1610_RESTORE(OMAP_IH2_0_MIR);
  339. MPUI1610_RESTORE(OMAP_IH2_1_MIR);
  340. MPUI1610_RESTORE(OMAP_IH2_2_MIR);
  341. MPUI1610_RESTORE(OMAP_IH2_3_MIR);
  342. }
  343. if (!cpu_is_omap15xx())
  344. omap_writew(0, ULPD_SOFT_DISABLE_REQ_REG);
  345. /*
  346. * Re-enable interrupts
  347. */
  348. local_irq_enable();
  349. local_fiq_enable();
  350. omap_serial_wake_trigger(0);
  351. printk(KERN_INFO "PM: OMAP%x is re-starting from deep sleep...\n",
  352. omap_rev());
  353. }
  354. #if defined(DEBUG) && defined(CONFIG_PROC_FS)
  355. static int g_read_completed;
  356. /*
  357. * Read system PM registers for debugging
  358. */
  359. static int omap_pm_read_proc(
  360. char *page_buffer,
  361. char **my_first_byte,
  362. off_t virtual_start,
  363. int length,
  364. int *eof,
  365. void *data)
  366. {
  367. int my_buffer_offset = 0;
  368. char * const my_base = page_buffer;
  369. ARM_SAVE(ARM_CKCTL);
  370. ARM_SAVE(ARM_IDLECT1);
  371. ARM_SAVE(ARM_IDLECT2);
  372. if (!(cpu_is_omap15xx()))
  373. ARM_SAVE(ARM_IDLECT3);
  374. ARM_SAVE(ARM_EWUPCT);
  375. ARM_SAVE(ARM_RSTCT1);
  376. ARM_SAVE(ARM_RSTCT2);
  377. ARM_SAVE(ARM_SYSST);
  378. ULPD_SAVE(ULPD_IT_STATUS);
  379. ULPD_SAVE(ULPD_CLOCK_CTRL);
  380. ULPD_SAVE(ULPD_SOFT_REQ);
  381. ULPD_SAVE(ULPD_STATUS_REQ);
  382. ULPD_SAVE(ULPD_DPLL_CTRL);
  383. ULPD_SAVE(ULPD_POWER_CTRL);
  384. if (cpu_is_omap7xx()) {
  385. MPUI7XX_SAVE(MPUI_CTRL);
  386. MPUI7XX_SAVE(MPUI_DSP_STATUS);
  387. MPUI7XX_SAVE(MPUI_DSP_BOOT_CONFIG);
  388. MPUI7XX_SAVE(MPUI_DSP_API_CONFIG);
  389. MPUI7XX_SAVE(EMIFF_SDRAM_CONFIG);
  390. MPUI7XX_SAVE(EMIFS_CONFIG);
  391. } else if (cpu_is_omap15xx()) {
  392. MPUI1510_SAVE(MPUI_CTRL);
  393. MPUI1510_SAVE(MPUI_DSP_STATUS);
  394. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  395. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  396. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  397. MPUI1510_SAVE(EMIFS_CONFIG);
  398. } else if (cpu_is_omap16xx()) {
  399. MPUI1610_SAVE(MPUI_CTRL);
  400. MPUI1610_SAVE(MPUI_DSP_STATUS);
  401. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  402. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  403. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  404. MPUI1610_SAVE(EMIFS_CONFIG);
  405. }
  406. if (virtual_start == 0) {
  407. g_read_completed = 0;
  408. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  409. "ARM_CKCTL_REG: 0x%-8x \n"
  410. "ARM_IDLECT1_REG: 0x%-8x \n"
  411. "ARM_IDLECT2_REG: 0x%-8x \n"
  412. "ARM_IDLECT3_REG: 0x%-8x \n"
  413. "ARM_EWUPCT_REG: 0x%-8x \n"
  414. "ARM_RSTCT1_REG: 0x%-8x \n"
  415. "ARM_RSTCT2_REG: 0x%-8x \n"
  416. "ARM_SYSST_REG: 0x%-8x \n"
  417. "ULPD_IT_STATUS_REG: 0x%-4x \n"
  418. "ULPD_CLOCK_CTRL_REG: 0x%-4x \n"
  419. "ULPD_SOFT_REQ_REG: 0x%-4x \n"
  420. "ULPD_DPLL_CTRL_REG: 0x%-4x \n"
  421. "ULPD_STATUS_REQ_REG: 0x%-4x \n"
  422. "ULPD_POWER_CTRL_REG: 0x%-4x \n",
  423. ARM_SHOW(ARM_CKCTL),
  424. ARM_SHOW(ARM_IDLECT1),
  425. ARM_SHOW(ARM_IDLECT2),
  426. ARM_SHOW(ARM_IDLECT3),
  427. ARM_SHOW(ARM_EWUPCT),
  428. ARM_SHOW(ARM_RSTCT1),
  429. ARM_SHOW(ARM_RSTCT2),
  430. ARM_SHOW(ARM_SYSST),
  431. ULPD_SHOW(ULPD_IT_STATUS),
  432. ULPD_SHOW(ULPD_CLOCK_CTRL),
  433. ULPD_SHOW(ULPD_SOFT_REQ),
  434. ULPD_SHOW(ULPD_DPLL_CTRL),
  435. ULPD_SHOW(ULPD_STATUS_REQ),
  436. ULPD_SHOW(ULPD_POWER_CTRL));
  437. if (cpu_is_omap7xx()) {
  438. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  439. "MPUI7XX_CTRL_REG 0x%-8x \n"
  440. "MPUI7XX_DSP_STATUS_REG: 0x%-8x \n"
  441. "MPUI7XX_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  442. "MPUI7XX_DSP_API_CONFIG_REG: 0x%-8x \n"
  443. "MPUI7XX_SDRAM_CONFIG_REG: 0x%-8x \n"
  444. "MPUI7XX_EMIFS_CONFIG_REG: 0x%-8x \n",
  445. MPUI7XX_SHOW(MPUI_CTRL),
  446. MPUI7XX_SHOW(MPUI_DSP_STATUS),
  447. MPUI7XX_SHOW(MPUI_DSP_BOOT_CONFIG),
  448. MPUI7XX_SHOW(MPUI_DSP_API_CONFIG),
  449. MPUI7XX_SHOW(EMIFF_SDRAM_CONFIG),
  450. MPUI7XX_SHOW(EMIFS_CONFIG));
  451. } else if (cpu_is_omap15xx()) {
  452. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  453. "MPUI1510_CTRL_REG 0x%-8x \n"
  454. "MPUI1510_DSP_STATUS_REG: 0x%-8x \n"
  455. "MPUI1510_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  456. "MPUI1510_DSP_API_CONFIG_REG: 0x%-8x \n"
  457. "MPUI1510_SDRAM_CONFIG_REG: 0x%-8x \n"
  458. "MPUI1510_EMIFS_CONFIG_REG: 0x%-8x \n",
  459. MPUI1510_SHOW(MPUI_CTRL),
  460. MPUI1510_SHOW(MPUI_DSP_STATUS),
  461. MPUI1510_SHOW(MPUI_DSP_BOOT_CONFIG),
  462. MPUI1510_SHOW(MPUI_DSP_API_CONFIG),
  463. MPUI1510_SHOW(EMIFF_SDRAM_CONFIG),
  464. MPUI1510_SHOW(EMIFS_CONFIG));
  465. } else if (cpu_is_omap16xx()) {
  466. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  467. "MPUI1610_CTRL_REG 0x%-8x \n"
  468. "MPUI1610_DSP_STATUS_REG: 0x%-8x \n"
  469. "MPUI1610_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  470. "MPUI1610_DSP_API_CONFIG_REG: 0x%-8x \n"
  471. "MPUI1610_SDRAM_CONFIG_REG: 0x%-8x \n"
  472. "MPUI1610_EMIFS_CONFIG_REG: 0x%-8x \n",
  473. MPUI1610_SHOW(MPUI_CTRL),
  474. MPUI1610_SHOW(MPUI_DSP_STATUS),
  475. MPUI1610_SHOW(MPUI_DSP_BOOT_CONFIG),
  476. MPUI1610_SHOW(MPUI_DSP_API_CONFIG),
  477. MPUI1610_SHOW(EMIFF_SDRAM_CONFIG),
  478. MPUI1610_SHOW(EMIFS_CONFIG));
  479. }
  480. g_read_completed++;
  481. } else if (g_read_completed >= 1) {
  482. *eof = 1;
  483. return 0;
  484. }
  485. g_read_completed++;
  486. *my_first_byte = page_buffer;
  487. return my_buffer_offset;
  488. }
  489. static void omap_pm_init_proc(void)
  490. {
  491. /* XXX Appears to leak memory */
  492. create_proc_read_entry("driver/omap_pm",
  493. S_IWUSR | S_IRUGO, NULL,
  494. omap_pm_read_proc, NULL);
  495. }
  496. #endif /* DEBUG && CONFIG_PROC_FS */
  497. /*
  498. * omap_pm_prepare - Do preliminary suspend work.
  499. *
  500. */
  501. static int omap_pm_prepare(void)
  502. {
  503. /* We cannot sleep in idle until we have resumed */
  504. disable_hlt();
  505. return 0;
  506. }
  507. /*
  508. * omap_pm_enter - Actually enter a sleep state.
  509. * @state: State we're entering.
  510. *
  511. */
  512. static int omap_pm_enter(suspend_state_t state)
  513. {
  514. switch (state)
  515. {
  516. case PM_SUSPEND_STANDBY:
  517. case PM_SUSPEND_MEM:
  518. omap1_pm_suspend();
  519. break;
  520. default:
  521. return -EINVAL;
  522. }
  523. return 0;
  524. }
  525. /**
  526. * omap_pm_finish - Finish up suspend sequence.
  527. *
  528. * This is called after we wake back up (or if entering the sleep state
  529. * failed).
  530. */
  531. static void omap_pm_finish(void)
  532. {
  533. enable_hlt();
  534. }
  535. static irqreturn_t omap_wakeup_interrupt(int irq, void *dev)
  536. {
  537. return IRQ_HANDLED;
  538. }
  539. static struct irqaction omap_wakeup_irq = {
  540. .name = "peripheral wakeup",
  541. .flags = IRQF_DISABLED,
  542. .handler = omap_wakeup_interrupt
  543. };
  544. static const struct platform_suspend_ops omap_pm_ops = {
  545. .prepare = omap_pm_prepare,
  546. .enter = omap_pm_enter,
  547. .finish = omap_pm_finish,
  548. .valid = suspend_valid_only_mem,
  549. };
  550. static int __init omap_pm_init(void)
  551. {
  552. #ifdef CONFIG_OMAP_32K_TIMER
  553. int error;
  554. #endif
  555. if (!cpu_class_is_omap1())
  556. return -ENODEV;
  557. printk("Power Management for TI OMAP.\n");
  558. /*
  559. * We copy the assembler sleep/wakeup routines to SRAM.
  560. * These routines need to be in SRAM as that's the only
  561. * memory the MPU can see when it wakes up.
  562. */
  563. if (cpu_is_omap7xx()) {
  564. omap_sram_suspend = omap_sram_push(omap7xx_cpu_suspend,
  565. omap7xx_cpu_suspend_sz);
  566. } else if (cpu_is_omap15xx()) {
  567. omap_sram_suspend = omap_sram_push(omap1510_cpu_suspend,
  568. omap1510_cpu_suspend_sz);
  569. } else if (cpu_is_omap16xx()) {
  570. omap_sram_suspend = omap_sram_push(omap1610_cpu_suspend,
  571. omap1610_cpu_suspend_sz);
  572. }
  573. if (omap_sram_suspend == NULL) {
  574. printk(KERN_ERR "PM not initialized: Missing SRAM support\n");
  575. return -ENODEV;
  576. }
  577. arm_pm_idle = omap1_pm_idle;
  578. if (cpu_is_omap7xx())
  579. setup_irq(INT_7XX_WAKE_UP_REQ, &omap_wakeup_irq);
  580. else if (cpu_is_omap16xx())
  581. setup_irq(INT_1610_WAKE_UP_REQ, &omap_wakeup_irq);
  582. /* Program new power ramp-up time
  583. * (0 for most boards since we don't lower voltage when in deep sleep)
  584. */
  585. omap_writew(ULPD_SETUP_ANALOG_CELL_3_VAL, ULPD_SETUP_ANALOG_CELL_3);
  586. /* Setup ULPD POWER_CTRL_REG - enter deep sleep whenever possible */
  587. omap_writew(ULPD_POWER_CTRL_REG_VAL, ULPD_POWER_CTRL);
  588. /* Configure IDLECT3 */
  589. if (cpu_is_omap7xx())
  590. omap_writel(OMAP7XX_IDLECT3_VAL, OMAP7XX_IDLECT3);
  591. else if (cpu_is_omap16xx())
  592. omap_writel(OMAP1610_IDLECT3_VAL, OMAP1610_IDLECT3);
  593. suspend_set_ops(&omap_pm_ops);
  594. #if defined(DEBUG) && defined(CONFIG_PROC_FS)
  595. omap_pm_init_proc();
  596. #endif
  597. #ifdef CONFIG_OMAP_32K_TIMER
  598. error = sysfs_create_file(power_kobj, &sleep_while_idle_attr.attr);
  599. if (error)
  600. printk(KERN_ERR "sysfs_create_file failed: %d\n", error);
  601. #endif
  602. if (cpu_is_omap16xx()) {
  603. /* configure LOW_PWR pin */
  604. omap_cfg_reg(T20_1610_LOW_PWR);
  605. }
  606. return 0;
  607. }
  608. __initcall(omap_pm_init);