qib_init.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586
  1. /*
  2. * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
  3. * All rights reserved.
  4. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/vmalloc.h>
  37. #include <linux/delay.h>
  38. #include <linux/idr.h>
  39. #include "qib.h"
  40. #include "qib_common.h"
  41. /*
  42. * min buffers we want to have per context, after driver
  43. */
  44. #define QIB_MIN_USER_CTXT_BUFCNT 7
  45. #define QLOGIC_IB_R_SOFTWARE_MASK 0xFF
  46. #define QLOGIC_IB_R_SOFTWARE_SHIFT 24
  47. #define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62)
  48. /*
  49. * Number of ctxts we are configured to use (to allow for more pio
  50. * buffers per ctxt, etc.) Zero means use chip value.
  51. */
  52. ushort qib_cfgctxts;
  53. module_param_named(cfgctxts, qib_cfgctxts, ushort, S_IRUGO);
  54. MODULE_PARM_DESC(cfgctxts, "Set max number of contexts to use");
  55. /*
  56. * If set, do not write to any regs if avoidable, hack to allow
  57. * check for deranged default register values.
  58. */
  59. ushort qib_mini_init;
  60. module_param_named(mini_init, qib_mini_init, ushort, S_IRUGO);
  61. MODULE_PARM_DESC(mini_init, "If set, do minimal diag init");
  62. unsigned qib_n_krcv_queues;
  63. module_param_named(krcvqs, qib_n_krcv_queues, uint, S_IRUGO);
  64. MODULE_PARM_DESC(krcvqs, "number of kernel receive queues per IB port");
  65. /*
  66. * qib_wc_pat parameter:
  67. * 0 is WC via MTRR
  68. * 1 is WC via PAT
  69. * If PAT initialization fails, code reverts back to MTRR
  70. */
  71. unsigned qib_wc_pat = 1; /* default (1) is to use PAT, not MTRR */
  72. module_param_named(wc_pat, qib_wc_pat, uint, S_IRUGO);
  73. MODULE_PARM_DESC(wc_pat, "enable write-combining via PAT mechanism");
  74. struct workqueue_struct *qib_wq;
  75. struct workqueue_struct *qib_cq_wq;
  76. static void verify_interrupt(unsigned long);
  77. static struct idr qib_unit_table;
  78. u32 qib_cpulist_count;
  79. unsigned long *qib_cpulist;
  80. /* set number of contexts we'll actually use */
  81. void qib_set_ctxtcnt(struct qib_devdata *dd)
  82. {
  83. if (!qib_cfgctxts)
  84. dd->cfgctxts = dd->ctxtcnt;
  85. else if (qib_cfgctxts < dd->num_pports)
  86. dd->cfgctxts = dd->ctxtcnt;
  87. else if (qib_cfgctxts <= dd->ctxtcnt)
  88. dd->cfgctxts = qib_cfgctxts;
  89. else
  90. dd->cfgctxts = dd->ctxtcnt;
  91. }
  92. /*
  93. * Common code for creating the receive context array.
  94. */
  95. int qib_create_ctxts(struct qib_devdata *dd)
  96. {
  97. unsigned i;
  98. int ret;
  99. /*
  100. * Allocate full ctxtcnt array, rather than just cfgctxts, because
  101. * cleanup iterates across all possible ctxts.
  102. */
  103. dd->rcd = kzalloc(sizeof(*dd->rcd) * dd->ctxtcnt, GFP_KERNEL);
  104. if (!dd->rcd) {
  105. qib_dev_err(dd, "Unable to allocate ctxtdata array, "
  106. "failing\n");
  107. ret = -ENOMEM;
  108. goto done;
  109. }
  110. /* create (one or more) kctxt */
  111. for (i = 0; i < dd->first_user_ctxt; ++i) {
  112. struct qib_pportdata *ppd;
  113. struct qib_ctxtdata *rcd;
  114. if (dd->skip_kctxt_mask & (1 << i))
  115. continue;
  116. ppd = dd->pport + (i % dd->num_pports);
  117. rcd = qib_create_ctxtdata(ppd, i);
  118. if (!rcd) {
  119. qib_dev_err(dd, "Unable to allocate ctxtdata"
  120. " for Kernel ctxt, failing\n");
  121. ret = -ENOMEM;
  122. goto done;
  123. }
  124. rcd->pkeys[0] = QIB_DEFAULT_P_KEY;
  125. rcd->seq_cnt = 1;
  126. }
  127. ret = 0;
  128. done:
  129. return ret;
  130. }
  131. /*
  132. * Common code for user and kernel context setup.
  133. */
  134. struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *ppd, u32 ctxt)
  135. {
  136. struct qib_devdata *dd = ppd->dd;
  137. struct qib_ctxtdata *rcd;
  138. rcd = kzalloc(sizeof(*rcd), GFP_KERNEL);
  139. if (rcd) {
  140. INIT_LIST_HEAD(&rcd->qp_wait_list);
  141. rcd->ppd = ppd;
  142. rcd->dd = dd;
  143. rcd->cnt = 1;
  144. rcd->ctxt = ctxt;
  145. dd->rcd[ctxt] = rcd;
  146. dd->f_init_ctxt(rcd);
  147. /*
  148. * To avoid wasting a lot of memory, we allocate 32KB chunks
  149. * of physically contiguous memory, advance through it until
  150. * used up and then allocate more. Of course, we need
  151. * memory to store those extra pointers, now. 32KB seems to
  152. * be the most that is "safe" under memory pressure
  153. * (creating large files and then copying them over
  154. * NFS while doing lots of MPI jobs). The OOM killer can
  155. * get invoked, even though we say we can sleep and this can
  156. * cause significant system problems....
  157. */
  158. rcd->rcvegrbuf_size = 0x8000;
  159. rcd->rcvegrbufs_perchunk =
  160. rcd->rcvegrbuf_size / dd->rcvegrbufsize;
  161. rcd->rcvegrbuf_chunks = (rcd->rcvegrcnt +
  162. rcd->rcvegrbufs_perchunk - 1) /
  163. rcd->rcvegrbufs_perchunk;
  164. }
  165. return rcd;
  166. }
  167. /*
  168. * Common code for initializing the physical port structure.
  169. */
  170. void qib_init_pportdata(struct qib_pportdata *ppd, struct qib_devdata *dd,
  171. u8 hw_pidx, u8 port)
  172. {
  173. ppd->dd = dd;
  174. ppd->hw_pidx = hw_pidx;
  175. ppd->port = port; /* IB port number, not index */
  176. spin_lock_init(&ppd->sdma_lock);
  177. spin_lock_init(&ppd->lflags_lock);
  178. init_waitqueue_head(&ppd->state_wait);
  179. init_timer(&ppd->symerr_clear_timer);
  180. ppd->symerr_clear_timer.function = qib_clear_symerror_on_linkup;
  181. ppd->symerr_clear_timer.data = (unsigned long)ppd;
  182. }
  183. static int init_pioavailregs(struct qib_devdata *dd)
  184. {
  185. int ret, pidx;
  186. u64 *status_page;
  187. dd->pioavailregs_dma = dma_alloc_coherent(
  188. &dd->pcidev->dev, PAGE_SIZE, &dd->pioavailregs_phys,
  189. GFP_KERNEL);
  190. if (!dd->pioavailregs_dma) {
  191. qib_dev_err(dd, "failed to allocate PIOavail reg area "
  192. "in memory\n");
  193. ret = -ENOMEM;
  194. goto done;
  195. }
  196. /*
  197. * We really want L2 cache aligned, but for current CPUs of
  198. * interest, they are the same.
  199. */
  200. status_page = (u64 *)
  201. ((char *) dd->pioavailregs_dma +
  202. ((2 * L1_CACHE_BYTES +
  203. dd->pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  204. /* device status comes first, for backwards compatibility */
  205. dd->devstatusp = status_page;
  206. *status_page++ = 0;
  207. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  208. dd->pport[pidx].statusp = status_page;
  209. *status_page++ = 0;
  210. }
  211. /*
  212. * Setup buffer to hold freeze and other messages, accessible to
  213. * apps, following statusp. This is per-unit, not per port.
  214. */
  215. dd->freezemsg = (char *) status_page;
  216. *dd->freezemsg = 0;
  217. /* length of msg buffer is "whatever is left" */
  218. ret = (char *) status_page - (char *) dd->pioavailregs_dma;
  219. dd->freezelen = PAGE_SIZE - ret;
  220. ret = 0;
  221. done:
  222. return ret;
  223. }
  224. /**
  225. * init_shadow_tids - allocate the shadow TID array
  226. * @dd: the qlogic_ib device
  227. *
  228. * allocate the shadow TID array, so we can qib_munlock previous
  229. * entries. It may make more sense to move the pageshadow to the
  230. * ctxt data structure, so we only allocate memory for ctxts actually
  231. * in use, since we at 8k per ctxt, now.
  232. * We don't want failures here to prevent use of the driver/chip,
  233. * so no return value.
  234. */
  235. static void init_shadow_tids(struct qib_devdata *dd)
  236. {
  237. struct page **pages;
  238. dma_addr_t *addrs;
  239. pages = vmalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *));
  240. if (!pages) {
  241. qib_dev_err(dd, "failed to allocate shadow page * "
  242. "array, no expected sends!\n");
  243. goto bail;
  244. }
  245. addrs = vmalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t));
  246. if (!addrs) {
  247. qib_dev_err(dd, "failed to allocate shadow dma handle "
  248. "array, no expected sends!\n");
  249. goto bail_free;
  250. }
  251. memset(pages, 0, dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *));
  252. memset(addrs, 0, dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t));
  253. dd->pageshadow = pages;
  254. dd->physshadow = addrs;
  255. return;
  256. bail_free:
  257. vfree(pages);
  258. bail:
  259. dd->pageshadow = NULL;
  260. }
  261. /*
  262. * Do initialization for device that is only needed on
  263. * first detect, not on resets.
  264. */
  265. static int loadtime_init(struct qib_devdata *dd)
  266. {
  267. int ret = 0;
  268. if (((dd->revision >> QLOGIC_IB_R_SOFTWARE_SHIFT) &
  269. QLOGIC_IB_R_SOFTWARE_MASK) != QIB_CHIP_SWVERSION) {
  270. qib_dev_err(dd, "Driver only handles version %d, "
  271. "chip swversion is %d (%llx), failng\n",
  272. QIB_CHIP_SWVERSION,
  273. (int)(dd->revision >>
  274. QLOGIC_IB_R_SOFTWARE_SHIFT) &
  275. QLOGIC_IB_R_SOFTWARE_MASK,
  276. (unsigned long long) dd->revision);
  277. ret = -ENOSYS;
  278. goto done;
  279. }
  280. if (dd->revision & QLOGIC_IB_R_EMULATOR_MASK)
  281. qib_devinfo(dd->pcidev, "%s", dd->boardversion);
  282. spin_lock_init(&dd->pioavail_lock);
  283. spin_lock_init(&dd->sendctrl_lock);
  284. spin_lock_init(&dd->uctxt_lock);
  285. spin_lock_init(&dd->qib_diag_trans_lock);
  286. spin_lock_init(&dd->eep_st_lock);
  287. mutex_init(&dd->eep_lock);
  288. if (qib_mini_init)
  289. goto done;
  290. ret = init_pioavailregs(dd);
  291. init_shadow_tids(dd);
  292. qib_get_eeprom_info(dd);
  293. /* setup time (don't start yet) to verify we got interrupt */
  294. init_timer(&dd->intrchk_timer);
  295. dd->intrchk_timer.function = verify_interrupt;
  296. dd->intrchk_timer.data = (unsigned long) dd;
  297. done:
  298. return ret;
  299. }
  300. /**
  301. * init_after_reset - re-initialize after a reset
  302. * @dd: the qlogic_ib device
  303. *
  304. * sanity check at least some of the values after reset, and
  305. * ensure no receive or transmit (explictly, in case reset
  306. * failed
  307. */
  308. static int init_after_reset(struct qib_devdata *dd)
  309. {
  310. int i;
  311. /*
  312. * Ensure chip does no sends or receives, tail updates, or
  313. * pioavail updates while we re-initialize. This is mostly
  314. * for the driver data structures, not chip registers.
  315. */
  316. for (i = 0; i < dd->num_pports; ++i) {
  317. /*
  318. * ctxt == -1 means "all contexts". Only really safe for
  319. * _dis_abling things, as here.
  320. */
  321. dd->f_rcvctrl(dd->pport + i, QIB_RCVCTRL_CTXT_DIS |
  322. QIB_RCVCTRL_INTRAVAIL_DIS |
  323. QIB_RCVCTRL_TAILUPD_DIS, -1);
  324. /* Redundant across ports for some, but no big deal. */
  325. dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_DIS |
  326. QIB_SENDCTRL_AVAIL_DIS);
  327. }
  328. return 0;
  329. }
  330. static void enable_chip(struct qib_devdata *dd)
  331. {
  332. u64 rcvmask;
  333. int i;
  334. /*
  335. * Enable PIO send, and update of PIOavail regs to memory.
  336. */
  337. for (i = 0; i < dd->num_pports; ++i)
  338. dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_ENB |
  339. QIB_SENDCTRL_AVAIL_ENB);
  340. /*
  341. * Enable kernel ctxts' receive and receive interrupt.
  342. * Other ctxts done as user opens and inits them.
  343. */
  344. rcvmask = QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_INTRAVAIL_ENB;
  345. rcvmask |= (dd->flags & QIB_NODMA_RTAIL) ?
  346. QIB_RCVCTRL_TAILUPD_DIS : QIB_RCVCTRL_TAILUPD_ENB;
  347. for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
  348. struct qib_ctxtdata *rcd = dd->rcd[i];
  349. if (rcd)
  350. dd->f_rcvctrl(rcd->ppd, rcvmask, i);
  351. }
  352. }
  353. static void verify_interrupt(unsigned long opaque)
  354. {
  355. struct qib_devdata *dd = (struct qib_devdata *) opaque;
  356. if (!dd)
  357. return; /* being torn down */
  358. /*
  359. * If we don't have a lid or any interrupts, let the user know and
  360. * don't bother checking again.
  361. */
  362. if (dd->int_counter == 0) {
  363. if (!dd->f_intr_fallback(dd))
  364. dev_err(&dd->pcidev->dev, "No interrupts detected, "
  365. "not usable.\n");
  366. else /* re-arm the timer to see if fallback works */
  367. mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
  368. }
  369. }
  370. static void init_piobuf_state(struct qib_devdata *dd)
  371. {
  372. int i, pidx;
  373. u32 uctxts;
  374. /*
  375. * Ensure all buffers are free, and fifos empty. Buffers
  376. * are common, so only do once for port 0.
  377. *
  378. * After enable and qib_chg_pioavailkernel so we can safely
  379. * enable pioavail updates and PIOENABLE. After this, packets
  380. * are ready and able to go out.
  381. */
  382. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_ALL);
  383. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  384. dd->f_sendctrl(dd->pport + pidx, QIB_SENDCTRL_FLUSH);
  385. /*
  386. * If not all sendbufs are used, add the one to each of the lower
  387. * numbered contexts. pbufsctxt and lastctxt_piobuf are
  388. * calculated in chip-specific code because it may cause some
  389. * chip-specific adjustments to be made.
  390. */
  391. uctxts = dd->cfgctxts - dd->first_user_ctxt;
  392. dd->ctxts_extrabuf = dd->pbufsctxt ?
  393. dd->lastctxt_piobuf - (dd->pbufsctxt * uctxts) : 0;
  394. /*
  395. * Set up the shadow copies of the piobufavail registers,
  396. * which we compare against the chip registers for now, and
  397. * the in memory DMA'ed copies of the registers.
  398. * By now pioavail updates to memory should have occurred, so
  399. * copy them into our working/shadow registers; this is in
  400. * case something went wrong with abort, but mostly to get the
  401. * initial values of the generation bit correct.
  402. */
  403. for (i = 0; i < dd->pioavregs; i++) {
  404. __le64 tmp;
  405. tmp = dd->pioavailregs_dma[i];
  406. /*
  407. * Don't need to worry about pioavailkernel here
  408. * because we will call qib_chg_pioavailkernel() later
  409. * in initialization, to busy out buffers as needed.
  410. */
  411. dd->pioavailshadow[i] = le64_to_cpu(tmp);
  412. }
  413. while (i < ARRAY_SIZE(dd->pioavailshadow))
  414. dd->pioavailshadow[i++] = 0; /* for debugging sanity */
  415. /* after pioavailshadow is setup */
  416. qib_chg_pioavailkernel(dd, 0, dd->piobcnt2k + dd->piobcnt4k,
  417. TXCHK_CHG_TYPE_KERN, NULL);
  418. dd->f_initvl15_bufs(dd);
  419. }
  420. /**
  421. * qib_init - do the actual initialization sequence on the chip
  422. * @dd: the qlogic_ib device
  423. * @reinit: reinitializing, so don't allocate new memory
  424. *
  425. * Do the actual initialization sequence on the chip. This is done
  426. * both from the init routine called from the PCI infrastructure, and
  427. * when we reset the chip, or detect that it was reset internally,
  428. * or it's administratively re-enabled.
  429. *
  430. * Memory allocation here and in called routines is only done in
  431. * the first case (reinit == 0). We have to be careful, because even
  432. * without memory allocation, we need to re-write all the chip registers
  433. * TIDs, etc. after the reset or enable has completed.
  434. */
  435. int qib_init(struct qib_devdata *dd, int reinit)
  436. {
  437. int ret = 0, pidx, lastfail = 0;
  438. u32 portok = 0;
  439. unsigned i;
  440. struct qib_ctxtdata *rcd;
  441. struct qib_pportdata *ppd;
  442. unsigned long flags;
  443. /* Set linkstate to unknown, so we can watch for a transition. */
  444. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  445. ppd = dd->pport + pidx;
  446. spin_lock_irqsave(&ppd->lflags_lock, flags);
  447. ppd->lflags &= ~(QIBL_LINKACTIVE | QIBL_LINKARMED |
  448. QIBL_LINKDOWN | QIBL_LINKINIT |
  449. QIBL_LINKV);
  450. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  451. }
  452. if (reinit)
  453. ret = init_after_reset(dd);
  454. else
  455. ret = loadtime_init(dd);
  456. if (ret)
  457. goto done;
  458. /* Bypass most chip-init, to get to device creation */
  459. if (qib_mini_init)
  460. return 0;
  461. ret = dd->f_late_initreg(dd);
  462. if (ret)
  463. goto done;
  464. /* dd->rcd can be NULL if early init failed */
  465. for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
  466. /*
  467. * Set up the (kernel) rcvhdr queue and egr TIDs. If doing
  468. * re-init, the simplest way to handle this is to free
  469. * existing, and re-allocate.
  470. * Need to re-create rest of ctxt 0 ctxtdata as well.
  471. */
  472. rcd = dd->rcd[i];
  473. if (!rcd)
  474. continue;
  475. lastfail = qib_create_rcvhdrq(dd, rcd);
  476. if (!lastfail)
  477. lastfail = qib_setup_eagerbufs(rcd);
  478. if (lastfail) {
  479. qib_dev_err(dd, "failed to allocate kernel ctxt's "
  480. "rcvhdrq and/or egr bufs\n");
  481. continue;
  482. }
  483. }
  484. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  485. int mtu;
  486. if (lastfail)
  487. ret = lastfail;
  488. ppd = dd->pport + pidx;
  489. mtu = ib_mtu_enum_to_int(qib_ibmtu);
  490. if (mtu == -1) {
  491. mtu = QIB_DEFAULT_MTU;
  492. qib_ibmtu = 0; /* don't leave invalid value */
  493. }
  494. /* set max we can ever have for this driver load */
  495. ppd->init_ibmaxlen = min(mtu > 2048 ?
  496. dd->piosize4k : dd->piosize2k,
  497. dd->rcvegrbufsize +
  498. (dd->rcvhdrentsize << 2));
  499. /*
  500. * Have to initialize ibmaxlen, but this will normally
  501. * change immediately in qib_set_mtu().
  502. */
  503. ppd->ibmaxlen = ppd->init_ibmaxlen;
  504. qib_set_mtu(ppd, mtu);
  505. spin_lock_irqsave(&ppd->lflags_lock, flags);
  506. ppd->lflags |= QIBL_IB_LINK_DISABLED;
  507. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  508. lastfail = dd->f_bringup_serdes(ppd);
  509. if (lastfail) {
  510. qib_devinfo(dd->pcidev,
  511. "Failed to bringup IB port %u\n", ppd->port);
  512. lastfail = -ENETDOWN;
  513. continue;
  514. }
  515. /* let link come up, and enable IBC */
  516. spin_lock_irqsave(&ppd->lflags_lock, flags);
  517. ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
  518. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  519. portok++;
  520. }
  521. if (!portok) {
  522. /* none of the ports initialized */
  523. if (!ret && lastfail)
  524. ret = lastfail;
  525. else if (!ret)
  526. ret = -ENETDOWN;
  527. /* but continue on, so we can debug cause */
  528. }
  529. enable_chip(dd);
  530. init_piobuf_state(dd);
  531. done:
  532. if (!ret) {
  533. /* chip is OK for user apps; mark it as initialized */
  534. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  535. ppd = dd->pport + pidx;
  536. /*
  537. * Set status even if port serdes is not initialized
  538. * so that diags will work.
  539. */
  540. *ppd->statusp |= QIB_STATUS_CHIP_PRESENT |
  541. QIB_STATUS_INITTED;
  542. if (!ppd->link_speed_enabled)
  543. continue;
  544. if (dd->flags & QIB_HAS_SEND_DMA)
  545. ret = qib_setup_sdma(ppd);
  546. init_timer(&ppd->hol_timer);
  547. ppd->hol_timer.function = qib_hol_event;
  548. ppd->hol_timer.data = (unsigned long)ppd;
  549. ppd->hol_state = QIB_HOL_UP;
  550. }
  551. /* now we can enable all interrupts from the chip */
  552. dd->f_set_intr_state(dd, 1);
  553. /*
  554. * Setup to verify we get an interrupt, and fallback
  555. * to an alternate if necessary and possible.
  556. */
  557. mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
  558. /* start stats retrieval timer */
  559. mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
  560. }
  561. /* if ret is non-zero, we probably should do some cleanup here... */
  562. return ret;
  563. }
  564. /*
  565. * These next two routines are placeholders in case we don't have per-arch
  566. * code for controlling write combining. If explicit control of write
  567. * combining is not available, performance will probably be awful.
  568. */
  569. int __attribute__((weak)) qib_enable_wc(struct qib_devdata *dd)
  570. {
  571. return -EOPNOTSUPP;
  572. }
  573. void __attribute__((weak)) qib_disable_wc(struct qib_devdata *dd)
  574. {
  575. }
  576. static inline struct qib_devdata *__qib_lookup(int unit)
  577. {
  578. return idr_find(&qib_unit_table, unit);
  579. }
  580. struct qib_devdata *qib_lookup(int unit)
  581. {
  582. struct qib_devdata *dd;
  583. unsigned long flags;
  584. spin_lock_irqsave(&qib_devs_lock, flags);
  585. dd = __qib_lookup(unit);
  586. spin_unlock_irqrestore(&qib_devs_lock, flags);
  587. return dd;
  588. }
  589. /*
  590. * Stop the timers during unit shutdown, or after an error late
  591. * in initialization.
  592. */
  593. static void qib_stop_timers(struct qib_devdata *dd)
  594. {
  595. struct qib_pportdata *ppd;
  596. int pidx;
  597. if (dd->stats_timer.data) {
  598. del_timer_sync(&dd->stats_timer);
  599. dd->stats_timer.data = 0;
  600. }
  601. if (dd->intrchk_timer.data) {
  602. del_timer_sync(&dd->intrchk_timer);
  603. dd->intrchk_timer.data = 0;
  604. }
  605. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  606. ppd = dd->pport + pidx;
  607. if (ppd->hol_timer.data)
  608. del_timer_sync(&ppd->hol_timer);
  609. if (ppd->led_override_timer.data) {
  610. del_timer_sync(&ppd->led_override_timer);
  611. atomic_set(&ppd->led_override_timer_active, 0);
  612. }
  613. if (ppd->symerr_clear_timer.data)
  614. del_timer_sync(&ppd->symerr_clear_timer);
  615. }
  616. }
  617. /**
  618. * qib_shutdown_device - shut down a device
  619. * @dd: the qlogic_ib device
  620. *
  621. * This is called to make the device quiet when we are about to
  622. * unload the driver, and also when the device is administratively
  623. * disabled. It does not free any data structures.
  624. * Everything it does has to be setup again by qib_init(dd, 1)
  625. */
  626. static void qib_shutdown_device(struct qib_devdata *dd)
  627. {
  628. struct qib_pportdata *ppd;
  629. unsigned pidx;
  630. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  631. ppd = dd->pport + pidx;
  632. spin_lock_irq(&ppd->lflags_lock);
  633. ppd->lflags &= ~(QIBL_LINKDOWN | QIBL_LINKINIT |
  634. QIBL_LINKARMED | QIBL_LINKACTIVE |
  635. QIBL_LINKV);
  636. spin_unlock_irq(&ppd->lflags_lock);
  637. *ppd->statusp &= ~(QIB_STATUS_IB_CONF | QIB_STATUS_IB_READY);
  638. }
  639. dd->flags &= ~QIB_INITTED;
  640. /* mask interrupts, but not errors */
  641. dd->f_set_intr_state(dd, 0);
  642. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  643. ppd = dd->pport + pidx;
  644. dd->f_rcvctrl(ppd, QIB_RCVCTRL_TAILUPD_DIS |
  645. QIB_RCVCTRL_CTXT_DIS |
  646. QIB_RCVCTRL_INTRAVAIL_DIS |
  647. QIB_RCVCTRL_PKEY_ENB, -1);
  648. /*
  649. * Gracefully stop all sends allowing any in progress to
  650. * trickle out first.
  651. */
  652. dd->f_sendctrl(ppd, QIB_SENDCTRL_CLEAR);
  653. }
  654. /*
  655. * Enough for anything that's going to trickle out to have actually
  656. * done so.
  657. */
  658. udelay(20);
  659. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  660. ppd = dd->pport + pidx;
  661. dd->f_setextled(ppd, 0); /* make sure LEDs are off */
  662. if (dd->flags & QIB_HAS_SEND_DMA)
  663. qib_teardown_sdma(ppd);
  664. dd->f_sendctrl(ppd, QIB_SENDCTRL_AVAIL_DIS |
  665. QIB_SENDCTRL_SEND_DIS);
  666. /*
  667. * Clear SerdesEnable.
  668. * We can't count on interrupts since we are stopping.
  669. */
  670. dd->f_quiet_serdes(ppd);
  671. }
  672. qib_update_eeprom_log(dd);
  673. }
  674. /**
  675. * qib_free_ctxtdata - free a context's allocated data
  676. * @dd: the qlogic_ib device
  677. * @rcd: the ctxtdata structure
  678. *
  679. * free up any allocated data for a context
  680. * This should not touch anything that would affect a simultaneous
  681. * re-allocation of context data, because it is called after qib_mutex
  682. * is released (and can be called from reinit as well).
  683. * It should never change any chip state, or global driver state.
  684. */
  685. void qib_free_ctxtdata(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
  686. {
  687. if (!rcd)
  688. return;
  689. if (rcd->rcvhdrq) {
  690. dma_free_coherent(&dd->pcidev->dev, rcd->rcvhdrq_size,
  691. rcd->rcvhdrq, rcd->rcvhdrq_phys);
  692. rcd->rcvhdrq = NULL;
  693. if (rcd->rcvhdrtail_kvaddr) {
  694. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  695. rcd->rcvhdrtail_kvaddr,
  696. rcd->rcvhdrqtailaddr_phys);
  697. rcd->rcvhdrtail_kvaddr = NULL;
  698. }
  699. }
  700. if (rcd->rcvegrbuf) {
  701. unsigned e;
  702. for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
  703. void *base = rcd->rcvegrbuf[e];
  704. size_t size = rcd->rcvegrbuf_size;
  705. dma_free_coherent(&dd->pcidev->dev, size,
  706. base, rcd->rcvegrbuf_phys[e]);
  707. }
  708. kfree(rcd->rcvegrbuf);
  709. rcd->rcvegrbuf = NULL;
  710. kfree(rcd->rcvegrbuf_phys);
  711. rcd->rcvegrbuf_phys = NULL;
  712. rcd->rcvegrbuf_chunks = 0;
  713. }
  714. kfree(rcd->tid_pg_list);
  715. vfree(rcd->user_event_mask);
  716. vfree(rcd->subctxt_uregbase);
  717. vfree(rcd->subctxt_rcvegrbuf);
  718. vfree(rcd->subctxt_rcvhdr_base);
  719. kfree(rcd);
  720. }
  721. /*
  722. * Perform a PIO buffer bandwidth write test, to verify proper system
  723. * configuration. Even when all the setup calls work, occasionally
  724. * BIOS or other issues can prevent write combining from working, or
  725. * can cause other bandwidth problems to the chip.
  726. *
  727. * This test simply writes the same buffer over and over again, and
  728. * measures close to the peak bandwidth to the chip (not testing
  729. * data bandwidth to the wire). On chips that use an address-based
  730. * trigger to send packets to the wire, this is easy. On chips that
  731. * use a count to trigger, we want to make sure that the packet doesn't
  732. * go out on the wire, or trigger flow control checks.
  733. */
  734. static void qib_verify_pioperf(struct qib_devdata *dd)
  735. {
  736. u32 pbnum, cnt, lcnt;
  737. u32 __iomem *piobuf;
  738. u32 *addr;
  739. u64 msecs, emsecs;
  740. piobuf = dd->f_getsendbuf(dd->pport, 0ULL, &pbnum);
  741. if (!piobuf) {
  742. qib_devinfo(dd->pcidev,
  743. "No PIObufs for checking perf, skipping\n");
  744. return;
  745. }
  746. /*
  747. * Enough to give us a reasonable test, less than piobuf size, and
  748. * likely multiple of store buffer length.
  749. */
  750. cnt = 1024;
  751. addr = vmalloc(cnt);
  752. if (!addr) {
  753. qib_devinfo(dd->pcidev,
  754. "Couldn't get memory for checking PIO perf,"
  755. " skipping\n");
  756. goto done;
  757. }
  758. preempt_disable(); /* we want reasonably accurate elapsed time */
  759. msecs = 1 + jiffies_to_msecs(jiffies);
  760. for (lcnt = 0; lcnt < 10000U; lcnt++) {
  761. /* wait until we cross msec boundary */
  762. if (jiffies_to_msecs(jiffies) >= msecs)
  763. break;
  764. udelay(1);
  765. }
  766. dd->f_set_armlaunch(dd, 0);
  767. /*
  768. * length 0, no dwords actually sent
  769. */
  770. writeq(0, piobuf);
  771. qib_flush_wc();
  772. /*
  773. * This is only roughly accurate, since even with preempt we
  774. * still take interrupts that could take a while. Running for
  775. * >= 5 msec seems to get us "close enough" to accurate values.
  776. */
  777. msecs = jiffies_to_msecs(jiffies);
  778. for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
  779. qib_pio_copy(piobuf + 64, addr, cnt >> 2);
  780. emsecs = jiffies_to_msecs(jiffies) - msecs;
  781. }
  782. /* 1 GiB/sec, slightly over IB SDR line rate */
  783. if (lcnt < (emsecs * 1024U))
  784. qib_dev_err(dd,
  785. "Performance problem: bandwidth to PIO buffers is "
  786. "only %u MiB/sec\n",
  787. lcnt / (u32) emsecs);
  788. preempt_enable();
  789. vfree(addr);
  790. done:
  791. /* disarm piobuf, so it's available again */
  792. dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_BUF(pbnum));
  793. qib_sendbuf_done(dd, pbnum);
  794. dd->f_set_armlaunch(dd, 1);
  795. }
  796. void qib_free_devdata(struct qib_devdata *dd)
  797. {
  798. unsigned long flags;
  799. spin_lock_irqsave(&qib_devs_lock, flags);
  800. idr_remove(&qib_unit_table, dd->unit);
  801. list_del(&dd->list);
  802. spin_unlock_irqrestore(&qib_devs_lock, flags);
  803. ib_dealloc_device(&dd->verbs_dev.ibdev);
  804. }
  805. /*
  806. * Allocate our primary per-unit data structure. Must be done via verbs
  807. * allocator, because the verbs cleanup process both does cleanup and
  808. * free of the data structure.
  809. * "extra" is for chip-specific data.
  810. *
  811. * Use the idr mechanism to get a unit number for this unit.
  812. */
  813. struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra)
  814. {
  815. unsigned long flags;
  816. struct qib_devdata *dd;
  817. int ret;
  818. if (!idr_pre_get(&qib_unit_table, GFP_KERNEL)) {
  819. dd = ERR_PTR(-ENOMEM);
  820. goto bail;
  821. }
  822. dd = (struct qib_devdata *) ib_alloc_device(sizeof(*dd) + extra);
  823. if (!dd) {
  824. dd = ERR_PTR(-ENOMEM);
  825. goto bail;
  826. }
  827. spin_lock_irqsave(&qib_devs_lock, flags);
  828. ret = idr_get_new(&qib_unit_table, dd, &dd->unit);
  829. if (ret >= 0)
  830. list_add(&dd->list, &qib_dev_list);
  831. spin_unlock_irqrestore(&qib_devs_lock, flags);
  832. if (ret < 0) {
  833. qib_early_err(&pdev->dev,
  834. "Could not allocate unit ID: error %d\n", -ret);
  835. ib_dealloc_device(&dd->verbs_dev.ibdev);
  836. dd = ERR_PTR(ret);
  837. goto bail;
  838. }
  839. if (!qib_cpulist_count) {
  840. u32 count = num_online_cpus();
  841. qib_cpulist = kzalloc(BITS_TO_LONGS(count) *
  842. sizeof(long), GFP_KERNEL);
  843. if (qib_cpulist)
  844. qib_cpulist_count = count;
  845. else
  846. qib_early_err(&pdev->dev, "Could not alloc cpulist "
  847. "info, cpu affinity might be wrong\n");
  848. }
  849. bail:
  850. return dd;
  851. }
  852. /*
  853. * Called from freeze mode handlers, and from PCI error
  854. * reporting code. Should be paranoid about state of
  855. * system and data structures.
  856. */
  857. void qib_disable_after_error(struct qib_devdata *dd)
  858. {
  859. if (dd->flags & QIB_INITTED) {
  860. u32 pidx;
  861. dd->flags &= ~QIB_INITTED;
  862. if (dd->pport)
  863. for (pidx = 0; pidx < dd->num_pports; ++pidx) {
  864. struct qib_pportdata *ppd;
  865. ppd = dd->pport + pidx;
  866. if (dd->flags & QIB_PRESENT) {
  867. qib_set_linkstate(ppd,
  868. QIB_IB_LINKDOWN_DISABLE);
  869. dd->f_setextled(ppd, 0);
  870. }
  871. *ppd->statusp &= ~QIB_STATUS_IB_READY;
  872. }
  873. }
  874. /*
  875. * Mark as having had an error for driver, and also
  876. * for /sys and status word mapped to user programs.
  877. * This marks unit as not usable, until reset.
  878. */
  879. if (dd->devstatusp)
  880. *dd->devstatusp |= QIB_STATUS_HWERROR;
  881. }
  882. static void __devexit qib_remove_one(struct pci_dev *);
  883. static int __devinit qib_init_one(struct pci_dev *,
  884. const struct pci_device_id *);
  885. #define DRIVER_LOAD_MSG "QLogic " QIB_DRV_NAME " loaded: "
  886. #define PFX QIB_DRV_NAME ": "
  887. static const struct pci_device_id qib_pci_tbl[] = {
  888. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_QLOGIC_IB_6120) },
  889. { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7220) },
  890. { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7322) },
  891. { 0, }
  892. };
  893. MODULE_DEVICE_TABLE(pci, qib_pci_tbl);
  894. struct pci_driver qib_driver = {
  895. .name = QIB_DRV_NAME,
  896. .probe = qib_init_one,
  897. .remove = __devexit_p(qib_remove_one),
  898. .id_table = qib_pci_tbl,
  899. .err_handler = &qib_pci_err_handler,
  900. };
  901. /*
  902. * Do all the generic driver unit- and chip-independent memory
  903. * allocation and initialization.
  904. */
  905. static int __init qlogic_ib_init(void)
  906. {
  907. int ret;
  908. ret = qib_dev_init();
  909. if (ret)
  910. goto bail;
  911. /*
  912. * We create our own workqueue mainly because we want to be
  913. * able to flush it when devices are being removed. We can't
  914. * use schedule_work()/flush_scheduled_work() because both
  915. * unregister_netdev() and linkwatch_event take the rtnl lock,
  916. * so flush_scheduled_work() can deadlock during device
  917. * removal.
  918. */
  919. qib_wq = create_workqueue("qib");
  920. if (!qib_wq) {
  921. ret = -ENOMEM;
  922. goto bail_dev;
  923. }
  924. qib_cq_wq = create_workqueue("qib_cq");
  925. if (!qib_cq_wq) {
  926. ret = -ENOMEM;
  927. goto bail_wq;
  928. }
  929. /*
  930. * These must be called before the driver is registered with
  931. * the PCI subsystem.
  932. */
  933. idr_init(&qib_unit_table);
  934. if (!idr_pre_get(&qib_unit_table, GFP_KERNEL)) {
  935. printk(KERN_ERR QIB_DRV_NAME ": idr_pre_get() failed\n");
  936. ret = -ENOMEM;
  937. goto bail_cq_wq;
  938. }
  939. ret = pci_register_driver(&qib_driver);
  940. if (ret < 0) {
  941. printk(KERN_ERR QIB_DRV_NAME
  942. ": Unable to register driver: error %d\n", -ret);
  943. goto bail_unit;
  944. }
  945. /* not fatal if it doesn't work */
  946. if (qib_init_qibfs())
  947. printk(KERN_ERR QIB_DRV_NAME ": Unable to register ipathfs\n");
  948. goto bail; /* all OK */
  949. bail_unit:
  950. idr_destroy(&qib_unit_table);
  951. bail_cq_wq:
  952. destroy_workqueue(qib_cq_wq);
  953. bail_wq:
  954. destroy_workqueue(qib_wq);
  955. bail_dev:
  956. qib_dev_cleanup();
  957. bail:
  958. return ret;
  959. }
  960. module_init(qlogic_ib_init);
  961. /*
  962. * Do the non-unit driver cleanup, memory free, etc. at unload.
  963. */
  964. static void __exit qlogic_ib_cleanup(void)
  965. {
  966. int ret;
  967. ret = qib_exit_qibfs();
  968. if (ret)
  969. printk(KERN_ERR QIB_DRV_NAME ": "
  970. "Unable to cleanup counter filesystem: "
  971. "error %d\n", -ret);
  972. pci_unregister_driver(&qib_driver);
  973. destroy_workqueue(qib_wq);
  974. destroy_workqueue(qib_cq_wq);
  975. qib_cpulist_count = 0;
  976. kfree(qib_cpulist);
  977. idr_destroy(&qib_unit_table);
  978. qib_dev_cleanup();
  979. }
  980. module_exit(qlogic_ib_cleanup);
  981. /* this can only be called after a successful initialization */
  982. static void cleanup_device_data(struct qib_devdata *dd)
  983. {
  984. int ctxt;
  985. int pidx;
  986. struct qib_ctxtdata **tmp;
  987. unsigned long flags;
  988. /* users can't do anything more with chip */
  989. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  990. if (dd->pport[pidx].statusp)
  991. *dd->pport[pidx].statusp &= ~QIB_STATUS_CHIP_PRESENT;
  992. if (!qib_wc_pat)
  993. qib_disable_wc(dd);
  994. if (dd->pioavailregs_dma) {
  995. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  996. (void *) dd->pioavailregs_dma,
  997. dd->pioavailregs_phys);
  998. dd->pioavailregs_dma = NULL;
  999. }
  1000. if (dd->pageshadow) {
  1001. struct page **tmpp = dd->pageshadow;
  1002. dma_addr_t *tmpd = dd->physshadow;
  1003. int i, cnt = 0;
  1004. for (ctxt = 0; ctxt < dd->cfgctxts; ctxt++) {
  1005. int ctxt_tidbase = ctxt * dd->rcvtidcnt;
  1006. int maxtid = ctxt_tidbase + dd->rcvtidcnt;
  1007. for (i = ctxt_tidbase; i < maxtid; i++) {
  1008. if (!tmpp[i])
  1009. continue;
  1010. pci_unmap_page(dd->pcidev, tmpd[i],
  1011. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  1012. qib_release_user_pages(&tmpp[i], 1);
  1013. tmpp[i] = NULL;
  1014. cnt++;
  1015. }
  1016. }
  1017. tmpp = dd->pageshadow;
  1018. dd->pageshadow = NULL;
  1019. vfree(tmpp);
  1020. }
  1021. /*
  1022. * Free any resources still in use (usually just kernel contexts)
  1023. * at unload; we do for ctxtcnt, because that's what we allocate.
  1024. * We acquire lock to be really paranoid that rcd isn't being
  1025. * accessed from some interrupt-related code (that should not happen,
  1026. * but best to be sure).
  1027. */
  1028. spin_lock_irqsave(&dd->uctxt_lock, flags);
  1029. tmp = dd->rcd;
  1030. dd->rcd = NULL;
  1031. spin_unlock_irqrestore(&dd->uctxt_lock, flags);
  1032. for (ctxt = 0; tmp && ctxt < dd->ctxtcnt; ctxt++) {
  1033. struct qib_ctxtdata *rcd = tmp[ctxt];
  1034. tmp[ctxt] = NULL; /* debugging paranoia */
  1035. qib_free_ctxtdata(dd, rcd);
  1036. }
  1037. kfree(tmp);
  1038. kfree(dd->boardname);
  1039. }
  1040. /*
  1041. * Clean up on unit shutdown, or error during unit load after
  1042. * successful initialization.
  1043. */
  1044. static void qib_postinit_cleanup(struct qib_devdata *dd)
  1045. {
  1046. /*
  1047. * Clean up chip-specific stuff.
  1048. * We check for NULL here, because it's outside
  1049. * the kregbase check, and we need to call it
  1050. * after the free_irq. Thus it's possible that
  1051. * the function pointers were never initialized.
  1052. */
  1053. if (dd->f_cleanup)
  1054. dd->f_cleanup(dd);
  1055. qib_pcie_ddcleanup(dd);
  1056. cleanup_device_data(dd);
  1057. qib_free_devdata(dd);
  1058. }
  1059. static int __devinit qib_init_one(struct pci_dev *pdev,
  1060. const struct pci_device_id *ent)
  1061. {
  1062. int ret, j, pidx, initfail;
  1063. struct qib_devdata *dd = NULL;
  1064. ret = qib_pcie_init(pdev, ent);
  1065. if (ret)
  1066. goto bail;
  1067. /*
  1068. * Do device-specific initialiation, function table setup, dd
  1069. * allocation, etc.
  1070. */
  1071. switch (ent->device) {
  1072. case PCI_DEVICE_ID_QLOGIC_IB_6120:
  1073. #ifdef CONFIG_PCI_MSI
  1074. dd = qib_init_iba6120_funcs(pdev, ent);
  1075. #else
  1076. qib_early_err(&pdev->dev, "QLogic PCIE device 0x%x cannot "
  1077. "work if CONFIG_PCI_MSI is not enabled\n",
  1078. ent->device);
  1079. #endif
  1080. break;
  1081. case PCI_DEVICE_ID_QLOGIC_IB_7220:
  1082. dd = qib_init_iba7220_funcs(pdev, ent);
  1083. break;
  1084. case PCI_DEVICE_ID_QLOGIC_IB_7322:
  1085. dd = qib_init_iba7322_funcs(pdev, ent);
  1086. break;
  1087. default:
  1088. qib_early_err(&pdev->dev, "Failing on unknown QLogic "
  1089. "deviceid 0x%x\n", ent->device);
  1090. ret = -ENODEV;
  1091. }
  1092. if (IS_ERR(dd))
  1093. ret = PTR_ERR(dd);
  1094. if (ret)
  1095. goto bail; /* error already printed */
  1096. /* do the generic initialization */
  1097. initfail = qib_init(dd, 0);
  1098. ret = qib_register_ib_device(dd);
  1099. /*
  1100. * Now ready for use. this should be cleared whenever we
  1101. * detect a reset, or initiate one. If earlier failure,
  1102. * we still create devices, so diags, etc. can be used
  1103. * to determine cause of problem.
  1104. */
  1105. if (!qib_mini_init && !initfail && !ret)
  1106. dd->flags |= QIB_INITTED;
  1107. j = qib_device_create(dd);
  1108. if (j)
  1109. qib_dev_err(dd, "Failed to create /dev devices: %d\n", -j);
  1110. j = qibfs_add(dd);
  1111. if (j)
  1112. qib_dev_err(dd, "Failed filesystem setup for counters: %d\n",
  1113. -j);
  1114. if (qib_mini_init || initfail || ret) {
  1115. qib_stop_timers(dd);
  1116. for (pidx = 0; pidx < dd->num_pports; ++pidx)
  1117. dd->f_quiet_serdes(dd->pport + pidx);
  1118. if (initfail)
  1119. ret = initfail;
  1120. goto bail;
  1121. }
  1122. if (!qib_wc_pat) {
  1123. ret = qib_enable_wc(dd);
  1124. if (ret) {
  1125. qib_dev_err(dd, "Write combining not enabled "
  1126. "(err %d): performance may be poor\n",
  1127. -ret);
  1128. ret = 0;
  1129. }
  1130. }
  1131. qib_verify_pioperf(dd);
  1132. bail:
  1133. return ret;
  1134. }
  1135. static void __devexit qib_remove_one(struct pci_dev *pdev)
  1136. {
  1137. struct qib_devdata *dd = pci_get_drvdata(pdev);
  1138. int ret;
  1139. /* unregister from IB core */
  1140. qib_unregister_ib_device(dd);
  1141. /*
  1142. * Disable the IB link, disable interrupts on the device,
  1143. * clear dma engines, etc.
  1144. */
  1145. if (!qib_mini_init)
  1146. qib_shutdown_device(dd);
  1147. qib_stop_timers(dd);
  1148. /* wait until all of our (qsfp) schedule_work() calls complete */
  1149. flush_scheduled_work();
  1150. ret = qibfs_remove(dd);
  1151. if (ret)
  1152. qib_dev_err(dd, "Failed counters filesystem cleanup: %d\n",
  1153. -ret);
  1154. qib_device_remove(dd);
  1155. qib_postinit_cleanup(dd);
  1156. }
  1157. /**
  1158. * qib_create_rcvhdrq - create a receive header queue
  1159. * @dd: the qlogic_ib device
  1160. * @rcd: the context data
  1161. *
  1162. * This must be contiguous memory (from an i/o perspective), and must be
  1163. * DMA'able (which means for some systems, it will go through an IOMMU,
  1164. * or be forced into a low address range).
  1165. */
  1166. int qib_create_rcvhdrq(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
  1167. {
  1168. unsigned amt;
  1169. if (!rcd->rcvhdrq) {
  1170. dma_addr_t phys_hdrqtail;
  1171. gfp_t gfp_flags;
  1172. amt = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize *
  1173. sizeof(u32), PAGE_SIZE);
  1174. gfp_flags = (rcd->ctxt >= dd->first_user_ctxt) ?
  1175. GFP_USER : GFP_KERNEL;
  1176. rcd->rcvhdrq = dma_alloc_coherent(
  1177. &dd->pcidev->dev, amt, &rcd->rcvhdrq_phys,
  1178. gfp_flags | __GFP_COMP);
  1179. if (!rcd->rcvhdrq) {
  1180. qib_dev_err(dd, "attempt to allocate %d bytes "
  1181. "for ctxt %u rcvhdrq failed\n",
  1182. amt, rcd->ctxt);
  1183. goto bail;
  1184. }
  1185. if (rcd->ctxt >= dd->first_user_ctxt) {
  1186. rcd->user_event_mask = vmalloc_user(PAGE_SIZE);
  1187. if (!rcd->user_event_mask)
  1188. goto bail_free_hdrq;
  1189. }
  1190. if (!(dd->flags & QIB_NODMA_RTAIL)) {
  1191. rcd->rcvhdrtail_kvaddr = dma_alloc_coherent(
  1192. &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail,
  1193. gfp_flags);
  1194. if (!rcd->rcvhdrtail_kvaddr)
  1195. goto bail_free;
  1196. rcd->rcvhdrqtailaddr_phys = phys_hdrqtail;
  1197. }
  1198. rcd->rcvhdrq_size = amt;
  1199. }
  1200. /* clear for security and sanity on each use */
  1201. memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
  1202. if (rcd->rcvhdrtail_kvaddr)
  1203. memset(rcd->rcvhdrtail_kvaddr, 0, PAGE_SIZE);
  1204. return 0;
  1205. bail_free:
  1206. qib_dev_err(dd, "attempt to allocate 1 page for ctxt %u "
  1207. "rcvhdrqtailaddr failed\n", rcd->ctxt);
  1208. vfree(rcd->user_event_mask);
  1209. rcd->user_event_mask = NULL;
  1210. bail_free_hdrq:
  1211. dma_free_coherent(&dd->pcidev->dev, amt, rcd->rcvhdrq,
  1212. rcd->rcvhdrq_phys);
  1213. rcd->rcvhdrq = NULL;
  1214. bail:
  1215. return -ENOMEM;
  1216. }
  1217. /**
  1218. * allocate eager buffers, both kernel and user contexts.
  1219. * @rcd: the context we are setting up.
  1220. *
  1221. * Allocate the eager TID buffers and program them into hip.
  1222. * They are no longer completely contiguous, we do multiple allocation
  1223. * calls. Otherwise we get the OOM code involved, by asking for too
  1224. * much per call, with disastrous results on some kernels.
  1225. */
  1226. int qib_setup_eagerbufs(struct qib_ctxtdata *rcd)
  1227. {
  1228. struct qib_devdata *dd = rcd->dd;
  1229. unsigned e, egrcnt, egrperchunk, chunk, egrsize, egroff;
  1230. size_t size;
  1231. gfp_t gfp_flags;
  1232. /*
  1233. * GFP_USER, but without GFP_FS, so buffer cache can be
  1234. * coalesced (we hope); otherwise, even at order 4,
  1235. * heavy filesystem activity makes these fail, and we can
  1236. * use compound pages.
  1237. */
  1238. gfp_flags = __GFP_WAIT | __GFP_IO | __GFP_COMP;
  1239. egrcnt = rcd->rcvegrcnt;
  1240. egroff = rcd->rcvegr_tid_base;
  1241. egrsize = dd->rcvegrbufsize;
  1242. chunk = rcd->rcvegrbuf_chunks;
  1243. egrperchunk = rcd->rcvegrbufs_perchunk;
  1244. size = rcd->rcvegrbuf_size;
  1245. if (!rcd->rcvegrbuf) {
  1246. rcd->rcvegrbuf =
  1247. kzalloc(chunk * sizeof(rcd->rcvegrbuf[0]),
  1248. GFP_KERNEL);
  1249. if (!rcd->rcvegrbuf)
  1250. goto bail;
  1251. }
  1252. if (!rcd->rcvegrbuf_phys) {
  1253. rcd->rcvegrbuf_phys =
  1254. kmalloc(chunk * sizeof(rcd->rcvegrbuf_phys[0]),
  1255. GFP_KERNEL);
  1256. if (!rcd->rcvegrbuf_phys)
  1257. goto bail_rcvegrbuf;
  1258. }
  1259. for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
  1260. if (rcd->rcvegrbuf[e])
  1261. continue;
  1262. rcd->rcvegrbuf[e] =
  1263. dma_alloc_coherent(&dd->pcidev->dev, size,
  1264. &rcd->rcvegrbuf_phys[e],
  1265. gfp_flags);
  1266. if (!rcd->rcvegrbuf[e])
  1267. goto bail_rcvegrbuf_phys;
  1268. }
  1269. rcd->rcvegr_phys = rcd->rcvegrbuf_phys[0];
  1270. for (e = chunk = 0; chunk < rcd->rcvegrbuf_chunks; chunk++) {
  1271. dma_addr_t pa = rcd->rcvegrbuf_phys[chunk];
  1272. unsigned i;
  1273. for (i = 0; e < egrcnt && i < egrperchunk; e++, i++) {
  1274. dd->f_put_tid(dd, e + egroff +
  1275. (u64 __iomem *)
  1276. ((char __iomem *)
  1277. dd->kregbase +
  1278. dd->rcvegrbase),
  1279. RCVHQ_RCV_TYPE_EAGER, pa);
  1280. pa += egrsize;
  1281. }
  1282. cond_resched(); /* don't hog the cpu */
  1283. }
  1284. return 0;
  1285. bail_rcvegrbuf_phys:
  1286. for (e = 0; e < rcd->rcvegrbuf_chunks && rcd->rcvegrbuf[e]; e++)
  1287. dma_free_coherent(&dd->pcidev->dev, size,
  1288. rcd->rcvegrbuf[e], rcd->rcvegrbuf_phys[e]);
  1289. kfree(rcd->rcvegrbuf_phys);
  1290. rcd->rcvegrbuf_phys = NULL;
  1291. bail_rcvegrbuf:
  1292. kfree(rcd->rcvegrbuf);
  1293. rcd->rcvegrbuf = NULL;
  1294. bail:
  1295. return -ENOMEM;
  1296. }
  1297. int init_chip_wc_pat(struct qib_devdata *dd, u32 vl15buflen)
  1298. {
  1299. u64 __iomem *qib_kregbase = NULL;
  1300. void __iomem *qib_piobase = NULL;
  1301. u64 __iomem *qib_userbase = NULL;
  1302. u64 qib_kreglen;
  1303. u64 qib_pio2koffset = dd->piobufbase & 0xffffffff;
  1304. u64 qib_pio4koffset = dd->piobufbase >> 32;
  1305. u64 qib_pio2klen = dd->piobcnt2k * dd->palign;
  1306. u64 qib_pio4klen = dd->piobcnt4k * dd->align4k;
  1307. u64 qib_physaddr = dd->physaddr;
  1308. u64 qib_piolen;
  1309. u64 qib_userlen = 0;
  1310. /*
  1311. * Free the old mapping because the kernel will try to reuse the
  1312. * old mapping and not create a new mapping with the
  1313. * write combining attribute.
  1314. */
  1315. iounmap(dd->kregbase);
  1316. dd->kregbase = NULL;
  1317. /*
  1318. * Assumes chip address space looks like:
  1319. * - kregs + sregs + cregs + uregs (in any order)
  1320. * - piobufs (2K and 4K bufs in either order)
  1321. * or:
  1322. * - kregs + sregs + cregs (in any order)
  1323. * - piobufs (2K and 4K bufs in either order)
  1324. * - uregs
  1325. */
  1326. if (dd->piobcnt4k == 0) {
  1327. qib_kreglen = qib_pio2koffset;
  1328. qib_piolen = qib_pio2klen;
  1329. } else if (qib_pio2koffset < qib_pio4koffset) {
  1330. qib_kreglen = qib_pio2koffset;
  1331. qib_piolen = qib_pio4koffset + qib_pio4klen - qib_kreglen;
  1332. } else {
  1333. qib_kreglen = qib_pio4koffset;
  1334. qib_piolen = qib_pio2koffset + qib_pio2klen - qib_kreglen;
  1335. }
  1336. qib_piolen += vl15buflen;
  1337. /* Map just the configured ports (not all hw ports) */
  1338. if (dd->uregbase > qib_kreglen)
  1339. qib_userlen = dd->ureg_align * dd->cfgctxts;
  1340. /* Sanity checks passed, now create the new mappings */
  1341. qib_kregbase = ioremap_nocache(qib_physaddr, qib_kreglen);
  1342. if (!qib_kregbase)
  1343. goto bail;
  1344. qib_piobase = ioremap_wc(qib_physaddr + qib_kreglen, qib_piolen);
  1345. if (!qib_piobase)
  1346. goto bail_kregbase;
  1347. if (qib_userlen) {
  1348. qib_userbase = ioremap_nocache(qib_physaddr + dd->uregbase,
  1349. qib_userlen);
  1350. if (!qib_userbase)
  1351. goto bail_piobase;
  1352. }
  1353. dd->kregbase = qib_kregbase;
  1354. dd->kregend = (u64 __iomem *)
  1355. ((char __iomem *) qib_kregbase + qib_kreglen);
  1356. dd->piobase = qib_piobase;
  1357. dd->pio2kbase = (void __iomem *)
  1358. (((char __iomem *) dd->piobase) +
  1359. qib_pio2koffset - qib_kreglen);
  1360. if (dd->piobcnt4k)
  1361. dd->pio4kbase = (void __iomem *)
  1362. (((char __iomem *) dd->piobase) +
  1363. qib_pio4koffset - qib_kreglen);
  1364. if (qib_userlen)
  1365. /* ureg will now be accessed relative to dd->userbase */
  1366. dd->userbase = qib_userbase;
  1367. return 0;
  1368. bail_piobase:
  1369. iounmap(qib_piobase);
  1370. bail_kregbase:
  1371. iounmap(qib_kregbase);
  1372. bail:
  1373. return -ENOMEM;
  1374. }