wm8995.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819
  1. /*
  2. * wm8995.c -- WM8995 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * Based on wm8994.c and wm_hubs.c by Mark Brown
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/i2c.h>
  20. #include <linux/spi/spi.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include "wm8995.h"
  30. static const u16 wm8995_reg_defs[WM8995_MAX_REGISTER + 1] = {
  31. [0] = 0x8995, [5] = 0x0100, [16] = 0x000b, [17] = 0x000b,
  32. [24] = 0x02c0, [25] = 0x02c0, [26] = 0x02c0, [27] = 0x02c0,
  33. [28] = 0x000f, [32] = 0x0005, [33] = 0x0005, [40] = 0x0003,
  34. [41] = 0x0013, [48] = 0x0004, [56] = 0x09f8, [64] = 0x1f25,
  35. [69] = 0x0004, [82] = 0xaaaa, [84] = 0x2a2a, [146] = 0x0060,
  36. [256] = 0x0002, [257] = 0x8004, [520] = 0x0010, [528] = 0x0083,
  37. [529] = 0x0083, [548] = 0x0c80, [580] = 0x0c80, [768] = 0x4050,
  38. [769] = 0x4000, [771] = 0x0040, [772] = 0x0040, [773] = 0x0040,
  39. [774] = 0x0004, [775] = 0x0100, [784] = 0x4050, [785] = 0x4000,
  40. [787] = 0x0040, [788] = 0x0040, [789] = 0x0040, [1024] = 0x00c0,
  41. [1025] = 0x00c0, [1026] = 0x00c0, [1027] = 0x00c0, [1028] = 0x00c0,
  42. [1029] = 0x00c0, [1030] = 0x00c0, [1031] = 0x00c0, [1056] = 0x0200,
  43. [1057] = 0x0010, [1058] = 0x0200, [1059] = 0x0010, [1088] = 0x0098,
  44. [1089] = 0x0845, [1104] = 0x0098, [1105] = 0x0845, [1152] = 0x6318,
  45. [1153] = 0x6300, [1154] = 0x0fca, [1155] = 0x0400, [1156] = 0x00d8,
  46. [1157] = 0x1eb5, [1158] = 0xf145, [1159] = 0x0b75, [1160] = 0x01c5,
  47. [1161] = 0x1c58, [1162] = 0xf373, [1163] = 0x0a54, [1164] = 0x0558,
  48. [1165] = 0x168e, [1166] = 0xf829, [1167] = 0x07ad, [1168] = 0x1103,
  49. [1169] = 0x0564, [1170] = 0x0559, [1171] = 0x4000, [1184] = 0x6318,
  50. [1185] = 0x6300, [1186] = 0x0fca, [1187] = 0x0400, [1188] = 0x00d8,
  51. [1189] = 0x1eb5, [1190] = 0xf145, [1191] = 0x0b75, [1192] = 0x01c5,
  52. [1193] = 0x1c58, [1194] = 0xf373, [1195] = 0x0a54, [1196] = 0x0558,
  53. [1197] = 0x168e, [1198] = 0xf829, [1199] = 0x07ad, [1200] = 0x1103,
  54. [1201] = 0x0564, [1202] = 0x0559, [1203] = 0x4000, [1280] = 0x00c0,
  55. [1281] = 0x00c0, [1282] = 0x00c0, [1283] = 0x00c0, [1312] = 0x0200,
  56. [1313] = 0x0010, [1344] = 0x0098, [1345] = 0x0845, [1408] = 0x6318,
  57. [1409] = 0x6300, [1410] = 0x0fca, [1411] = 0x0400, [1412] = 0x00d8,
  58. [1413] = 0x1eb5, [1414] = 0xf145, [1415] = 0x0b75, [1416] = 0x01c5,
  59. [1417] = 0x1c58, [1418] = 0xf373, [1419] = 0x0a54, [1420] = 0x0558,
  60. [1421] = 0x168e, [1422] = 0xf829, [1423] = 0x07ad, [1424] = 0x1103,
  61. [1425] = 0x0564, [1426] = 0x0559, [1427] = 0x4000, [1568] = 0x0002,
  62. [1792] = 0xa100, [1793] = 0xa101, [1794] = 0xa101, [1795] = 0xa101,
  63. [1796] = 0xa101, [1797] = 0xa101, [1798] = 0xa101, [1799] = 0xa101,
  64. [1800] = 0xa101, [1801] = 0xa101, [1802] = 0xa101, [1803] = 0xa101,
  65. [1804] = 0xa101, [1805] = 0xa101, [1825] = 0x0055, [1848] = 0x3fff,
  66. [1849] = 0x1fff, [2049] = 0x0001, [2050] = 0x0069, [2056] = 0x0002,
  67. [2057] = 0x0003, [2058] = 0x0069, [12288] = 0x0001, [12289] = 0x0001,
  68. [12291] = 0x0006, [12292] = 0x0040, [12293] = 0x0001, [12294] = 0x000f,
  69. [12295] = 0x0006, [12296] = 0x0001, [12297] = 0x0003, [12298] = 0x0104,
  70. [12300] = 0x0060, [12301] = 0x0011, [12302] = 0x0401, [12304] = 0x0050,
  71. [12305] = 0x0003, [12306] = 0x0100, [12308] = 0x0051, [12309] = 0x0003,
  72. [12310] = 0x0104, [12311] = 0x000a, [12312] = 0x0060, [12313] = 0x003b,
  73. [12314] = 0x0502, [12315] = 0x0100, [12316] = 0x2fff, [12320] = 0x2fff,
  74. [12324] = 0x2fff, [12328] = 0x2fff, [12332] = 0x2fff, [12336] = 0x2fff,
  75. [12340] = 0x2fff, [12344] = 0x2fff, [12348] = 0x2fff, [12352] = 0x0001,
  76. [12353] = 0x0001, [12355] = 0x0006, [12356] = 0x0040, [12357] = 0x0001,
  77. [12358] = 0x000f, [12359] = 0x0006, [12360] = 0x0001, [12361] = 0x0003,
  78. [12362] = 0x0104, [12364] = 0x0060, [12365] = 0x0011, [12366] = 0x0401,
  79. [12368] = 0x0050, [12369] = 0x0003, [12370] = 0x0100, [12372] = 0x0060,
  80. [12373] = 0x003b, [12374] = 0x0502, [12375] = 0x0100, [12376] = 0x2fff,
  81. [12380] = 0x2fff, [12384] = 0x2fff, [12388] = 0x2fff, [12392] = 0x2fff,
  82. [12396] = 0x2fff, [12400] = 0x2fff, [12404] = 0x2fff, [12408] = 0x2fff,
  83. [12412] = 0x2fff, [12416] = 0x0001, [12417] = 0x0001, [12419] = 0x0006,
  84. [12420] = 0x0040, [12421] = 0x0001, [12422] = 0x000f, [12423] = 0x0006,
  85. [12424] = 0x0001, [12425] = 0x0003, [12426] = 0x0106, [12428] = 0x0061,
  86. [12429] = 0x0011, [12430] = 0x0401, [12432] = 0x0050, [12433] = 0x0003,
  87. [12434] = 0x0102, [12436] = 0x0051, [12437] = 0x0003, [12438] = 0x0106,
  88. [12439] = 0x000a, [12440] = 0x0061, [12441] = 0x003b, [12442] = 0x0502,
  89. [12443] = 0x0100, [12444] = 0x2fff, [12448] = 0x2fff, [12452] = 0x2fff,
  90. [12456] = 0x2fff, [12460] = 0x2fff, [12464] = 0x2fff, [12468] = 0x2fff,
  91. [12472] = 0x2fff, [12476] = 0x2fff, [12480] = 0x0001, [12481] = 0x0001,
  92. [12483] = 0x0006, [12484] = 0x0040, [12485] = 0x0001, [12486] = 0x000f,
  93. [12487] = 0x0006, [12488] = 0x0001, [12489] = 0x0003, [12490] = 0x0106,
  94. [12492] = 0x0061, [12493] = 0x0011, [12494] = 0x0401, [12496] = 0x0050,
  95. [12497] = 0x0003, [12498] = 0x0102, [12500] = 0x0061, [12501] = 0x003b,
  96. [12502] = 0x0502, [12503] = 0x0100, [12504] = 0x2fff, [12508] = 0x2fff,
  97. [12512] = 0x2fff, [12516] = 0x2fff, [12520] = 0x2fff, [12524] = 0x2fff,
  98. [12528] = 0x2fff, [12532] = 0x2fff, [12536] = 0x2fff, [12540] = 0x2fff,
  99. [12544] = 0x0060, [12546] = 0x0601, [12548] = 0x0050, [12550] = 0x0100,
  100. [12552] = 0x0001, [12554] = 0x0104, [12555] = 0x0100, [12556] = 0x2fff,
  101. [12560] = 0x2fff, [12564] = 0x2fff, [12568] = 0x2fff, [12572] = 0x2fff,
  102. [12576] = 0x2fff, [12580] = 0x2fff, [12584] = 0x2fff, [12588] = 0x2fff,
  103. [12592] = 0x2fff, [12596] = 0x2fff, [12600] = 0x2fff, [12604] = 0x2fff,
  104. [12608] = 0x0061, [12610] = 0x0601, [12612] = 0x0050, [12614] = 0x0102,
  105. [12616] = 0x0001, [12618] = 0x0106, [12619] = 0x0100, [12620] = 0x2fff,
  106. [12624] = 0x2fff, [12628] = 0x2fff, [12632] = 0x2fff, [12636] = 0x2fff,
  107. [12640] = 0x2fff, [12644] = 0x2fff, [12648] = 0x2fff, [12652] = 0x2fff,
  108. [12656] = 0x2fff, [12660] = 0x2fff, [12664] = 0x2fff, [12668] = 0x2fff,
  109. [12672] = 0x0060, [12674] = 0x0601, [12676] = 0x0061, [12678] = 0x0601,
  110. [12680] = 0x0050, [12682] = 0x0300, [12684] = 0x0001, [12686] = 0x0304,
  111. [12688] = 0x0040, [12690] = 0x000f, [12692] = 0x0001, [12695] = 0x0100
  112. };
  113. struct fll_config {
  114. int src;
  115. int in;
  116. int out;
  117. };
  118. struct wm8995_priv {
  119. enum snd_soc_control_type control_type;
  120. int sysclk[2];
  121. int mclk[2];
  122. int aifclk[2];
  123. struct fll_config fll[2], fll_suspend[2];
  124. };
  125. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  126. static const DECLARE_TLV_DB_SCALE(in1lr_pga_tlv, -1650, 150, 0);
  127. static const DECLARE_TLV_DB_SCALE(in1l_boost_tlv, 0, 600, 0);
  128. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  129. static const char *in1l_text[] = {
  130. "Differential", "Single-ended IN1LN", "Single-ended IN1LP"
  131. };
  132. static const SOC_ENUM_SINGLE_DECL(in1l_enum, WM8995_LEFT_LINE_INPUT_CONTROL,
  133. 2, in1l_text);
  134. static const char *in1r_text[] = {
  135. "Differential", "Single-ended IN1RN", "Single-ended IN1RP"
  136. };
  137. static const SOC_ENUM_SINGLE_DECL(in1r_enum, WM8995_LEFT_LINE_INPUT_CONTROL,
  138. 0, in1r_text);
  139. static const char *dmic_src_text[] = {
  140. "DMICDAT1", "DMICDAT2", "DMICDAT3"
  141. };
  142. static const SOC_ENUM_SINGLE_DECL(dmic_src1_enum, WM8995_POWER_MANAGEMENT_5,
  143. 8, dmic_src_text);
  144. static const SOC_ENUM_SINGLE_DECL(dmic_src2_enum, WM8995_POWER_MANAGEMENT_5,
  145. 6, dmic_src_text);
  146. static const struct snd_kcontrol_new wm8995_snd_controls[] = {
  147. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8995_DAC1_LEFT_VOLUME,
  148. WM8995_DAC1_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
  149. SOC_DOUBLE_R("DAC1 Switch", WM8995_DAC1_LEFT_VOLUME,
  150. WM8995_DAC1_RIGHT_VOLUME, 9, 1, 1),
  151. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8995_DAC2_LEFT_VOLUME,
  152. WM8995_DAC2_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
  153. SOC_DOUBLE_R("DAC2 Switch", WM8995_DAC2_LEFT_VOLUME,
  154. WM8995_DAC2_RIGHT_VOLUME, 9, 1, 1),
  155. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8995_AIF1_DAC1_LEFT_VOLUME,
  156. WM8995_AIF1_DAC1_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
  157. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8995_AIF1_DAC2_LEFT_VOLUME,
  158. WM8995_AIF1_DAC2_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
  159. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8995_AIF2_DAC_LEFT_VOLUME,
  160. WM8995_AIF2_DAC_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
  161. SOC_DOUBLE_R_TLV("IN1LR Volume", WM8995_LEFT_LINE_INPUT_1_VOLUME,
  162. WM8995_RIGHT_LINE_INPUT_1_VOLUME, 0, 31, 0, in1lr_pga_tlv),
  163. SOC_SINGLE_TLV("IN1L Boost", WM8995_LEFT_LINE_INPUT_CONTROL,
  164. 4, 3, 0, in1l_boost_tlv),
  165. SOC_ENUM("IN1L Mode", in1l_enum),
  166. SOC_ENUM("IN1R Mode", in1r_enum),
  167. SOC_ENUM("DMIC1 SRC", dmic_src1_enum),
  168. SOC_ENUM("DMIC2 SRC", dmic_src2_enum),
  169. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8995_DAC1_MIXER_VOLUMES, 0, 5,
  170. 24, 0, sidetone_tlv),
  171. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8995_DAC2_MIXER_VOLUMES, 0, 5,
  172. 24, 0, sidetone_tlv),
  173. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8995_AIF1_ADC1_LEFT_VOLUME,
  174. WM8995_AIF1_ADC1_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
  175. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8995_AIF1_ADC2_LEFT_VOLUME,
  176. WM8995_AIF1_ADC2_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
  177. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8995_AIF2_ADC_LEFT_VOLUME,
  178. WM8995_AIF2_ADC_RIGHT_VOLUME, 0, 96, 0, digital_tlv)
  179. };
  180. static void wm8995_update_class_w(struct snd_soc_codec *codec)
  181. {
  182. int enable = 1;
  183. int source = 0; /* GCC flow analysis can't track enable */
  184. int reg, reg_r;
  185. /* We also need the same setting for L/R and only one path */
  186. reg = snd_soc_read(codec, WM8995_DAC1_LEFT_MIXER_ROUTING);
  187. switch (reg) {
  188. case WM8995_AIF2DACL_TO_DAC1L:
  189. dev_dbg(codec->dev, "Class W source AIF2DAC\n");
  190. source = 2 << WM8995_CP_DYN_SRC_SEL_SHIFT;
  191. break;
  192. case WM8995_AIF1DAC2L_TO_DAC1L:
  193. dev_dbg(codec->dev, "Class W source AIF1DAC2\n");
  194. source = 1 << WM8995_CP_DYN_SRC_SEL_SHIFT;
  195. break;
  196. case WM8995_AIF1DAC1L_TO_DAC1L:
  197. dev_dbg(codec->dev, "Class W source AIF1DAC1\n");
  198. source = 0 << WM8995_CP_DYN_SRC_SEL_SHIFT;
  199. break;
  200. default:
  201. dev_dbg(codec->dev, "DAC mixer setting: %x\n", reg);
  202. enable = 0;
  203. break;
  204. }
  205. reg_r = snd_soc_read(codec, WM8995_DAC1_RIGHT_MIXER_ROUTING);
  206. if (reg_r != reg) {
  207. dev_dbg(codec->dev, "Left and right DAC mixers different\n");
  208. enable = 0;
  209. }
  210. if (enable) {
  211. dev_dbg(codec->dev, "Class W enabled\n");
  212. snd_soc_update_bits(codec, WM8995_CLASS_W_1,
  213. WM8995_CP_DYN_PWR_MASK |
  214. WM8995_CP_DYN_SRC_SEL_MASK,
  215. source | WM8995_CP_DYN_PWR);
  216. } else {
  217. dev_dbg(codec->dev, "Class W disabled\n");
  218. snd_soc_update_bits(codec, WM8995_CLASS_W_1,
  219. WM8995_CP_DYN_PWR_MASK, 0);
  220. }
  221. }
  222. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  223. struct snd_soc_dapm_widget *sink)
  224. {
  225. unsigned int reg;
  226. const char *clk;
  227. reg = snd_soc_read(source->codec, WM8995_CLOCKING_1);
  228. /* Check what we're currently using for CLK_SYS */
  229. if (reg & WM8995_SYSCLK_SRC)
  230. clk = "AIF2CLK";
  231. else
  232. clk = "AIF1CLK";
  233. return !strcmp(source->name, clk);
  234. }
  235. static int wm8995_put_class_w(struct snd_kcontrol *kcontrol,
  236. struct snd_ctl_elem_value *ucontrol)
  237. {
  238. struct snd_soc_dapm_widget *w;
  239. struct snd_soc_codec *codec;
  240. int ret;
  241. w = snd_kcontrol_chip(kcontrol);
  242. codec = w->codec;
  243. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  244. wm8995_update_class_w(codec);
  245. return ret;
  246. }
  247. static int hp_supply_event(struct snd_soc_dapm_widget *w,
  248. struct snd_kcontrol *kcontrol, int event)
  249. {
  250. struct snd_soc_codec *codec;
  251. struct wm8995_priv *wm8995;
  252. codec = w->codec;
  253. wm8995 = snd_soc_codec_get_drvdata(codec);
  254. switch (event) {
  255. case SND_SOC_DAPM_PRE_PMU:
  256. /* Enable the headphone amp */
  257. snd_soc_update_bits(codec, WM8995_POWER_MANAGEMENT_1,
  258. WM8995_HPOUT1L_ENA_MASK |
  259. WM8995_HPOUT1R_ENA_MASK,
  260. WM8995_HPOUT1L_ENA |
  261. WM8995_HPOUT1R_ENA);
  262. /* Enable the second stage */
  263. snd_soc_update_bits(codec, WM8995_ANALOGUE_HP_1,
  264. WM8995_HPOUT1L_DLY_MASK |
  265. WM8995_HPOUT1R_DLY_MASK,
  266. WM8995_HPOUT1L_DLY |
  267. WM8995_HPOUT1R_DLY);
  268. break;
  269. case SND_SOC_DAPM_PRE_PMD:
  270. snd_soc_update_bits(codec, WM8995_CHARGE_PUMP_1,
  271. WM8995_CP_ENA_MASK, 0);
  272. break;
  273. }
  274. return 0;
  275. }
  276. static void dc_servo_cmd(struct snd_soc_codec *codec,
  277. unsigned int reg, unsigned int val, unsigned int mask)
  278. {
  279. int timeout = 10;
  280. dev_dbg(codec->dev, "%s: reg = %#x, val = %#x, mask = %#x\n",
  281. __func__, reg, val, mask);
  282. snd_soc_write(codec, reg, val);
  283. while (timeout--) {
  284. msleep(10);
  285. val = snd_soc_read(codec, WM8995_DC_SERVO_READBACK_0);
  286. if ((val & mask) == mask)
  287. return;
  288. }
  289. dev_err(codec->dev, "Timed out waiting for DC Servo\n");
  290. }
  291. static int hp_event(struct snd_soc_dapm_widget *w,
  292. struct snd_kcontrol *kcontrol, int event)
  293. {
  294. struct snd_soc_codec *codec;
  295. unsigned int reg;
  296. codec = w->codec;
  297. reg = snd_soc_read(codec, WM8995_ANALOGUE_HP_1);
  298. switch (event) {
  299. case SND_SOC_DAPM_POST_PMU:
  300. snd_soc_update_bits(codec, WM8995_CHARGE_PUMP_1,
  301. WM8995_CP_ENA_MASK, WM8995_CP_ENA);
  302. msleep(5);
  303. snd_soc_update_bits(codec, WM8995_POWER_MANAGEMENT_1,
  304. WM8995_HPOUT1L_ENA_MASK |
  305. WM8995_HPOUT1R_ENA_MASK,
  306. WM8995_HPOUT1L_ENA | WM8995_HPOUT1R_ENA);
  307. udelay(20);
  308. reg |= WM8995_HPOUT1L_DLY | WM8995_HPOUT1R_DLY;
  309. snd_soc_write(codec, WM8995_ANALOGUE_HP_1, reg);
  310. snd_soc_write(codec, WM8995_DC_SERVO_1, WM8995_DCS_ENA_CHAN_0 |
  311. WM8995_DCS_ENA_CHAN_1);
  312. dc_servo_cmd(codec, WM8995_DC_SERVO_2,
  313. WM8995_DCS_TRIG_STARTUP_0 |
  314. WM8995_DCS_TRIG_STARTUP_1,
  315. WM8995_DCS_TRIG_DAC_WR_0 |
  316. WM8995_DCS_TRIG_DAC_WR_1);
  317. reg |= WM8995_HPOUT1R_OUTP | WM8995_HPOUT1R_RMV_SHORT |
  318. WM8995_HPOUT1L_OUTP | WM8995_HPOUT1L_RMV_SHORT;
  319. snd_soc_write(codec, WM8995_ANALOGUE_HP_1, reg);
  320. break;
  321. case SND_SOC_DAPM_PRE_PMD:
  322. snd_soc_update_bits(codec, WM8995_ANALOGUE_HP_1,
  323. WM8995_HPOUT1L_OUTP_MASK |
  324. WM8995_HPOUT1R_OUTP_MASK |
  325. WM8995_HPOUT1L_RMV_SHORT_MASK |
  326. WM8995_HPOUT1R_RMV_SHORT_MASK, 0);
  327. snd_soc_update_bits(codec, WM8995_ANALOGUE_HP_1,
  328. WM8995_HPOUT1L_DLY_MASK |
  329. WM8995_HPOUT1R_DLY_MASK, 0);
  330. snd_soc_write(codec, WM8995_DC_SERVO_1, 0);
  331. snd_soc_update_bits(codec, WM8995_POWER_MANAGEMENT_1,
  332. WM8995_HPOUT1L_ENA_MASK |
  333. WM8995_HPOUT1R_ENA_MASK,
  334. 0);
  335. break;
  336. }
  337. return 0;
  338. }
  339. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  340. {
  341. struct wm8995_priv *wm8995;
  342. int rate;
  343. int reg1 = 0;
  344. int offset;
  345. wm8995 = snd_soc_codec_get_drvdata(codec);
  346. if (aif)
  347. offset = 4;
  348. else
  349. offset = 0;
  350. switch (wm8995->sysclk[aif]) {
  351. case WM8995_SYSCLK_MCLK1:
  352. rate = wm8995->mclk[0];
  353. break;
  354. case WM8995_SYSCLK_MCLK2:
  355. reg1 |= 0x8;
  356. rate = wm8995->mclk[1];
  357. break;
  358. case WM8995_SYSCLK_FLL1:
  359. reg1 |= 0x10;
  360. rate = wm8995->fll[0].out;
  361. break;
  362. case WM8995_SYSCLK_FLL2:
  363. reg1 |= 0x18;
  364. rate = wm8995->fll[1].out;
  365. break;
  366. default:
  367. return -EINVAL;
  368. }
  369. if (rate >= 13500000) {
  370. rate /= 2;
  371. reg1 |= WM8995_AIF1CLK_DIV;
  372. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  373. aif + 1, rate);
  374. }
  375. wm8995->aifclk[aif] = rate;
  376. snd_soc_update_bits(codec, WM8995_AIF1_CLOCKING_1 + offset,
  377. WM8995_AIF1CLK_SRC_MASK | WM8995_AIF1CLK_DIV_MASK,
  378. reg1);
  379. return 0;
  380. }
  381. static int configure_clock(struct snd_soc_codec *codec)
  382. {
  383. struct wm8995_priv *wm8995;
  384. int old, new;
  385. wm8995 = snd_soc_codec_get_drvdata(codec);
  386. /* Bring up the AIF clocks first */
  387. configure_aif_clock(codec, 0);
  388. configure_aif_clock(codec, 1);
  389. /*
  390. * Then switch CLK_SYS over to the higher of them; a change
  391. * can only happen as a result of a clocking change which can
  392. * only be made outside of DAPM so we can safely redo the
  393. * clocking.
  394. */
  395. /* If they're equal it doesn't matter which is used */
  396. if (wm8995->aifclk[0] == wm8995->aifclk[1])
  397. return 0;
  398. if (wm8995->aifclk[0] < wm8995->aifclk[1])
  399. new = WM8995_SYSCLK_SRC;
  400. else
  401. new = 0;
  402. old = snd_soc_read(codec, WM8995_CLOCKING_1) & WM8995_SYSCLK_SRC;
  403. /* If there's no change then we're done. */
  404. if (old == new)
  405. return 0;
  406. snd_soc_update_bits(codec, WM8995_CLOCKING_1,
  407. WM8995_SYSCLK_SRC_MASK, new);
  408. snd_soc_dapm_sync(&codec->dapm);
  409. return 0;
  410. }
  411. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  412. struct snd_kcontrol *kcontrol, int event)
  413. {
  414. struct snd_soc_codec *codec;
  415. codec = w->codec;
  416. switch (event) {
  417. case SND_SOC_DAPM_PRE_PMU:
  418. return configure_clock(codec);
  419. case SND_SOC_DAPM_POST_PMD:
  420. configure_clock(codec);
  421. break;
  422. }
  423. return 0;
  424. }
  425. static const char *sidetone_text[] = {
  426. "ADC/DMIC1", "DMIC2",
  427. };
  428. static const struct soc_enum sidetone1_enum =
  429. SOC_ENUM_SINGLE(WM8995_SIDETONE, 0, 2, sidetone_text);
  430. static const struct snd_kcontrol_new sidetone1_mux =
  431. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  432. static const struct soc_enum sidetone2_enum =
  433. SOC_ENUM_SINGLE(WM8995_SIDETONE, 1, 2, sidetone_text);
  434. static const struct snd_kcontrol_new sidetone2_mux =
  435. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  436. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  437. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8995_AIF1_ADC1_LEFT_MIXER_ROUTING,
  438. 1, 1, 0),
  439. SOC_DAPM_SINGLE("AIF2 Switch", WM8995_AIF1_ADC1_LEFT_MIXER_ROUTING,
  440. 0, 1, 0),
  441. };
  442. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  443. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8995_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  444. 1, 1, 0),
  445. SOC_DAPM_SINGLE("AIF2 Switch", WM8995_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  446. 0, 1, 0),
  447. };
  448. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  449. SOC_DAPM_SINGLE("DMIC Switch", WM8995_AIF1_ADC2_LEFT_MIXER_ROUTING,
  450. 1, 1, 0),
  451. SOC_DAPM_SINGLE("AIF2 Switch", WM8995_AIF1_ADC2_LEFT_MIXER_ROUTING,
  452. 0, 1, 0),
  453. };
  454. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  455. SOC_DAPM_SINGLE("DMIC Switch", WM8995_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  456. 1, 1, 0),
  457. SOC_DAPM_SINGLE("AIF2 Switch", WM8995_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  458. 0, 1, 0),
  459. };
  460. static const struct snd_kcontrol_new dac1l_mix[] = {
  461. WM8995_CLASS_W_SWITCH("Right Sidetone Switch", WM8995_DAC1_LEFT_MIXER_ROUTING,
  462. 5, 1, 0),
  463. WM8995_CLASS_W_SWITCH("Left Sidetone Switch", WM8995_DAC1_LEFT_MIXER_ROUTING,
  464. 4, 1, 0),
  465. WM8995_CLASS_W_SWITCH("AIF2 Switch", WM8995_DAC1_LEFT_MIXER_ROUTING,
  466. 2, 1, 0),
  467. WM8995_CLASS_W_SWITCH("AIF1.2 Switch", WM8995_DAC1_LEFT_MIXER_ROUTING,
  468. 1, 1, 0),
  469. WM8995_CLASS_W_SWITCH("AIF1.1 Switch", WM8995_DAC1_LEFT_MIXER_ROUTING,
  470. 0, 1, 0),
  471. };
  472. static const struct snd_kcontrol_new dac1r_mix[] = {
  473. WM8995_CLASS_W_SWITCH("Right Sidetone Switch", WM8995_DAC1_RIGHT_MIXER_ROUTING,
  474. 5, 1, 0),
  475. WM8995_CLASS_W_SWITCH("Left Sidetone Switch", WM8995_DAC1_RIGHT_MIXER_ROUTING,
  476. 4, 1, 0),
  477. WM8995_CLASS_W_SWITCH("AIF2 Switch", WM8995_DAC1_RIGHT_MIXER_ROUTING,
  478. 2, 1, 0),
  479. WM8995_CLASS_W_SWITCH("AIF1.2 Switch", WM8995_DAC1_RIGHT_MIXER_ROUTING,
  480. 1, 1, 0),
  481. WM8995_CLASS_W_SWITCH("AIF1.1 Switch", WM8995_DAC1_RIGHT_MIXER_ROUTING,
  482. 0, 1, 0),
  483. };
  484. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  485. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8995_DAC2_LEFT_MIXER_ROUTING,
  486. 5, 1, 0),
  487. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8995_DAC2_LEFT_MIXER_ROUTING,
  488. 4, 1, 0),
  489. SOC_DAPM_SINGLE("AIF2 Switch", WM8995_DAC2_LEFT_MIXER_ROUTING,
  490. 2, 1, 0),
  491. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8995_DAC2_LEFT_MIXER_ROUTING,
  492. 1, 1, 0),
  493. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8995_DAC2_LEFT_MIXER_ROUTING,
  494. 0, 1, 0),
  495. };
  496. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  497. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8995_DAC2_RIGHT_MIXER_ROUTING,
  498. 5, 1, 0),
  499. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8995_DAC2_RIGHT_MIXER_ROUTING,
  500. 4, 1, 0),
  501. SOC_DAPM_SINGLE("AIF2 Switch", WM8995_DAC2_RIGHT_MIXER_ROUTING,
  502. 2, 1, 0),
  503. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8995_DAC2_RIGHT_MIXER_ROUTING,
  504. 1, 1, 0),
  505. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8995_DAC2_RIGHT_MIXER_ROUTING,
  506. 0, 1, 0),
  507. };
  508. static const struct snd_kcontrol_new in1l_pga =
  509. SOC_DAPM_SINGLE("IN1L Switch", WM8995_POWER_MANAGEMENT_2, 5, 1, 0);
  510. static const struct snd_kcontrol_new in1r_pga =
  511. SOC_DAPM_SINGLE("IN1R Switch", WM8995_POWER_MANAGEMENT_2, 4, 1, 0);
  512. static const char *adc_mux_text[] = {
  513. "ADC",
  514. "DMIC",
  515. };
  516. static const struct soc_enum adc_enum =
  517. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  518. static const struct snd_kcontrol_new adcl_mux =
  519. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  520. static const struct snd_kcontrol_new adcr_mux =
  521. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  522. static const char *spk_src_text[] = {
  523. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  524. };
  525. static const SOC_ENUM_SINGLE_DECL(spk1l_src_enum, WM8995_LEFT_PDM_SPEAKER_1,
  526. 0, spk_src_text);
  527. static const SOC_ENUM_SINGLE_DECL(spk1r_src_enum, WM8995_RIGHT_PDM_SPEAKER_1,
  528. 0, spk_src_text);
  529. static const SOC_ENUM_SINGLE_DECL(spk2l_src_enum, WM8995_LEFT_PDM_SPEAKER_2,
  530. 0, spk_src_text);
  531. static const SOC_ENUM_SINGLE_DECL(spk2r_src_enum, WM8995_RIGHT_PDM_SPEAKER_2,
  532. 0, spk_src_text);
  533. static const struct snd_kcontrol_new spk1l_mux =
  534. SOC_DAPM_ENUM("SPK1L SRC", spk1l_src_enum);
  535. static const struct snd_kcontrol_new spk1r_mux =
  536. SOC_DAPM_ENUM("SPK1R SRC", spk1r_src_enum);
  537. static const struct snd_kcontrol_new spk2l_mux =
  538. SOC_DAPM_ENUM("SPK2L SRC", spk2l_src_enum);
  539. static const struct snd_kcontrol_new spk2r_mux =
  540. SOC_DAPM_ENUM("SPK2R SRC", spk2r_src_enum);
  541. static const struct snd_soc_dapm_widget wm8995_dapm_widgets[] = {
  542. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  543. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  544. SND_SOC_DAPM_INPUT("IN1L"),
  545. SND_SOC_DAPM_INPUT("IN1R"),
  546. SND_SOC_DAPM_MIXER("IN1L PGA", SND_SOC_NOPM, 0, 0,
  547. &in1l_pga, 1),
  548. SND_SOC_DAPM_MIXER("IN1R PGA", SND_SOC_NOPM, 0, 0,
  549. &in1r_pga, 1),
  550. SND_SOC_DAPM_MICBIAS("MICBIAS1", WM8995_POWER_MANAGEMENT_1, 8, 0),
  551. SND_SOC_DAPM_MICBIAS("MICBIAS2", WM8995_POWER_MANAGEMENT_1, 9, 0),
  552. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8995_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  553. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8995_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  554. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8995_CLOCKING_1, 3, 0, NULL, 0),
  555. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8995_CLOCKING_1, 2, 0, NULL, 0),
  556. SND_SOC_DAPM_SUPPLY("SYSDSPCLK", WM8995_CLOCKING_1, 1, 0, NULL, 0),
  557. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  558. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  559. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", "AIF1 Capture", 0,
  560. WM8995_POWER_MANAGEMENT_3, 9, 0),
  561. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", "AIF1 Capture", 0,
  562. WM8995_POWER_MANAGEMENT_3, 8, 0),
  563. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0,
  564. SND_SOC_NOPM, 0, 0),
  565. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", "AIF1 Capture",
  566. 0, WM8995_POWER_MANAGEMENT_3, 11, 0),
  567. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", "AIF1 Capture",
  568. 0, WM8995_POWER_MANAGEMENT_3, 10, 0),
  569. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", SND_SOC_NOPM, 1, 0,
  570. &adcl_mux),
  571. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", SND_SOC_NOPM, 0, 0,
  572. &adcr_mux),
  573. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8995_POWER_MANAGEMENT_3, 5, 0),
  574. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8995_POWER_MANAGEMENT_3, 4, 0),
  575. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8995_POWER_MANAGEMENT_3, 3, 0),
  576. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8995_POWER_MANAGEMENT_3, 2, 0),
  577. SND_SOC_DAPM_ADC("ADCL", NULL, WM8995_POWER_MANAGEMENT_3, 1, 0),
  578. SND_SOC_DAPM_ADC("ADCR", NULL, WM8995_POWER_MANAGEMENT_3, 0, 0),
  579. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  580. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  581. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  582. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  583. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  584. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  585. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  586. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  587. SND_SOC_DAPM_AIF_IN("AIF1DAC1L", NULL, 0, WM8995_POWER_MANAGEMENT_4,
  588. 9, 0),
  589. SND_SOC_DAPM_AIF_IN("AIF1DAC1R", NULL, 0, WM8995_POWER_MANAGEMENT_4,
  590. 8, 0),
  591. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM,
  592. 0, 0),
  593. SND_SOC_DAPM_AIF_IN("AIF1DAC2L", NULL, 0, WM8995_POWER_MANAGEMENT_4,
  594. 11, 0),
  595. SND_SOC_DAPM_AIF_IN("AIF1DAC2R", NULL, 0, WM8995_POWER_MANAGEMENT_4,
  596. 10, 0),
  597. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  598. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  599. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  600. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  601. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8995_POWER_MANAGEMENT_4, 3, 0),
  602. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8995_POWER_MANAGEMENT_4, 2, 0),
  603. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8995_POWER_MANAGEMENT_4, 1, 0),
  604. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8995_POWER_MANAGEMENT_4, 0, 0),
  605. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0, dac1l_mix,
  606. ARRAY_SIZE(dac1l_mix)),
  607. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0, dac1r_mix,
  608. ARRAY_SIZE(dac1r_mix)),
  609. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  610. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  611. SND_SOC_DAPM_PGA_E("Headphone PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  612. hp_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  613. SND_SOC_DAPM_SUPPLY("Headphone Supply", SND_SOC_NOPM, 0, 0,
  614. hp_supply_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  615. SND_SOC_DAPM_MUX("SPK1L Driver", WM8995_LEFT_PDM_SPEAKER_1,
  616. 4, 0, &spk1l_mux),
  617. SND_SOC_DAPM_MUX("SPK1R Driver", WM8995_RIGHT_PDM_SPEAKER_1,
  618. 4, 0, &spk1r_mux),
  619. SND_SOC_DAPM_MUX("SPK2L Driver", WM8995_LEFT_PDM_SPEAKER_2,
  620. 4, 0, &spk2l_mux),
  621. SND_SOC_DAPM_MUX("SPK2R Driver", WM8995_RIGHT_PDM_SPEAKER_2,
  622. 4, 0, &spk2r_mux),
  623. SND_SOC_DAPM_SUPPLY("LDO2", WM8995_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  624. SND_SOC_DAPM_OUTPUT("HP1L"),
  625. SND_SOC_DAPM_OUTPUT("HP1R"),
  626. SND_SOC_DAPM_OUTPUT("SPK1L"),
  627. SND_SOC_DAPM_OUTPUT("SPK1R"),
  628. SND_SOC_DAPM_OUTPUT("SPK2L"),
  629. SND_SOC_DAPM_OUTPUT("SPK2R")
  630. };
  631. static const struct snd_soc_dapm_route wm8995_intercon[] = {
  632. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  633. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  634. { "DSP1CLK", NULL, "CLK_SYS" },
  635. { "DSP2CLK", NULL, "CLK_SYS" },
  636. { "SYSDSPCLK", NULL, "CLK_SYS" },
  637. { "AIF1ADC1L", NULL, "AIF1CLK" },
  638. { "AIF1ADC1L", NULL, "DSP1CLK" },
  639. { "AIF1ADC1R", NULL, "AIF1CLK" },
  640. { "AIF1ADC1R", NULL, "DSP1CLK" },
  641. { "AIF1ADC1R", NULL, "SYSDSPCLK" },
  642. { "AIF1ADC2L", NULL, "AIF1CLK" },
  643. { "AIF1ADC2L", NULL, "DSP1CLK" },
  644. { "AIF1ADC2R", NULL, "AIF1CLK" },
  645. { "AIF1ADC2R", NULL, "DSP1CLK" },
  646. { "AIF1ADC2R", NULL, "SYSDSPCLK" },
  647. { "DMIC1L", NULL, "DMIC1DAT" },
  648. { "DMIC1L", NULL, "CLK_SYS" },
  649. { "DMIC1R", NULL, "DMIC1DAT" },
  650. { "DMIC1R", NULL, "CLK_SYS" },
  651. { "DMIC2L", NULL, "DMIC2DAT" },
  652. { "DMIC2L", NULL, "CLK_SYS" },
  653. { "DMIC2R", NULL, "DMIC2DAT" },
  654. { "DMIC2R", NULL, "CLK_SYS" },
  655. { "ADCL", NULL, "AIF1CLK" },
  656. { "ADCL", NULL, "DSP1CLK" },
  657. { "ADCL", NULL, "SYSDSPCLK" },
  658. { "ADCR", NULL, "AIF1CLK" },
  659. { "ADCR", NULL, "DSP1CLK" },
  660. { "ADCR", NULL, "SYSDSPCLK" },
  661. { "IN1L PGA", "IN1L Switch", "IN1L" },
  662. { "IN1R PGA", "IN1R Switch", "IN1R" },
  663. { "IN1L PGA", NULL, "LDO2" },
  664. { "IN1R PGA", NULL, "LDO2" },
  665. { "ADCL", NULL, "IN1L PGA" },
  666. { "ADCR", NULL, "IN1R PGA" },
  667. { "ADCL Mux", "ADC", "ADCL" },
  668. { "ADCL Mux", "DMIC", "DMIC1L" },
  669. { "ADCR Mux", "ADC", "ADCR" },
  670. { "ADCR Mux", "DMIC", "DMIC1R" },
  671. /* AIF1 outputs */
  672. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  673. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  674. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  675. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  676. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  677. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  678. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  679. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  680. /* Sidetone */
  681. { "Left Sidetone", "ADC/DMIC1", "AIF1ADC1L" },
  682. { "Left Sidetone", "DMIC2", "AIF1ADC2L" },
  683. { "Right Sidetone", "ADC/DMIC1", "AIF1ADC1R" },
  684. { "Right Sidetone", "DMIC2", "AIF1ADC2R" },
  685. { "AIF1DAC1L", NULL, "AIF1CLK" },
  686. { "AIF1DAC1L", NULL, "DSP1CLK" },
  687. { "AIF1DAC1R", NULL, "AIF1CLK" },
  688. { "AIF1DAC1R", NULL, "DSP1CLK" },
  689. { "AIF1DAC1R", NULL, "SYSDSPCLK" },
  690. { "AIF1DAC2L", NULL, "AIF1CLK" },
  691. { "AIF1DAC2L", NULL, "DSP1CLK" },
  692. { "AIF1DAC2R", NULL, "AIF1CLK" },
  693. { "AIF1DAC2R", NULL, "DSP1CLK" },
  694. { "AIF1DAC2R", NULL, "SYSDSPCLK" },
  695. { "DAC1L", NULL, "AIF1CLK" },
  696. { "DAC1L", NULL, "DSP1CLK" },
  697. { "DAC1L", NULL, "SYSDSPCLK" },
  698. { "DAC1R", NULL, "AIF1CLK" },
  699. { "DAC1R", NULL, "DSP1CLK" },
  700. { "DAC1R", NULL, "SYSDSPCLK" },
  701. { "AIF1DAC1L", NULL, "AIF1DACDAT" },
  702. { "AIF1DAC1R", NULL, "AIF1DACDAT" },
  703. { "AIF1DAC2L", NULL, "AIF1DACDAT" },
  704. { "AIF1DAC2R", NULL, "AIF1DACDAT" },
  705. /* DAC1 inputs */
  706. { "DAC1L", NULL, "DAC1L Mixer" },
  707. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  708. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  709. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  710. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  711. { "DAC1R", NULL, "DAC1R Mixer" },
  712. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  713. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  714. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  715. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  716. /* DAC2/AIF2 outputs */
  717. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  718. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  719. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  720. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  721. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  722. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  723. /* Output stages */
  724. { "Headphone PGA", NULL, "DAC1L" },
  725. { "Headphone PGA", NULL, "DAC1R" },
  726. { "Headphone PGA", NULL, "DAC2L" },
  727. { "Headphone PGA", NULL, "DAC2R" },
  728. { "Headphone PGA", NULL, "Headphone Supply" },
  729. { "Headphone PGA", NULL, "CLK_SYS" },
  730. { "Headphone PGA", NULL, "LDO2" },
  731. { "HP1L", NULL, "Headphone PGA" },
  732. { "HP1R", NULL, "Headphone PGA" },
  733. { "SPK1L Driver", "DAC1L", "DAC1L" },
  734. { "SPK1L Driver", "DAC1R", "DAC1R" },
  735. { "SPK1L Driver", "DAC2L", "DAC2L" },
  736. { "SPK1L Driver", "DAC2R", "DAC2R" },
  737. { "SPK1L Driver", NULL, "CLK_SYS" },
  738. { "SPK1R Driver", "DAC1L", "DAC1L" },
  739. { "SPK1R Driver", "DAC1R", "DAC1R" },
  740. { "SPK1R Driver", "DAC2L", "DAC2L" },
  741. { "SPK1R Driver", "DAC2R", "DAC2R" },
  742. { "SPK1R Driver", NULL, "CLK_SYS" },
  743. { "SPK2L Driver", "DAC1L", "DAC1L" },
  744. { "SPK2L Driver", "DAC1R", "DAC1R" },
  745. { "SPK2L Driver", "DAC2L", "DAC2L" },
  746. { "SPK2L Driver", "DAC2R", "DAC2R" },
  747. { "SPK2L Driver", NULL, "CLK_SYS" },
  748. { "SPK2R Driver", "DAC1L", "DAC1L" },
  749. { "SPK2R Driver", "DAC1R", "DAC1R" },
  750. { "SPK2R Driver", "DAC2L", "DAC2L" },
  751. { "SPK2R Driver", "DAC2R", "DAC2R" },
  752. { "SPK2R Driver", NULL, "CLK_SYS" },
  753. { "SPK1L", NULL, "SPK1L Driver" },
  754. { "SPK1R", NULL, "SPK1R Driver" },
  755. { "SPK2L", NULL, "SPK2L Driver" },
  756. { "SPK2R", NULL, "SPK2R Driver" }
  757. };
  758. static int wm8995_volatile(unsigned int reg)
  759. {
  760. /* out of bounds registers are generally considered
  761. * volatile to support register banks that are partially
  762. * owned by something else for e.g. a DSP
  763. */
  764. if (reg > WM8995_MAX_CACHED_REGISTER)
  765. return 1;
  766. switch (reg) {
  767. case WM8995_SOFTWARE_RESET:
  768. case WM8995_DC_SERVO_READBACK_0:
  769. case WM8995_INTERRUPT_STATUS_1:
  770. case WM8995_INTERRUPT_STATUS_2:
  771. case WM8995_INTERRUPT_STATUS_1_MASK:
  772. case WM8995_INTERRUPT_STATUS_2_MASK:
  773. case WM8995_INTERRUPT_CONTROL:
  774. case WM8995_ACCESSORY_DETECT_MODE1:
  775. case WM8995_ACCESSORY_DETECT_MODE2:
  776. case WM8995_HEADPHONE_DETECT1:
  777. case WM8995_HEADPHONE_DETECT2:
  778. return 1;
  779. }
  780. return 0;
  781. }
  782. static int wm8995_aif_mute(struct snd_soc_dai *dai, int mute)
  783. {
  784. struct snd_soc_codec *codec = dai->codec;
  785. int mute_reg;
  786. switch (dai->id) {
  787. case 0:
  788. mute_reg = WM8995_AIF1_DAC1_FILTERS_1;
  789. break;
  790. case 1:
  791. mute_reg = WM8995_AIF2_DAC_FILTERS_1;
  792. break;
  793. default:
  794. return -EINVAL;
  795. }
  796. snd_soc_update_bits(codec, mute_reg, WM8995_AIF1DAC1_MUTE_MASK,
  797. !!mute << WM8995_AIF1DAC1_MUTE_SHIFT);
  798. return 0;
  799. }
  800. static int wm8995_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  801. {
  802. struct snd_soc_codec *codec;
  803. int master;
  804. int aif;
  805. codec = dai->codec;
  806. master = 0;
  807. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  808. case SND_SOC_DAIFMT_CBS_CFS:
  809. break;
  810. case SND_SOC_DAIFMT_CBM_CFM:
  811. master = WM8995_AIF1_MSTR;
  812. break;
  813. default:
  814. dev_err(dai->dev, "Unknown master/slave configuration\n");
  815. return -EINVAL;
  816. }
  817. aif = 0;
  818. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  819. case SND_SOC_DAIFMT_DSP_B:
  820. aif |= WM8995_AIF1_LRCLK_INV;
  821. case SND_SOC_DAIFMT_DSP_A:
  822. aif |= (0x3 << WM8995_AIF1_FMT_SHIFT);
  823. break;
  824. case SND_SOC_DAIFMT_I2S:
  825. aif |= (0x2 << WM8995_AIF1_FMT_SHIFT);
  826. break;
  827. case SND_SOC_DAIFMT_RIGHT_J:
  828. break;
  829. case SND_SOC_DAIFMT_LEFT_J:
  830. aif |= (0x1 << WM8995_AIF1_FMT_SHIFT);
  831. break;
  832. default:
  833. dev_err(dai->dev, "Unknown dai format\n");
  834. return -EINVAL;
  835. }
  836. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  837. case SND_SOC_DAIFMT_DSP_A:
  838. case SND_SOC_DAIFMT_DSP_B:
  839. /* frame inversion not valid for DSP modes */
  840. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  841. case SND_SOC_DAIFMT_NB_NF:
  842. break;
  843. case SND_SOC_DAIFMT_IB_NF:
  844. aif |= WM8995_AIF1_BCLK_INV;
  845. break;
  846. default:
  847. return -EINVAL;
  848. }
  849. break;
  850. case SND_SOC_DAIFMT_I2S:
  851. case SND_SOC_DAIFMT_RIGHT_J:
  852. case SND_SOC_DAIFMT_LEFT_J:
  853. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  854. case SND_SOC_DAIFMT_NB_NF:
  855. break;
  856. case SND_SOC_DAIFMT_IB_IF:
  857. aif |= WM8995_AIF1_BCLK_INV | WM8995_AIF1_LRCLK_INV;
  858. break;
  859. case SND_SOC_DAIFMT_IB_NF:
  860. aif |= WM8995_AIF1_BCLK_INV;
  861. break;
  862. case SND_SOC_DAIFMT_NB_IF:
  863. aif |= WM8995_AIF1_LRCLK_INV;
  864. break;
  865. default:
  866. return -EINVAL;
  867. }
  868. break;
  869. default:
  870. return -EINVAL;
  871. }
  872. snd_soc_update_bits(codec, WM8995_AIF1_CONTROL_1,
  873. WM8995_AIF1_BCLK_INV_MASK |
  874. WM8995_AIF1_LRCLK_INV_MASK |
  875. WM8995_AIF1_FMT_MASK, aif);
  876. snd_soc_update_bits(codec, WM8995_AIF1_MASTER_SLAVE,
  877. WM8995_AIF1_MSTR_MASK, master);
  878. return 0;
  879. }
  880. static const int srs[] = {
  881. 8000, 11025, 12000, 16000, 22050, 24000, 32000, 44100,
  882. 48000, 88200, 96000
  883. };
  884. static const int fs_ratios[] = {
  885. -1 /* reserved */,
  886. 128, 192, 256, 384, 512, 768, 1024, 1408, 1536
  887. };
  888. static const int bclk_divs[] = {
  889. 10, 15, 20, 30, 40, 55, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480
  890. };
  891. static int wm8995_hw_params(struct snd_pcm_substream *substream,
  892. struct snd_pcm_hw_params *params,
  893. struct snd_soc_dai *dai)
  894. {
  895. struct snd_soc_codec *codec;
  896. struct wm8995_priv *wm8995;
  897. int aif1_reg;
  898. int bclk_reg;
  899. int lrclk_reg;
  900. int rate_reg;
  901. int bclk_rate;
  902. int aif1;
  903. int lrclk, bclk;
  904. int i, rate_val, best, best_val, cur_val;
  905. codec = dai->codec;
  906. wm8995 = snd_soc_codec_get_drvdata(codec);
  907. switch (dai->id) {
  908. case 0:
  909. aif1_reg = WM8995_AIF1_CONTROL_1;
  910. bclk_reg = WM8995_AIF1_BCLK;
  911. rate_reg = WM8995_AIF1_RATE;
  912. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK /* ||
  913. wm8995->lrclk_shared[0] */) {
  914. lrclk_reg = WM8995_AIF1DAC_LRCLK;
  915. } else {
  916. lrclk_reg = WM8995_AIF1ADC_LRCLK;
  917. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  918. }
  919. break;
  920. case 1:
  921. aif1_reg = WM8995_AIF2_CONTROL_1;
  922. bclk_reg = WM8995_AIF2_BCLK;
  923. rate_reg = WM8995_AIF2_RATE;
  924. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK /* ||
  925. wm8995->lrclk_shared[1] */) {
  926. lrclk_reg = WM8995_AIF2DAC_LRCLK;
  927. } else {
  928. lrclk_reg = WM8995_AIF2ADC_LRCLK;
  929. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  930. }
  931. break;
  932. default:
  933. return -EINVAL;
  934. }
  935. bclk_rate = snd_soc_params_to_bclk(params);
  936. if (bclk_rate < 0)
  937. return bclk_rate;
  938. aif1 = 0;
  939. switch (params_format(params)) {
  940. case SNDRV_PCM_FORMAT_S16_LE:
  941. break;
  942. case SNDRV_PCM_FORMAT_S20_3LE:
  943. aif1 |= (0x1 << WM8995_AIF1_WL_SHIFT);
  944. break;
  945. case SNDRV_PCM_FORMAT_S24_LE:
  946. aif1 |= (0x2 << WM8995_AIF1_WL_SHIFT);
  947. break;
  948. case SNDRV_PCM_FORMAT_S32_LE:
  949. aif1 |= (0x3 << WM8995_AIF1_WL_SHIFT);
  950. break;
  951. default:
  952. dev_err(dai->dev, "Unsupported word length %u\n",
  953. params_format(params));
  954. return -EINVAL;
  955. }
  956. /* try to find a suitable sample rate */
  957. for (i = 0; i < ARRAY_SIZE(srs); ++i)
  958. if (srs[i] == params_rate(params))
  959. break;
  960. if (i == ARRAY_SIZE(srs)) {
  961. dev_err(dai->dev, "Sample rate %d is not supported\n",
  962. params_rate(params));
  963. return -EINVAL;
  964. }
  965. rate_val = i << WM8995_AIF1_SR_SHIFT;
  966. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i]);
  967. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  968. dai->id + 1, wm8995->aifclk[dai->id], bclk_rate);
  969. /* AIFCLK/fs ratio; look for a close match in either direction */
  970. best = 1;
  971. best_val = abs((fs_ratios[1] * params_rate(params))
  972. - wm8995->aifclk[dai->id]);
  973. for (i = 2; i < ARRAY_SIZE(fs_ratios); i++) {
  974. cur_val = abs((fs_ratios[i] * params_rate(params))
  975. - wm8995->aifclk[dai->id]);
  976. if (cur_val >= best_val)
  977. continue;
  978. best = i;
  979. best_val = cur_val;
  980. }
  981. rate_val |= best;
  982. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  983. dai->id + 1, fs_ratios[best]);
  984. /*
  985. * We may not get quite the right frequency if using
  986. * approximate clocks so look for the closest match that is
  987. * higher than the target (we need to ensure that there enough
  988. * BCLKs to clock out the samples).
  989. */
  990. best = 0;
  991. bclk = 0;
  992. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  993. cur_val = (wm8995->aifclk[dai->id] * 10 / bclk_divs[i]) - bclk_rate;
  994. if (cur_val < 0) /* BCLK table is sorted */
  995. break;
  996. best = i;
  997. }
  998. bclk |= best << WM8995_AIF1_BCLK_DIV_SHIFT;
  999. bclk_rate = wm8995->aifclk[dai->id] * 10 / bclk_divs[best];
  1000. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1001. bclk_divs[best], bclk_rate);
  1002. lrclk = bclk_rate / params_rate(params);
  1003. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1004. lrclk, bclk_rate / lrclk);
  1005. snd_soc_update_bits(codec, aif1_reg,
  1006. WM8995_AIF1_WL_MASK, aif1);
  1007. snd_soc_update_bits(codec, bclk_reg,
  1008. WM8995_AIF1_BCLK_DIV_MASK, bclk);
  1009. snd_soc_update_bits(codec, lrclk_reg,
  1010. WM8995_AIF1DAC_RATE_MASK, lrclk);
  1011. snd_soc_update_bits(codec, rate_reg,
  1012. WM8995_AIF1_SR_MASK |
  1013. WM8995_AIF1CLK_RATE_MASK, rate_val);
  1014. return 0;
  1015. }
  1016. static int wm8995_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1017. {
  1018. struct snd_soc_codec *codec = codec_dai->codec;
  1019. int reg, val, mask;
  1020. switch (codec_dai->id) {
  1021. case 0:
  1022. reg = WM8995_AIF1_MASTER_SLAVE;
  1023. mask = WM8995_AIF1_TRI;
  1024. break;
  1025. case 1:
  1026. reg = WM8995_AIF2_MASTER_SLAVE;
  1027. mask = WM8995_AIF2_TRI;
  1028. break;
  1029. case 2:
  1030. reg = WM8995_POWER_MANAGEMENT_5;
  1031. mask = WM8995_AIF3_TRI;
  1032. break;
  1033. default:
  1034. return -EINVAL;
  1035. }
  1036. if (tristate)
  1037. val = mask;
  1038. else
  1039. val = 0;
  1040. return snd_soc_update_bits(codec, reg, mask, reg);
  1041. }
  1042. /* The size in bits of the FLL divide multiplied by 10
  1043. * to allow rounding later */
  1044. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1045. struct fll_div {
  1046. u16 outdiv;
  1047. u16 n;
  1048. u16 k;
  1049. u16 clk_ref_div;
  1050. u16 fll_fratio;
  1051. };
  1052. static int wm8995_get_fll_config(struct fll_div *fll,
  1053. int freq_in, int freq_out)
  1054. {
  1055. u64 Kpart;
  1056. unsigned int K, Ndiv, Nmod;
  1057. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1058. /* Scale the input frequency down to <= 13.5MHz */
  1059. fll->clk_ref_div = 0;
  1060. while (freq_in > 13500000) {
  1061. fll->clk_ref_div++;
  1062. freq_in /= 2;
  1063. if (fll->clk_ref_div > 3)
  1064. return -EINVAL;
  1065. }
  1066. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1067. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1068. fll->outdiv = 3;
  1069. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1070. fll->outdiv++;
  1071. if (fll->outdiv > 63)
  1072. return -EINVAL;
  1073. }
  1074. freq_out *= fll->outdiv + 1;
  1075. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1076. if (freq_in > 1000000) {
  1077. fll->fll_fratio = 0;
  1078. } else if (freq_in > 256000) {
  1079. fll->fll_fratio = 1;
  1080. freq_in *= 2;
  1081. } else if (freq_in > 128000) {
  1082. fll->fll_fratio = 2;
  1083. freq_in *= 4;
  1084. } else if (freq_in > 64000) {
  1085. fll->fll_fratio = 3;
  1086. freq_in *= 8;
  1087. } else {
  1088. fll->fll_fratio = 4;
  1089. freq_in *= 16;
  1090. }
  1091. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1092. /* Now, calculate N.K */
  1093. Ndiv = freq_out / freq_in;
  1094. fll->n = Ndiv;
  1095. Nmod = freq_out % freq_in;
  1096. pr_debug("Nmod=%d\n", Nmod);
  1097. /* Calculate fractional part - scale up so we can round. */
  1098. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1099. do_div(Kpart, freq_in);
  1100. K = Kpart & 0xFFFFFFFF;
  1101. if ((K % 10) >= 5)
  1102. K += 5;
  1103. /* Move down to proper range now rounding is done */
  1104. fll->k = K / 10;
  1105. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1106. return 0;
  1107. }
  1108. static int wm8995_set_fll(struct snd_soc_dai *dai, int id,
  1109. int src, unsigned int freq_in,
  1110. unsigned int freq_out)
  1111. {
  1112. struct snd_soc_codec *codec;
  1113. struct wm8995_priv *wm8995;
  1114. int reg_offset, ret;
  1115. struct fll_div fll;
  1116. u16 reg, aif1, aif2;
  1117. codec = dai->codec;
  1118. wm8995 = snd_soc_codec_get_drvdata(codec);
  1119. aif1 = snd_soc_read(codec, WM8995_AIF1_CLOCKING_1)
  1120. & WM8995_AIF1CLK_ENA;
  1121. aif2 = snd_soc_read(codec, WM8995_AIF2_CLOCKING_1)
  1122. & WM8995_AIF2CLK_ENA;
  1123. switch (id) {
  1124. case WM8995_FLL1:
  1125. reg_offset = 0;
  1126. id = 0;
  1127. break;
  1128. case WM8995_FLL2:
  1129. reg_offset = 0x20;
  1130. id = 1;
  1131. break;
  1132. default:
  1133. return -EINVAL;
  1134. }
  1135. switch (src) {
  1136. case 0:
  1137. /* Allow no source specification when stopping */
  1138. if (freq_out)
  1139. return -EINVAL;
  1140. break;
  1141. case WM8995_FLL_SRC_MCLK1:
  1142. case WM8995_FLL_SRC_MCLK2:
  1143. case WM8995_FLL_SRC_LRCLK:
  1144. case WM8995_FLL_SRC_BCLK:
  1145. break;
  1146. default:
  1147. return -EINVAL;
  1148. }
  1149. /* Are we changing anything? */
  1150. if (wm8995->fll[id].src == src &&
  1151. wm8995->fll[id].in == freq_in && wm8995->fll[id].out == freq_out)
  1152. return 0;
  1153. /* If we're stopping the FLL redo the old config - no
  1154. * registers will actually be written but we avoid GCC flow
  1155. * analysis bugs spewing warnings.
  1156. */
  1157. if (freq_out)
  1158. ret = wm8995_get_fll_config(&fll, freq_in, freq_out);
  1159. else
  1160. ret = wm8995_get_fll_config(&fll, wm8995->fll[id].in,
  1161. wm8995->fll[id].out);
  1162. if (ret < 0)
  1163. return ret;
  1164. /* Gate the AIF clocks while we reclock */
  1165. snd_soc_update_bits(codec, WM8995_AIF1_CLOCKING_1,
  1166. WM8995_AIF1CLK_ENA_MASK, 0);
  1167. snd_soc_update_bits(codec, WM8995_AIF2_CLOCKING_1,
  1168. WM8995_AIF2CLK_ENA_MASK, 0);
  1169. /* We always need to disable the FLL while reconfiguring */
  1170. snd_soc_update_bits(codec, WM8995_FLL1_CONTROL_1 + reg_offset,
  1171. WM8995_FLL1_ENA_MASK, 0);
  1172. reg = (fll.outdiv << WM8995_FLL1_OUTDIV_SHIFT) |
  1173. (fll.fll_fratio << WM8995_FLL1_FRATIO_SHIFT);
  1174. snd_soc_update_bits(codec, WM8995_FLL1_CONTROL_2 + reg_offset,
  1175. WM8995_FLL1_OUTDIV_MASK |
  1176. WM8995_FLL1_FRATIO_MASK, reg);
  1177. snd_soc_write(codec, WM8995_FLL1_CONTROL_3 + reg_offset, fll.k);
  1178. snd_soc_update_bits(codec, WM8995_FLL1_CONTROL_4 + reg_offset,
  1179. WM8995_FLL1_N_MASK,
  1180. fll.n << WM8995_FLL1_N_SHIFT);
  1181. snd_soc_update_bits(codec, WM8995_FLL1_CONTROL_5 + reg_offset,
  1182. WM8995_FLL1_REFCLK_DIV_MASK |
  1183. WM8995_FLL1_REFCLK_SRC_MASK,
  1184. (fll.clk_ref_div << WM8995_FLL1_REFCLK_DIV_SHIFT) |
  1185. (src - 1));
  1186. if (freq_out)
  1187. snd_soc_update_bits(codec, WM8995_FLL1_CONTROL_1 + reg_offset,
  1188. WM8995_FLL1_ENA_MASK, WM8995_FLL1_ENA);
  1189. wm8995->fll[id].in = freq_in;
  1190. wm8995->fll[id].out = freq_out;
  1191. wm8995->fll[id].src = src;
  1192. /* Enable any gated AIF clocks */
  1193. snd_soc_update_bits(codec, WM8995_AIF1_CLOCKING_1,
  1194. WM8995_AIF1CLK_ENA_MASK, aif1);
  1195. snd_soc_update_bits(codec, WM8995_AIF2_CLOCKING_1,
  1196. WM8995_AIF2CLK_ENA_MASK, aif2);
  1197. configure_clock(codec);
  1198. return 0;
  1199. }
  1200. static int wm8995_set_dai_sysclk(struct snd_soc_dai *dai,
  1201. int clk_id, unsigned int freq, int dir)
  1202. {
  1203. struct snd_soc_codec *codec;
  1204. struct wm8995_priv *wm8995;
  1205. codec = dai->codec;
  1206. wm8995 = snd_soc_codec_get_drvdata(codec);
  1207. switch (dai->id) {
  1208. case 0:
  1209. case 1:
  1210. break;
  1211. default:
  1212. /* AIF3 shares clocking with AIF1/2 */
  1213. return -EINVAL;
  1214. }
  1215. switch (clk_id) {
  1216. case WM8995_SYSCLK_MCLK1:
  1217. wm8995->sysclk[dai->id] = WM8995_SYSCLK_MCLK1;
  1218. wm8995->mclk[0] = freq;
  1219. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1220. dai->id + 1, freq);
  1221. break;
  1222. case WM8995_SYSCLK_MCLK2:
  1223. wm8995->sysclk[dai->id] = WM8995_SYSCLK_MCLK1;
  1224. wm8995->mclk[1] = freq;
  1225. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1226. dai->id + 1, freq);
  1227. break;
  1228. case WM8995_SYSCLK_FLL1:
  1229. wm8995->sysclk[dai->id] = WM8995_SYSCLK_FLL1;
  1230. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id + 1);
  1231. break;
  1232. case WM8995_SYSCLK_FLL2:
  1233. wm8995->sysclk[dai->id] = WM8995_SYSCLK_FLL2;
  1234. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id + 1);
  1235. break;
  1236. case WM8995_SYSCLK_OPCLK:
  1237. default:
  1238. dev_err(dai->dev, "Unknown clock source %d\n", clk_id);
  1239. return -EINVAL;
  1240. }
  1241. configure_clock(codec);
  1242. return 0;
  1243. }
  1244. static int wm8995_set_bias_level(struct snd_soc_codec *codec,
  1245. enum snd_soc_bias_level level)
  1246. {
  1247. struct wm8995_priv *wm8995;
  1248. int ret;
  1249. wm8995 = snd_soc_codec_get_drvdata(codec);
  1250. switch (level) {
  1251. case SND_SOC_BIAS_ON:
  1252. case SND_SOC_BIAS_PREPARE:
  1253. break;
  1254. case SND_SOC_BIAS_STANDBY:
  1255. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1256. ret = snd_soc_cache_sync(codec);
  1257. if (ret) {
  1258. dev_err(codec->dev,
  1259. "Failed to sync cache: %d\n", ret);
  1260. return ret;
  1261. }
  1262. snd_soc_update_bits(codec, WM8995_POWER_MANAGEMENT_1,
  1263. WM8995_BG_ENA_MASK, WM8995_BG_ENA);
  1264. }
  1265. break;
  1266. case SND_SOC_BIAS_OFF:
  1267. snd_soc_update_bits(codec, WM8995_POWER_MANAGEMENT_1,
  1268. WM8995_BG_ENA_MASK, 0);
  1269. codec->cache_sync = 1;
  1270. break;
  1271. }
  1272. codec->dapm.bias_level = level;
  1273. return 0;
  1274. }
  1275. #ifdef CONFIG_PM
  1276. static int wm8995_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1277. {
  1278. wm8995_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1279. return 0;
  1280. }
  1281. static int wm8995_resume(struct snd_soc_codec *codec)
  1282. {
  1283. wm8995_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1284. return 0;
  1285. }
  1286. #else
  1287. #define wm8995_suspend NULL
  1288. #define wm8995_resume NULL
  1289. #endif
  1290. static int wm8995_remove(struct snd_soc_codec *codec)
  1291. {
  1292. struct wm8995_priv *wm8995;
  1293. struct i2c_client *i2c;
  1294. i2c = container_of(codec->dev, struct i2c_client, dev);
  1295. wm8995 = snd_soc_codec_get_drvdata(codec);
  1296. wm8995_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1297. return 0;
  1298. }
  1299. static int wm8995_probe(struct snd_soc_codec *codec)
  1300. {
  1301. struct wm8995_priv *wm8995;
  1302. int ret;
  1303. codec->dapm.idle_bias_off = 1;
  1304. wm8995 = snd_soc_codec_get_drvdata(codec);
  1305. ret = snd_soc_codec_set_cache_io(codec, 16, 16, wm8995->control_type);
  1306. if (ret < 0) {
  1307. dev_err(codec->dev, "Failed to set cache i/o: %d\n", ret);
  1308. return ret;
  1309. }
  1310. ret = snd_soc_read(codec, WM8995_SOFTWARE_RESET);
  1311. if (ret < 0) {
  1312. dev_err(codec->dev, "Failed to read device ID: %d\n", ret);
  1313. return ret;
  1314. }
  1315. if (ret != 0x8995) {
  1316. dev_err(codec->dev, "Invalid device ID: %#x\n", ret);
  1317. return -EINVAL;
  1318. }
  1319. ret = snd_soc_write(codec, WM8995_SOFTWARE_RESET, 0);
  1320. if (ret < 0) {
  1321. dev_err(codec->dev, "Failed to issue reset: %d\n", ret);
  1322. return ret;
  1323. }
  1324. wm8995_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1325. /* Latch volume updates (right only; we always do left then right). */
  1326. snd_soc_update_bits(codec, WM8995_AIF1_DAC1_RIGHT_VOLUME,
  1327. WM8995_AIF1DAC1_VU_MASK, WM8995_AIF1DAC1_VU);
  1328. snd_soc_update_bits(codec, WM8995_AIF1_DAC2_RIGHT_VOLUME,
  1329. WM8995_AIF1DAC2_VU_MASK, WM8995_AIF1DAC2_VU);
  1330. snd_soc_update_bits(codec, WM8995_AIF2_DAC_RIGHT_VOLUME,
  1331. WM8995_AIF2DAC_VU_MASK, WM8995_AIF2DAC_VU);
  1332. snd_soc_update_bits(codec, WM8995_AIF1_ADC1_RIGHT_VOLUME,
  1333. WM8995_AIF1ADC1_VU_MASK, WM8995_AIF1ADC1_VU);
  1334. snd_soc_update_bits(codec, WM8995_AIF1_ADC2_RIGHT_VOLUME,
  1335. WM8995_AIF1ADC2_VU_MASK, WM8995_AIF1ADC2_VU);
  1336. snd_soc_update_bits(codec, WM8995_AIF2_ADC_RIGHT_VOLUME,
  1337. WM8995_AIF2ADC_VU_MASK, WM8995_AIF1ADC2_VU);
  1338. snd_soc_update_bits(codec, WM8995_DAC1_RIGHT_VOLUME,
  1339. WM8995_DAC1_VU_MASK, WM8995_DAC1_VU);
  1340. snd_soc_update_bits(codec, WM8995_DAC2_RIGHT_VOLUME,
  1341. WM8995_DAC2_VU_MASK, WM8995_DAC2_VU);
  1342. snd_soc_update_bits(codec, WM8995_RIGHT_LINE_INPUT_1_VOLUME,
  1343. WM8995_IN1_VU_MASK, WM8995_IN1_VU);
  1344. wm8995_update_class_w(codec);
  1345. snd_soc_add_controls(codec, wm8995_snd_controls,
  1346. ARRAY_SIZE(wm8995_snd_controls));
  1347. snd_soc_dapm_new_controls(&codec->dapm, wm8995_dapm_widgets,
  1348. ARRAY_SIZE(wm8995_dapm_widgets));
  1349. snd_soc_dapm_add_routes(&codec->dapm, wm8995_intercon,
  1350. ARRAY_SIZE(wm8995_intercon));
  1351. return 0;
  1352. }
  1353. #define WM8995_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1354. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1355. static struct snd_soc_dai_ops wm8995_aif1_dai_ops = {
  1356. .set_sysclk = wm8995_set_dai_sysclk,
  1357. .set_fmt = wm8995_set_dai_fmt,
  1358. .hw_params = wm8995_hw_params,
  1359. .digital_mute = wm8995_aif_mute,
  1360. .set_pll = wm8995_set_fll,
  1361. .set_tristate = wm8995_set_tristate,
  1362. };
  1363. static struct snd_soc_dai_ops wm8995_aif2_dai_ops = {
  1364. .set_sysclk = wm8995_set_dai_sysclk,
  1365. .set_fmt = wm8995_set_dai_fmt,
  1366. .hw_params = wm8995_hw_params,
  1367. .digital_mute = wm8995_aif_mute,
  1368. .set_pll = wm8995_set_fll,
  1369. .set_tristate = wm8995_set_tristate,
  1370. };
  1371. static struct snd_soc_dai_ops wm8995_aif3_dai_ops = {
  1372. .set_tristate = wm8995_set_tristate,
  1373. };
  1374. static struct snd_soc_dai_driver wm8995_dai[] = {
  1375. {
  1376. .name = "wm8995-aif1",
  1377. .playback = {
  1378. .stream_name = "AIF1 Playback",
  1379. .channels_min = 2,
  1380. .channels_max = 2,
  1381. .rates = SNDRV_PCM_RATE_8000_96000,
  1382. .formats = WM8995_FORMATS
  1383. },
  1384. .capture = {
  1385. .stream_name = "AIF1 Capture",
  1386. .channels_min = 2,
  1387. .channels_max = 2,
  1388. .rates = SNDRV_PCM_RATE_8000_48000,
  1389. .formats = WM8995_FORMATS
  1390. },
  1391. .ops = &wm8995_aif1_dai_ops
  1392. },
  1393. {
  1394. .name = "wm8995-aif2",
  1395. .playback = {
  1396. .stream_name = "AIF2 Playback",
  1397. .channels_min = 2,
  1398. .channels_max = 2,
  1399. .rates = SNDRV_PCM_RATE_8000_96000,
  1400. .formats = WM8995_FORMATS
  1401. },
  1402. .capture = {
  1403. .stream_name = "AIF2 Capture",
  1404. .channels_min = 2,
  1405. .channels_max = 2,
  1406. .rates = SNDRV_PCM_RATE_8000_48000,
  1407. .formats = WM8995_FORMATS
  1408. },
  1409. .ops = &wm8995_aif2_dai_ops
  1410. },
  1411. {
  1412. .name = "wm8995-aif3",
  1413. .playback = {
  1414. .stream_name = "AIF3 Playback",
  1415. .channels_min = 2,
  1416. .channels_max = 2,
  1417. .rates = SNDRV_PCM_RATE_8000_96000,
  1418. .formats = WM8995_FORMATS
  1419. },
  1420. .capture = {
  1421. .stream_name = "AIF3 Capture",
  1422. .channels_min = 2,
  1423. .channels_max = 2,
  1424. .rates = SNDRV_PCM_RATE_8000_48000,
  1425. .formats = WM8995_FORMATS
  1426. },
  1427. .ops = &wm8995_aif3_dai_ops
  1428. }
  1429. };
  1430. static struct snd_soc_codec_driver soc_codec_dev_wm8995 = {
  1431. .probe = wm8995_probe,
  1432. .remove = wm8995_remove,
  1433. .suspend = wm8995_suspend,
  1434. .resume = wm8995_resume,
  1435. .set_bias_level = wm8995_set_bias_level,
  1436. .reg_cache_size = ARRAY_SIZE(wm8995_reg_defs),
  1437. .reg_word_size = sizeof(u16),
  1438. .reg_cache_default = wm8995_reg_defs,
  1439. .volatile_register = wm8995_volatile,
  1440. .compress_type = SND_SOC_RBTREE_COMPRESSION
  1441. };
  1442. #if defined(CONFIG_SPI_MASTER)
  1443. static int __devinit wm8995_spi_probe(struct spi_device *spi)
  1444. {
  1445. struct wm8995_priv *wm8995;
  1446. int ret;
  1447. wm8995 = kzalloc(sizeof *wm8995, GFP_KERNEL);
  1448. if (!wm8995)
  1449. return -ENOMEM;
  1450. wm8995->control_type = SND_SOC_SPI;
  1451. spi_set_drvdata(spi, wm8995);
  1452. ret = snd_soc_register_codec(&spi->dev,
  1453. &soc_codec_dev_wm8995, wm8995_dai,
  1454. ARRAY_SIZE(wm8995_dai));
  1455. if (ret < 0)
  1456. kfree(wm8995);
  1457. return ret;
  1458. }
  1459. static int __devexit wm8995_spi_remove(struct spi_device *spi)
  1460. {
  1461. snd_soc_unregister_codec(&spi->dev);
  1462. kfree(spi_get_drvdata(spi));
  1463. return 0;
  1464. }
  1465. static struct spi_driver wm8995_spi_driver = {
  1466. .driver = {
  1467. .name = "wm8995",
  1468. .owner = THIS_MODULE,
  1469. },
  1470. .probe = wm8995_spi_probe,
  1471. .remove = __devexit_p(wm8995_spi_remove)
  1472. };
  1473. #endif
  1474. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1475. static __devinit int wm8995_i2c_probe(struct i2c_client *i2c,
  1476. const struct i2c_device_id *id)
  1477. {
  1478. struct wm8995_priv *wm8995;
  1479. int ret;
  1480. wm8995 = kzalloc(sizeof *wm8995, GFP_KERNEL);
  1481. if (!wm8995)
  1482. return -ENOMEM;
  1483. wm8995->control_type = SND_SOC_I2C;
  1484. i2c_set_clientdata(i2c, wm8995);
  1485. ret = snd_soc_register_codec(&i2c->dev,
  1486. &soc_codec_dev_wm8995, wm8995_dai,
  1487. ARRAY_SIZE(wm8995_dai));
  1488. if (ret < 0)
  1489. kfree(wm8995);
  1490. return ret;
  1491. }
  1492. static __devexit int wm8995_i2c_remove(struct i2c_client *client)
  1493. {
  1494. snd_soc_unregister_codec(&client->dev);
  1495. kfree(i2c_get_clientdata(client));
  1496. return 0;
  1497. }
  1498. static const struct i2c_device_id wm8995_i2c_id[] = {
  1499. {"wm8995", 0},
  1500. {}
  1501. };
  1502. MODULE_DEVICE_TABLE(i2c, wm8995_i2c_id);
  1503. static struct i2c_driver wm8995_i2c_driver = {
  1504. .driver = {
  1505. .name = "wm8995",
  1506. .owner = THIS_MODULE,
  1507. },
  1508. .probe = wm8995_i2c_probe,
  1509. .remove = __devexit_p(wm8995_i2c_remove),
  1510. .id_table = wm8995_i2c_id
  1511. };
  1512. #endif
  1513. static int __init wm8995_modinit(void)
  1514. {
  1515. int ret = 0;
  1516. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1517. ret = i2c_add_driver(&wm8995_i2c_driver);
  1518. if (ret) {
  1519. printk(KERN_ERR "Failed to register wm8995 I2C driver: %d\n",
  1520. ret);
  1521. }
  1522. #endif
  1523. #if defined(CONFIG_SPI_MASTER)
  1524. ret = spi_register_driver(&wm8995_spi_driver);
  1525. if (ret) {
  1526. printk(KERN_ERR "Failed to register wm8995 SPI driver: %d\n",
  1527. ret);
  1528. }
  1529. #endif
  1530. return ret;
  1531. }
  1532. module_init(wm8995_modinit);
  1533. static void __exit wm8995_exit(void)
  1534. {
  1535. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1536. i2c_del_driver(&wm8995_i2c_driver);
  1537. #endif
  1538. #if defined(CONFIG_SPI_MASTER)
  1539. spi_unregister_driver(&wm8995_spi_driver);
  1540. #endif
  1541. }
  1542. module_exit(wm8995_exit);
  1543. MODULE_DESCRIPTION("ASoC WM8995 driver");
  1544. MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
  1545. MODULE_LICENSE("GPL");