Kconfig 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. #
  2. # For a description of the syntax of this configuration file,
  3. # see Documentation/kbuild/kconfig-language.txt.
  4. #
  5. mainmenu "Blackfin Kernel Configuration"
  6. config MMU
  7. bool
  8. default n
  9. config FPU
  10. bool
  11. default n
  12. config RWSEM_GENERIC_SPINLOCK
  13. bool
  14. default y
  15. config RWSEM_XCHGADD_ALGORITHM
  16. bool
  17. default n
  18. config BLACKFIN
  19. bool
  20. default y
  21. select HAVE_IDE
  22. select HAVE_OPROFILE
  23. select ARCH_WANT_OPTIONAL_GPIOLIB
  24. config ZONE_DMA
  25. bool
  26. default y
  27. config GENERIC_FIND_NEXT_BIT
  28. bool
  29. default y
  30. config GENERIC_HWEIGHT
  31. bool
  32. default y
  33. config GENERIC_HARDIRQS
  34. bool
  35. default y
  36. config GENERIC_IRQ_PROBE
  37. bool
  38. default y
  39. config GENERIC_GPIO
  40. bool
  41. default y
  42. config FORCE_MAX_ZONEORDER
  43. int
  44. default "14"
  45. config GENERIC_CALIBRATE_DELAY
  46. bool
  47. default y
  48. source "init/Kconfig"
  49. source "kernel/Kconfig.preempt"
  50. source "kernel/Kconfig.freezer"
  51. menu "Blackfin Processor Options"
  52. comment "Processor and Board Settings"
  53. choice
  54. prompt "CPU"
  55. default BF533
  56. config BF512
  57. bool "BF512"
  58. help
  59. BF512 Processor Support.
  60. config BF514
  61. bool "BF514"
  62. help
  63. BF514 Processor Support.
  64. config BF516
  65. bool "BF516"
  66. help
  67. BF516 Processor Support.
  68. config BF518
  69. bool "BF518"
  70. help
  71. BF518 Processor Support.
  72. config BF522
  73. bool "BF522"
  74. help
  75. BF522 Processor Support.
  76. config BF523
  77. bool "BF523"
  78. help
  79. BF523 Processor Support.
  80. config BF524
  81. bool "BF524"
  82. help
  83. BF524 Processor Support.
  84. config BF525
  85. bool "BF525"
  86. help
  87. BF525 Processor Support.
  88. config BF526
  89. bool "BF526"
  90. help
  91. BF526 Processor Support.
  92. config BF527
  93. bool "BF527"
  94. help
  95. BF527 Processor Support.
  96. config BF531
  97. bool "BF531"
  98. help
  99. BF531 Processor Support.
  100. config BF532
  101. bool "BF532"
  102. help
  103. BF532 Processor Support.
  104. config BF533
  105. bool "BF533"
  106. help
  107. BF533 Processor Support.
  108. config BF534
  109. bool "BF534"
  110. help
  111. BF534 Processor Support.
  112. config BF536
  113. bool "BF536"
  114. help
  115. BF536 Processor Support.
  116. config BF537
  117. bool "BF537"
  118. help
  119. BF537 Processor Support.
  120. config BF538
  121. bool "BF538"
  122. help
  123. BF538 Processor Support.
  124. config BF539
  125. bool "BF539"
  126. help
  127. BF539 Processor Support.
  128. config BF542
  129. bool "BF542"
  130. help
  131. BF542 Processor Support.
  132. config BF544
  133. bool "BF544"
  134. help
  135. BF544 Processor Support.
  136. config BF547
  137. bool "BF547"
  138. help
  139. BF547 Processor Support.
  140. config BF548
  141. bool "BF548"
  142. help
  143. BF548 Processor Support.
  144. config BF549
  145. bool "BF549"
  146. help
  147. BF549 Processor Support.
  148. config BF561
  149. bool "BF561"
  150. help
  151. BF561 Processor Support.
  152. endchoice
  153. config SMP
  154. depends on BF561
  155. bool "Symmetric multi-processing support"
  156. ---help---
  157. This enables support for systems with more than one CPU,
  158. like the dual core BF561. If you have a system with only one
  159. CPU, say N. If you have a system with more than one CPU, say Y.
  160. If you don't know what to do here, say N.
  161. config NR_CPUS
  162. int
  163. depends on SMP
  164. default 2 if BF561
  165. config IRQ_PER_CPU
  166. bool
  167. depends on SMP
  168. default y
  169. config TICK_SOURCE_SYSTMR0
  170. bool
  171. select BFIN_GPTIMERS
  172. depends on SMP
  173. default y
  174. config BF_REV_MIN
  175. int
  176. default 0 if (BF51x || BF52x || BF54x)
  177. default 2 if (BF537 || BF536 || BF534)
  178. default 3 if (BF561 ||BF533 || BF532 || BF531)
  179. default 4 if (BF538 || BF539)
  180. config BF_REV_MAX
  181. int
  182. default 2 if (BF51x || BF52x || BF54x)
  183. default 3 if (BF537 || BF536 || BF534)
  184. default 5 if (BF561 || BF538 || BF539)
  185. default 6 if (BF533 || BF532 || BF531)
  186. choice
  187. prompt "Silicon Rev"
  188. default BF_REV_0_1 if (BF51x || BF52x || BF54x)
  189. default BF_REV_0_2 if (BF534 || BF536 || BF537)
  190. default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF561)
  191. config BF_REV_0_0
  192. bool "0.0"
  193. depends on (BF51x || BF52x || BF54x)
  194. config BF_REV_0_1
  195. bool "0.1"
  196. depends on (BF52x || BF54x)
  197. config BF_REV_0_2
  198. bool "0.2"
  199. depends on (BF52x || BF537 || BF536 || BF534 || BF54x)
  200. config BF_REV_0_3
  201. bool "0.3"
  202. depends on (BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
  203. config BF_REV_0_4
  204. bool "0.4"
  205. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  206. config BF_REV_0_5
  207. bool "0.5"
  208. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  209. config BF_REV_0_6
  210. bool "0.6"
  211. depends on (BF533 || BF532 || BF531)
  212. config BF_REV_ANY
  213. bool "any"
  214. config BF_REV_NONE
  215. bool "none"
  216. endchoice
  217. config BF51x
  218. bool
  219. depends on (BF512 || BF514 || BF516 || BF518)
  220. default y
  221. config BF52x
  222. bool
  223. depends on (BF522 || BF523 || BF524 || BF525 || BF526 || BF527)
  224. default y
  225. config BF53x
  226. bool
  227. depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
  228. default y
  229. config BF54x
  230. bool
  231. depends on (BF542 || BF544 || BF547 || BF548 || BF549)
  232. default y
  233. config MEM_GENERIC_BOARD
  234. bool
  235. depends on GENERIC_BOARD
  236. default y
  237. config MEM_MT48LC64M4A2FB_7E
  238. bool
  239. depends on (BFIN533_STAMP)
  240. default y
  241. config MEM_MT48LC16M16A2TG_75
  242. bool
  243. depends on (BFIN533_EZKIT || BFIN561_EZKIT \
  244. || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM \
  245. || H8606_HVSISTEMAS || BFIN527_BLUETECHNIX_CM)
  246. default y
  247. config MEM_MT48LC32M8A2_75
  248. bool
  249. depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
  250. default y
  251. config MEM_MT48LC8M32B2B5_7
  252. bool
  253. depends on (BFIN561_BLUETECHNIX_CM)
  254. default y
  255. config MEM_MT48LC32M16A2TG_75
  256. bool
  257. depends on (BFIN527_EZKIT || BFIN532_IP0X || BLACKSTAMP || BFIN526_EZBRD)
  258. default y
  259. source "arch/blackfin/mach-bf518/Kconfig"
  260. source "arch/blackfin/mach-bf527/Kconfig"
  261. source "arch/blackfin/mach-bf533/Kconfig"
  262. source "arch/blackfin/mach-bf561/Kconfig"
  263. source "arch/blackfin/mach-bf537/Kconfig"
  264. source "arch/blackfin/mach-bf538/Kconfig"
  265. source "arch/blackfin/mach-bf548/Kconfig"
  266. menu "Board customizations"
  267. config CMDLINE_BOOL
  268. bool "Default bootloader kernel arguments"
  269. config CMDLINE
  270. string "Initial kernel command string"
  271. depends on CMDLINE_BOOL
  272. default "console=ttyBF0,57600"
  273. help
  274. If you don't have a boot loader capable of passing a command line string
  275. to the kernel, you may specify one here. As a minimum, you should specify
  276. the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
  277. config BOOT_LOAD
  278. hex "Kernel load address for booting"
  279. default "0x1000"
  280. range 0x1000 0x20000000
  281. help
  282. This option allows you to set the load address of the kernel.
  283. This can be useful if you are on a board which has a small amount
  284. of memory or you wish to reserve some memory at the beginning of
  285. the address space.
  286. Note that you need to keep this value above 4k (0x1000) as this
  287. memory region is used to capture NULL pointer references as well
  288. as some core kernel functions.
  289. config ROM_BASE
  290. hex "Kernel ROM Base"
  291. depends on ROMKERNEL
  292. default "0x20040000"
  293. range 0x20000000 0x20400000 if !(BF54x || BF561)
  294. range 0x20000000 0x30000000 if (BF54x || BF561)
  295. help
  296. comment "Clock/PLL Setup"
  297. config CLKIN_HZ
  298. int "Frequency of the crystal on the board in Hz"
  299. default "11059200" if BFIN533_STAMP
  300. default "27000000" if BFIN533_EZKIT
  301. default "25000000" if (BFIN537_STAMP || BFIN527_EZKIT || H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN538_EZKIT || BFIN518F-EZBRD)
  302. default "30000000" if BFIN561_EZKIT
  303. default "24576000" if PNAV10
  304. default "10000000" if BFIN532_IP0X
  305. help
  306. The frequency of CLKIN crystal oscillator on the board in Hz.
  307. Warning: This value should match the crystal on the board. Otherwise,
  308. peripherals won't work properly.
  309. config BFIN_KERNEL_CLOCK
  310. bool "Re-program Clocks while Kernel boots?"
  311. default n
  312. help
  313. This option decides if kernel clocks are re-programed from the
  314. bootloader settings. If the clocks are not set, the SDRAM settings
  315. are also not changed, and the Bootloader does 100% of the hardware
  316. configuration.
  317. config PLL_BYPASS
  318. bool "Bypass PLL"
  319. depends on BFIN_KERNEL_CLOCK
  320. default n
  321. config CLKIN_HALF
  322. bool "Half Clock In"
  323. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  324. default n
  325. help
  326. If this is set the clock will be divided by 2, before it goes to the PLL.
  327. config VCO_MULT
  328. int "VCO Multiplier"
  329. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  330. range 1 64
  331. default "22" if BFIN533_EZKIT
  332. default "45" if BFIN533_STAMP
  333. default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
  334. default "22" if BFIN533_BLUETECHNIX_CM
  335. default "20" if (BFIN537_BLUETECHNIX_CM || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
  336. default "20" if BFIN561_EZKIT
  337. default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
  338. help
  339. This controls the frequency of the on-chip PLL. This can be between 1 and 64.
  340. PLL Frequency = (Crystal Frequency) * (this setting)
  341. choice
  342. prompt "Core Clock Divider"
  343. depends on BFIN_KERNEL_CLOCK
  344. default CCLK_DIV_1
  345. help
  346. This sets the frequency of the core. It can be 1, 2, 4 or 8
  347. Core Frequency = (PLL frequency) / (this setting)
  348. config CCLK_DIV_1
  349. bool "1"
  350. config CCLK_DIV_2
  351. bool "2"
  352. config CCLK_DIV_4
  353. bool "4"
  354. config CCLK_DIV_8
  355. bool "8"
  356. endchoice
  357. config SCLK_DIV
  358. int "System Clock Divider"
  359. depends on BFIN_KERNEL_CLOCK
  360. range 1 15
  361. default 5
  362. help
  363. This sets the frequency of the system clock (including SDRAM or DDR).
  364. This can be between 1 and 15
  365. System Clock = (PLL frequency) / (this setting)
  366. choice
  367. prompt "DDR SDRAM Chip Type"
  368. depends on BFIN_KERNEL_CLOCK
  369. depends on BF54x
  370. default MEM_MT46V32M16_5B
  371. config MEM_MT46V32M16_6T
  372. bool "MT46V32M16_6T"
  373. config MEM_MT46V32M16_5B
  374. bool "MT46V32M16_5B"
  375. endchoice
  376. choice
  377. prompt "DDR/SDRAM Timing"
  378. depends on BFIN_KERNEL_CLOCK
  379. default BFIN_KERNEL_CLOCK_MEMINIT_CALC
  380. help
  381. This option allows you to specify Blackfin SDRAM/DDR Timing parameters
  382. The calculated SDRAM timing parameters may not be 100%
  383. accurate - This option is therefore marked experimental.
  384. config BFIN_KERNEL_CLOCK_MEMINIT_CALC
  385. bool "Calculate Timings (EXPERIMENTAL)"
  386. depends on EXPERIMENTAL
  387. config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  388. bool "Provide accurate Timings based on target SCLK"
  389. help
  390. Please consult the Blackfin Hardware Reference Manuals as well
  391. as the memory device datasheet.
  392. http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
  393. endchoice
  394. menu "Memory Init Control"
  395. depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  396. config MEM_DDRCTL0
  397. depends on BF54x
  398. hex "DDRCTL0"
  399. default 0x0
  400. config MEM_DDRCTL1
  401. depends on BF54x
  402. hex "DDRCTL1"
  403. default 0x0
  404. config MEM_DDRCTL2
  405. depends on BF54x
  406. hex "DDRCTL2"
  407. default 0x0
  408. config MEM_EBIU_DDRQUE
  409. depends on BF54x
  410. hex "DDRQUE"
  411. default 0x0
  412. config MEM_SDRRC
  413. depends on !BF54x
  414. hex "SDRRC"
  415. default 0x0
  416. config MEM_SDGCTL
  417. depends on !BF54x
  418. hex "SDGCTL"
  419. default 0x0
  420. endmenu
  421. config MAX_MEM_SIZE
  422. int "Max SDRAM Memory Size in MBytes"
  423. depends on !MPU
  424. default 512
  425. help
  426. This is the max memory size that the kernel will create CPLB
  427. tables for. Your system will not be able to handle any more.
  428. #
  429. # Max & Min Speeds for various Chips
  430. #
  431. config MAX_VCO_HZ
  432. int
  433. default 400000000 if BF512
  434. default 400000000 if BF514
  435. default 400000000 if BF516
  436. default 400000000 if BF518
  437. default 600000000 if BF522
  438. default 400000000 if BF523
  439. default 400000000 if BF524
  440. default 600000000 if BF525
  441. default 400000000 if BF526
  442. default 600000000 if BF527
  443. default 400000000 if BF531
  444. default 400000000 if BF532
  445. default 750000000 if BF533
  446. default 500000000 if BF534
  447. default 400000000 if BF536
  448. default 600000000 if BF537
  449. default 533333333 if BF538
  450. default 533333333 if BF539
  451. default 600000000 if BF542
  452. default 533333333 if BF544
  453. default 600000000 if BF547
  454. default 600000000 if BF548
  455. default 533333333 if BF549
  456. default 600000000 if BF561
  457. config MIN_VCO_HZ
  458. int
  459. default 50000000
  460. config MAX_SCLK_HZ
  461. int
  462. default 133333333
  463. config MIN_SCLK_HZ
  464. int
  465. default 27000000
  466. comment "Kernel Timer/Scheduler"
  467. source kernel/Kconfig.hz
  468. config GENERIC_TIME
  469. bool "Generic time"
  470. depends on !SMP
  471. default y
  472. config GENERIC_CLOCKEVENTS
  473. bool "Generic clock events"
  474. depends on GENERIC_TIME
  475. default y
  476. config CYCLES_CLOCKSOURCE
  477. bool "Use 'CYCLES' as a clocksource (EXPERIMENTAL)"
  478. depends on EXPERIMENTAL
  479. depends on GENERIC_CLOCKEVENTS
  480. depends on !BFIN_SCRATCH_REG_CYCLES
  481. default n
  482. help
  483. If you say Y here, you will enable support for using the 'cycles'
  484. registers as a clock source. Doing so means you will be unable to
  485. safely write to the 'cycles' register during runtime. You will
  486. still be able to read it (such as for performance monitoring), but
  487. writing the registers will most likely crash the kernel.
  488. source kernel/time/Kconfig
  489. comment "Misc"
  490. choice
  491. prompt "Blackfin Exception Scratch Register"
  492. default BFIN_SCRATCH_REG_RETN
  493. help
  494. Select the resource to reserve for the Exception handler:
  495. - RETN: Non-Maskable Interrupt (NMI)
  496. - RETE: Exception Return (JTAG/ICE)
  497. - CYCLES: Performance counter
  498. If you are unsure, please select "RETN".
  499. config BFIN_SCRATCH_REG_RETN
  500. bool "RETN"
  501. help
  502. Use the RETN register in the Blackfin exception handler
  503. as a stack scratch register. This means you cannot
  504. safely use NMI on the Blackfin while running Linux, but
  505. you can debug the system with a JTAG ICE and use the
  506. CYCLES performance registers.
  507. If you are unsure, please select "RETN".
  508. config BFIN_SCRATCH_REG_RETE
  509. bool "RETE"
  510. help
  511. Use the RETE register in the Blackfin exception handler
  512. as a stack scratch register. This means you cannot
  513. safely use a JTAG ICE while debugging a Blackfin board,
  514. but you can safely use the CYCLES performance registers
  515. and the NMI.
  516. If you are unsure, please select "RETN".
  517. config BFIN_SCRATCH_REG_CYCLES
  518. bool "CYCLES"
  519. help
  520. Use the CYCLES register in the Blackfin exception handler
  521. as a stack scratch register. This means you cannot
  522. safely use the CYCLES performance registers on a Blackfin
  523. board at anytime, but you can debug the system with a JTAG
  524. ICE and use the NMI.
  525. If you are unsure, please select "RETN".
  526. endchoice
  527. endmenu
  528. menu "Blackfin Kernel Optimizations"
  529. depends on !SMP
  530. comment "Memory Optimizations"
  531. config I_ENTRY_L1
  532. bool "Locate interrupt entry code in L1 Memory"
  533. default y
  534. help
  535. If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
  536. into L1 instruction memory. (less latency)
  537. config EXCPT_IRQ_SYSC_L1
  538. bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
  539. default y
  540. help
  541. If enabled, the entire ASM lowlevel exception and interrupt entry code
  542. (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
  543. (less latency)
  544. config DO_IRQ_L1
  545. bool "Locate frequently called do_irq dispatcher function in L1 Memory"
  546. default y
  547. help
  548. If enabled, the frequently called do_irq dispatcher function is linked
  549. into L1 instruction memory. (less latency)
  550. config CORE_TIMER_IRQ_L1
  551. bool "Locate frequently called timer_interrupt() function in L1 Memory"
  552. default y
  553. help
  554. If enabled, the frequently called timer_interrupt() function is linked
  555. into L1 instruction memory. (less latency)
  556. config IDLE_L1
  557. bool "Locate frequently idle function in L1 Memory"
  558. default y
  559. help
  560. If enabled, the frequently called idle function is linked
  561. into L1 instruction memory. (less latency)
  562. config SCHEDULE_L1
  563. bool "Locate kernel schedule function in L1 Memory"
  564. default y
  565. help
  566. If enabled, the frequently called kernel schedule is linked
  567. into L1 instruction memory. (less latency)
  568. config ARITHMETIC_OPS_L1
  569. bool "Locate kernel owned arithmetic functions in L1 Memory"
  570. default y
  571. help
  572. If enabled, arithmetic functions are linked
  573. into L1 instruction memory. (less latency)
  574. config ACCESS_OK_L1
  575. bool "Locate access_ok function in L1 Memory"
  576. default y
  577. help
  578. If enabled, the access_ok function is linked
  579. into L1 instruction memory. (less latency)
  580. config MEMSET_L1
  581. bool "Locate memset function in L1 Memory"
  582. default y
  583. help
  584. If enabled, the memset function is linked
  585. into L1 instruction memory. (less latency)
  586. config MEMCPY_L1
  587. bool "Locate memcpy function in L1 Memory"
  588. default y
  589. help
  590. If enabled, the memcpy function is linked
  591. into L1 instruction memory. (less latency)
  592. config SYS_BFIN_SPINLOCK_L1
  593. bool "Locate sys_bfin_spinlock function in L1 Memory"
  594. default y
  595. help
  596. If enabled, sys_bfin_spinlock function is linked
  597. into L1 instruction memory. (less latency)
  598. config IP_CHECKSUM_L1
  599. bool "Locate IP Checksum function in L1 Memory"
  600. default n
  601. help
  602. If enabled, the IP Checksum function is linked
  603. into L1 instruction memory. (less latency)
  604. config CACHELINE_ALIGNED_L1
  605. bool "Locate cacheline_aligned data to L1 Data Memory"
  606. default y if !BF54x
  607. default n if BF54x
  608. depends on !BF531
  609. help
  610. If enabled, cacheline_anligned data is linked
  611. into L1 data memory. (less latency)
  612. config SYSCALL_TAB_L1
  613. bool "Locate Syscall Table L1 Data Memory"
  614. default n
  615. depends on !BF531
  616. help
  617. If enabled, the Syscall LUT is linked
  618. into L1 data memory. (less latency)
  619. config CPLB_SWITCH_TAB_L1
  620. bool "Locate CPLB Switch Tables L1 Data Memory"
  621. default n
  622. depends on !BF531
  623. help
  624. If enabled, the CPLB Switch Tables are linked
  625. into L1 data memory. (less latency)
  626. config APP_STACK_L1
  627. bool "Support locating application stack in L1 Scratch Memory"
  628. default y
  629. help
  630. If enabled the application stack can be located in L1
  631. scratch memory (less latency).
  632. Currently only works with FLAT binaries.
  633. config EXCEPTION_L1_SCRATCH
  634. bool "Locate exception stack in L1 Scratch Memory"
  635. default n
  636. depends on !APP_STACK_L1 && !SYSCALL_TAB_L1
  637. help
  638. Whenever an exception occurs, use the L1 Scratch memory for
  639. stack storage. You cannot place the stacks of FLAT binaries
  640. in L1 when using this option.
  641. If you don't use L1 Scratch, then you should say Y here.
  642. comment "Speed Optimizations"
  643. config BFIN_INS_LOWOVERHEAD
  644. bool "ins[bwl] low overhead, higher interrupt latency"
  645. default y
  646. help
  647. Reads on the Blackfin are speculative. In Blackfin terms, this means
  648. they can be interrupted at any time (even after they have been issued
  649. on to the external bus), and re-issued after the interrupt occurs.
  650. For memory - this is not a big deal, since memory does not change if
  651. it sees a read.
  652. If a FIFO is sitting on the end of the read, it will see two reads,
  653. when the core only sees one since the FIFO receives both the read
  654. which is cancelled (and not delivered to the core) and the one which
  655. is re-issued (which is delivered to the core).
  656. To solve this, interrupts are turned off before reads occur to
  657. I/O space. This option controls which the overhead/latency of
  658. controlling interrupts during this time
  659. "n" turns interrupts off every read
  660. (higher overhead, but lower interrupt latency)
  661. "y" turns interrupts off every loop
  662. (low overhead, but longer interrupt latency)
  663. default behavior is to leave this set to on (type "Y"). If you are experiencing
  664. interrupt latency issues, it is safe and OK to turn this off.
  665. endmenu
  666. choice
  667. prompt "Kernel executes from"
  668. help
  669. Choose the memory type that the kernel will be running in.
  670. config RAMKERNEL
  671. bool "RAM"
  672. help
  673. The kernel will be resident in RAM when running.
  674. config ROMKERNEL
  675. bool "ROM"
  676. help
  677. The kernel will be resident in FLASH/ROM when running.
  678. endchoice
  679. source "mm/Kconfig"
  680. config BFIN_GPTIMERS
  681. tristate "Enable Blackfin General Purpose Timers API"
  682. default n
  683. help
  684. Enable support for the General Purpose Timers API. If you
  685. are unsure, say N.
  686. To compile this driver as a module, choose M here: the module
  687. will be called gptimers.ko.
  688. choice
  689. prompt "Uncached DMA region"
  690. default DMA_UNCACHED_1M
  691. config DMA_UNCACHED_4M
  692. bool "Enable 4M DMA region"
  693. config DMA_UNCACHED_2M
  694. bool "Enable 2M DMA region"
  695. config DMA_UNCACHED_1M
  696. bool "Enable 1M DMA region"
  697. config DMA_UNCACHED_NONE
  698. bool "Disable DMA region"
  699. endchoice
  700. comment "Cache Support"
  701. config BFIN_ICACHE
  702. bool "Enable ICACHE"
  703. config BFIN_DCACHE
  704. bool "Enable DCACHE"
  705. config BFIN_DCACHE_BANKA
  706. bool "Enable only 16k BankA DCACHE - BankB is SRAM"
  707. depends on BFIN_DCACHE && !BF531
  708. default n
  709. config BFIN_ICACHE_LOCK
  710. bool "Enable Instruction Cache Locking"
  711. choice
  712. prompt "Policy"
  713. depends on BFIN_DCACHE
  714. default BFIN_WB if !SMP
  715. default BFIN_WT if SMP
  716. config BFIN_WB
  717. bool "Write back"
  718. depends on !SMP
  719. help
  720. Write Back Policy:
  721. Cached data will be written back to SDRAM only when needed.
  722. This can give a nice increase in performance, but beware of
  723. broken drivers that do not properly invalidate/flush their
  724. cache.
  725. Write Through Policy:
  726. Cached data will always be written back to SDRAM when the
  727. cache is updated. This is a completely safe setting, but
  728. performance is worse than Write Back.
  729. If you are unsure of the options and you want to be safe,
  730. then go with Write Through.
  731. config BFIN_WT
  732. bool "Write through"
  733. help
  734. Write Back Policy:
  735. Cached data will be written back to SDRAM only when needed.
  736. This can give a nice increase in performance, but beware of
  737. broken drivers that do not properly invalidate/flush their
  738. cache.
  739. Write Through Policy:
  740. Cached data will always be written back to SDRAM when the
  741. cache is updated. This is a completely safe setting, but
  742. performance is worse than Write Back.
  743. If you are unsure of the options and you want to be safe,
  744. then go with Write Through.
  745. endchoice
  746. config BFIN_L2_CACHEABLE
  747. bool "Cache L2 SRAM"
  748. depends on (BFIN_DCACHE || BFIN_ICACHE) && (BF54x || (BF561 && !SMP))
  749. default n
  750. help
  751. Select to make L2 SRAM cacheable in L1 data and instruction cache.
  752. config MPU
  753. bool "Enable the memory protection unit (EXPERIMENTAL)"
  754. default n
  755. help
  756. Use the processor's MPU to protect applications from accessing
  757. memory they do not own. This comes at a performance penalty
  758. and is recommended only for debugging.
  759. comment "Asynchonous Memory Configuration"
  760. menu "EBIU_AMGCTL Global Control"
  761. config C_AMCKEN
  762. bool "Enable CLKOUT"
  763. default y
  764. config C_CDPRIO
  765. bool "DMA has priority over core for ext. accesses"
  766. default n
  767. config C_B0PEN
  768. depends on BF561
  769. bool "Bank 0 16 bit packing enable"
  770. default y
  771. config C_B1PEN
  772. depends on BF561
  773. bool "Bank 1 16 bit packing enable"
  774. default y
  775. config C_B2PEN
  776. depends on BF561
  777. bool "Bank 2 16 bit packing enable"
  778. default y
  779. config C_B3PEN
  780. depends on BF561
  781. bool "Bank 3 16 bit packing enable"
  782. default n
  783. choice
  784. prompt"Enable Asynchonous Memory Banks"
  785. default C_AMBEN_ALL
  786. config C_AMBEN
  787. bool "Disable All Banks"
  788. config C_AMBEN_B0
  789. bool "Enable Bank 0"
  790. config C_AMBEN_B0_B1
  791. bool "Enable Bank 0 & 1"
  792. config C_AMBEN_B0_B1_B2
  793. bool "Enable Bank 0 & 1 & 2"
  794. config C_AMBEN_ALL
  795. bool "Enable All Banks"
  796. endchoice
  797. endmenu
  798. menu "EBIU_AMBCTL Control"
  799. config BANK_0
  800. hex "Bank 0"
  801. default 0x7BB0
  802. config BANK_1
  803. hex "Bank 1"
  804. default 0x7BB0
  805. default 0x5558 if BF54x
  806. config BANK_2
  807. hex "Bank 2"
  808. default 0x7BB0
  809. config BANK_3
  810. hex "Bank 3"
  811. default 0x99B3
  812. endmenu
  813. config EBIU_MBSCTLVAL
  814. hex "EBIU Bank Select Control Register"
  815. depends on BF54x
  816. default 0
  817. config EBIU_MODEVAL
  818. hex "Flash Memory Mode Control Register"
  819. depends on BF54x
  820. default 1
  821. config EBIU_FCTLVAL
  822. hex "Flash Memory Bank Control Register"
  823. depends on BF54x
  824. default 6
  825. config HARDWARE_PM
  826. bool "OProfile use hardware porformance monitor"
  827. depends on OPROFILE=y
  828. default n
  829. endmenu
  830. #############################################################################
  831. menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
  832. config PCI
  833. bool "PCI support"
  834. depends on BROKEN
  835. help
  836. Support for PCI bus.
  837. source "drivers/pci/Kconfig"
  838. config HOTPLUG
  839. bool "Support for hot-pluggable device"
  840. help
  841. Say Y here if you want to plug devices into your computer while
  842. the system is running, and be able to use them quickly. In many
  843. cases, the devices can likewise be unplugged at any time too.
  844. One well known example of this is PCMCIA- or PC-cards, credit-card
  845. size devices such as network cards, modems or hard drives which are
  846. plugged into slots found on all modern laptop computers. Another
  847. example, used on modern desktops as well as laptops, is USB.
  848. Enable HOTPLUG and build a modular kernel. Get agent software
  849. (from <http://linux-hotplug.sourceforge.net/>) and install it.
  850. Then your kernel will automatically call out to a user mode "policy
  851. agent" (/sbin/hotplug) to load modules and set up software needed
  852. to use devices as you hotplug them.
  853. source "drivers/pcmcia/Kconfig"
  854. source "drivers/pci/hotplug/Kconfig"
  855. endmenu
  856. menu "Executable file formats"
  857. source "fs/Kconfig.binfmt"
  858. endmenu
  859. menu "Power management options"
  860. source "kernel/power/Kconfig"
  861. config ARCH_SUSPEND_POSSIBLE
  862. def_bool y
  863. depends on !SMP
  864. choice
  865. prompt "Standby Power Saving Mode"
  866. depends on PM
  867. default PM_BFIN_SLEEP_DEEPER
  868. config PM_BFIN_SLEEP_DEEPER
  869. bool "Sleep Deeper"
  870. help
  871. Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
  872. power dissipation by disabling the clock to the processor core (CCLK).
  873. Furthermore, Standby sets the internal power supply voltage (VDDINT)
  874. to 0.85 V to provide the greatest power savings, while preserving the
  875. processor state.
  876. The PLL and system clock (SCLK) continue to operate at a very low
  877. frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
  878. the SDRAM is put into Self Refresh Mode. Typically an external event
  879. such as GPIO interrupt or RTC activity wakes up the processor.
  880. Various Peripherals such as UART, SPORT, PPI may not function as
  881. normal during Sleep Deeper, due to the reduced SCLK frequency.
  882. When in the sleep mode, system DMA access to L1 memory is not supported.
  883. If unsure, select "Sleep Deeper".
  884. config PM_BFIN_SLEEP
  885. bool "Sleep"
  886. help
  887. Sleep Mode (High Power Savings) - The sleep mode reduces power
  888. dissipation by disabling the clock to the processor core (CCLK).
  889. The PLL and system clock (SCLK), however, continue to operate in
  890. this mode. Typically an external event or RTC activity will wake
  891. up the processor. When in the sleep mode, system DMA access to L1
  892. memory is not supported.
  893. If unsure, select "Sleep Deeper".
  894. endchoice
  895. config PM_WAKEUP_BY_GPIO
  896. bool "Allow Wakeup from Standby by GPIO"
  897. config PM_WAKEUP_GPIO_NUMBER
  898. int "GPIO number"
  899. range 0 47
  900. depends on PM_WAKEUP_BY_GPIO
  901. default 2
  902. choice
  903. prompt "GPIO Polarity"
  904. depends on PM_WAKEUP_BY_GPIO
  905. default PM_WAKEUP_GPIO_POLAR_H
  906. config PM_WAKEUP_GPIO_POLAR_H
  907. bool "Active High"
  908. config PM_WAKEUP_GPIO_POLAR_L
  909. bool "Active Low"
  910. config PM_WAKEUP_GPIO_POLAR_EDGE_F
  911. bool "Falling EDGE"
  912. config PM_WAKEUP_GPIO_POLAR_EDGE_R
  913. bool "Rising EDGE"
  914. config PM_WAKEUP_GPIO_POLAR_EDGE_B
  915. bool "Both EDGE"
  916. endchoice
  917. comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
  918. depends on PM
  919. config PM_BFIN_WAKE_PH6
  920. bool "Allow Wake-Up from on-chip PHY or PH6 GP"
  921. depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
  922. default n
  923. help
  924. Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
  925. config PM_BFIN_WAKE_GP
  926. bool "Allow Wake-Up from GPIOs"
  927. depends on PM && BF54x
  928. default n
  929. help
  930. Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
  931. endmenu
  932. menu "CPU Frequency scaling"
  933. source "drivers/cpufreq/Kconfig"
  934. config BFIN_CPU_FREQ
  935. bool
  936. depends on CPU_FREQ
  937. select CPU_FREQ_TABLE
  938. default y
  939. config CPU_VOLTAGE
  940. bool "CPU Voltage scaling"
  941. depends on EXPERIMENTAL
  942. depends on CPU_FREQ
  943. default n
  944. help
  945. Say Y here if you want CPU voltage scaling according to the CPU frequency.
  946. This option violates the PLL BYPASS recommendation in the Blackfin Processor
  947. manuals. There is a theoretical risk that during VDDINT transitions
  948. the PLL may unlock.
  949. endmenu
  950. source "net/Kconfig"
  951. source "drivers/Kconfig"
  952. source "fs/Kconfig"
  953. source "arch/blackfin/Kconfig.debug"
  954. source "security/Kconfig"
  955. source "crypto/Kconfig"
  956. source "lib/Kconfig"