control.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * OMAP2/3 System Control Module register access
  3. *
  4. * Copyright (C) 2007, 2012 Texas Instruments, Inc.
  5. * Copyright (C) 2007 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/io.h>
  16. #include "soc.h"
  17. #include "iomap.h"
  18. #include "common.h"
  19. #include "cm-regbits-34xx.h"
  20. #include "prm-regbits-34xx.h"
  21. #include "prm2xxx_3xxx.h"
  22. #include "cm2xxx_3xxx.h"
  23. #include "sdrc.h"
  24. #include "pm.h"
  25. #include "control.h"
  26. /* Used by omap3_ctrl_save_padconf() */
  27. #define START_PADCONF_SAVE 0x2
  28. #define PADCONF_SAVE_DONE 0x1
  29. static void __iomem *omap2_ctrl_base;
  30. static void __iomem *omap4_ctrl_pad_base;
  31. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  32. struct omap3_scratchpad {
  33. u32 boot_config_ptr;
  34. u32 public_restore_ptr;
  35. u32 secure_ram_restore_ptr;
  36. u32 sdrc_module_semaphore;
  37. u32 prcm_block_offset;
  38. u32 sdrc_block_offset;
  39. };
  40. struct omap3_scratchpad_prcm_block {
  41. u32 prm_clksrc_ctrl;
  42. u32 prm_clksel;
  43. u32 cm_clksel_core;
  44. u32 cm_clksel_wkup;
  45. u32 cm_clken_pll;
  46. u32 cm_autoidle_pll;
  47. u32 cm_clksel1_pll;
  48. u32 cm_clksel2_pll;
  49. u32 cm_clksel3_pll;
  50. u32 cm_clken_pll_mpu;
  51. u32 cm_autoidle_pll_mpu;
  52. u32 cm_clksel1_pll_mpu;
  53. u32 cm_clksel2_pll_mpu;
  54. u32 prcm_block_size;
  55. };
  56. struct omap3_scratchpad_sdrc_block {
  57. u16 sysconfig;
  58. u16 cs_cfg;
  59. u16 sharing;
  60. u16 err_type;
  61. u32 dll_a_ctrl;
  62. u32 dll_b_ctrl;
  63. u32 power;
  64. u32 cs_0;
  65. u32 mcfg_0;
  66. u16 mr_0;
  67. u16 emr_1_0;
  68. u16 emr_2_0;
  69. u16 emr_3_0;
  70. u32 actim_ctrla_0;
  71. u32 actim_ctrlb_0;
  72. u32 rfr_ctrl_0;
  73. u32 cs_1;
  74. u32 mcfg_1;
  75. u16 mr_1;
  76. u16 emr_1_1;
  77. u16 emr_2_1;
  78. u16 emr_3_1;
  79. u32 actim_ctrla_1;
  80. u32 actim_ctrlb_1;
  81. u32 rfr_ctrl_1;
  82. u16 dcdl_1_ctrl;
  83. u16 dcdl_2_ctrl;
  84. u32 flags;
  85. u32 block_size;
  86. };
  87. void *omap3_secure_ram_storage;
  88. /*
  89. * This is used to store ARM registers in SDRAM before attempting
  90. * an MPU OFF. The save and restore happens from the SRAM sleep code.
  91. * The address is stored in scratchpad, so that it can be used
  92. * during the restore path.
  93. */
  94. u32 omap3_arm_context[128];
  95. struct omap3_control_regs {
  96. u32 sysconfig;
  97. u32 devconf0;
  98. u32 mem_dftrw0;
  99. u32 mem_dftrw1;
  100. u32 msuspendmux_0;
  101. u32 msuspendmux_1;
  102. u32 msuspendmux_2;
  103. u32 msuspendmux_3;
  104. u32 msuspendmux_4;
  105. u32 msuspendmux_5;
  106. u32 sec_ctrl;
  107. u32 devconf1;
  108. u32 csirxfe;
  109. u32 iva2_bootaddr;
  110. u32 iva2_bootmod;
  111. u32 debobs_0;
  112. u32 debobs_1;
  113. u32 debobs_2;
  114. u32 debobs_3;
  115. u32 debobs_4;
  116. u32 debobs_5;
  117. u32 debobs_6;
  118. u32 debobs_7;
  119. u32 debobs_8;
  120. u32 prog_io0;
  121. u32 prog_io1;
  122. u32 dss_dpll_spreading;
  123. u32 core_dpll_spreading;
  124. u32 per_dpll_spreading;
  125. u32 usbhost_dpll_spreading;
  126. u32 pbias_lite;
  127. u32 temp_sensor;
  128. u32 sramldo4;
  129. u32 sramldo5;
  130. u32 csi;
  131. u32 padconf_sys_nirq;
  132. };
  133. static struct omap3_control_regs control_context;
  134. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
  135. #define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg))
  136. #define OMAP4_CTRL_PAD_REGADDR(reg) (omap4_ctrl_pad_base + (reg))
  137. void __init omap2_set_globals_control(struct omap_globals *omap2_globals)
  138. {
  139. if (omap2_globals->ctrl)
  140. omap2_ctrl_base = omap2_globals->ctrl;
  141. if (omap2_globals->ctrl_pad)
  142. omap4_ctrl_pad_base = omap2_globals->ctrl_pad;
  143. }
  144. void __iomem *omap_ctrl_base_get(void)
  145. {
  146. return omap2_ctrl_base;
  147. }
  148. u8 omap_ctrl_readb(u16 offset)
  149. {
  150. return __raw_readb(OMAP_CTRL_REGADDR(offset));
  151. }
  152. u16 omap_ctrl_readw(u16 offset)
  153. {
  154. return __raw_readw(OMAP_CTRL_REGADDR(offset));
  155. }
  156. u32 omap_ctrl_readl(u16 offset)
  157. {
  158. return __raw_readl(OMAP_CTRL_REGADDR(offset));
  159. }
  160. void omap_ctrl_writeb(u8 val, u16 offset)
  161. {
  162. __raw_writeb(val, OMAP_CTRL_REGADDR(offset));
  163. }
  164. void omap_ctrl_writew(u16 val, u16 offset)
  165. {
  166. __raw_writew(val, OMAP_CTRL_REGADDR(offset));
  167. }
  168. void omap_ctrl_writel(u32 val, u16 offset)
  169. {
  170. __raw_writel(val, OMAP_CTRL_REGADDR(offset));
  171. }
  172. /*
  173. * On OMAP4 control pad are not addressable from control
  174. * core base. So the common omap_ctrl_read/write APIs breaks
  175. * Hence export separate APIs to manage the omap4 pad control
  176. * registers. This APIs will work only for OMAP4
  177. */
  178. u32 omap4_ctrl_pad_readl(u16 offset)
  179. {
  180. return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset));
  181. }
  182. void omap4_ctrl_pad_writel(u32 val, u16 offset)
  183. {
  184. __raw_writel(val, OMAP4_CTRL_PAD_REGADDR(offset));
  185. }
  186. #ifdef CONFIG_ARCH_OMAP3
  187. /**
  188. * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
  189. * @bootmode: 8-bit value to pass to some boot code
  190. *
  191. * Set the bootmode in the scratchpad RAM. This is used after the
  192. * system restarts. Not sure what actually uses this - it may be the
  193. * bootloader, rather than the boot ROM - contrary to the preserved
  194. * comment below. No return value.
  195. */
  196. void omap3_ctrl_write_boot_mode(u8 bootmode)
  197. {
  198. u32 l;
  199. l = ('B' << 24) | ('M' << 16) | bootmode;
  200. /*
  201. * Reserve the first word in scratchpad for communicating
  202. * with the boot ROM. A pointer to a data structure
  203. * describing the boot process can be stored there,
  204. * cf. OMAP34xx TRM, Initialization / Software Booting
  205. * Configuration.
  206. *
  207. * XXX This should use some omap_ctrl_writel()-type function
  208. */
  209. __raw_writel(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
  210. }
  211. #endif
  212. /**
  213. * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor
  214. * @bootaddr: physical address of the boot loader
  215. *
  216. * Set boot address for the boot loader of a supported processor
  217. * when a power ON sequence occurs.
  218. */
  219. void omap_ctrl_write_dsp_boot_addr(u32 bootaddr)
  220. {
  221. u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR :
  222. cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR :
  223. cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
  224. 0;
  225. if (!offset) {
  226. pr_err("%s: unsupported omap type\n", __func__);
  227. return;
  228. }
  229. omap_ctrl_writel(bootaddr, offset);
  230. }
  231. /**
  232. * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor
  233. * @bootmode: 8-bit value to pass to some boot code
  234. *
  235. * Sets boot mode for the boot loader of a supported processor
  236. * when a power ON sequence occurs.
  237. */
  238. void omap_ctrl_write_dsp_boot_mode(u8 bootmode)
  239. {
  240. u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD :
  241. cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTMOD :
  242. 0;
  243. if (!offset) {
  244. pr_err("%s: unsupported omap type\n", __func__);
  245. return;
  246. }
  247. omap_ctrl_writel(bootmode, offset);
  248. }
  249. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  250. /*
  251. * Clears the scratchpad contents in case of cold boot-
  252. * called during bootup
  253. */
  254. void omap3_clear_scratchpad_contents(void)
  255. {
  256. u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
  257. void __iomem *v_addr;
  258. u32 offset = 0;
  259. v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
  260. if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
  261. OMAP3430_GLOBAL_COLD_RST_MASK) {
  262. for ( ; offset <= max_offset; offset += 0x4)
  263. __raw_writel(0x0, (v_addr + offset));
  264. omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
  265. OMAP3430_GR_MOD,
  266. OMAP3_PRM_RSTST_OFFSET);
  267. }
  268. }
  269. /* Populate the scratchpad structure with restore structure */
  270. void omap3_save_scratchpad_contents(void)
  271. {
  272. void __iomem *scratchpad_address;
  273. u32 arm_context_addr;
  274. struct omap3_scratchpad scratchpad_contents;
  275. struct omap3_scratchpad_prcm_block prcm_block_contents;
  276. struct omap3_scratchpad_sdrc_block sdrc_block_contents;
  277. /*
  278. * Populate the Scratchpad contents
  279. *
  280. * The "get_*restore_pointer" functions are used to provide a
  281. * physical restore address where the ROM code jumps while waking
  282. * up from MPU OFF/OSWR state.
  283. * The restore pointer is stored into the scratchpad.
  284. */
  285. scratchpad_contents.boot_config_ptr = 0x0;
  286. if (cpu_is_omap3630())
  287. scratchpad_contents.public_restore_ptr =
  288. virt_to_phys(omap3_restore_3630);
  289. else if (omap_rev() != OMAP3430_REV_ES3_0 &&
  290. omap_rev() != OMAP3430_REV_ES3_1)
  291. scratchpad_contents.public_restore_ptr =
  292. virt_to_phys(omap3_restore);
  293. else
  294. scratchpad_contents.public_restore_ptr =
  295. virt_to_phys(omap3_restore_es3);
  296. if (omap_type() == OMAP2_DEVICE_TYPE_GP)
  297. scratchpad_contents.secure_ram_restore_ptr = 0x0;
  298. else
  299. scratchpad_contents.secure_ram_restore_ptr =
  300. (u32) __pa(omap3_secure_ram_storage);
  301. scratchpad_contents.sdrc_module_semaphore = 0x0;
  302. scratchpad_contents.prcm_block_offset = 0x2C;
  303. scratchpad_contents.sdrc_block_offset = 0x64;
  304. /* Populate the PRCM block contents */
  305. prcm_block_contents.prm_clksrc_ctrl =
  306. omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
  307. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  308. prcm_block_contents.prm_clksel =
  309. omap2_prm_read_mod_reg(OMAP3430_CCR_MOD,
  310. OMAP3_PRM_CLKSEL_OFFSET);
  311. prcm_block_contents.cm_clksel_core =
  312. omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL);
  313. prcm_block_contents.cm_clksel_wkup =
  314. omap2_cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
  315. prcm_block_contents.cm_clken_pll =
  316. omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  317. /*
  318. * As per erratum i671, ROM code does not respect the PER DPLL
  319. * programming scheme if CM_AUTOIDLE_PLL..AUTO_PERIPH_DPLL == 1.
  320. * Then, in anycase, clear these bits to avoid extra latencies.
  321. */
  322. prcm_block_contents.cm_autoidle_pll =
  323. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE) &
  324. ~OMAP3430_AUTO_PERIPH_DPLL_MASK;
  325. prcm_block_contents.cm_clksel1_pll =
  326. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL);
  327. prcm_block_contents.cm_clksel2_pll =
  328. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL);
  329. prcm_block_contents.cm_clksel3_pll =
  330. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3);
  331. prcm_block_contents.cm_clken_pll_mpu =
  332. omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL);
  333. prcm_block_contents.cm_autoidle_pll_mpu =
  334. omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL);
  335. prcm_block_contents.cm_clksel1_pll_mpu =
  336. omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL);
  337. prcm_block_contents.cm_clksel2_pll_mpu =
  338. omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL);
  339. prcm_block_contents.prcm_block_size = 0x0;
  340. /* Populate the SDRC block contents */
  341. sdrc_block_contents.sysconfig =
  342. (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
  343. sdrc_block_contents.cs_cfg =
  344. (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
  345. sdrc_block_contents.sharing =
  346. (sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
  347. sdrc_block_contents.err_type =
  348. (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
  349. sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
  350. sdrc_block_contents.dll_b_ctrl = 0x0;
  351. /*
  352. * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
  353. * be programed to issue automatic self refresh on timeout
  354. * of AUTO_CNT = 1 prior to any transition to OFF mode.
  355. */
  356. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
  357. && (omap_rev() >= OMAP3430_REV_ES3_0))
  358. sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
  359. ~(SDRC_POWER_AUTOCOUNT_MASK|
  360. SDRC_POWER_CLKCTRL_MASK)) |
  361. (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
  362. SDRC_SELF_REFRESH_ON_AUTOCOUNT;
  363. else
  364. sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
  365. sdrc_block_contents.cs_0 = 0x0;
  366. sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
  367. sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
  368. sdrc_block_contents.emr_1_0 = 0x0;
  369. sdrc_block_contents.emr_2_0 = 0x0;
  370. sdrc_block_contents.emr_3_0 = 0x0;
  371. sdrc_block_contents.actim_ctrla_0 =
  372. sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
  373. sdrc_block_contents.actim_ctrlb_0 =
  374. sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
  375. sdrc_block_contents.rfr_ctrl_0 =
  376. sdrc_read_reg(SDRC_RFR_CTRL_0);
  377. sdrc_block_contents.cs_1 = 0x0;
  378. sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
  379. sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
  380. sdrc_block_contents.emr_1_1 = 0x0;
  381. sdrc_block_contents.emr_2_1 = 0x0;
  382. sdrc_block_contents.emr_3_1 = 0x0;
  383. sdrc_block_contents.actim_ctrla_1 =
  384. sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
  385. sdrc_block_contents.actim_ctrlb_1 =
  386. sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
  387. sdrc_block_contents.rfr_ctrl_1 =
  388. sdrc_read_reg(SDRC_RFR_CTRL_1);
  389. sdrc_block_contents.dcdl_1_ctrl = 0x0;
  390. sdrc_block_contents.dcdl_2_ctrl = 0x0;
  391. sdrc_block_contents.flags = 0x0;
  392. sdrc_block_contents.block_size = 0x0;
  393. arm_context_addr = virt_to_phys(omap3_arm_context);
  394. /* Copy all the contents to the scratchpad location */
  395. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  396. memcpy_toio(scratchpad_address, &scratchpad_contents,
  397. sizeof(scratchpad_contents));
  398. /* Scratchpad contents being 32 bits, a divide by 4 done here */
  399. memcpy_toio(scratchpad_address +
  400. scratchpad_contents.prcm_block_offset,
  401. &prcm_block_contents, sizeof(prcm_block_contents));
  402. memcpy_toio(scratchpad_address +
  403. scratchpad_contents.sdrc_block_offset,
  404. &sdrc_block_contents, sizeof(sdrc_block_contents));
  405. /*
  406. * Copies the address of the location in SDRAM where ARM
  407. * registers get saved during a MPU OFF transition.
  408. */
  409. memcpy_toio(scratchpad_address +
  410. scratchpad_contents.sdrc_block_offset +
  411. sizeof(sdrc_block_contents), &arm_context_addr, 4);
  412. }
  413. void omap3_control_save_context(void)
  414. {
  415. control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
  416. control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  417. control_context.mem_dftrw0 =
  418. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
  419. control_context.mem_dftrw1 =
  420. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
  421. control_context.msuspendmux_0 =
  422. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
  423. control_context.msuspendmux_1 =
  424. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
  425. control_context.msuspendmux_2 =
  426. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
  427. control_context.msuspendmux_3 =
  428. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
  429. control_context.msuspendmux_4 =
  430. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
  431. control_context.msuspendmux_5 =
  432. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
  433. control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
  434. control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
  435. control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
  436. control_context.iva2_bootaddr =
  437. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
  438. control_context.iva2_bootmod =
  439. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
  440. control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
  441. control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
  442. control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
  443. control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
  444. control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
  445. control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
  446. control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
  447. control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
  448. control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
  449. control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
  450. control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  451. control_context.dss_dpll_spreading =
  452. omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  453. control_context.core_dpll_spreading =
  454. omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  455. control_context.per_dpll_spreading =
  456. omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
  457. control_context.usbhost_dpll_spreading =
  458. omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  459. control_context.pbias_lite =
  460. omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
  461. control_context.temp_sensor =
  462. omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
  463. control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
  464. control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
  465. control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
  466. control_context.padconf_sys_nirq =
  467. omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  468. return;
  469. }
  470. void omap3_control_restore_context(void)
  471. {
  472. omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
  473. omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
  474. omap_ctrl_writel(control_context.mem_dftrw0,
  475. OMAP343X_CONTROL_MEM_DFTRW0);
  476. omap_ctrl_writel(control_context.mem_dftrw1,
  477. OMAP343X_CONTROL_MEM_DFTRW1);
  478. omap_ctrl_writel(control_context.msuspendmux_0,
  479. OMAP2_CONTROL_MSUSPENDMUX_0);
  480. omap_ctrl_writel(control_context.msuspendmux_1,
  481. OMAP2_CONTROL_MSUSPENDMUX_1);
  482. omap_ctrl_writel(control_context.msuspendmux_2,
  483. OMAP2_CONTROL_MSUSPENDMUX_2);
  484. omap_ctrl_writel(control_context.msuspendmux_3,
  485. OMAP2_CONTROL_MSUSPENDMUX_3);
  486. omap_ctrl_writel(control_context.msuspendmux_4,
  487. OMAP2_CONTROL_MSUSPENDMUX_4);
  488. omap_ctrl_writel(control_context.msuspendmux_5,
  489. OMAP2_CONTROL_MSUSPENDMUX_5);
  490. omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
  491. omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
  492. omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
  493. omap_ctrl_writel(control_context.iva2_bootaddr,
  494. OMAP343X_CONTROL_IVA2_BOOTADDR);
  495. omap_ctrl_writel(control_context.iva2_bootmod,
  496. OMAP343X_CONTROL_IVA2_BOOTMOD);
  497. omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
  498. omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
  499. omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
  500. omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
  501. omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
  502. omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
  503. omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
  504. omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
  505. omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
  506. omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
  507. omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
  508. omap_ctrl_writel(control_context.dss_dpll_spreading,
  509. OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  510. omap_ctrl_writel(control_context.core_dpll_spreading,
  511. OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  512. omap_ctrl_writel(control_context.per_dpll_spreading,
  513. OMAP343X_CONTROL_PER_DPLL_SPREADING);
  514. omap_ctrl_writel(control_context.usbhost_dpll_spreading,
  515. OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  516. omap_ctrl_writel(control_context.pbias_lite,
  517. OMAP343X_CONTROL_PBIAS_LITE);
  518. omap_ctrl_writel(control_context.temp_sensor,
  519. OMAP343X_CONTROL_TEMP_SENSOR);
  520. omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
  521. omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
  522. omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
  523. omap_ctrl_writel(control_context.padconf_sys_nirq,
  524. OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  525. return;
  526. }
  527. void omap3630_ctrl_disable_rta(void)
  528. {
  529. if (!cpu_is_omap3630())
  530. return;
  531. omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL);
  532. }
  533. /**
  534. * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
  535. *
  536. * Tell the SCM to start saving the padconf registers, then wait for
  537. * the process to complete. Returns 0 unconditionally, although it
  538. * should also eventually be able to return -ETIMEDOUT, if the save
  539. * does not complete.
  540. *
  541. * XXX This function is missing a timeout. What should it be?
  542. */
  543. int omap3_ctrl_save_padconf(void)
  544. {
  545. u32 cpo;
  546. /* Save the padconf registers */
  547. cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  548. cpo |= START_PADCONF_SAVE;
  549. omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF);
  550. /* wait for the save to complete */
  551. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  552. & PADCONF_SAVE_DONE))
  553. udelay(1);
  554. return 0;
  555. }
  556. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */