r100.c 90 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /*
  62. * PCI GART
  63. */
  64. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  65. {
  66. /* TODO: can we do somethings here ? */
  67. /* It seems hw only cache one entry so we should discard this
  68. * entry otherwise if first GPU GART read hit this entry it
  69. * could end up in wrong address. */
  70. }
  71. int r100_pci_gart_init(struct radeon_device *rdev)
  72. {
  73. int r;
  74. if (rdev->gart.table.ram.ptr) {
  75. WARN(1, "R100 PCI GART already initialized.\n");
  76. return 0;
  77. }
  78. /* Initialize common gart structure */
  79. r = radeon_gart_init(rdev);
  80. if (r)
  81. return r;
  82. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  83. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  84. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  85. return radeon_gart_table_ram_alloc(rdev);
  86. }
  87. int r100_pci_gart_enable(struct radeon_device *rdev)
  88. {
  89. uint32_t tmp;
  90. /* discard memory request outside of configured range */
  91. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  92. WREG32(RADEON_AIC_CNTL, tmp);
  93. /* set address range for PCI address translate */
  94. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  95. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  96. WREG32(RADEON_AIC_HI_ADDR, tmp);
  97. /* Enable bus mastering */
  98. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  99. WREG32(RADEON_BUS_CNTL, tmp);
  100. /* set PCI GART page-table base address */
  101. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  102. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  103. WREG32(RADEON_AIC_CNTL, tmp);
  104. r100_pci_gart_tlb_flush(rdev);
  105. rdev->gart.ready = true;
  106. return 0;
  107. }
  108. void r100_pci_gart_disable(struct radeon_device *rdev)
  109. {
  110. uint32_t tmp;
  111. /* discard memory request outside of configured range */
  112. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  113. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  114. WREG32(RADEON_AIC_LO_ADDR, 0);
  115. WREG32(RADEON_AIC_HI_ADDR, 0);
  116. }
  117. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  118. {
  119. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  120. return -EINVAL;
  121. }
  122. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  123. return 0;
  124. }
  125. void r100_pci_gart_fini(struct radeon_device *rdev)
  126. {
  127. r100_pci_gart_disable(rdev);
  128. radeon_gart_table_ram_free(rdev);
  129. radeon_gart_fini(rdev);
  130. }
  131. int r100_irq_set(struct radeon_device *rdev)
  132. {
  133. uint32_t tmp = 0;
  134. if (rdev->irq.sw_int) {
  135. tmp |= RADEON_SW_INT_ENABLE;
  136. }
  137. if (rdev->irq.crtc_vblank_int[0]) {
  138. tmp |= RADEON_CRTC_VBLANK_MASK;
  139. }
  140. if (rdev->irq.crtc_vblank_int[1]) {
  141. tmp |= RADEON_CRTC2_VBLANK_MASK;
  142. }
  143. WREG32(RADEON_GEN_INT_CNTL, tmp);
  144. return 0;
  145. }
  146. void r100_irq_disable(struct radeon_device *rdev)
  147. {
  148. u32 tmp;
  149. WREG32(R_000040_GEN_INT_CNTL, 0);
  150. /* Wait and acknowledge irq */
  151. mdelay(1);
  152. tmp = RREG32(R_000044_GEN_INT_STATUS);
  153. WREG32(R_000044_GEN_INT_STATUS, tmp);
  154. }
  155. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  156. {
  157. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  158. uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT |
  159. RADEON_CRTC2_VBLANK_STAT;
  160. if (irqs) {
  161. WREG32(RADEON_GEN_INT_STATUS, irqs);
  162. }
  163. return irqs & irq_mask;
  164. }
  165. int r100_irq_process(struct radeon_device *rdev)
  166. {
  167. uint32_t status, msi_rearm;
  168. status = r100_irq_ack(rdev);
  169. if (!status) {
  170. return IRQ_NONE;
  171. }
  172. if (rdev->shutdown) {
  173. return IRQ_NONE;
  174. }
  175. while (status) {
  176. /* SW interrupt */
  177. if (status & RADEON_SW_INT_TEST) {
  178. radeon_fence_process(rdev);
  179. }
  180. /* Vertical blank interrupts */
  181. if (status & RADEON_CRTC_VBLANK_STAT) {
  182. drm_handle_vblank(rdev->ddev, 0);
  183. }
  184. if (status & RADEON_CRTC2_VBLANK_STAT) {
  185. drm_handle_vblank(rdev->ddev, 1);
  186. }
  187. status = r100_irq_ack(rdev);
  188. }
  189. if (rdev->msi_enabled) {
  190. switch (rdev->family) {
  191. case CHIP_RS400:
  192. case CHIP_RS480:
  193. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  194. WREG32(RADEON_AIC_CNTL, msi_rearm);
  195. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  196. break;
  197. default:
  198. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  199. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  200. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  201. break;
  202. }
  203. }
  204. return IRQ_HANDLED;
  205. }
  206. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  207. {
  208. if (crtc == 0)
  209. return RREG32(RADEON_CRTC_CRNT_FRAME);
  210. else
  211. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  212. }
  213. void r100_fence_ring_emit(struct radeon_device *rdev,
  214. struct radeon_fence *fence)
  215. {
  216. /* Who ever call radeon_fence_emit should call ring_lock and ask
  217. * for enough space (today caller are ib schedule and buffer move) */
  218. /* Wait until IDLE & CLEAN */
  219. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  220. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  221. /* Emit fence sequence & fire IRQ */
  222. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  223. radeon_ring_write(rdev, fence->seq);
  224. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  225. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  226. }
  227. int r100_wb_init(struct radeon_device *rdev)
  228. {
  229. int r;
  230. if (rdev->wb.wb_obj == NULL) {
  231. r = radeon_object_create(rdev, NULL, RADEON_GPU_PAGE_SIZE,
  232. true,
  233. RADEON_GEM_DOMAIN_GTT,
  234. false, &rdev->wb.wb_obj);
  235. if (r) {
  236. DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r);
  237. return r;
  238. }
  239. r = radeon_object_pin(rdev->wb.wb_obj,
  240. RADEON_GEM_DOMAIN_GTT,
  241. &rdev->wb.gpu_addr);
  242. if (r) {
  243. DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r);
  244. return r;
  245. }
  246. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  247. if (r) {
  248. DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r);
  249. return r;
  250. }
  251. }
  252. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  253. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  254. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  255. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  256. return 0;
  257. }
  258. void r100_wb_disable(struct radeon_device *rdev)
  259. {
  260. WREG32(R_000770_SCRATCH_UMSK, 0);
  261. }
  262. void r100_wb_fini(struct radeon_device *rdev)
  263. {
  264. r100_wb_disable(rdev);
  265. if (rdev->wb.wb_obj) {
  266. radeon_object_kunmap(rdev->wb.wb_obj);
  267. radeon_object_unpin(rdev->wb.wb_obj);
  268. radeon_object_unref(&rdev->wb.wb_obj);
  269. rdev->wb.wb = NULL;
  270. rdev->wb.wb_obj = NULL;
  271. }
  272. }
  273. int r100_copy_blit(struct radeon_device *rdev,
  274. uint64_t src_offset,
  275. uint64_t dst_offset,
  276. unsigned num_pages,
  277. struct radeon_fence *fence)
  278. {
  279. uint32_t cur_pages;
  280. uint32_t stride_bytes = PAGE_SIZE;
  281. uint32_t pitch;
  282. uint32_t stride_pixels;
  283. unsigned ndw;
  284. int num_loops;
  285. int r = 0;
  286. /* radeon limited to 16k stride */
  287. stride_bytes &= 0x3fff;
  288. /* radeon pitch is /64 */
  289. pitch = stride_bytes / 64;
  290. stride_pixels = stride_bytes / 4;
  291. num_loops = DIV_ROUND_UP(num_pages, 8191);
  292. /* Ask for enough room for blit + flush + fence */
  293. ndw = 64 + (10 * num_loops);
  294. r = radeon_ring_lock(rdev, ndw);
  295. if (r) {
  296. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  297. return -EINVAL;
  298. }
  299. while (num_pages > 0) {
  300. cur_pages = num_pages;
  301. if (cur_pages > 8191) {
  302. cur_pages = 8191;
  303. }
  304. num_pages -= cur_pages;
  305. /* pages are in Y direction - height
  306. page width in X direction - width */
  307. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  308. radeon_ring_write(rdev,
  309. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  310. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  311. RADEON_GMC_SRC_CLIPPING |
  312. RADEON_GMC_DST_CLIPPING |
  313. RADEON_GMC_BRUSH_NONE |
  314. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  315. RADEON_GMC_SRC_DATATYPE_COLOR |
  316. RADEON_ROP3_S |
  317. RADEON_DP_SRC_SOURCE_MEMORY |
  318. RADEON_GMC_CLR_CMP_CNTL_DIS |
  319. RADEON_GMC_WR_MSK_DIS);
  320. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  321. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  322. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  323. radeon_ring_write(rdev, 0);
  324. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  325. radeon_ring_write(rdev, num_pages);
  326. radeon_ring_write(rdev, num_pages);
  327. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  328. }
  329. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  330. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  331. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  332. radeon_ring_write(rdev,
  333. RADEON_WAIT_2D_IDLECLEAN |
  334. RADEON_WAIT_HOST_IDLECLEAN |
  335. RADEON_WAIT_DMA_GUI_IDLE);
  336. if (fence) {
  337. r = radeon_fence_emit(rdev, fence);
  338. }
  339. radeon_ring_unlock_commit(rdev);
  340. return r;
  341. }
  342. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  343. {
  344. unsigned i;
  345. u32 tmp;
  346. for (i = 0; i < rdev->usec_timeout; i++) {
  347. tmp = RREG32(R_000E40_RBBM_STATUS);
  348. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  349. return 0;
  350. }
  351. udelay(1);
  352. }
  353. return -1;
  354. }
  355. void r100_ring_start(struct radeon_device *rdev)
  356. {
  357. int r;
  358. r = radeon_ring_lock(rdev, 2);
  359. if (r) {
  360. return;
  361. }
  362. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  363. radeon_ring_write(rdev,
  364. RADEON_ISYNC_ANY2D_IDLE3D |
  365. RADEON_ISYNC_ANY3D_IDLE2D |
  366. RADEON_ISYNC_WAIT_IDLEGUI |
  367. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  368. radeon_ring_unlock_commit(rdev);
  369. }
  370. /* Load the microcode for the CP */
  371. static int r100_cp_init_microcode(struct radeon_device *rdev)
  372. {
  373. struct platform_device *pdev;
  374. const char *fw_name = NULL;
  375. int err;
  376. DRM_DEBUG("\n");
  377. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  378. err = IS_ERR(pdev);
  379. if (err) {
  380. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  381. return -EINVAL;
  382. }
  383. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  384. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  385. (rdev->family == CHIP_RS200)) {
  386. DRM_INFO("Loading R100 Microcode\n");
  387. fw_name = FIRMWARE_R100;
  388. } else if ((rdev->family == CHIP_R200) ||
  389. (rdev->family == CHIP_RV250) ||
  390. (rdev->family == CHIP_RV280) ||
  391. (rdev->family == CHIP_RS300)) {
  392. DRM_INFO("Loading R200 Microcode\n");
  393. fw_name = FIRMWARE_R200;
  394. } else if ((rdev->family == CHIP_R300) ||
  395. (rdev->family == CHIP_R350) ||
  396. (rdev->family == CHIP_RV350) ||
  397. (rdev->family == CHIP_RV380) ||
  398. (rdev->family == CHIP_RS400) ||
  399. (rdev->family == CHIP_RS480)) {
  400. DRM_INFO("Loading R300 Microcode\n");
  401. fw_name = FIRMWARE_R300;
  402. } else if ((rdev->family == CHIP_R420) ||
  403. (rdev->family == CHIP_R423) ||
  404. (rdev->family == CHIP_RV410)) {
  405. DRM_INFO("Loading R400 Microcode\n");
  406. fw_name = FIRMWARE_R420;
  407. } else if ((rdev->family == CHIP_RS690) ||
  408. (rdev->family == CHIP_RS740)) {
  409. DRM_INFO("Loading RS690/RS740 Microcode\n");
  410. fw_name = FIRMWARE_RS690;
  411. } else if (rdev->family == CHIP_RS600) {
  412. DRM_INFO("Loading RS600 Microcode\n");
  413. fw_name = FIRMWARE_RS600;
  414. } else if ((rdev->family == CHIP_RV515) ||
  415. (rdev->family == CHIP_R520) ||
  416. (rdev->family == CHIP_RV530) ||
  417. (rdev->family == CHIP_R580) ||
  418. (rdev->family == CHIP_RV560) ||
  419. (rdev->family == CHIP_RV570)) {
  420. DRM_INFO("Loading R500 Microcode\n");
  421. fw_name = FIRMWARE_R520;
  422. }
  423. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  424. platform_device_unregister(pdev);
  425. if (err) {
  426. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  427. fw_name);
  428. } else if (rdev->me_fw->size % 8) {
  429. printk(KERN_ERR
  430. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  431. rdev->me_fw->size, fw_name);
  432. err = -EINVAL;
  433. release_firmware(rdev->me_fw);
  434. rdev->me_fw = NULL;
  435. }
  436. return err;
  437. }
  438. static void r100_cp_load_microcode(struct radeon_device *rdev)
  439. {
  440. const __be32 *fw_data;
  441. int i, size;
  442. if (r100_gui_wait_for_idle(rdev)) {
  443. printk(KERN_WARNING "Failed to wait GUI idle while "
  444. "programming pipes. Bad things might happen.\n");
  445. }
  446. if (rdev->me_fw) {
  447. size = rdev->me_fw->size / 4;
  448. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  449. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  450. for (i = 0; i < size; i += 2) {
  451. WREG32(RADEON_CP_ME_RAM_DATAH,
  452. be32_to_cpup(&fw_data[i]));
  453. WREG32(RADEON_CP_ME_RAM_DATAL,
  454. be32_to_cpup(&fw_data[i + 1]));
  455. }
  456. }
  457. }
  458. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  459. {
  460. unsigned rb_bufsz;
  461. unsigned rb_blksz;
  462. unsigned max_fetch;
  463. unsigned pre_write_timer;
  464. unsigned pre_write_limit;
  465. unsigned indirect2_start;
  466. unsigned indirect1_start;
  467. uint32_t tmp;
  468. int r;
  469. if (r100_debugfs_cp_init(rdev)) {
  470. DRM_ERROR("Failed to register debugfs file for CP !\n");
  471. }
  472. /* Reset CP */
  473. tmp = RREG32(RADEON_CP_CSQ_STAT);
  474. if ((tmp & (1 << 31))) {
  475. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  476. WREG32(RADEON_CP_CSQ_MODE, 0);
  477. WREG32(RADEON_CP_CSQ_CNTL, 0);
  478. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  479. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  480. mdelay(2);
  481. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  482. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  483. mdelay(2);
  484. tmp = RREG32(RADEON_CP_CSQ_STAT);
  485. if ((tmp & (1 << 31))) {
  486. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  487. }
  488. } else {
  489. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  490. }
  491. if (!rdev->me_fw) {
  492. r = r100_cp_init_microcode(rdev);
  493. if (r) {
  494. DRM_ERROR("Failed to load firmware!\n");
  495. return r;
  496. }
  497. }
  498. /* Align ring size */
  499. rb_bufsz = drm_order(ring_size / 8);
  500. ring_size = (1 << (rb_bufsz + 1)) * 4;
  501. r100_cp_load_microcode(rdev);
  502. r = radeon_ring_init(rdev, ring_size);
  503. if (r) {
  504. return r;
  505. }
  506. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  507. * the rptr copy in system ram */
  508. rb_blksz = 9;
  509. /* cp will read 128bytes at a time (4 dwords) */
  510. max_fetch = 1;
  511. rdev->cp.align_mask = 16 - 1;
  512. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  513. pre_write_timer = 64;
  514. /* Force CP_RB_WPTR write if written more than one time before the
  515. * delay expire
  516. */
  517. pre_write_limit = 0;
  518. /* Setup the cp cache like this (cache size is 96 dwords) :
  519. * RING 0 to 15
  520. * INDIRECT1 16 to 79
  521. * INDIRECT2 80 to 95
  522. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  523. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  524. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  525. * Idea being that most of the gpu cmd will be through indirect1 buffer
  526. * so it gets the bigger cache.
  527. */
  528. indirect2_start = 80;
  529. indirect1_start = 16;
  530. /* cp setup */
  531. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  532. WREG32(RADEON_CP_RB_CNTL,
  533. #ifdef __BIG_ENDIAN
  534. RADEON_BUF_SWAP_32BIT |
  535. #endif
  536. REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  537. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  538. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  539. RADEON_RB_NO_UPDATE);
  540. /* Set ring address */
  541. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  542. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  543. /* Force read & write ptr to 0 */
  544. tmp = RREG32(RADEON_CP_RB_CNTL);
  545. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  546. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  547. WREG32(RADEON_CP_RB_WPTR, 0);
  548. WREG32(RADEON_CP_RB_CNTL, tmp);
  549. udelay(10);
  550. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  551. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  552. /* Set cp mode to bus mastering & enable cp*/
  553. WREG32(RADEON_CP_CSQ_MODE,
  554. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  555. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  556. WREG32(0x718, 0);
  557. WREG32(0x744, 0x00004D4D);
  558. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  559. radeon_ring_start(rdev);
  560. r = radeon_ring_test(rdev);
  561. if (r) {
  562. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  563. return r;
  564. }
  565. rdev->cp.ready = true;
  566. return 0;
  567. }
  568. void r100_cp_fini(struct radeon_device *rdev)
  569. {
  570. if (r100_cp_wait_for_idle(rdev)) {
  571. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  572. }
  573. /* Disable ring */
  574. r100_cp_disable(rdev);
  575. radeon_ring_fini(rdev);
  576. DRM_INFO("radeon: cp finalized\n");
  577. }
  578. void r100_cp_disable(struct radeon_device *rdev)
  579. {
  580. /* Disable ring */
  581. rdev->cp.ready = false;
  582. WREG32(RADEON_CP_CSQ_MODE, 0);
  583. WREG32(RADEON_CP_CSQ_CNTL, 0);
  584. if (r100_gui_wait_for_idle(rdev)) {
  585. printk(KERN_WARNING "Failed to wait GUI idle while "
  586. "programming pipes. Bad things might happen.\n");
  587. }
  588. }
  589. int r100_cp_reset(struct radeon_device *rdev)
  590. {
  591. uint32_t tmp;
  592. bool reinit_cp;
  593. int i;
  594. reinit_cp = rdev->cp.ready;
  595. rdev->cp.ready = false;
  596. WREG32(RADEON_CP_CSQ_MODE, 0);
  597. WREG32(RADEON_CP_CSQ_CNTL, 0);
  598. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  599. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  600. udelay(200);
  601. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  602. /* Wait to prevent race in RBBM_STATUS */
  603. mdelay(1);
  604. for (i = 0; i < rdev->usec_timeout; i++) {
  605. tmp = RREG32(RADEON_RBBM_STATUS);
  606. if (!(tmp & (1 << 16))) {
  607. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  608. tmp);
  609. if (reinit_cp) {
  610. return r100_cp_init(rdev, rdev->cp.ring_size);
  611. }
  612. return 0;
  613. }
  614. DRM_UDELAY(1);
  615. }
  616. tmp = RREG32(RADEON_RBBM_STATUS);
  617. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  618. return -1;
  619. }
  620. void r100_cp_commit(struct radeon_device *rdev)
  621. {
  622. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  623. (void)RREG32(RADEON_CP_RB_WPTR);
  624. }
  625. /*
  626. * CS functions
  627. */
  628. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  629. struct radeon_cs_packet *pkt,
  630. const unsigned *auth, unsigned n,
  631. radeon_packet0_check_t check)
  632. {
  633. unsigned reg;
  634. unsigned i, j, m;
  635. unsigned idx;
  636. int r;
  637. idx = pkt->idx + 1;
  638. reg = pkt->reg;
  639. /* Check that register fall into register range
  640. * determined by the number of entry (n) in the
  641. * safe register bitmap.
  642. */
  643. if (pkt->one_reg_wr) {
  644. if ((reg >> 7) > n) {
  645. return -EINVAL;
  646. }
  647. } else {
  648. if (((reg + (pkt->count << 2)) >> 7) > n) {
  649. return -EINVAL;
  650. }
  651. }
  652. for (i = 0; i <= pkt->count; i++, idx++) {
  653. j = (reg >> 7);
  654. m = 1 << ((reg >> 2) & 31);
  655. if (auth[j] & m) {
  656. r = check(p, pkt, idx, reg);
  657. if (r) {
  658. return r;
  659. }
  660. }
  661. if (pkt->one_reg_wr) {
  662. if (!(auth[j] & m)) {
  663. break;
  664. }
  665. } else {
  666. reg += 4;
  667. }
  668. }
  669. return 0;
  670. }
  671. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  672. struct radeon_cs_packet *pkt)
  673. {
  674. volatile uint32_t *ib;
  675. unsigned i;
  676. unsigned idx;
  677. ib = p->ib->ptr;
  678. idx = pkt->idx;
  679. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  680. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  681. }
  682. }
  683. /**
  684. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  685. * @parser: parser structure holding parsing context.
  686. * @pkt: where to store packet informations
  687. *
  688. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  689. * if packet is bigger than remaining ib size. or if packets is unknown.
  690. **/
  691. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  692. struct radeon_cs_packet *pkt,
  693. unsigned idx)
  694. {
  695. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  696. uint32_t header;
  697. if (idx >= ib_chunk->length_dw) {
  698. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  699. idx, ib_chunk->length_dw);
  700. return -EINVAL;
  701. }
  702. header = radeon_get_ib_value(p, idx);
  703. pkt->idx = idx;
  704. pkt->type = CP_PACKET_GET_TYPE(header);
  705. pkt->count = CP_PACKET_GET_COUNT(header);
  706. switch (pkt->type) {
  707. case PACKET_TYPE0:
  708. pkt->reg = CP_PACKET0_GET_REG(header);
  709. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  710. break;
  711. case PACKET_TYPE3:
  712. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  713. break;
  714. case PACKET_TYPE2:
  715. pkt->count = -1;
  716. break;
  717. default:
  718. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  719. return -EINVAL;
  720. }
  721. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  722. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  723. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  724. return -EINVAL;
  725. }
  726. return 0;
  727. }
  728. /**
  729. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  730. * @parser: parser structure holding parsing context.
  731. *
  732. * Userspace sends a special sequence for VLINE waits.
  733. * PACKET0 - VLINE_START_END + value
  734. * PACKET0 - WAIT_UNTIL +_value
  735. * RELOC (P3) - crtc_id in reloc.
  736. *
  737. * This function parses this and relocates the VLINE START END
  738. * and WAIT UNTIL packets to the correct crtc.
  739. * It also detects a switched off crtc and nulls out the
  740. * wait in that case.
  741. */
  742. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  743. {
  744. struct drm_mode_object *obj;
  745. struct drm_crtc *crtc;
  746. struct radeon_crtc *radeon_crtc;
  747. struct radeon_cs_packet p3reloc, waitreloc;
  748. int crtc_id;
  749. int r;
  750. uint32_t header, h_idx, reg;
  751. volatile uint32_t *ib;
  752. ib = p->ib->ptr;
  753. /* parse the wait until */
  754. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  755. if (r)
  756. return r;
  757. /* check its a wait until and only 1 count */
  758. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  759. waitreloc.count != 0) {
  760. DRM_ERROR("vline wait had illegal wait until segment\n");
  761. r = -EINVAL;
  762. return r;
  763. }
  764. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  765. DRM_ERROR("vline wait had illegal wait until\n");
  766. r = -EINVAL;
  767. return r;
  768. }
  769. /* jump over the NOP */
  770. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  771. if (r)
  772. return r;
  773. h_idx = p->idx - 2;
  774. p->idx += waitreloc.count + 2;
  775. p->idx += p3reloc.count + 2;
  776. header = radeon_get_ib_value(p, h_idx);
  777. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  778. reg = CP_PACKET0_GET_REG(header);
  779. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  780. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  781. if (!obj) {
  782. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  783. r = -EINVAL;
  784. goto out;
  785. }
  786. crtc = obj_to_crtc(obj);
  787. radeon_crtc = to_radeon_crtc(crtc);
  788. crtc_id = radeon_crtc->crtc_id;
  789. if (!crtc->enabled) {
  790. /* if the CRTC isn't enabled - we need to nop out the wait until */
  791. ib[h_idx + 2] = PACKET2(0);
  792. ib[h_idx + 3] = PACKET2(0);
  793. } else if (crtc_id == 1) {
  794. switch (reg) {
  795. case AVIVO_D1MODE_VLINE_START_END:
  796. header &= ~R300_CP_PACKET0_REG_MASK;
  797. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  798. break;
  799. case RADEON_CRTC_GUI_TRIG_VLINE:
  800. header &= ~R300_CP_PACKET0_REG_MASK;
  801. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  802. break;
  803. default:
  804. DRM_ERROR("unknown crtc reloc\n");
  805. r = -EINVAL;
  806. goto out;
  807. }
  808. ib[h_idx] = header;
  809. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  810. }
  811. out:
  812. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  813. return r;
  814. }
  815. /**
  816. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  817. * @parser: parser structure holding parsing context.
  818. * @data: pointer to relocation data
  819. * @offset_start: starting offset
  820. * @offset_mask: offset mask (to align start offset on)
  821. * @reloc: reloc informations
  822. *
  823. * Check next packet is relocation packet3, do bo validation and compute
  824. * GPU offset using the provided start.
  825. **/
  826. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  827. struct radeon_cs_reloc **cs_reloc)
  828. {
  829. struct radeon_cs_chunk *relocs_chunk;
  830. struct radeon_cs_packet p3reloc;
  831. unsigned idx;
  832. int r;
  833. if (p->chunk_relocs_idx == -1) {
  834. DRM_ERROR("No relocation chunk !\n");
  835. return -EINVAL;
  836. }
  837. *cs_reloc = NULL;
  838. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  839. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  840. if (r) {
  841. return r;
  842. }
  843. p->idx += p3reloc.count + 2;
  844. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  845. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  846. p3reloc.idx);
  847. r100_cs_dump_packet(p, &p3reloc);
  848. return -EINVAL;
  849. }
  850. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  851. if (idx >= relocs_chunk->length_dw) {
  852. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  853. idx, relocs_chunk->length_dw);
  854. r100_cs_dump_packet(p, &p3reloc);
  855. return -EINVAL;
  856. }
  857. /* FIXME: we assume reloc size is 4 dwords */
  858. *cs_reloc = p->relocs_ptr[(idx / 4)];
  859. return 0;
  860. }
  861. static int r100_get_vtx_size(uint32_t vtx_fmt)
  862. {
  863. int vtx_size;
  864. vtx_size = 2;
  865. /* ordered according to bits in spec */
  866. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  867. vtx_size++;
  868. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  869. vtx_size += 3;
  870. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  871. vtx_size++;
  872. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  873. vtx_size++;
  874. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  875. vtx_size += 3;
  876. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  877. vtx_size++;
  878. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  879. vtx_size++;
  880. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  881. vtx_size += 2;
  882. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  883. vtx_size += 2;
  884. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  885. vtx_size++;
  886. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  887. vtx_size += 2;
  888. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  889. vtx_size++;
  890. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  891. vtx_size += 2;
  892. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  893. vtx_size++;
  894. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  895. vtx_size++;
  896. /* blend weight */
  897. if (vtx_fmt & (0x7 << 15))
  898. vtx_size += (vtx_fmt >> 15) & 0x7;
  899. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  900. vtx_size += 3;
  901. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  902. vtx_size += 2;
  903. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  904. vtx_size++;
  905. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  906. vtx_size++;
  907. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  908. vtx_size++;
  909. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  910. vtx_size++;
  911. return vtx_size;
  912. }
  913. static int r100_packet0_check(struct radeon_cs_parser *p,
  914. struct radeon_cs_packet *pkt,
  915. unsigned idx, unsigned reg)
  916. {
  917. struct radeon_cs_reloc *reloc;
  918. struct r100_cs_track *track;
  919. volatile uint32_t *ib;
  920. uint32_t tmp;
  921. int r;
  922. int i, face;
  923. u32 tile_flags = 0;
  924. u32 idx_value;
  925. ib = p->ib->ptr;
  926. track = (struct r100_cs_track *)p->track;
  927. idx_value = radeon_get_ib_value(p, idx);
  928. switch (reg) {
  929. case RADEON_CRTC_GUI_TRIG_VLINE:
  930. r = r100_cs_packet_parse_vline(p);
  931. if (r) {
  932. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  933. idx, reg);
  934. r100_cs_dump_packet(p, pkt);
  935. return r;
  936. }
  937. break;
  938. /* FIXME: only allow PACKET3 blit? easier to check for out of
  939. * range access */
  940. case RADEON_DST_PITCH_OFFSET:
  941. case RADEON_SRC_PITCH_OFFSET:
  942. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  943. if (r)
  944. return r;
  945. break;
  946. case RADEON_RB3D_DEPTHOFFSET:
  947. r = r100_cs_packet_next_reloc(p, &reloc);
  948. if (r) {
  949. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  950. idx, reg);
  951. r100_cs_dump_packet(p, pkt);
  952. return r;
  953. }
  954. track->zb.robj = reloc->robj;
  955. track->zb.offset = idx_value;
  956. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  957. break;
  958. case RADEON_RB3D_COLOROFFSET:
  959. r = r100_cs_packet_next_reloc(p, &reloc);
  960. if (r) {
  961. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  962. idx, reg);
  963. r100_cs_dump_packet(p, pkt);
  964. return r;
  965. }
  966. track->cb[0].robj = reloc->robj;
  967. track->cb[0].offset = idx_value;
  968. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  969. break;
  970. case RADEON_PP_TXOFFSET_0:
  971. case RADEON_PP_TXOFFSET_1:
  972. case RADEON_PP_TXOFFSET_2:
  973. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  974. r = r100_cs_packet_next_reloc(p, &reloc);
  975. if (r) {
  976. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  977. idx, reg);
  978. r100_cs_dump_packet(p, pkt);
  979. return r;
  980. }
  981. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  982. track->textures[i].robj = reloc->robj;
  983. break;
  984. case RADEON_PP_CUBIC_OFFSET_T0_0:
  985. case RADEON_PP_CUBIC_OFFSET_T0_1:
  986. case RADEON_PP_CUBIC_OFFSET_T0_2:
  987. case RADEON_PP_CUBIC_OFFSET_T0_3:
  988. case RADEON_PP_CUBIC_OFFSET_T0_4:
  989. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  990. r = r100_cs_packet_next_reloc(p, &reloc);
  991. if (r) {
  992. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  993. idx, reg);
  994. r100_cs_dump_packet(p, pkt);
  995. return r;
  996. }
  997. track->textures[0].cube_info[i].offset = idx_value;
  998. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  999. track->textures[0].cube_info[i].robj = reloc->robj;
  1000. break;
  1001. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1002. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1003. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1004. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1005. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1006. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1007. r = r100_cs_packet_next_reloc(p, &reloc);
  1008. if (r) {
  1009. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1010. idx, reg);
  1011. r100_cs_dump_packet(p, pkt);
  1012. return r;
  1013. }
  1014. track->textures[1].cube_info[i].offset = idx_value;
  1015. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1016. track->textures[1].cube_info[i].robj = reloc->robj;
  1017. break;
  1018. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1019. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1020. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1021. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1022. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1023. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1024. r = r100_cs_packet_next_reloc(p, &reloc);
  1025. if (r) {
  1026. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1027. idx, reg);
  1028. r100_cs_dump_packet(p, pkt);
  1029. return r;
  1030. }
  1031. track->textures[2].cube_info[i].offset = idx_value;
  1032. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1033. track->textures[2].cube_info[i].robj = reloc->robj;
  1034. break;
  1035. case RADEON_RE_WIDTH_HEIGHT:
  1036. track->maxy = ((idx_value >> 16) & 0x7FF);
  1037. break;
  1038. case RADEON_RB3D_COLORPITCH:
  1039. r = r100_cs_packet_next_reloc(p, &reloc);
  1040. if (r) {
  1041. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1042. idx, reg);
  1043. r100_cs_dump_packet(p, pkt);
  1044. return r;
  1045. }
  1046. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1047. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1048. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1049. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1050. tmp = idx_value & ~(0x7 << 16);
  1051. tmp |= tile_flags;
  1052. ib[idx] = tmp;
  1053. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1054. break;
  1055. case RADEON_RB3D_DEPTHPITCH:
  1056. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1057. break;
  1058. case RADEON_RB3D_CNTL:
  1059. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1060. case 7:
  1061. case 8:
  1062. case 9:
  1063. case 11:
  1064. case 12:
  1065. track->cb[0].cpp = 1;
  1066. break;
  1067. case 3:
  1068. case 4:
  1069. case 15:
  1070. track->cb[0].cpp = 2;
  1071. break;
  1072. case 6:
  1073. track->cb[0].cpp = 4;
  1074. break;
  1075. default:
  1076. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1077. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1078. return -EINVAL;
  1079. }
  1080. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1081. break;
  1082. case RADEON_RB3D_ZSTENCILCNTL:
  1083. switch (idx_value & 0xf) {
  1084. case 0:
  1085. track->zb.cpp = 2;
  1086. break;
  1087. case 2:
  1088. case 3:
  1089. case 4:
  1090. case 5:
  1091. case 9:
  1092. case 11:
  1093. track->zb.cpp = 4;
  1094. break;
  1095. default:
  1096. break;
  1097. }
  1098. break;
  1099. case RADEON_RB3D_ZPASS_ADDR:
  1100. r = r100_cs_packet_next_reloc(p, &reloc);
  1101. if (r) {
  1102. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1103. idx, reg);
  1104. r100_cs_dump_packet(p, pkt);
  1105. return r;
  1106. }
  1107. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1108. break;
  1109. case RADEON_PP_CNTL:
  1110. {
  1111. uint32_t temp = idx_value >> 4;
  1112. for (i = 0; i < track->num_texture; i++)
  1113. track->textures[i].enabled = !!(temp & (1 << i));
  1114. }
  1115. break;
  1116. case RADEON_SE_VF_CNTL:
  1117. track->vap_vf_cntl = idx_value;
  1118. break;
  1119. case RADEON_SE_VTX_FMT:
  1120. track->vtx_size = r100_get_vtx_size(idx_value);
  1121. break;
  1122. case RADEON_PP_TEX_SIZE_0:
  1123. case RADEON_PP_TEX_SIZE_1:
  1124. case RADEON_PP_TEX_SIZE_2:
  1125. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1126. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1127. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1128. break;
  1129. case RADEON_PP_TEX_PITCH_0:
  1130. case RADEON_PP_TEX_PITCH_1:
  1131. case RADEON_PP_TEX_PITCH_2:
  1132. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1133. track->textures[i].pitch = idx_value + 32;
  1134. break;
  1135. case RADEON_PP_TXFILTER_0:
  1136. case RADEON_PP_TXFILTER_1:
  1137. case RADEON_PP_TXFILTER_2:
  1138. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1139. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1140. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1141. tmp = (idx_value >> 23) & 0x7;
  1142. if (tmp == 2 || tmp == 6)
  1143. track->textures[i].roundup_w = false;
  1144. tmp = (idx_value >> 27) & 0x7;
  1145. if (tmp == 2 || tmp == 6)
  1146. track->textures[i].roundup_h = false;
  1147. break;
  1148. case RADEON_PP_TXFORMAT_0:
  1149. case RADEON_PP_TXFORMAT_1:
  1150. case RADEON_PP_TXFORMAT_2:
  1151. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1152. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1153. track->textures[i].use_pitch = 1;
  1154. } else {
  1155. track->textures[i].use_pitch = 0;
  1156. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1157. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1158. }
  1159. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1160. track->textures[i].tex_coord_type = 2;
  1161. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1162. case RADEON_TXFORMAT_I8:
  1163. case RADEON_TXFORMAT_RGB332:
  1164. case RADEON_TXFORMAT_Y8:
  1165. track->textures[i].cpp = 1;
  1166. break;
  1167. case RADEON_TXFORMAT_AI88:
  1168. case RADEON_TXFORMAT_ARGB1555:
  1169. case RADEON_TXFORMAT_RGB565:
  1170. case RADEON_TXFORMAT_ARGB4444:
  1171. case RADEON_TXFORMAT_VYUY422:
  1172. case RADEON_TXFORMAT_YVYU422:
  1173. case RADEON_TXFORMAT_DXT1:
  1174. case RADEON_TXFORMAT_SHADOW16:
  1175. case RADEON_TXFORMAT_LDUDV655:
  1176. case RADEON_TXFORMAT_DUDV88:
  1177. track->textures[i].cpp = 2;
  1178. break;
  1179. case RADEON_TXFORMAT_ARGB8888:
  1180. case RADEON_TXFORMAT_RGBA8888:
  1181. case RADEON_TXFORMAT_DXT23:
  1182. case RADEON_TXFORMAT_DXT45:
  1183. case RADEON_TXFORMAT_SHADOW32:
  1184. case RADEON_TXFORMAT_LDUDUV8888:
  1185. track->textures[i].cpp = 4;
  1186. break;
  1187. }
  1188. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1189. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1190. break;
  1191. case RADEON_PP_CUBIC_FACES_0:
  1192. case RADEON_PP_CUBIC_FACES_1:
  1193. case RADEON_PP_CUBIC_FACES_2:
  1194. tmp = idx_value;
  1195. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1196. for (face = 0; face < 4; face++) {
  1197. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1198. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1199. }
  1200. break;
  1201. default:
  1202. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1203. reg, idx);
  1204. return -EINVAL;
  1205. }
  1206. return 0;
  1207. }
  1208. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1209. struct radeon_cs_packet *pkt,
  1210. struct radeon_object *robj)
  1211. {
  1212. unsigned idx;
  1213. u32 value;
  1214. idx = pkt->idx + 1;
  1215. value = radeon_get_ib_value(p, idx + 2);
  1216. if ((value + 1) > radeon_object_size(robj)) {
  1217. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1218. "(need %u have %lu) !\n",
  1219. value + 1,
  1220. radeon_object_size(robj));
  1221. return -EINVAL;
  1222. }
  1223. return 0;
  1224. }
  1225. static int r100_packet3_check(struct radeon_cs_parser *p,
  1226. struct radeon_cs_packet *pkt)
  1227. {
  1228. struct radeon_cs_reloc *reloc;
  1229. struct r100_cs_track *track;
  1230. unsigned idx;
  1231. volatile uint32_t *ib;
  1232. int r;
  1233. ib = p->ib->ptr;
  1234. idx = pkt->idx + 1;
  1235. track = (struct r100_cs_track *)p->track;
  1236. switch (pkt->opcode) {
  1237. case PACKET3_3D_LOAD_VBPNTR:
  1238. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1239. if (r)
  1240. return r;
  1241. break;
  1242. case PACKET3_INDX_BUFFER:
  1243. r = r100_cs_packet_next_reloc(p, &reloc);
  1244. if (r) {
  1245. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1246. r100_cs_dump_packet(p, pkt);
  1247. return r;
  1248. }
  1249. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1250. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1251. if (r) {
  1252. return r;
  1253. }
  1254. break;
  1255. case 0x23:
  1256. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1257. r = r100_cs_packet_next_reloc(p, &reloc);
  1258. if (r) {
  1259. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1260. r100_cs_dump_packet(p, pkt);
  1261. return r;
  1262. }
  1263. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1264. track->num_arrays = 1;
  1265. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1266. track->arrays[0].robj = reloc->robj;
  1267. track->arrays[0].esize = track->vtx_size;
  1268. track->max_indx = radeon_get_ib_value(p, idx+1);
  1269. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1270. track->immd_dwords = pkt->count - 1;
  1271. r = r100_cs_track_check(p->rdev, track);
  1272. if (r)
  1273. return r;
  1274. break;
  1275. case PACKET3_3D_DRAW_IMMD:
  1276. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1277. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1278. return -EINVAL;
  1279. }
  1280. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1281. track->immd_dwords = pkt->count - 1;
  1282. r = r100_cs_track_check(p->rdev, track);
  1283. if (r)
  1284. return r;
  1285. break;
  1286. /* triggers drawing using in-packet vertex data */
  1287. case PACKET3_3D_DRAW_IMMD_2:
  1288. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1289. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1290. return -EINVAL;
  1291. }
  1292. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1293. track->immd_dwords = pkt->count;
  1294. r = r100_cs_track_check(p->rdev, track);
  1295. if (r)
  1296. return r;
  1297. break;
  1298. /* triggers drawing using in-packet vertex data */
  1299. case PACKET3_3D_DRAW_VBUF_2:
  1300. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1301. r = r100_cs_track_check(p->rdev, track);
  1302. if (r)
  1303. return r;
  1304. break;
  1305. /* triggers drawing of vertex buffers setup elsewhere */
  1306. case PACKET3_3D_DRAW_INDX_2:
  1307. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1308. r = r100_cs_track_check(p->rdev, track);
  1309. if (r)
  1310. return r;
  1311. break;
  1312. /* triggers drawing using indices to vertex buffer */
  1313. case PACKET3_3D_DRAW_VBUF:
  1314. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1315. r = r100_cs_track_check(p->rdev, track);
  1316. if (r)
  1317. return r;
  1318. break;
  1319. /* triggers drawing of vertex buffers setup elsewhere */
  1320. case PACKET3_3D_DRAW_INDX:
  1321. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1322. r = r100_cs_track_check(p->rdev, track);
  1323. if (r)
  1324. return r;
  1325. break;
  1326. /* triggers drawing using indices to vertex buffer */
  1327. case PACKET3_NOP:
  1328. break;
  1329. default:
  1330. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1331. return -EINVAL;
  1332. }
  1333. return 0;
  1334. }
  1335. int r100_cs_parse(struct radeon_cs_parser *p)
  1336. {
  1337. struct radeon_cs_packet pkt;
  1338. struct r100_cs_track *track;
  1339. int r;
  1340. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1341. r100_cs_track_clear(p->rdev, track);
  1342. p->track = track;
  1343. do {
  1344. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1345. if (r) {
  1346. return r;
  1347. }
  1348. p->idx += pkt.count + 2;
  1349. switch (pkt.type) {
  1350. case PACKET_TYPE0:
  1351. if (p->rdev->family >= CHIP_R200)
  1352. r = r100_cs_parse_packet0(p, &pkt,
  1353. p->rdev->config.r100.reg_safe_bm,
  1354. p->rdev->config.r100.reg_safe_bm_size,
  1355. &r200_packet0_check);
  1356. else
  1357. r = r100_cs_parse_packet0(p, &pkt,
  1358. p->rdev->config.r100.reg_safe_bm,
  1359. p->rdev->config.r100.reg_safe_bm_size,
  1360. &r100_packet0_check);
  1361. break;
  1362. case PACKET_TYPE2:
  1363. break;
  1364. case PACKET_TYPE3:
  1365. r = r100_packet3_check(p, &pkt);
  1366. break;
  1367. default:
  1368. DRM_ERROR("Unknown packet type %d !\n",
  1369. pkt.type);
  1370. return -EINVAL;
  1371. }
  1372. if (r) {
  1373. return r;
  1374. }
  1375. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1376. return 0;
  1377. }
  1378. /*
  1379. * Global GPU functions
  1380. */
  1381. void r100_errata(struct radeon_device *rdev)
  1382. {
  1383. rdev->pll_errata = 0;
  1384. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1385. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1386. }
  1387. if (rdev->family == CHIP_RV100 ||
  1388. rdev->family == CHIP_RS100 ||
  1389. rdev->family == CHIP_RS200) {
  1390. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1391. }
  1392. }
  1393. /* Wait for vertical sync on primary CRTC */
  1394. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1395. {
  1396. uint32_t crtc_gen_cntl, tmp;
  1397. int i;
  1398. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1399. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1400. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1401. return;
  1402. }
  1403. /* Clear the CRTC_VBLANK_SAVE bit */
  1404. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1405. for (i = 0; i < rdev->usec_timeout; i++) {
  1406. tmp = RREG32(RADEON_CRTC_STATUS);
  1407. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1408. return;
  1409. }
  1410. DRM_UDELAY(1);
  1411. }
  1412. }
  1413. /* Wait for vertical sync on secondary CRTC */
  1414. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1415. {
  1416. uint32_t crtc2_gen_cntl, tmp;
  1417. int i;
  1418. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1419. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1420. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1421. return;
  1422. /* Clear the CRTC_VBLANK_SAVE bit */
  1423. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1424. for (i = 0; i < rdev->usec_timeout; i++) {
  1425. tmp = RREG32(RADEON_CRTC2_STATUS);
  1426. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1427. return;
  1428. }
  1429. DRM_UDELAY(1);
  1430. }
  1431. }
  1432. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1433. {
  1434. unsigned i;
  1435. uint32_t tmp;
  1436. for (i = 0; i < rdev->usec_timeout; i++) {
  1437. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1438. if (tmp >= n) {
  1439. return 0;
  1440. }
  1441. DRM_UDELAY(1);
  1442. }
  1443. return -1;
  1444. }
  1445. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1446. {
  1447. unsigned i;
  1448. uint32_t tmp;
  1449. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1450. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1451. " Bad things might happen.\n");
  1452. }
  1453. for (i = 0; i < rdev->usec_timeout; i++) {
  1454. tmp = RREG32(RADEON_RBBM_STATUS);
  1455. if (!(tmp & (1 << 31))) {
  1456. return 0;
  1457. }
  1458. DRM_UDELAY(1);
  1459. }
  1460. return -1;
  1461. }
  1462. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1463. {
  1464. unsigned i;
  1465. uint32_t tmp;
  1466. for (i = 0; i < rdev->usec_timeout; i++) {
  1467. /* read MC_STATUS */
  1468. tmp = RREG32(0x0150);
  1469. if (tmp & (1 << 2)) {
  1470. return 0;
  1471. }
  1472. DRM_UDELAY(1);
  1473. }
  1474. return -1;
  1475. }
  1476. void r100_gpu_init(struct radeon_device *rdev)
  1477. {
  1478. /* TODO: anythings to do here ? pipes ? */
  1479. r100_hdp_reset(rdev);
  1480. }
  1481. void r100_hdp_reset(struct radeon_device *rdev)
  1482. {
  1483. uint32_t tmp;
  1484. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1485. tmp |= (7 << 28);
  1486. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1487. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1488. udelay(200);
  1489. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1490. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1491. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1492. }
  1493. int r100_rb2d_reset(struct radeon_device *rdev)
  1494. {
  1495. uint32_t tmp;
  1496. int i;
  1497. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1498. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1499. udelay(200);
  1500. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1501. /* Wait to prevent race in RBBM_STATUS */
  1502. mdelay(1);
  1503. for (i = 0; i < rdev->usec_timeout; i++) {
  1504. tmp = RREG32(RADEON_RBBM_STATUS);
  1505. if (!(tmp & (1 << 26))) {
  1506. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1507. tmp);
  1508. return 0;
  1509. }
  1510. DRM_UDELAY(1);
  1511. }
  1512. tmp = RREG32(RADEON_RBBM_STATUS);
  1513. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1514. return -1;
  1515. }
  1516. int r100_gpu_reset(struct radeon_device *rdev)
  1517. {
  1518. uint32_t status;
  1519. /* reset order likely matter */
  1520. status = RREG32(RADEON_RBBM_STATUS);
  1521. /* reset HDP */
  1522. r100_hdp_reset(rdev);
  1523. /* reset rb2d */
  1524. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1525. r100_rb2d_reset(rdev);
  1526. }
  1527. /* TODO: reset 3D engine */
  1528. /* reset CP */
  1529. status = RREG32(RADEON_RBBM_STATUS);
  1530. if (status & (1 << 16)) {
  1531. r100_cp_reset(rdev);
  1532. }
  1533. /* Check if GPU is idle */
  1534. status = RREG32(RADEON_RBBM_STATUS);
  1535. if (status & (1 << 31)) {
  1536. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1537. return -1;
  1538. }
  1539. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1540. return 0;
  1541. }
  1542. /*
  1543. * VRAM info
  1544. */
  1545. static void r100_vram_get_type(struct radeon_device *rdev)
  1546. {
  1547. uint32_t tmp;
  1548. rdev->mc.vram_is_ddr = false;
  1549. if (rdev->flags & RADEON_IS_IGP)
  1550. rdev->mc.vram_is_ddr = true;
  1551. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1552. rdev->mc.vram_is_ddr = true;
  1553. if ((rdev->family == CHIP_RV100) ||
  1554. (rdev->family == CHIP_RS100) ||
  1555. (rdev->family == CHIP_RS200)) {
  1556. tmp = RREG32(RADEON_MEM_CNTL);
  1557. if (tmp & RV100_HALF_MODE) {
  1558. rdev->mc.vram_width = 32;
  1559. } else {
  1560. rdev->mc.vram_width = 64;
  1561. }
  1562. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1563. rdev->mc.vram_width /= 4;
  1564. rdev->mc.vram_is_ddr = true;
  1565. }
  1566. } else if (rdev->family <= CHIP_RV280) {
  1567. tmp = RREG32(RADEON_MEM_CNTL);
  1568. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1569. rdev->mc.vram_width = 128;
  1570. } else {
  1571. rdev->mc.vram_width = 64;
  1572. }
  1573. } else {
  1574. /* newer IGPs */
  1575. rdev->mc.vram_width = 128;
  1576. }
  1577. }
  1578. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1579. {
  1580. u32 aper_size;
  1581. u8 byte;
  1582. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1583. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1584. * that is has the 2nd generation multifunction PCI interface
  1585. */
  1586. if (rdev->family == CHIP_RV280 ||
  1587. rdev->family >= CHIP_RV350) {
  1588. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1589. ~RADEON_HDP_APER_CNTL);
  1590. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1591. return aper_size * 2;
  1592. }
  1593. /* Older cards have all sorts of funny issues to deal with. First
  1594. * check if it's a multifunction card by reading the PCI config
  1595. * header type... Limit those to one aperture size
  1596. */
  1597. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1598. if (byte & 0x80) {
  1599. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1600. DRM_INFO("Limiting VRAM to one aperture\n");
  1601. return aper_size;
  1602. }
  1603. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1604. * have set it up. We don't write this as it's broken on some ASICs but
  1605. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1606. */
  1607. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1608. return aper_size * 2;
  1609. return aper_size;
  1610. }
  1611. void r100_vram_init_sizes(struct radeon_device *rdev)
  1612. {
  1613. u64 config_aper_size;
  1614. u32 accessible;
  1615. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1616. if (rdev->flags & RADEON_IS_IGP) {
  1617. uint32_t tom;
  1618. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1619. tom = RREG32(RADEON_NB_TOM);
  1620. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1621. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1622. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1623. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1624. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1625. } else {
  1626. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1627. /* Some production boards of m6 will report 0
  1628. * if it's 8 MB
  1629. */
  1630. if (rdev->mc.real_vram_size == 0) {
  1631. rdev->mc.real_vram_size = 8192 * 1024;
  1632. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1633. }
  1634. /* let driver place VRAM */
  1635. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1636. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1637. * Novell bug 204882 + along with lots of ubuntu ones */
  1638. if (config_aper_size > rdev->mc.real_vram_size)
  1639. rdev->mc.mc_vram_size = config_aper_size;
  1640. else
  1641. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1642. }
  1643. /* work out accessible VRAM */
  1644. accessible = r100_get_accessible_vram(rdev);
  1645. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1646. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1647. if (accessible > rdev->mc.aper_size)
  1648. accessible = rdev->mc.aper_size;
  1649. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1650. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1651. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1652. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1653. }
  1654. void r100_vram_info(struct radeon_device *rdev)
  1655. {
  1656. r100_vram_get_type(rdev);
  1657. r100_vram_init_sizes(rdev);
  1658. }
  1659. /*
  1660. * Indirect registers accessor
  1661. */
  1662. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1663. {
  1664. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1665. return;
  1666. }
  1667. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1668. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1669. }
  1670. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1671. {
  1672. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1673. * or the chip could hang on a subsequent access
  1674. */
  1675. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1676. udelay(5000);
  1677. }
  1678. /* This function is required to workaround a hardware bug in some (all?)
  1679. * revisions of the R300. This workaround should be called after every
  1680. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1681. * may not be correct.
  1682. */
  1683. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1684. uint32_t save, tmp;
  1685. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1686. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1687. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1688. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1689. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1690. }
  1691. }
  1692. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1693. {
  1694. uint32_t data;
  1695. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1696. r100_pll_errata_after_index(rdev);
  1697. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1698. r100_pll_errata_after_data(rdev);
  1699. return data;
  1700. }
  1701. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1702. {
  1703. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1704. r100_pll_errata_after_index(rdev);
  1705. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1706. r100_pll_errata_after_data(rdev);
  1707. }
  1708. void r100_set_safe_registers(struct radeon_device *rdev)
  1709. {
  1710. if (ASIC_IS_RN50(rdev)) {
  1711. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1712. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1713. } else if (rdev->family < CHIP_R200) {
  1714. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1715. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1716. } else {
  1717. r200_set_safe_registers(rdev);
  1718. }
  1719. }
  1720. /*
  1721. * Debugfs info
  1722. */
  1723. #if defined(CONFIG_DEBUG_FS)
  1724. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1725. {
  1726. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1727. struct drm_device *dev = node->minor->dev;
  1728. struct radeon_device *rdev = dev->dev_private;
  1729. uint32_t reg, value;
  1730. unsigned i;
  1731. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1732. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1733. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1734. for (i = 0; i < 64; i++) {
  1735. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1736. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1737. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1738. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1739. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1740. }
  1741. return 0;
  1742. }
  1743. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1744. {
  1745. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1746. struct drm_device *dev = node->minor->dev;
  1747. struct radeon_device *rdev = dev->dev_private;
  1748. uint32_t rdp, wdp;
  1749. unsigned count, i, j;
  1750. radeon_ring_free_size(rdev);
  1751. rdp = RREG32(RADEON_CP_RB_RPTR);
  1752. wdp = RREG32(RADEON_CP_RB_WPTR);
  1753. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1754. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1755. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1756. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1757. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1758. seq_printf(m, "%u dwords in ring\n", count);
  1759. for (j = 0; j <= count; j++) {
  1760. i = (rdp + j) & rdev->cp.ptr_mask;
  1761. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1762. }
  1763. return 0;
  1764. }
  1765. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1766. {
  1767. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1768. struct drm_device *dev = node->minor->dev;
  1769. struct radeon_device *rdev = dev->dev_private;
  1770. uint32_t csq_stat, csq2_stat, tmp;
  1771. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1772. unsigned i;
  1773. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1774. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1775. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1776. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1777. r_rptr = (csq_stat >> 0) & 0x3ff;
  1778. r_wptr = (csq_stat >> 10) & 0x3ff;
  1779. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1780. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1781. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1782. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1783. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1784. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1785. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1786. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1787. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1788. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1789. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1790. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1791. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1792. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1793. seq_printf(m, "Ring fifo:\n");
  1794. for (i = 0; i < 256; i++) {
  1795. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1796. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1797. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1798. }
  1799. seq_printf(m, "Indirect1 fifo:\n");
  1800. for (i = 256; i <= 512; i++) {
  1801. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1802. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1803. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1804. }
  1805. seq_printf(m, "Indirect2 fifo:\n");
  1806. for (i = 640; i < ib1_wptr; i++) {
  1807. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1808. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1809. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1810. }
  1811. return 0;
  1812. }
  1813. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1814. {
  1815. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1816. struct drm_device *dev = node->minor->dev;
  1817. struct radeon_device *rdev = dev->dev_private;
  1818. uint32_t tmp;
  1819. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1820. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1821. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1822. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1823. tmp = RREG32(RADEON_BUS_CNTL);
  1824. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1825. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1826. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1827. tmp = RREG32(RADEON_AGP_BASE);
  1828. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1829. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1830. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1831. tmp = RREG32(0x01D0);
  1832. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1833. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1834. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1835. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1836. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1837. tmp = RREG32(0x01E4);
  1838. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1839. return 0;
  1840. }
  1841. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1842. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1843. };
  1844. static struct drm_info_list r100_debugfs_cp_list[] = {
  1845. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1846. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1847. };
  1848. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1849. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1850. };
  1851. #endif
  1852. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  1853. {
  1854. #if defined(CONFIG_DEBUG_FS)
  1855. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  1856. #else
  1857. return 0;
  1858. #endif
  1859. }
  1860. int r100_debugfs_cp_init(struct radeon_device *rdev)
  1861. {
  1862. #if defined(CONFIG_DEBUG_FS)
  1863. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  1864. #else
  1865. return 0;
  1866. #endif
  1867. }
  1868. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  1869. {
  1870. #if defined(CONFIG_DEBUG_FS)
  1871. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  1872. #else
  1873. return 0;
  1874. #endif
  1875. }
  1876. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  1877. uint32_t tiling_flags, uint32_t pitch,
  1878. uint32_t offset, uint32_t obj_size)
  1879. {
  1880. int surf_index = reg * 16;
  1881. int flags = 0;
  1882. /* r100/r200 divide by 16 */
  1883. if (rdev->family < CHIP_R300)
  1884. flags = pitch / 16;
  1885. else
  1886. flags = pitch / 8;
  1887. if (rdev->family <= CHIP_RS200) {
  1888. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  1889. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  1890. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  1891. if (tiling_flags & RADEON_TILING_MACRO)
  1892. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  1893. } else if (rdev->family <= CHIP_RV280) {
  1894. if (tiling_flags & (RADEON_TILING_MACRO))
  1895. flags |= R200_SURF_TILE_COLOR_MACRO;
  1896. if (tiling_flags & RADEON_TILING_MICRO)
  1897. flags |= R200_SURF_TILE_COLOR_MICRO;
  1898. } else {
  1899. if (tiling_flags & RADEON_TILING_MACRO)
  1900. flags |= R300_SURF_TILE_MACRO;
  1901. if (tiling_flags & RADEON_TILING_MICRO)
  1902. flags |= R300_SURF_TILE_MICRO;
  1903. }
  1904. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  1905. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  1906. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  1907. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  1908. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  1909. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  1910. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  1911. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  1912. return 0;
  1913. }
  1914. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  1915. {
  1916. int surf_index = reg * 16;
  1917. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  1918. }
  1919. void r100_bandwidth_update(struct radeon_device *rdev)
  1920. {
  1921. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  1922. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  1923. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  1924. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  1925. fixed20_12 memtcas_ff[8] = {
  1926. fixed_init(1),
  1927. fixed_init(2),
  1928. fixed_init(3),
  1929. fixed_init(0),
  1930. fixed_init_half(1),
  1931. fixed_init_half(2),
  1932. fixed_init(0),
  1933. };
  1934. fixed20_12 memtcas_rs480_ff[8] = {
  1935. fixed_init(0),
  1936. fixed_init(1),
  1937. fixed_init(2),
  1938. fixed_init(3),
  1939. fixed_init(0),
  1940. fixed_init_half(1),
  1941. fixed_init_half(2),
  1942. fixed_init_half(3),
  1943. };
  1944. fixed20_12 memtcas2_ff[8] = {
  1945. fixed_init(0),
  1946. fixed_init(1),
  1947. fixed_init(2),
  1948. fixed_init(3),
  1949. fixed_init(4),
  1950. fixed_init(5),
  1951. fixed_init(6),
  1952. fixed_init(7),
  1953. };
  1954. fixed20_12 memtrbs[8] = {
  1955. fixed_init(1),
  1956. fixed_init_half(1),
  1957. fixed_init(2),
  1958. fixed_init_half(2),
  1959. fixed_init(3),
  1960. fixed_init_half(3),
  1961. fixed_init(4),
  1962. fixed_init_half(4)
  1963. };
  1964. fixed20_12 memtrbs_r4xx[8] = {
  1965. fixed_init(4),
  1966. fixed_init(5),
  1967. fixed_init(6),
  1968. fixed_init(7),
  1969. fixed_init(8),
  1970. fixed_init(9),
  1971. fixed_init(10),
  1972. fixed_init(11)
  1973. };
  1974. fixed20_12 min_mem_eff;
  1975. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  1976. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  1977. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  1978. disp_drain_rate2, read_return_rate;
  1979. fixed20_12 time_disp1_drop_priority;
  1980. int c;
  1981. int cur_size = 16; /* in octawords */
  1982. int critical_point = 0, critical_point2;
  1983. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  1984. int stop_req, max_stop_req;
  1985. struct drm_display_mode *mode1 = NULL;
  1986. struct drm_display_mode *mode2 = NULL;
  1987. uint32_t pixel_bytes1 = 0;
  1988. uint32_t pixel_bytes2 = 0;
  1989. if (rdev->mode_info.crtcs[0]->base.enabled) {
  1990. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  1991. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  1992. }
  1993. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  1994. if (rdev->mode_info.crtcs[1]->base.enabled) {
  1995. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  1996. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  1997. }
  1998. }
  1999. min_mem_eff.full = rfixed_const_8(0);
  2000. /* get modes */
  2001. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2002. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2003. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2004. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2005. /* check crtc enables */
  2006. if (mode2)
  2007. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2008. if (mode1)
  2009. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2010. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2011. }
  2012. /*
  2013. * determine is there is enough bw for current mode
  2014. */
  2015. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2016. temp_ff.full = rfixed_const(100);
  2017. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2018. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2019. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2020. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2021. temp_ff.full = rfixed_const(temp);
  2022. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2023. pix_clk.full = 0;
  2024. pix_clk2.full = 0;
  2025. peak_disp_bw.full = 0;
  2026. if (mode1) {
  2027. temp_ff.full = rfixed_const(1000);
  2028. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2029. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2030. temp_ff.full = rfixed_const(pixel_bytes1);
  2031. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2032. }
  2033. if (mode2) {
  2034. temp_ff.full = rfixed_const(1000);
  2035. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2036. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2037. temp_ff.full = rfixed_const(pixel_bytes2);
  2038. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2039. }
  2040. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2041. if (peak_disp_bw.full >= mem_bw.full) {
  2042. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2043. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2044. }
  2045. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2046. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2047. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2048. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2049. mem_trp = ((temp & 0x3)) + 1;
  2050. mem_tras = ((temp & 0x70) >> 4) + 1;
  2051. } else if (rdev->family == CHIP_R300 ||
  2052. rdev->family == CHIP_R350) { /* r300, r350 */
  2053. mem_trcd = (temp & 0x7) + 1;
  2054. mem_trp = ((temp >> 8) & 0x7) + 1;
  2055. mem_tras = ((temp >> 11) & 0xf) + 4;
  2056. } else if (rdev->family == CHIP_RV350 ||
  2057. rdev->family <= CHIP_RV380) {
  2058. /* rv3x0 */
  2059. mem_trcd = (temp & 0x7) + 3;
  2060. mem_trp = ((temp >> 8) & 0x7) + 3;
  2061. mem_tras = ((temp >> 11) & 0xf) + 6;
  2062. } else if (rdev->family == CHIP_R420 ||
  2063. rdev->family == CHIP_R423 ||
  2064. rdev->family == CHIP_RV410) {
  2065. /* r4xx */
  2066. mem_trcd = (temp & 0xf) + 3;
  2067. if (mem_trcd > 15)
  2068. mem_trcd = 15;
  2069. mem_trp = ((temp >> 8) & 0xf) + 3;
  2070. if (mem_trp > 15)
  2071. mem_trp = 15;
  2072. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2073. if (mem_tras > 31)
  2074. mem_tras = 31;
  2075. } else { /* RV200, R200 */
  2076. mem_trcd = (temp & 0x7) + 1;
  2077. mem_trp = ((temp >> 8) & 0x7) + 1;
  2078. mem_tras = ((temp >> 12) & 0xf) + 4;
  2079. }
  2080. /* convert to FF */
  2081. trcd_ff.full = rfixed_const(mem_trcd);
  2082. trp_ff.full = rfixed_const(mem_trp);
  2083. tras_ff.full = rfixed_const(mem_tras);
  2084. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2085. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2086. data = (temp & (7 << 20)) >> 20;
  2087. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2088. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2089. tcas_ff = memtcas_rs480_ff[data];
  2090. else
  2091. tcas_ff = memtcas_ff[data];
  2092. } else
  2093. tcas_ff = memtcas2_ff[data];
  2094. if (rdev->family == CHIP_RS400 ||
  2095. rdev->family == CHIP_RS480) {
  2096. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2097. data = (temp >> 23) & 0x7;
  2098. if (data < 5)
  2099. tcas_ff.full += rfixed_const(data);
  2100. }
  2101. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2102. /* on the R300, Tcas is included in Trbs.
  2103. */
  2104. temp = RREG32(RADEON_MEM_CNTL);
  2105. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2106. if (data == 1) {
  2107. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2108. temp = RREG32(R300_MC_IND_INDEX);
  2109. temp &= ~R300_MC_IND_ADDR_MASK;
  2110. temp |= R300_MC_READ_CNTL_CD_mcind;
  2111. WREG32(R300_MC_IND_INDEX, temp);
  2112. temp = RREG32(R300_MC_IND_DATA);
  2113. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2114. } else {
  2115. temp = RREG32(R300_MC_READ_CNTL_AB);
  2116. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2117. }
  2118. } else {
  2119. temp = RREG32(R300_MC_READ_CNTL_AB);
  2120. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2121. }
  2122. if (rdev->family == CHIP_RV410 ||
  2123. rdev->family == CHIP_R420 ||
  2124. rdev->family == CHIP_R423)
  2125. trbs_ff = memtrbs_r4xx[data];
  2126. else
  2127. trbs_ff = memtrbs[data];
  2128. tcas_ff.full += trbs_ff.full;
  2129. }
  2130. sclk_eff_ff.full = sclk_ff.full;
  2131. if (rdev->flags & RADEON_IS_AGP) {
  2132. fixed20_12 agpmode_ff;
  2133. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2134. temp_ff.full = rfixed_const_666(16);
  2135. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2136. }
  2137. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2138. if (ASIC_IS_R300(rdev)) {
  2139. sclk_delay_ff.full = rfixed_const(250);
  2140. } else {
  2141. if ((rdev->family == CHIP_RV100) ||
  2142. rdev->flags & RADEON_IS_IGP) {
  2143. if (rdev->mc.vram_is_ddr)
  2144. sclk_delay_ff.full = rfixed_const(41);
  2145. else
  2146. sclk_delay_ff.full = rfixed_const(33);
  2147. } else {
  2148. if (rdev->mc.vram_width == 128)
  2149. sclk_delay_ff.full = rfixed_const(57);
  2150. else
  2151. sclk_delay_ff.full = rfixed_const(41);
  2152. }
  2153. }
  2154. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2155. if (rdev->mc.vram_is_ddr) {
  2156. if (rdev->mc.vram_width == 32) {
  2157. k1.full = rfixed_const(40);
  2158. c = 3;
  2159. } else {
  2160. k1.full = rfixed_const(20);
  2161. c = 1;
  2162. }
  2163. } else {
  2164. k1.full = rfixed_const(40);
  2165. c = 3;
  2166. }
  2167. temp_ff.full = rfixed_const(2);
  2168. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2169. temp_ff.full = rfixed_const(c);
  2170. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2171. temp_ff.full = rfixed_const(4);
  2172. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2173. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2174. mc_latency_mclk.full += k1.full;
  2175. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2176. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2177. /*
  2178. HW cursor time assuming worst case of full size colour cursor.
  2179. */
  2180. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2181. temp_ff.full += trcd_ff.full;
  2182. if (temp_ff.full < tras_ff.full)
  2183. temp_ff.full = tras_ff.full;
  2184. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2185. temp_ff.full = rfixed_const(cur_size);
  2186. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2187. /*
  2188. Find the total latency for the display data.
  2189. */
  2190. disp_latency_overhead.full = rfixed_const(8);
  2191. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2192. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2193. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2194. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2195. disp_latency.full = mc_latency_mclk.full;
  2196. else
  2197. disp_latency.full = mc_latency_sclk.full;
  2198. /* setup Max GRPH_STOP_REQ default value */
  2199. if (ASIC_IS_RV100(rdev))
  2200. max_stop_req = 0x5c;
  2201. else
  2202. max_stop_req = 0x7c;
  2203. if (mode1) {
  2204. /* CRTC1
  2205. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2206. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2207. */
  2208. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2209. if (stop_req > max_stop_req)
  2210. stop_req = max_stop_req;
  2211. /*
  2212. Find the drain rate of the display buffer.
  2213. */
  2214. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2215. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2216. /*
  2217. Find the critical point of the display buffer.
  2218. */
  2219. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2220. crit_point_ff.full += rfixed_const_half(0);
  2221. critical_point = rfixed_trunc(crit_point_ff);
  2222. if (rdev->disp_priority == 2) {
  2223. critical_point = 0;
  2224. }
  2225. /*
  2226. The critical point should never be above max_stop_req-4. Setting
  2227. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2228. */
  2229. if (max_stop_req - critical_point < 4)
  2230. critical_point = 0;
  2231. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2232. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2233. critical_point = 0x10;
  2234. }
  2235. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2236. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2237. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2238. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2239. if ((rdev->family == CHIP_R350) &&
  2240. (stop_req > 0x15)) {
  2241. stop_req -= 0x10;
  2242. }
  2243. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2244. temp |= RADEON_GRPH_BUFFER_SIZE;
  2245. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2246. RADEON_GRPH_CRITICAL_AT_SOF |
  2247. RADEON_GRPH_STOP_CNTL);
  2248. /*
  2249. Write the result into the register.
  2250. */
  2251. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2252. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2253. #if 0
  2254. if ((rdev->family == CHIP_RS400) ||
  2255. (rdev->family == CHIP_RS480)) {
  2256. /* attempt to program RS400 disp regs correctly ??? */
  2257. temp = RREG32(RS400_DISP1_REG_CNTL);
  2258. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2259. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2260. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2261. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2262. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2263. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2264. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2265. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2266. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2267. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2268. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2269. }
  2270. #endif
  2271. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2272. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2273. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2274. }
  2275. if (mode2) {
  2276. u32 grph2_cntl;
  2277. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2278. if (stop_req > max_stop_req)
  2279. stop_req = max_stop_req;
  2280. /*
  2281. Find the drain rate of the display buffer.
  2282. */
  2283. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2284. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2285. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2286. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2287. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2288. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2289. if ((rdev->family == CHIP_R350) &&
  2290. (stop_req > 0x15)) {
  2291. stop_req -= 0x10;
  2292. }
  2293. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2294. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2295. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2296. RADEON_GRPH_CRITICAL_AT_SOF |
  2297. RADEON_GRPH_STOP_CNTL);
  2298. if ((rdev->family == CHIP_RS100) ||
  2299. (rdev->family == CHIP_RS200))
  2300. critical_point2 = 0;
  2301. else {
  2302. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2303. temp_ff.full = rfixed_const(temp);
  2304. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2305. if (sclk_ff.full < temp_ff.full)
  2306. temp_ff.full = sclk_ff.full;
  2307. read_return_rate.full = temp_ff.full;
  2308. if (mode1) {
  2309. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2310. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2311. } else {
  2312. time_disp1_drop_priority.full = 0;
  2313. }
  2314. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2315. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2316. crit_point_ff.full += rfixed_const_half(0);
  2317. critical_point2 = rfixed_trunc(crit_point_ff);
  2318. if (rdev->disp_priority == 2) {
  2319. critical_point2 = 0;
  2320. }
  2321. if (max_stop_req - critical_point2 < 4)
  2322. critical_point2 = 0;
  2323. }
  2324. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2325. /* some R300 cards have problem with this set to 0 */
  2326. critical_point2 = 0x10;
  2327. }
  2328. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2329. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2330. if ((rdev->family == CHIP_RS400) ||
  2331. (rdev->family == CHIP_RS480)) {
  2332. #if 0
  2333. /* attempt to program RS400 disp2 regs correctly ??? */
  2334. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2335. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2336. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2337. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2338. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2339. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2340. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2341. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2342. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2343. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2344. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2345. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2346. #endif
  2347. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2348. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2349. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2350. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2351. }
  2352. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2353. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2354. }
  2355. }
  2356. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2357. {
  2358. DRM_ERROR("pitch %d\n", t->pitch);
  2359. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2360. DRM_ERROR("width %d\n", t->width);
  2361. DRM_ERROR("width_11 %d\n", t->width_11);
  2362. DRM_ERROR("height %d\n", t->height);
  2363. DRM_ERROR("height_11 %d\n", t->height_11);
  2364. DRM_ERROR("num levels %d\n", t->num_levels);
  2365. DRM_ERROR("depth %d\n", t->txdepth);
  2366. DRM_ERROR("bpp %d\n", t->cpp);
  2367. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2368. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2369. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2370. }
  2371. static int r100_cs_track_cube(struct radeon_device *rdev,
  2372. struct r100_cs_track *track, unsigned idx)
  2373. {
  2374. unsigned face, w, h;
  2375. struct radeon_object *cube_robj;
  2376. unsigned long size;
  2377. for (face = 0; face < 5; face++) {
  2378. cube_robj = track->textures[idx].cube_info[face].robj;
  2379. w = track->textures[idx].cube_info[face].width;
  2380. h = track->textures[idx].cube_info[face].height;
  2381. size = w * h;
  2382. size *= track->textures[idx].cpp;
  2383. size += track->textures[idx].cube_info[face].offset;
  2384. if (size > radeon_object_size(cube_robj)) {
  2385. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2386. size, radeon_object_size(cube_robj));
  2387. r100_cs_track_texture_print(&track->textures[idx]);
  2388. return -1;
  2389. }
  2390. }
  2391. return 0;
  2392. }
  2393. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2394. struct r100_cs_track *track)
  2395. {
  2396. struct radeon_object *robj;
  2397. unsigned long size;
  2398. unsigned u, i, w, h;
  2399. int ret;
  2400. for (u = 0; u < track->num_texture; u++) {
  2401. if (!track->textures[u].enabled)
  2402. continue;
  2403. robj = track->textures[u].robj;
  2404. if (robj == NULL) {
  2405. DRM_ERROR("No texture bound to unit %u\n", u);
  2406. return -EINVAL;
  2407. }
  2408. size = 0;
  2409. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2410. if (track->textures[u].use_pitch) {
  2411. if (rdev->family < CHIP_R300)
  2412. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2413. else
  2414. w = track->textures[u].pitch / (1 << i);
  2415. } else {
  2416. w = track->textures[u].width;
  2417. if (rdev->family >= CHIP_RV515)
  2418. w |= track->textures[u].width_11;
  2419. w = w / (1 << i);
  2420. if (track->textures[u].roundup_w)
  2421. w = roundup_pow_of_two(w);
  2422. }
  2423. h = track->textures[u].height;
  2424. if (rdev->family >= CHIP_RV515)
  2425. h |= track->textures[u].height_11;
  2426. h = h / (1 << i);
  2427. if (track->textures[u].roundup_h)
  2428. h = roundup_pow_of_two(h);
  2429. size += w * h;
  2430. }
  2431. size *= track->textures[u].cpp;
  2432. switch (track->textures[u].tex_coord_type) {
  2433. case 0:
  2434. break;
  2435. case 1:
  2436. size *= (1 << track->textures[u].txdepth);
  2437. break;
  2438. case 2:
  2439. if (track->separate_cube) {
  2440. ret = r100_cs_track_cube(rdev, track, u);
  2441. if (ret)
  2442. return ret;
  2443. } else
  2444. size *= 6;
  2445. break;
  2446. default:
  2447. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2448. "%u\n", track->textures[u].tex_coord_type, u);
  2449. return -EINVAL;
  2450. }
  2451. if (size > radeon_object_size(robj)) {
  2452. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2453. "%lu\n", u, size, radeon_object_size(robj));
  2454. r100_cs_track_texture_print(&track->textures[u]);
  2455. return -EINVAL;
  2456. }
  2457. }
  2458. return 0;
  2459. }
  2460. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2461. {
  2462. unsigned i;
  2463. unsigned long size;
  2464. unsigned prim_walk;
  2465. unsigned nverts;
  2466. for (i = 0; i < track->num_cb; i++) {
  2467. if (track->cb[i].robj == NULL) {
  2468. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2469. return -EINVAL;
  2470. }
  2471. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2472. size += track->cb[i].offset;
  2473. if (size > radeon_object_size(track->cb[i].robj)) {
  2474. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2475. "(need %lu have %lu) !\n", i, size,
  2476. radeon_object_size(track->cb[i].robj));
  2477. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2478. i, track->cb[i].pitch, track->cb[i].cpp,
  2479. track->cb[i].offset, track->maxy);
  2480. return -EINVAL;
  2481. }
  2482. }
  2483. if (track->z_enabled) {
  2484. if (track->zb.robj == NULL) {
  2485. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2486. return -EINVAL;
  2487. }
  2488. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2489. size += track->zb.offset;
  2490. if (size > radeon_object_size(track->zb.robj)) {
  2491. DRM_ERROR("[drm] Buffer too small for z buffer "
  2492. "(need %lu have %lu) !\n", size,
  2493. radeon_object_size(track->zb.robj));
  2494. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2495. track->zb.pitch, track->zb.cpp,
  2496. track->zb.offset, track->maxy);
  2497. return -EINVAL;
  2498. }
  2499. }
  2500. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2501. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2502. switch (prim_walk) {
  2503. case 1:
  2504. for (i = 0; i < track->num_arrays; i++) {
  2505. size = track->arrays[i].esize * track->max_indx * 4;
  2506. if (track->arrays[i].robj == NULL) {
  2507. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2508. "bound\n", prim_walk, i);
  2509. return -EINVAL;
  2510. }
  2511. if (size > radeon_object_size(track->arrays[i].robj)) {
  2512. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2513. "have %lu dwords\n", prim_walk, i,
  2514. size >> 2,
  2515. radeon_object_size(track->arrays[i].robj) >> 2);
  2516. DRM_ERROR("Max indices %u\n", track->max_indx);
  2517. return -EINVAL;
  2518. }
  2519. }
  2520. break;
  2521. case 2:
  2522. for (i = 0; i < track->num_arrays; i++) {
  2523. size = track->arrays[i].esize * (nverts - 1) * 4;
  2524. if (track->arrays[i].robj == NULL) {
  2525. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2526. "bound\n", prim_walk, i);
  2527. return -EINVAL;
  2528. }
  2529. if (size > radeon_object_size(track->arrays[i].robj)) {
  2530. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2531. "have %lu dwords\n", prim_walk, i, size >> 2,
  2532. radeon_object_size(track->arrays[i].robj) >> 2);
  2533. return -EINVAL;
  2534. }
  2535. }
  2536. break;
  2537. case 3:
  2538. size = track->vtx_size * nverts;
  2539. if (size != track->immd_dwords) {
  2540. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2541. track->immd_dwords, size);
  2542. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2543. nverts, track->vtx_size);
  2544. return -EINVAL;
  2545. }
  2546. break;
  2547. default:
  2548. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2549. prim_walk);
  2550. return -EINVAL;
  2551. }
  2552. return r100_cs_track_texture_check(rdev, track);
  2553. }
  2554. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2555. {
  2556. unsigned i, face;
  2557. if (rdev->family < CHIP_R300) {
  2558. track->num_cb = 1;
  2559. if (rdev->family <= CHIP_RS200)
  2560. track->num_texture = 3;
  2561. else
  2562. track->num_texture = 6;
  2563. track->maxy = 2048;
  2564. track->separate_cube = 1;
  2565. } else {
  2566. track->num_cb = 4;
  2567. track->num_texture = 16;
  2568. track->maxy = 4096;
  2569. track->separate_cube = 0;
  2570. }
  2571. for (i = 0; i < track->num_cb; i++) {
  2572. track->cb[i].robj = NULL;
  2573. track->cb[i].pitch = 8192;
  2574. track->cb[i].cpp = 16;
  2575. track->cb[i].offset = 0;
  2576. }
  2577. track->z_enabled = true;
  2578. track->zb.robj = NULL;
  2579. track->zb.pitch = 8192;
  2580. track->zb.cpp = 4;
  2581. track->zb.offset = 0;
  2582. track->vtx_size = 0x7F;
  2583. track->immd_dwords = 0xFFFFFFFFUL;
  2584. track->num_arrays = 11;
  2585. track->max_indx = 0x00FFFFFFUL;
  2586. for (i = 0; i < track->num_arrays; i++) {
  2587. track->arrays[i].robj = NULL;
  2588. track->arrays[i].esize = 0x7F;
  2589. }
  2590. for (i = 0; i < track->num_texture; i++) {
  2591. track->textures[i].pitch = 16536;
  2592. track->textures[i].width = 16536;
  2593. track->textures[i].height = 16536;
  2594. track->textures[i].width_11 = 1 << 11;
  2595. track->textures[i].height_11 = 1 << 11;
  2596. track->textures[i].num_levels = 12;
  2597. if (rdev->family <= CHIP_RS200) {
  2598. track->textures[i].tex_coord_type = 0;
  2599. track->textures[i].txdepth = 0;
  2600. } else {
  2601. track->textures[i].txdepth = 16;
  2602. track->textures[i].tex_coord_type = 1;
  2603. }
  2604. track->textures[i].cpp = 64;
  2605. track->textures[i].robj = NULL;
  2606. /* CS IB emission code makes sure texture unit are disabled */
  2607. track->textures[i].enabled = false;
  2608. track->textures[i].roundup_w = true;
  2609. track->textures[i].roundup_h = true;
  2610. if (track->separate_cube)
  2611. for (face = 0; face < 5; face++) {
  2612. track->textures[i].cube_info[face].robj = NULL;
  2613. track->textures[i].cube_info[face].width = 16536;
  2614. track->textures[i].cube_info[face].height = 16536;
  2615. track->textures[i].cube_info[face].offset = 0;
  2616. }
  2617. }
  2618. }
  2619. int r100_ring_test(struct radeon_device *rdev)
  2620. {
  2621. uint32_t scratch;
  2622. uint32_t tmp = 0;
  2623. unsigned i;
  2624. int r;
  2625. r = radeon_scratch_get(rdev, &scratch);
  2626. if (r) {
  2627. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2628. return r;
  2629. }
  2630. WREG32(scratch, 0xCAFEDEAD);
  2631. r = radeon_ring_lock(rdev, 2);
  2632. if (r) {
  2633. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2634. radeon_scratch_free(rdev, scratch);
  2635. return r;
  2636. }
  2637. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2638. radeon_ring_write(rdev, 0xDEADBEEF);
  2639. radeon_ring_unlock_commit(rdev);
  2640. for (i = 0; i < rdev->usec_timeout; i++) {
  2641. tmp = RREG32(scratch);
  2642. if (tmp == 0xDEADBEEF) {
  2643. break;
  2644. }
  2645. DRM_UDELAY(1);
  2646. }
  2647. if (i < rdev->usec_timeout) {
  2648. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2649. } else {
  2650. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2651. scratch, tmp);
  2652. r = -EINVAL;
  2653. }
  2654. radeon_scratch_free(rdev, scratch);
  2655. return r;
  2656. }
  2657. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2658. {
  2659. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2660. radeon_ring_write(rdev, ib->gpu_addr);
  2661. radeon_ring_write(rdev, ib->length_dw);
  2662. }
  2663. int r100_ib_test(struct radeon_device *rdev)
  2664. {
  2665. struct radeon_ib *ib;
  2666. uint32_t scratch;
  2667. uint32_t tmp = 0;
  2668. unsigned i;
  2669. int r;
  2670. r = radeon_scratch_get(rdev, &scratch);
  2671. if (r) {
  2672. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2673. return r;
  2674. }
  2675. WREG32(scratch, 0xCAFEDEAD);
  2676. r = radeon_ib_get(rdev, &ib);
  2677. if (r) {
  2678. return r;
  2679. }
  2680. ib->ptr[0] = PACKET0(scratch, 0);
  2681. ib->ptr[1] = 0xDEADBEEF;
  2682. ib->ptr[2] = PACKET2(0);
  2683. ib->ptr[3] = PACKET2(0);
  2684. ib->ptr[4] = PACKET2(0);
  2685. ib->ptr[5] = PACKET2(0);
  2686. ib->ptr[6] = PACKET2(0);
  2687. ib->ptr[7] = PACKET2(0);
  2688. ib->length_dw = 8;
  2689. r = radeon_ib_schedule(rdev, ib);
  2690. if (r) {
  2691. radeon_scratch_free(rdev, scratch);
  2692. radeon_ib_free(rdev, &ib);
  2693. return r;
  2694. }
  2695. r = radeon_fence_wait(ib->fence, false);
  2696. if (r) {
  2697. return r;
  2698. }
  2699. for (i = 0; i < rdev->usec_timeout; i++) {
  2700. tmp = RREG32(scratch);
  2701. if (tmp == 0xDEADBEEF) {
  2702. break;
  2703. }
  2704. DRM_UDELAY(1);
  2705. }
  2706. if (i < rdev->usec_timeout) {
  2707. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2708. } else {
  2709. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2710. scratch, tmp);
  2711. r = -EINVAL;
  2712. }
  2713. radeon_scratch_free(rdev, scratch);
  2714. radeon_ib_free(rdev, &ib);
  2715. return r;
  2716. }
  2717. void r100_ib_fini(struct radeon_device *rdev)
  2718. {
  2719. radeon_ib_pool_fini(rdev);
  2720. }
  2721. int r100_ib_init(struct radeon_device *rdev)
  2722. {
  2723. int r;
  2724. r = radeon_ib_pool_init(rdev);
  2725. if (r) {
  2726. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2727. r100_ib_fini(rdev);
  2728. return r;
  2729. }
  2730. r = r100_ib_test(rdev);
  2731. if (r) {
  2732. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2733. r100_ib_fini(rdev);
  2734. return r;
  2735. }
  2736. return 0;
  2737. }
  2738. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2739. {
  2740. /* Shutdown CP we shouldn't need to do that but better be safe than
  2741. * sorry
  2742. */
  2743. rdev->cp.ready = false;
  2744. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2745. /* Save few CRTC registers */
  2746. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  2747. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2748. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2749. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2750. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2751. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2752. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2753. }
  2754. /* Disable VGA aperture access */
  2755. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  2756. /* Disable cursor, overlay, crtc */
  2757. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2758. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2759. S_000054_CRTC_DISPLAY_DIS(1));
  2760. WREG32(R_000050_CRTC_GEN_CNTL,
  2761. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2762. S_000050_CRTC_DISP_REQ_EN_B(1));
  2763. WREG32(R_000420_OV0_SCALE_CNTL,
  2764. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2765. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2766. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2767. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2768. S_000360_CUR2_LOCK(1));
  2769. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2770. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2771. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2772. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2773. WREG32(R_000360_CUR2_OFFSET,
  2774. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2775. }
  2776. }
  2777. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2778. {
  2779. /* Update base address for crtc */
  2780. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2781. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2782. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2783. rdev->mc.vram_location);
  2784. }
  2785. /* Restore CRTC registers */
  2786. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  2787. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2788. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2789. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2790. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2791. }
  2792. }
  2793. void r100_vga_render_disable(struct radeon_device *rdev)
  2794. {
  2795. u32 tmp;
  2796. tmp = RREG8(R_0003C2_GENMO_WT);
  2797. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  2798. }
  2799. static void r100_debugfs(struct radeon_device *rdev)
  2800. {
  2801. int r;
  2802. r = r100_debugfs_mc_info_init(rdev);
  2803. if (r)
  2804. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  2805. }
  2806. static void r100_mc_program(struct radeon_device *rdev)
  2807. {
  2808. struct r100_mc_save save;
  2809. /* Stops all mc clients */
  2810. r100_mc_stop(rdev, &save);
  2811. if (rdev->flags & RADEON_IS_AGP) {
  2812. WREG32(R_00014C_MC_AGP_LOCATION,
  2813. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  2814. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  2815. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  2816. if (rdev->family > CHIP_RV200)
  2817. WREG32(R_00015C_AGP_BASE_2,
  2818. upper_32_bits(rdev->mc.agp_base) & 0xff);
  2819. } else {
  2820. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  2821. WREG32(R_000170_AGP_BASE, 0);
  2822. if (rdev->family > CHIP_RV200)
  2823. WREG32(R_00015C_AGP_BASE_2, 0);
  2824. }
  2825. /* Wait for mc idle */
  2826. if (r100_mc_wait_for_idle(rdev))
  2827. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  2828. /* Program MC, should be a 32bits limited address space */
  2829. WREG32(R_000148_MC_FB_LOCATION,
  2830. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  2831. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  2832. r100_mc_resume(rdev, &save);
  2833. }
  2834. void r100_clock_startup(struct radeon_device *rdev)
  2835. {
  2836. u32 tmp;
  2837. if (radeon_dynclks != -1 && radeon_dynclks)
  2838. radeon_legacy_set_clock_gating(rdev, 1);
  2839. /* We need to force on some of the block */
  2840. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  2841. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  2842. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  2843. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  2844. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  2845. }
  2846. static int r100_startup(struct radeon_device *rdev)
  2847. {
  2848. int r;
  2849. r100_mc_program(rdev);
  2850. /* Resume clock */
  2851. r100_clock_startup(rdev);
  2852. /* Initialize GPU configuration (# pipes, ...) */
  2853. r100_gpu_init(rdev);
  2854. /* Initialize GART (initialize after TTM so we can allocate
  2855. * memory through TTM but finalize after TTM) */
  2856. if (rdev->flags & RADEON_IS_PCI) {
  2857. r = r100_pci_gart_enable(rdev);
  2858. if (r)
  2859. return r;
  2860. }
  2861. /* Enable IRQ */
  2862. rdev->irq.sw_int = true;
  2863. r100_irq_set(rdev);
  2864. /* 1M ring buffer */
  2865. r = r100_cp_init(rdev, 1024 * 1024);
  2866. if (r) {
  2867. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  2868. return r;
  2869. }
  2870. r = r100_wb_init(rdev);
  2871. if (r)
  2872. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  2873. r = r100_ib_init(rdev);
  2874. if (r) {
  2875. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  2876. return r;
  2877. }
  2878. return 0;
  2879. }
  2880. int r100_resume(struct radeon_device *rdev)
  2881. {
  2882. /* Make sur GART are not working */
  2883. if (rdev->flags & RADEON_IS_PCI)
  2884. r100_pci_gart_disable(rdev);
  2885. /* Resume clock before doing reset */
  2886. r100_clock_startup(rdev);
  2887. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  2888. if (radeon_gpu_reset(rdev)) {
  2889. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  2890. RREG32(R_000E40_RBBM_STATUS),
  2891. RREG32(R_0007C0_CP_STAT));
  2892. }
  2893. /* post */
  2894. radeon_combios_asic_init(rdev->ddev);
  2895. /* Resume clock after posting */
  2896. r100_clock_startup(rdev);
  2897. return r100_startup(rdev);
  2898. }
  2899. int r100_suspend(struct radeon_device *rdev)
  2900. {
  2901. r100_cp_disable(rdev);
  2902. r100_wb_disable(rdev);
  2903. r100_irq_disable(rdev);
  2904. if (rdev->flags & RADEON_IS_PCI)
  2905. r100_pci_gart_disable(rdev);
  2906. return 0;
  2907. }
  2908. void r100_fini(struct radeon_device *rdev)
  2909. {
  2910. r100_suspend(rdev);
  2911. r100_cp_fini(rdev);
  2912. r100_wb_fini(rdev);
  2913. r100_ib_fini(rdev);
  2914. radeon_gem_fini(rdev);
  2915. if (rdev->flags & RADEON_IS_PCI)
  2916. r100_pci_gart_fini(rdev);
  2917. radeon_irq_kms_fini(rdev);
  2918. radeon_fence_driver_fini(rdev);
  2919. radeon_object_fini(rdev);
  2920. radeon_atombios_fini(rdev);
  2921. kfree(rdev->bios);
  2922. rdev->bios = NULL;
  2923. }
  2924. int r100_mc_init(struct radeon_device *rdev)
  2925. {
  2926. int r;
  2927. u32 tmp;
  2928. /* Setup GPU memory space */
  2929. rdev->mc.vram_location = 0xFFFFFFFFUL;
  2930. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  2931. if (rdev->flags & RADEON_IS_IGP) {
  2932. tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM));
  2933. rdev->mc.vram_location = tmp << 16;
  2934. }
  2935. if (rdev->flags & RADEON_IS_AGP) {
  2936. r = radeon_agp_init(rdev);
  2937. if (r) {
  2938. printk(KERN_WARNING "[drm] Disabling AGP\n");
  2939. rdev->flags &= ~RADEON_IS_AGP;
  2940. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  2941. } else {
  2942. rdev->mc.gtt_location = rdev->mc.agp_base;
  2943. }
  2944. }
  2945. r = radeon_mc_setup(rdev);
  2946. if (r)
  2947. return r;
  2948. return 0;
  2949. }
  2950. int r100_init(struct radeon_device *rdev)
  2951. {
  2952. int r;
  2953. /* Register debugfs file specific to this group of asics */
  2954. r100_debugfs(rdev);
  2955. /* Disable VGA */
  2956. r100_vga_render_disable(rdev);
  2957. /* Initialize scratch registers */
  2958. radeon_scratch_init(rdev);
  2959. /* Initialize surface registers */
  2960. radeon_surface_init(rdev);
  2961. /* TODO: disable VGA need to use VGA request */
  2962. /* BIOS*/
  2963. if (!radeon_get_bios(rdev)) {
  2964. if (ASIC_IS_AVIVO(rdev))
  2965. return -EINVAL;
  2966. }
  2967. if (rdev->is_atom_bios) {
  2968. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  2969. return -EINVAL;
  2970. } else {
  2971. r = radeon_combios_init(rdev);
  2972. if (r)
  2973. return r;
  2974. }
  2975. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  2976. if (radeon_gpu_reset(rdev)) {
  2977. dev_warn(rdev->dev,
  2978. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  2979. RREG32(R_000E40_RBBM_STATUS),
  2980. RREG32(R_0007C0_CP_STAT));
  2981. }
  2982. /* check if cards are posted or not */
  2983. if (!radeon_card_posted(rdev) && rdev->bios) {
  2984. DRM_INFO("GPU not posted. posting now...\n");
  2985. radeon_combios_asic_init(rdev->ddev);
  2986. }
  2987. /* Set asic errata */
  2988. r100_errata(rdev);
  2989. /* Initialize clocks */
  2990. radeon_get_clock_info(rdev->ddev);
  2991. /* Get vram informations */
  2992. r100_vram_info(rdev);
  2993. /* Initialize memory controller (also test AGP) */
  2994. r = r100_mc_init(rdev);
  2995. if (r)
  2996. return r;
  2997. /* Fence driver */
  2998. r = radeon_fence_driver_init(rdev);
  2999. if (r)
  3000. return r;
  3001. r = radeon_irq_kms_init(rdev);
  3002. if (r)
  3003. return r;
  3004. /* Memory manager */
  3005. r = radeon_object_init(rdev);
  3006. if (r)
  3007. return r;
  3008. if (rdev->flags & RADEON_IS_PCI) {
  3009. r = r100_pci_gart_init(rdev);
  3010. if (r)
  3011. return r;
  3012. }
  3013. r100_set_safe_registers(rdev);
  3014. rdev->accel_working = true;
  3015. r = r100_startup(rdev);
  3016. if (r) {
  3017. /* Somethings want wront with the accel init stop accel */
  3018. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3019. r100_suspend(rdev);
  3020. r100_cp_fini(rdev);
  3021. r100_wb_fini(rdev);
  3022. r100_ib_fini(rdev);
  3023. if (rdev->flags & RADEON_IS_PCI)
  3024. r100_pci_gart_fini(rdev);
  3025. radeon_irq_kms_fini(rdev);
  3026. rdev->accel_working = false;
  3027. }
  3028. return 0;
  3029. }