radeon_encoders.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
  214. {
  215. struct drm_device *dev = encoder->dev;
  216. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  217. struct drm_encoder *other_encoder;
  218. struct radeon_encoder *other_radeon_encoder;
  219. if (radeon_encoder->is_ext_encoder)
  220. return NULL;
  221. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  222. if (other_encoder == encoder)
  223. continue;
  224. other_radeon_encoder = to_radeon_encoder(other_encoder);
  225. if (other_radeon_encoder->is_ext_encoder &&
  226. (radeon_encoder->devices & other_radeon_encoder->devices))
  227. return other_encoder;
  228. }
  229. return NULL;
  230. }
  231. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  232. struct drm_display_mode *adjusted_mode)
  233. {
  234. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  235. struct drm_device *dev = encoder->dev;
  236. struct radeon_device *rdev = dev->dev_private;
  237. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  238. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  239. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  240. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  241. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  242. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  243. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  244. adjusted_mode->clock = native_mode->clock;
  245. adjusted_mode->flags = native_mode->flags;
  246. if (ASIC_IS_AVIVO(rdev)) {
  247. adjusted_mode->hdisplay = native_mode->hdisplay;
  248. adjusted_mode->vdisplay = native_mode->vdisplay;
  249. }
  250. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  251. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  252. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  253. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  254. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  255. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  256. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  257. if (ASIC_IS_AVIVO(rdev)) {
  258. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  259. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  260. }
  261. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  262. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  263. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  264. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  265. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  266. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  267. }
  268. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  269. struct drm_display_mode *mode,
  270. struct drm_display_mode *adjusted_mode)
  271. {
  272. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  273. struct drm_device *dev = encoder->dev;
  274. struct radeon_device *rdev = dev->dev_private;
  275. /* set the active encoder to connector routing */
  276. radeon_encoder_set_active_device(encoder);
  277. drm_mode_set_crtcinfo(adjusted_mode, 0);
  278. /* hw bug */
  279. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  280. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  281. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  282. /* get the native mode for LVDS */
  283. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  284. radeon_panel_mode_fixup(encoder, adjusted_mode);
  285. /* get the native mode for TV */
  286. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  287. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  288. if (tv_dac) {
  289. if (tv_dac->tv_std == TV_STD_NTSC ||
  290. tv_dac->tv_std == TV_STD_NTSC_J ||
  291. tv_dac->tv_std == TV_STD_PAL_M)
  292. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  293. else
  294. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  295. }
  296. }
  297. if (ASIC_IS_DCE3(rdev) &&
  298. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  299. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  300. radeon_dp_set_link_config(connector, mode);
  301. }
  302. return true;
  303. }
  304. static void
  305. atombios_dac_setup(struct drm_encoder *encoder, int action)
  306. {
  307. struct drm_device *dev = encoder->dev;
  308. struct radeon_device *rdev = dev->dev_private;
  309. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  310. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  311. int index = 0;
  312. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  313. memset(&args, 0, sizeof(args));
  314. switch (radeon_encoder->encoder_id) {
  315. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  316. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  317. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  318. break;
  319. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  320. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  321. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  322. break;
  323. }
  324. args.ucAction = action;
  325. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  326. args.ucDacStandard = ATOM_DAC1_PS2;
  327. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  328. args.ucDacStandard = ATOM_DAC1_CV;
  329. else {
  330. switch (dac_info->tv_std) {
  331. case TV_STD_PAL:
  332. case TV_STD_PAL_M:
  333. case TV_STD_SCART_PAL:
  334. case TV_STD_SECAM:
  335. case TV_STD_PAL_CN:
  336. args.ucDacStandard = ATOM_DAC1_PAL;
  337. break;
  338. case TV_STD_NTSC:
  339. case TV_STD_NTSC_J:
  340. case TV_STD_PAL_60:
  341. default:
  342. args.ucDacStandard = ATOM_DAC1_NTSC;
  343. break;
  344. }
  345. }
  346. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  347. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  348. }
  349. static void
  350. atombios_tv_setup(struct drm_encoder *encoder, int action)
  351. {
  352. struct drm_device *dev = encoder->dev;
  353. struct radeon_device *rdev = dev->dev_private;
  354. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  355. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  356. int index = 0;
  357. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  358. memset(&args, 0, sizeof(args));
  359. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  360. args.sTVEncoder.ucAction = action;
  361. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  363. else {
  364. switch (dac_info->tv_std) {
  365. case TV_STD_NTSC:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  367. break;
  368. case TV_STD_PAL:
  369. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  370. break;
  371. case TV_STD_PAL_M:
  372. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  373. break;
  374. case TV_STD_PAL_60:
  375. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  376. break;
  377. case TV_STD_NTSC_J:
  378. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  379. break;
  380. case TV_STD_SCART_PAL:
  381. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  382. break;
  383. case TV_STD_SECAM:
  384. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  385. break;
  386. case TV_STD_PAL_CN:
  387. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  388. break;
  389. default:
  390. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  391. break;
  392. }
  393. }
  394. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  395. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  396. }
  397. union dvo_encoder_control {
  398. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  399. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  400. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  401. };
  402. void
  403. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  404. {
  405. struct drm_device *dev = encoder->dev;
  406. struct radeon_device *rdev = dev->dev_private;
  407. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  408. union dvo_encoder_control args;
  409. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  410. memset(&args, 0, sizeof(args));
  411. if (ASIC_IS_DCE3(rdev)) {
  412. /* DCE3+ */
  413. args.dvo_v3.ucAction = action;
  414. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  415. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  416. } else if (ASIC_IS_DCE2(rdev)) {
  417. /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
  418. args.dvo.sDVOEncoder.ucAction = action;
  419. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  420. /* DFP1, CRT1, TV1 depending on the type of port */
  421. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  422. if (radeon_encoder->pixel_clock > 165000)
  423. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  424. } else {
  425. /* R4xx, R5xx */
  426. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  427. if (radeon_encoder->pixel_clock > 165000)
  428. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  429. /*if (pScrn->rgbBits == 8)*/
  430. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  431. }
  432. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  433. }
  434. union lvds_encoder_control {
  435. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  436. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  437. };
  438. void
  439. atombios_digital_setup(struct drm_encoder *encoder, int action)
  440. {
  441. struct drm_device *dev = encoder->dev;
  442. struct radeon_device *rdev = dev->dev_private;
  443. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  444. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  445. union lvds_encoder_control args;
  446. int index = 0;
  447. int hdmi_detected = 0;
  448. uint8_t frev, crev;
  449. if (!dig)
  450. return;
  451. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  452. hdmi_detected = 1;
  453. memset(&args, 0, sizeof(args));
  454. switch (radeon_encoder->encoder_id) {
  455. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  456. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  457. break;
  458. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  459. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  460. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  461. break;
  462. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  463. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  464. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  465. else
  466. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  467. break;
  468. }
  469. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  470. return;
  471. switch (frev) {
  472. case 1:
  473. case 2:
  474. switch (crev) {
  475. case 1:
  476. args.v1.ucMisc = 0;
  477. args.v1.ucAction = action;
  478. if (hdmi_detected)
  479. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  480. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  481. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  482. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  483. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  484. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  485. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  486. } else {
  487. if (dig->linkb)
  488. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  489. if (radeon_encoder->pixel_clock > 165000)
  490. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  491. /*if (pScrn->rgbBits == 8) */
  492. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  493. }
  494. break;
  495. case 2:
  496. case 3:
  497. args.v2.ucMisc = 0;
  498. args.v2.ucAction = action;
  499. if (crev == 3) {
  500. if (dig->coherent_mode)
  501. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  502. }
  503. if (hdmi_detected)
  504. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  505. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  506. args.v2.ucTruncate = 0;
  507. args.v2.ucSpatial = 0;
  508. args.v2.ucTemporal = 0;
  509. args.v2.ucFRC = 0;
  510. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  511. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  512. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  513. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  514. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  515. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  516. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  517. }
  518. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  519. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  520. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  521. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  522. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  523. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  524. }
  525. } else {
  526. if (dig->linkb)
  527. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  528. if (radeon_encoder->pixel_clock > 165000)
  529. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  530. }
  531. break;
  532. default:
  533. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  534. break;
  535. }
  536. break;
  537. default:
  538. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  539. break;
  540. }
  541. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  542. }
  543. int
  544. atombios_get_encoder_mode(struct drm_encoder *encoder)
  545. {
  546. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  547. struct drm_device *dev = encoder->dev;
  548. struct radeon_device *rdev = dev->dev_private;
  549. struct drm_connector *connector;
  550. struct radeon_connector *radeon_connector;
  551. struct radeon_connector_atom_dig *dig_connector;
  552. connector = radeon_get_connector_for_encoder(encoder);
  553. if (!connector) {
  554. switch (radeon_encoder->encoder_id) {
  555. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  556. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  557. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  558. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  559. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  560. return ATOM_ENCODER_MODE_DVI;
  561. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  562. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  563. default:
  564. return ATOM_ENCODER_MODE_CRT;
  565. }
  566. }
  567. radeon_connector = to_radeon_connector(connector);
  568. switch (connector->connector_type) {
  569. case DRM_MODE_CONNECTOR_DVII:
  570. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  571. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  572. /* fix me */
  573. if (ASIC_IS_DCE4(rdev))
  574. return ATOM_ENCODER_MODE_DVI;
  575. else
  576. return ATOM_ENCODER_MODE_HDMI;
  577. } else if (radeon_connector->use_digital)
  578. return ATOM_ENCODER_MODE_DVI;
  579. else
  580. return ATOM_ENCODER_MODE_CRT;
  581. break;
  582. case DRM_MODE_CONNECTOR_DVID:
  583. case DRM_MODE_CONNECTOR_HDMIA:
  584. default:
  585. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  586. /* fix me */
  587. if (ASIC_IS_DCE4(rdev))
  588. return ATOM_ENCODER_MODE_DVI;
  589. else
  590. return ATOM_ENCODER_MODE_HDMI;
  591. } else
  592. return ATOM_ENCODER_MODE_DVI;
  593. break;
  594. case DRM_MODE_CONNECTOR_LVDS:
  595. return ATOM_ENCODER_MODE_LVDS;
  596. break;
  597. case DRM_MODE_CONNECTOR_DisplayPort:
  598. case DRM_MODE_CONNECTOR_eDP:
  599. dig_connector = radeon_connector->con_priv;
  600. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  601. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  602. return ATOM_ENCODER_MODE_DP;
  603. else if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  604. /* fix me */
  605. if (ASIC_IS_DCE4(rdev))
  606. return ATOM_ENCODER_MODE_DVI;
  607. else
  608. return ATOM_ENCODER_MODE_HDMI;
  609. } else
  610. return ATOM_ENCODER_MODE_DVI;
  611. break;
  612. case DRM_MODE_CONNECTOR_DVIA:
  613. case DRM_MODE_CONNECTOR_VGA:
  614. return ATOM_ENCODER_MODE_CRT;
  615. break;
  616. case DRM_MODE_CONNECTOR_Composite:
  617. case DRM_MODE_CONNECTOR_SVIDEO:
  618. case DRM_MODE_CONNECTOR_9PinDIN:
  619. /* fix me */
  620. return ATOM_ENCODER_MODE_TV;
  621. /*return ATOM_ENCODER_MODE_CV;*/
  622. break;
  623. }
  624. }
  625. /*
  626. * DIG Encoder/Transmitter Setup
  627. *
  628. * DCE 3.0/3.1
  629. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  630. * Supports up to 3 digital outputs
  631. * - 2 DIG encoder blocks.
  632. * DIG1 can drive UNIPHY link A or link B
  633. * DIG2 can drive UNIPHY link B or LVTMA
  634. *
  635. * DCE 3.2
  636. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  637. * Supports up to 5 digital outputs
  638. * - 2 DIG encoder blocks.
  639. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  640. *
  641. * DCE 4.0
  642. * - 3 DIG transmitter blocks UNPHY0/1/2 (links A and B).
  643. * Supports up to 6 digital outputs
  644. * - 6 DIG encoder blocks.
  645. * - DIG to PHY mapping is hardcoded
  646. * DIG1 drives UNIPHY0 link A, A+B
  647. * DIG2 drives UNIPHY0 link B
  648. * DIG3 drives UNIPHY1 link A, A+B
  649. * DIG4 drives UNIPHY1 link B
  650. * DIG5 drives UNIPHY2 link A, A+B
  651. * DIG6 drives UNIPHY2 link B
  652. *
  653. * Routing
  654. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  655. * Examples:
  656. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  657. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  658. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  659. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  660. */
  661. union dig_encoder_control {
  662. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  663. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  664. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  665. };
  666. void
  667. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  668. {
  669. struct drm_device *dev = encoder->dev;
  670. struct radeon_device *rdev = dev->dev_private;
  671. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  672. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  673. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  674. union dig_encoder_control args;
  675. int index = 0;
  676. uint8_t frev, crev;
  677. int dp_clock = 0;
  678. int dp_lane_count = 0;
  679. if (connector) {
  680. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  681. struct radeon_connector_atom_dig *dig_connector =
  682. radeon_connector->con_priv;
  683. dp_clock = dig_connector->dp_clock;
  684. dp_lane_count = dig_connector->dp_lane_count;
  685. }
  686. /* no dig encoder assigned */
  687. if (dig->dig_encoder == -1)
  688. return;
  689. memset(&args, 0, sizeof(args));
  690. if (ASIC_IS_DCE4(rdev))
  691. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  692. else {
  693. if (dig->dig_encoder)
  694. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  695. else
  696. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  697. }
  698. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  699. return;
  700. args.v1.ucAction = action;
  701. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  702. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  703. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  704. if (dp_clock == 270000)
  705. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  706. args.v1.ucLaneNum = dp_lane_count;
  707. } else if (radeon_encoder->pixel_clock > 165000)
  708. args.v1.ucLaneNum = 8;
  709. else
  710. args.v1.ucLaneNum = 4;
  711. if (ASIC_IS_DCE4(rdev)) {
  712. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  713. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  714. } else {
  715. switch (radeon_encoder->encoder_id) {
  716. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  717. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  718. break;
  719. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  720. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  721. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  722. break;
  723. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  724. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  725. break;
  726. }
  727. if (dig->linkb)
  728. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  729. else
  730. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  731. }
  732. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  733. }
  734. union dig_transmitter_control {
  735. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  736. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  737. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  738. };
  739. void
  740. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  741. {
  742. struct drm_device *dev = encoder->dev;
  743. struct radeon_device *rdev = dev->dev_private;
  744. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  745. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  746. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  747. union dig_transmitter_control args;
  748. int index = 0;
  749. uint8_t frev, crev;
  750. bool is_dp = false;
  751. int pll_id = 0;
  752. int dp_clock = 0;
  753. int dp_lane_count = 0;
  754. int connector_object_id = 0;
  755. int igp_lane_info = 0;
  756. if (connector) {
  757. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  758. struct radeon_connector_atom_dig *dig_connector =
  759. radeon_connector->con_priv;
  760. dp_clock = dig_connector->dp_clock;
  761. dp_lane_count = dig_connector->dp_lane_count;
  762. connector_object_id =
  763. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  764. igp_lane_info = dig_connector->igp_lane_info;
  765. }
  766. /* no dig encoder assigned */
  767. if (dig->dig_encoder == -1)
  768. return;
  769. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  770. is_dp = true;
  771. memset(&args, 0, sizeof(args));
  772. switch (radeon_encoder->encoder_id) {
  773. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  774. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  775. break;
  776. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  777. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  778. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  779. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  780. break;
  781. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  782. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  783. break;
  784. }
  785. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  786. return;
  787. args.v1.ucAction = action;
  788. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  789. args.v1.usInitInfo = connector_object_id;
  790. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  791. args.v1.asMode.ucLaneSel = lane_num;
  792. args.v1.asMode.ucLaneSet = lane_set;
  793. } else {
  794. if (is_dp)
  795. args.v1.usPixelClock =
  796. cpu_to_le16(dp_clock / 10);
  797. else if (radeon_encoder->pixel_clock > 165000)
  798. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  799. else
  800. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  801. }
  802. if (ASIC_IS_DCE4(rdev)) {
  803. if (is_dp)
  804. args.v3.ucLaneNum = dp_lane_count;
  805. else if (radeon_encoder->pixel_clock > 165000)
  806. args.v3.ucLaneNum = 8;
  807. else
  808. args.v3.ucLaneNum = 4;
  809. if (dig->linkb) {
  810. args.v3.acConfig.ucLinkSel = 1;
  811. args.v3.acConfig.ucEncoderSel = 1;
  812. }
  813. /* Select the PLL for the PHY
  814. * DP PHY should be clocked from external src if there is
  815. * one.
  816. */
  817. if (encoder->crtc) {
  818. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  819. pll_id = radeon_crtc->pll_id;
  820. }
  821. if (is_dp && rdev->clock.dp_extclk)
  822. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  823. else
  824. args.v3.acConfig.ucRefClkSource = pll_id;
  825. switch (radeon_encoder->encoder_id) {
  826. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  827. args.v3.acConfig.ucTransmitterSel = 0;
  828. break;
  829. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  830. args.v3.acConfig.ucTransmitterSel = 1;
  831. break;
  832. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  833. args.v3.acConfig.ucTransmitterSel = 2;
  834. break;
  835. }
  836. if (is_dp)
  837. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  838. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  839. if (dig->coherent_mode)
  840. args.v3.acConfig.fCoherentMode = 1;
  841. if (radeon_encoder->pixel_clock > 165000)
  842. args.v3.acConfig.fDualLinkConnector = 1;
  843. }
  844. } else if (ASIC_IS_DCE32(rdev)) {
  845. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  846. if (dig->linkb)
  847. args.v2.acConfig.ucLinkSel = 1;
  848. switch (radeon_encoder->encoder_id) {
  849. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  850. args.v2.acConfig.ucTransmitterSel = 0;
  851. break;
  852. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  853. args.v2.acConfig.ucTransmitterSel = 1;
  854. break;
  855. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  856. args.v2.acConfig.ucTransmitterSel = 2;
  857. break;
  858. }
  859. if (is_dp)
  860. args.v2.acConfig.fCoherentMode = 1;
  861. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  862. if (dig->coherent_mode)
  863. args.v2.acConfig.fCoherentMode = 1;
  864. if (radeon_encoder->pixel_clock > 165000)
  865. args.v2.acConfig.fDualLinkConnector = 1;
  866. }
  867. } else {
  868. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  869. if (dig->dig_encoder)
  870. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  871. else
  872. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  873. if ((rdev->flags & RADEON_IS_IGP) &&
  874. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  875. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  876. if (igp_lane_info & 0x1)
  877. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  878. else if (igp_lane_info & 0x2)
  879. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  880. else if (igp_lane_info & 0x4)
  881. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  882. else if (igp_lane_info & 0x8)
  883. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  884. } else {
  885. if (igp_lane_info & 0x3)
  886. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  887. else if (igp_lane_info & 0xc)
  888. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  889. }
  890. }
  891. if (dig->linkb)
  892. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  893. else
  894. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  895. if (is_dp)
  896. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  897. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  898. if (dig->coherent_mode)
  899. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  900. if (radeon_encoder->pixel_clock > 165000)
  901. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  902. }
  903. }
  904. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  905. }
  906. void
  907. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  908. {
  909. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  910. struct drm_device *dev = radeon_connector->base.dev;
  911. struct radeon_device *rdev = dev->dev_private;
  912. union dig_transmitter_control args;
  913. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  914. uint8_t frev, crev;
  915. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  916. return;
  917. if (!ASIC_IS_DCE4(rdev))
  918. return;
  919. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) ||
  920. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  921. return;
  922. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  923. return;
  924. memset(&args, 0, sizeof(args));
  925. args.v1.ucAction = action;
  926. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  927. }
  928. union external_encoder_control {
  929. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  930. };
  931. static void
  932. atombios_external_encoder_setup(struct drm_encoder *encoder,
  933. struct drm_encoder *ext_encoder,
  934. int action)
  935. {
  936. struct drm_device *dev = encoder->dev;
  937. struct radeon_device *rdev = dev->dev_private;
  938. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  939. union external_encoder_control args;
  940. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  941. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  942. u8 frev, crev;
  943. int dp_clock = 0;
  944. int dp_lane_count = 0;
  945. int connector_object_id = 0;
  946. if (connector) {
  947. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  948. struct radeon_connector_atom_dig *dig_connector =
  949. radeon_connector->con_priv;
  950. dp_clock = dig_connector->dp_clock;
  951. dp_lane_count = dig_connector->dp_lane_count;
  952. connector_object_id =
  953. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  954. }
  955. memset(&args, 0, sizeof(args));
  956. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  957. return;
  958. switch (frev) {
  959. case 1:
  960. /* no params on frev 1 */
  961. break;
  962. case 2:
  963. switch (crev) {
  964. case 1:
  965. case 2:
  966. args.v1.sDigEncoder.ucAction = action;
  967. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  968. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  969. if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  970. if (dp_clock == 270000)
  971. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  972. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  973. } else if (radeon_encoder->pixel_clock > 165000)
  974. args.v1.sDigEncoder.ucLaneNum = 8;
  975. else
  976. args.v1.sDigEncoder.ucLaneNum = 4;
  977. break;
  978. default:
  979. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  980. return;
  981. }
  982. break;
  983. default:
  984. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  985. return;
  986. }
  987. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  988. }
  989. static void
  990. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  991. {
  992. struct drm_device *dev = encoder->dev;
  993. struct radeon_device *rdev = dev->dev_private;
  994. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  995. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  996. ENABLE_YUV_PS_ALLOCATION args;
  997. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  998. uint32_t temp, reg;
  999. memset(&args, 0, sizeof(args));
  1000. if (rdev->family >= CHIP_R600)
  1001. reg = R600_BIOS_3_SCRATCH;
  1002. else
  1003. reg = RADEON_BIOS_3_SCRATCH;
  1004. /* XXX: fix up scratch reg handling */
  1005. temp = RREG32(reg);
  1006. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1007. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1008. (radeon_crtc->crtc_id << 18)));
  1009. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1010. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1011. else
  1012. WREG32(reg, 0);
  1013. if (enable)
  1014. args.ucEnable = ATOM_ENABLE;
  1015. args.ucCRTC = radeon_crtc->crtc_id;
  1016. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1017. WREG32(reg, temp);
  1018. }
  1019. static void
  1020. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1021. {
  1022. struct drm_device *dev = encoder->dev;
  1023. struct radeon_device *rdev = dev->dev_private;
  1024. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1025. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1026. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1027. int index = 0;
  1028. bool is_dig = false;
  1029. memset(&args, 0, sizeof(args));
  1030. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1031. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1032. radeon_encoder->active_device);
  1033. switch (radeon_encoder->encoder_id) {
  1034. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1035. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1036. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1037. break;
  1038. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1039. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1040. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1041. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1042. is_dig = true;
  1043. break;
  1044. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1045. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1046. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1047. break;
  1048. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1049. if (ASIC_IS_DCE3(rdev))
  1050. is_dig = true;
  1051. else
  1052. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1053. break;
  1054. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1055. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1056. break;
  1057. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1058. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1059. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1060. else
  1061. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1062. break;
  1063. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1064. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1065. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1066. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1067. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1068. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1069. else
  1070. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1071. break;
  1072. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1073. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1074. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1075. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1076. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1077. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1078. else
  1079. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1080. break;
  1081. }
  1082. if (is_dig) {
  1083. switch (mode) {
  1084. case DRM_MODE_DPMS_ON:
  1085. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1086. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1087. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1088. if (connector &&
  1089. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1090. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1091. struct radeon_connector_atom_dig *radeon_dig_connector =
  1092. radeon_connector->con_priv;
  1093. atombios_set_edp_panel_power(connector,
  1094. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1095. radeon_dig_connector->edp_on = true;
  1096. }
  1097. dp_link_train(encoder, connector);
  1098. if (ASIC_IS_DCE4(rdev))
  1099. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  1100. }
  1101. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1102. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1103. break;
  1104. case DRM_MODE_DPMS_STANDBY:
  1105. case DRM_MODE_DPMS_SUSPEND:
  1106. case DRM_MODE_DPMS_OFF:
  1107. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1108. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1109. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1110. if (ASIC_IS_DCE4(rdev))
  1111. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  1112. if (connector &&
  1113. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1114. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1115. struct radeon_connector_atom_dig *radeon_dig_connector =
  1116. radeon_connector->con_priv;
  1117. atombios_set_edp_panel_power(connector,
  1118. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1119. radeon_dig_connector->edp_on = false;
  1120. }
  1121. }
  1122. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1123. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1124. break;
  1125. }
  1126. } else {
  1127. switch (mode) {
  1128. case DRM_MODE_DPMS_ON:
  1129. args.ucAction = ATOM_ENABLE;
  1130. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1131. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1132. args.ucAction = ATOM_LCD_BLON;
  1133. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1134. }
  1135. break;
  1136. case DRM_MODE_DPMS_STANDBY:
  1137. case DRM_MODE_DPMS_SUSPEND:
  1138. case DRM_MODE_DPMS_OFF:
  1139. args.ucAction = ATOM_DISABLE;
  1140. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1141. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1142. args.ucAction = ATOM_LCD_BLOFF;
  1143. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1144. }
  1145. break;
  1146. }
  1147. }
  1148. if (ext_encoder) {
  1149. int action;
  1150. switch (mode) {
  1151. case DRM_MODE_DPMS_ON:
  1152. default:
  1153. action = ATOM_ENABLE;
  1154. break;
  1155. case DRM_MODE_DPMS_STANDBY:
  1156. case DRM_MODE_DPMS_SUSPEND:
  1157. case DRM_MODE_DPMS_OFF:
  1158. action = ATOM_DISABLE;
  1159. break;
  1160. }
  1161. atombios_external_encoder_setup(encoder, ext_encoder, action);
  1162. }
  1163. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1164. }
  1165. union crtc_source_param {
  1166. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1167. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1168. };
  1169. static void
  1170. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1171. {
  1172. struct drm_device *dev = encoder->dev;
  1173. struct radeon_device *rdev = dev->dev_private;
  1174. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1175. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1176. union crtc_source_param args;
  1177. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1178. uint8_t frev, crev;
  1179. struct radeon_encoder_atom_dig *dig;
  1180. memset(&args, 0, sizeof(args));
  1181. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1182. return;
  1183. switch (frev) {
  1184. case 1:
  1185. switch (crev) {
  1186. case 1:
  1187. default:
  1188. if (ASIC_IS_AVIVO(rdev))
  1189. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1190. else {
  1191. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1192. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1193. } else {
  1194. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1195. }
  1196. }
  1197. switch (radeon_encoder->encoder_id) {
  1198. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1199. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1200. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1201. break;
  1202. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1203. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1204. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1205. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1206. else
  1207. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1208. break;
  1209. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1210. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1211. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1212. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1213. break;
  1214. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1215. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1216. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1217. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1218. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1219. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1220. else
  1221. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1222. break;
  1223. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1224. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1225. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1226. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1227. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1228. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1229. else
  1230. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1231. break;
  1232. }
  1233. break;
  1234. case 2:
  1235. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1236. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1237. switch (radeon_encoder->encoder_id) {
  1238. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1239. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1240. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1241. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1242. dig = radeon_encoder->enc_priv;
  1243. switch (dig->dig_encoder) {
  1244. case 0:
  1245. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1246. break;
  1247. case 1:
  1248. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1249. break;
  1250. case 2:
  1251. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1252. break;
  1253. case 3:
  1254. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1255. break;
  1256. case 4:
  1257. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1258. break;
  1259. case 5:
  1260. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1261. break;
  1262. }
  1263. break;
  1264. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1265. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1266. break;
  1267. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1268. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1269. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1270. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1271. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1272. else
  1273. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1274. break;
  1275. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1276. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1277. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1278. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1279. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1280. else
  1281. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1282. break;
  1283. }
  1284. break;
  1285. }
  1286. break;
  1287. default:
  1288. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1289. return;
  1290. }
  1291. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1292. /* update scratch regs with new routing */
  1293. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1294. }
  1295. static void
  1296. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1297. struct drm_display_mode *mode)
  1298. {
  1299. struct drm_device *dev = encoder->dev;
  1300. struct radeon_device *rdev = dev->dev_private;
  1301. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1302. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1303. /* Funky macbooks */
  1304. if ((dev->pdev->device == 0x71C5) &&
  1305. (dev->pdev->subsystem_vendor == 0x106b) &&
  1306. (dev->pdev->subsystem_device == 0x0080)) {
  1307. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1308. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1309. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1310. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1311. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1312. }
  1313. }
  1314. /* set scaler clears this on some chips */
  1315. /* XXX check DCE4 */
  1316. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1317. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1318. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1319. AVIVO_D1MODE_INTERLEAVE_EN);
  1320. }
  1321. }
  1322. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1323. {
  1324. struct drm_device *dev = encoder->dev;
  1325. struct radeon_device *rdev = dev->dev_private;
  1326. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1327. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1328. struct drm_encoder *test_encoder;
  1329. struct radeon_encoder_atom_dig *dig;
  1330. uint32_t dig_enc_in_use = 0;
  1331. if (ASIC_IS_DCE4(rdev)) {
  1332. dig = radeon_encoder->enc_priv;
  1333. switch (radeon_encoder->encoder_id) {
  1334. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1335. if (dig->linkb)
  1336. return 1;
  1337. else
  1338. return 0;
  1339. break;
  1340. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1341. if (dig->linkb)
  1342. return 3;
  1343. else
  1344. return 2;
  1345. break;
  1346. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1347. if (dig->linkb)
  1348. return 5;
  1349. else
  1350. return 4;
  1351. break;
  1352. }
  1353. }
  1354. /* on DCE32 and encoder can driver any block so just crtc id */
  1355. if (ASIC_IS_DCE32(rdev)) {
  1356. return radeon_crtc->crtc_id;
  1357. }
  1358. /* on DCE3 - LVTMA can only be driven by DIGB */
  1359. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1360. struct radeon_encoder *radeon_test_encoder;
  1361. if (encoder == test_encoder)
  1362. continue;
  1363. if (!radeon_encoder_is_digital(test_encoder))
  1364. continue;
  1365. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1366. dig = radeon_test_encoder->enc_priv;
  1367. if (dig->dig_encoder >= 0)
  1368. dig_enc_in_use |= (1 << dig->dig_encoder);
  1369. }
  1370. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1371. if (dig_enc_in_use & 0x2)
  1372. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1373. return 1;
  1374. }
  1375. if (!(dig_enc_in_use & 1))
  1376. return 0;
  1377. return 1;
  1378. }
  1379. static void
  1380. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1381. struct drm_display_mode *mode,
  1382. struct drm_display_mode *adjusted_mode)
  1383. {
  1384. struct drm_device *dev = encoder->dev;
  1385. struct radeon_device *rdev = dev->dev_private;
  1386. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1387. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1388. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1389. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1390. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1391. atombios_yuv_setup(encoder, true);
  1392. else
  1393. atombios_yuv_setup(encoder, false);
  1394. }
  1395. switch (radeon_encoder->encoder_id) {
  1396. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1397. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1398. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1399. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1400. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1401. break;
  1402. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1403. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1404. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1405. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1406. if (ASIC_IS_DCE4(rdev)) {
  1407. /* disable the transmitter */
  1408. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1409. /* setup and enable the encoder */
  1410. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1411. /* init and enable the transmitter */
  1412. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1413. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1414. } else {
  1415. /* disable the encoder and transmitter */
  1416. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1417. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1418. /* setup and enable the encoder and transmitter */
  1419. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1420. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1421. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1422. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1423. }
  1424. break;
  1425. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1426. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1427. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1428. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1429. break;
  1430. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1431. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1432. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1433. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1434. atombios_dac_setup(encoder, ATOM_ENABLE);
  1435. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1436. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1437. atombios_tv_setup(encoder, ATOM_ENABLE);
  1438. else
  1439. atombios_tv_setup(encoder, ATOM_DISABLE);
  1440. }
  1441. break;
  1442. }
  1443. if (ext_encoder) {
  1444. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1445. }
  1446. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1447. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1448. r600_hdmi_enable(encoder);
  1449. r600_hdmi_setmode(encoder, adjusted_mode);
  1450. }
  1451. }
  1452. static bool
  1453. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1454. {
  1455. struct drm_device *dev = encoder->dev;
  1456. struct radeon_device *rdev = dev->dev_private;
  1457. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1458. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1459. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1460. ATOM_DEVICE_CV_SUPPORT |
  1461. ATOM_DEVICE_CRT_SUPPORT)) {
  1462. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1463. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1464. uint8_t frev, crev;
  1465. memset(&args, 0, sizeof(args));
  1466. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1467. return false;
  1468. args.sDacload.ucMisc = 0;
  1469. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1470. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1471. args.sDacload.ucDacType = ATOM_DAC_A;
  1472. else
  1473. args.sDacload.ucDacType = ATOM_DAC_B;
  1474. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1475. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1476. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1477. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1478. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1479. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1480. if (crev >= 3)
  1481. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1482. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1483. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1484. if (crev >= 3)
  1485. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1486. }
  1487. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1488. return true;
  1489. } else
  1490. return false;
  1491. }
  1492. static enum drm_connector_status
  1493. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1494. {
  1495. struct drm_device *dev = encoder->dev;
  1496. struct radeon_device *rdev = dev->dev_private;
  1497. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1498. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1499. uint32_t bios_0_scratch;
  1500. if (!atombios_dac_load_detect(encoder, connector)) {
  1501. DRM_DEBUG_KMS("detect returned false \n");
  1502. return connector_status_unknown;
  1503. }
  1504. if (rdev->family >= CHIP_R600)
  1505. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1506. else
  1507. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1508. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1509. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1510. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1511. return connector_status_connected;
  1512. }
  1513. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1514. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1515. return connector_status_connected;
  1516. }
  1517. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1518. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1519. return connector_status_connected;
  1520. }
  1521. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1522. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1523. return connector_status_connected; /* CTV */
  1524. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1525. return connector_status_connected; /* STV */
  1526. }
  1527. return connector_status_disconnected;
  1528. }
  1529. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1530. {
  1531. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1532. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1533. if (radeon_encoder->active_device &
  1534. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1535. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1536. if (dig)
  1537. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1538. }
  1539. radeon_atom_output_lock(encoder, true);
  1540. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1541. /* select the clock/data port if it uses a router */
  1542. if (connector) {
  1543. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1544. if (radeon_connector->router.cd_valid)
  1545. radeon_router_select_cd_port(radeon_connector);
  1546. }
  1547. /* this is needed for the pll/ss setup to work correctly in some cases */
  1548. atombios_set_encoder_crtc_source(encoder);
  1549. }
  1550. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1551. {
  1552. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1553. radeon_atom_output_lock(encoder, false);
  1554. }
  1555. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1556. {
  1557. struct drm_device *dev = encoder->dev;
  1558. struct radeon_device *rdev = dev->dev_private;
  1559. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1560. struct radeon_encoder_atom_dig *dig;
  1561. /* check for pre-DCE3 cards with shared encoders;
  1562. * can't really use the links individually, so don't disable
  1563. * the encoder if it's in use by another connector
  1564. */
  1565. if (!ASIC_IS_DCE3(rdev)) {
  1566. struct drm_encoder *other_encoder;
  1567. struct radeon_encoder *other_radeon_encoder;
  1568. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1569. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1570. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1571. drm_helper_encoder_in_use(other_encoder))
  1572. goto disable_done;
  1573. }
  1574. }
  1575. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1576. switch (radeon_encoder->encoder_id) {
  1577. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1578. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1579. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1580. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1581. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1582. break;
  1583. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1584. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1585. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1586. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1587. if (ASIC_IS_DCE4(rdev))
  1588. /* disable the transmitter */
  1589. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1590. else {
  1591. /* disable the encoder and transmitter */
  1592. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1593. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1594. }
  1595. break;
  1596. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1597. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1598. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1599. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1600. break;
  1601. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1602. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1603. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1604. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1605. atombios_dac_setup(encoder, ATOM_DISABLE);
  1606. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1607. atombios_tv_setup(encoder, ATOM_DISABLE);
  1608. break;
  1609. }
  1610. disable_done:
  1611. if (radeon_encoder_is_digital(encoder)) {
  1612. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1613. r600_hdmi_disable(encoder);
  1614. dig = radeon_encoder->enc_priv;
  1615. dig->dig_encoder = -1;
  1616. }
  1617. radeon_encoder->active_device = 0;
  1618. }
  1619. /* these are handled by the primary encoders */
  1620. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1621. {
  1622. }
  1623. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1624. {
  1625. }
  1626. static void
  1627. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1628. struct drm_display_mode *mode,
  1629. struct drm_display_mode *adjusted_mode)
  1630. {
  1631. }
  1632. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1633. {
  1634. }
  1635. static void
  1636. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1637. {
  1638. }
  1639. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1640. struct drm_display_mode *mode,
  1641. struct drm_display_mode *adjusted_mode)
  1642. {
  1643. return true;
  1644. }
  1645. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1646. .dpms = radeon_atom_ext_dpms,
  1647. .mode_fixup = radeon_atom_ext_mode_fixup,
  1648. .prepare = radeon_atom_ext_prepare,
  1649. .mode_set = radeon_atom_ext_mode_set,
  1650. .commit = radeon_atom_ext_commit,
  1651. .disable = radeon_atom_ext_disable,
  1652. /* no detect for TMDS/LVDS yet */
  1653. };
  1654. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1655. .dpms = radeon_atom_encoder_dpms,
  1656. .mode_fixup = radeon_atom_mode_fixup,
  1657. .prepare = radeon_atom_encoder_prepare,
  1658. .mode_set = radeon_atom_encoder_mode_set,
  1659. .commit = radeon_atom_encoder_commit,
  1660. .disable = radeon_atom_encoder_disable,
  1661. /* no detect for TMDS/LVDS yet */
  1662. };
  1663. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1664. .dpms = radeon_atom_encoder_dpms,
  1665. .mode_fixup = radeon_atom_mode_fixup,
  1666. .prepare = radeon_atom_encoder_prepare,
  1667. .mode_set = radeon_atom_encoder_mode_set,
  1668. .commit = radeon_atom_encoder_commit,
  1669. .detect = radeon_atom_dac_detect,
  1670. };
  1671. void radeon_enc_destroy(struct drm_encoder *encoder)
  1672. {
  1673. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1674. kfree(radeon_encoder->enc_priv);
  1675. drm_encoder_cleanup(encoder);
  1676. kfree(radeon_encoder);
  1677. }
  1678. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1679. .destroy = radeon_enc_destroy,
  1680. };
  1681. struct radeon_encoder_atom_dac *
  1682. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1683. {
  1684. struct drm_device *dev = radeon_encoder->base.dev;
  1685. struct radeon_device *rdev = dev->dev_private;
  1686. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1687. if (!dac)
  1688. return NULL;
  1689. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1690. return dac;
  1691. }
  1692. struct radeon_encoder_atom_dig *
  1693. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1694. {
  1695. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1696. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1697. if (!dig)
  1698. return NULL;
  1699. /* coherent mode by default */
  1700. dig->coherent_mode = true;
  1701. dig->dig_encoder = -1;
  1702. if (encoder_enum == 2)
  1703. dig->linkb = true;
  1704. else
  1705. dig->linkb = false;
  1706. return dig;
  1707. }
  1708. void
  1709. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1710. {
  1711. struct radeon_device *rdev = dev->dev_private;
  1712. struct drm_encoder *encoder;
  1713. struct radeon_encoder *radeon_encoder;
  1714. /* see if we already added it */
  1715. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1716. radeon_encoder = to_radeon_encoder(encoder);
  1717. if (radeon_encoder->encoder_enum == encoder_enum) {
  1718. radeon_encoder->devices |= supported_device;
  1719. return;
  1720. }
  1721. }
  1722. /* add a new one */
  1723. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1724. if (!radeon_encoder)
  1725. return;
  1726. encoder = &radeon_encoder->base;
  1727. switch (rdev->num_crtc) {
  1728. case 1:
  1729. encoder->possible_crtcs = 0x1;
  1730. break;
  1731. case 2:
  1732. default:
  1733. encoder->possible_crtcs = 0x3;
  1734. break;
  1735. case 6:
  1736. encoder->possible_crtcs = 0x3f;
  1737. break;
  1738. }
  1739. radeon_encoder->enc_priv = NULL;
  1740. radeon_encoder->encoder_enum = encoder_enum;
  1741. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1742. radeon_encoder->devices = supported_device;
  1743. radeon_encoder->rmx_type = RMX_OFF;
  1744. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  1745. radeon_encoder->is_ext_encoder = false;
  1746. switch (radeon_encoder->encoder_id) {
  1747. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1748. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1749. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1750. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1751. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1752. radeon_encoder->rmx_type = RMX_FULL;
  1753. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1754. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1755. } else {
  1756. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1757. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1758. if (ASIC_IS_AVIVO(rdev))
  1759. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1760. }
  1761. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1762. break;
  1763. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1764. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1765. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1766. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1767. break;
  1768. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1769. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1770. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1771. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1772. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1773. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1774. break;
  1775. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1776. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1777. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1778. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1779. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1780. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1781. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1782. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1783. radeon_encoder->rmx_type = RMX_FULL;
  1784. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1785. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1786. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  1787. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1788. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1789. } else {
  1790. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1791. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1792. if (ASIC_IS_AVIVO(rdev))
  1793. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1794. }
  1795. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1796. break;
  1797. case ENCODER_OBJECT_ID_SI170B:
  1798. case ENCODER_OBJECT_ID_CH7303:
  1799. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  1800. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  1801. case ENCODER_OBJECT_ID_TITFP513:
  1802. case ENCODER_OBJECT_ID_VT1623:
  1803. case ENCODER_OBJECT_ID_HDMI_SI1930:
  1804. /* these are handled by the primary encoders */
  1805. radeon_encoder->is_ext_encoder = true;
  1806. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1807. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1808. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  1809. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1810. else
  1811. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1812. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  1813. break;
  1814. }
  1815. }