i915_debugfs.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include "intel_ringbuffer.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DRM_I915_RING_DEBUG 1
  38. #if defined(CONFIG_DEBUG_FS)
  39. enum {
  40. ACTIVE_LIST,
  41. INACTIVE_LIST,
  42. PINNED_LIST,
  43. };
  44. static const char *yesno(int v)
  45. {
  46. return v ? "yes" : "no";
  47. }
  48. static int i915_capabilities(struct seq_file *m, void *data)
  49. {
  50. struct drm_info_node *node = (struct drm_info_node *) m->private;
  51. struct drm_device *dev = node->minor->dev;
  52. const struct intel_device_info *info = INTEL_INFO(dev);
  53. seq_printf(m, "gen: %d\n", info->gen);
  54. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  55. #define DEV_INFO_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  56. #define DEV_INFO_SEP ;
  57. DEV_INFO_FLAGS;
  58. #undef DEV_INFO_FLAG
  59. #undef DEV_INFO_SEP
  60. return 0;
  61. }
  62. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  63. {
  64. if (obj->user_pin_count > 0)
  65. return "P";
  66. else if (obj->pin_count > 0)
  67. return "p";
  68. else
  69. return " ";
  70. }
  71. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  72. {
  73. switch (obj->tiling_mode) {
  74. default:
  75. case I915_TILING_NONE: return " ";
  76. case I915_TILING_X: return "X";
  77. case I915_TILING_Y: return "Y";
  78. }
  79. }
  80. static const char *cache_level_str(int type)
  81. {
  82. switch (type) {
  83. case I915_CACHE_NONE: return " uncached";
  84. case I915_CACHE_LLC: return " snooped (LLC)";
  85. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  86. default: return "";
  87. }
  88. }
  89. static void
  90. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  91. {
  92. seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d %d%s%s%s",
  93. &obj->base,
  94. get_pin_flag(obj),
  95. get_tiling_flag(obj),
  96. obj->base.size / 1024,
  97. obj->base.read_domains,
  98. obj->base.write_domain,
  99. obj->last_read_seqno,
  100. obj->last_write_seqno,
  101. obj->last_fenced_seqno,
  102. cache_level_str(obj->cache_level),
  103. obj->dirty ? " dirty" : "",
  104. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  105. if (obj->base.name)
  106. seq_printf(m, " (name: %d)", obj->base.name);
  107. if (obj->pin_count)
  108. seq_printf(m, " (pinned x %d)", obj->pin_count);
  109. if (obj->fence_reg != I915_FENCE_REG_NONE)
  110. seq_printf(m, " (fence: %d)", obj->fence_reg);
  111. if (obj->gtt_space != NULL)
  112. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  113. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  114. if (obj->pin_mappable || obj->fault_mappable) {
  115. char s[3], *t = s;
  116. if (obj->pin_mappable)
  117. *t++ = 'p';
  118. if (obj->fault_mappable)
  119. *t++ = 'f';
  120. *t = '\0';
  121. seq_printf(m, " (%s mappable)", s);
  122. }
  123. if (obj->ring != NULL)
  124. seq_printf(m, " (%s)", obj->ring->name);
  125. }
  126. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  127. {
  128. struct drm_info_node *node = (struct drm_info_node *) m->private;
  129. uintptr_t list = (uintptr_t) node->info_ent->data;
  130. struct list_head *head;
  131. struct drm_device *dev = node->minor->dev;
  132. drm_i915_private_t *dev_priv = dev->dev_private;
  133. struct drm_i915_gem_object *obj;
  134. size_t total_obj_size, total_gtt_size;
  135. int count, ret;
  136. ret = mutex_lock_interruptible(&dev->struct_mutex);
  137. if (ret)
  138. return ret;
  139. switch (list) {
  140. case ACTIVE_LIST:
  141. seq_printf(m, "Active:\n");
  142. head = &dev_priv->mm.active_list;
  143. break;
  144. case INACTIVE_LIST:
  145. seq_printf(m, "Inactive:\n");
  146. head = &dev_priv->mm.inactive_list;
  147. break;
  148. default:
  149. mutex_unlock(&dev->struct_mutex);
  150. return -EINVAL;
  151. }
  152. total_obj_size = total_gtt_size = count = 0;
  153. list_for_each_entry(obj, head, mm_list) {
  154. seq_printf(m, " ");
  155. describe_obj(m, obj);
  156. seq_printf(m, "\n");
  157. total_obj_size += obj->base.size;
  158. total_gtt_size += obj->gtt_space->size;
  159. count++;
  160. }
  161. mutex_unlock(&dev->struct_mutex);
  162. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  163. count, total_obj_size, total_gtt_size);
  164. return 0;
  165. }
  166. #define count_objects(list, member) do { \
  167. list_for_each_entry(obj, list, member) { \
  168. size += obj->gtt_space->size; \
  169. ++count; \
  170. if (obj->map_and_fenceable) { \
  171. mappable_size += obj->gtt_space->size; \
  172. ++mappable_count; \
  173. } \
  174. } \
  175. } while (0)
  176. static int i915_gem_object_info(struct seq_file *m, void* data)
  177. {
  178. struct drm_info_node *node = (struct drm_info_node *) m->private;
  179. struct drm_device *dev = node->minor->dev;
  180. struct drm_i915_private *dev_priv = dev->dev_private;
  181. u32 count, mappable_count, purgeable_count;
  182. size_t size, mappable_size, purgeable_size;
  183. struct drm_i915_gem_object *obj;
  184. int ret;
  185. ret = mutex_lock_interruptible(&dev->struct_mutex);
  186. if (ret)
  187. return ret;
  188. seq_printf(m, "%u objects, %zu bytes\n",
  189. dev_priv->mm.object_count,
  190. dev_priv->mm.object_memory);
  191. size = count = mappable_size = mappable_count = 0;
  192. count_objects(&dev_priv->mm.bound_list, gtt_list);
  193. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  194. count, mappable_count, size, mappable_size);
  195. size = count = mappable_size = mappable_count = 0;
  196. count_objects(&dev_priv->mm.active_list, mm_list);
  197. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  198. count, mappable_count, size, mappable_size);
  199. size = count = mappable_size = mappable_count = 0;
  200. count_objects(&dev_priv->mm.inactive_list, mm_list);
  201. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  202. count, mappable_count, size, mappable_size);
  203. size = count = purgeable_size = purgeable_count = 0;
  204. list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
  205. size += obj->base.size, ++count;
  206. if (obj->madv == I915_MADV_DONTNEED)
  207. purgeable_size += obj->base.size, ++purgeable_count;
  208. }
  209. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  210. size = count = mappable_size = mappable_count = 0;
  211. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  212. if (obj->fault_mappable) {
  213. size += obj->gtt_space->size;
  214. ++count;
  215. }
  216. if (obj->pin_mappable) {
  217. mappable_size += obj->gtt_space->size;
  218. ++mappable_count;
  219. }
  220. if (obj->madv == I915_MADV_DONTNEED) {
  221. purgeable_size += obj->base.size;
  222. ++purgeable_count;
  223. }
  224. }
  225. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  226. purgeable_count, purgeable_size);
  227. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  228. mappable_count, mappable_size);
  229. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  230. count, size);
  231. seq_printf(m, "%zu [%zu] gtt total\n",
  232. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  233. mutex_unlock(&dev->struct_mutex);
  234. return 0;
  235. }
  236. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  237. {
  238. struct drm_info_node *node = (struct drm_info_node *) m->private;
  239. struct drm_device *dev = node->minor->dev;
  240. uintptr_t list = (uintptr_t) node->info_ent->data;
  241. struct drm_i915_private *dev_priv = dev->dev_private;
  242. struct drm_i915_gem_object *obj;
  243. size_t total_obj_size, total_gtt_size;
  244. int count, ret;
  245. ret = mutex_lock_interruptible(&dev->struct_mutex);
  246. if (ret)
  247. return ret;
  248. total_obj_size = total_gtt_size = count = 0;
  249. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  250. if (list == PINNED_LIST && obj->pin_count == 0)
  251. continue;
  252. seq_printf(m, " ");
  253. describe_obj(m, obj);
  254. seq_printf(m, "\n");
  255. total_obj_size += obj->base.size;
  256. total_gtt_size += obj->gtt_space->size;
  257. count++;
  258. }
  259. mutex_unlock(&dev->struct_mutex);
  260. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  261. count, total_obj_size, total_gtt_size);
  262. return 0;
  263. }
  264. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  265. {
  266. struct drm_info_node *node = (struct drm_info_node *) m->private;
  267. struct drm_device *dev = node->minor->dev;
  268. unsigned long flags;
  269. struct intel_crtc *crtc;
  270. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  271. const char pipe = pipe_name(crtc->pipe);
  272. const char plane = plane_name(crtc->plane);
  273. struct intel_unpin_work *work;
  274. spin_lock_irqsave(&dev->event_lock, flags);
  275. work = crtc->unpin_work;
  276. if (work == NULL) {
  277. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  278. pipe, plane);
  279. } else {
  280. if (!work->pending) {
  281. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  282. pipe, plane);
  283. } else {
  284. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  285. pipe, plane);
  286. }
  287. if (work->enable_stall_check)
  288. seq_printf(m, "Stall check enabled, ");
  289. else
  290. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  291. seq_printf(m, "%d prepares\n", work->pending);
  292. if (work->old_fb_obj) {
  293. struct drm_i915_gem_object *obj = work->old_fb_obj;
  294. if (obj)
  295. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  296. }
  297. if (work->pending_flip_obj) {
  298. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  299. if (obj)
  300. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  301. }
  302. }
  303. spin_unlock_irqrestore(&dev->event_lock, flags);
  304. }
  305. return 0;
  306. }
  307. static int i915_gem_request_info(struct seq_file *m, void *data)
  308. {
  309. struct drm_info_node *node = (struct drm_info_node *) m->private;
  310. struct drm_device *dev = node->minor->dev;
  311. drm_i915_private_t *dev_priv = dev->dev_private;
  312. struct intel_ring_buffer *ring;
  313. struct drm_i915_gem_request *gem_request;
  314. int ret, count, i;
  315. ret = mutex_lock_interruptible(&dev->struct_mutex);
  316. if (ret)
  317. return ret;
  318. count = 0;
  319. for_each_ring(ring, dev_priv, i) {
  320. if (list_empty(&ring->request_list))
  321. continue;
  322. seq_printf(m, "%s requests:\n", ring->name);
  323. list_for_each_entry(gem_request,
  324. &ring->request_list,
  325. list) {
  326. seq_printf(m, " %d @ %d\n",
  327. gem_request->seqno,
  328. (int) (jiffies - gem_request->emitted_jiffies));
  329. }
  330. count++;
  331. }
  332. mutex_unlock(&dev->struct_mutex);
  333. if (count == 0)
  334. seq_printf(m, "No requests\n");
  335. return 0;
  336. }
  337. static void i915_ring_seqno_info(struct seq_file *m,
  338. struct intel_ring_buffer *ring)
  339. {
  340. if (ring->get_seqno) {
  341. seq_printf(m, "Current sequence (%s): %d\n",
  342. ring->name, ring->get_seqno(ring, false));
  343. }
  344. }
  345. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  346. {
  347. struct drm_info_node *node = (struct drm_info_node *) m->private;
  348. struct drm_device *dev = node->minor->dev;
  349. drm_i915_private_t *dev_priv = dev->dev_private;
  350. struct intel_ring_buffer *ring;
  351. int ret, i;
  352. ret = mutex_lock_interruptible(&dev->struct_mutex);
  353. if (ret)
  354. return ret;
  355. for_each_ring(ring, dev_priv, i)
  356. i915_ring_seqno_info(m, ring);
  357. mutex_unlock(&dev->struct_mutex);
  358. return 0;
  359. }
  360. static int i915_interrupt_info(struct seq_file *m, void *data)
  361. {
  362. struct drm_info_node *node = (struct drm_info_node *) m->private;
  363. struct drm_device *dev = node->minor->dev;
  364. drm_i915_private_t *dev_priv = dev->dev_private;
  365. struct intel_ring_buffer *ring;
  366. int ret, i, pipe;
  367. ret = mutex_lock_interruptible(&dev->struct_mutex);
  368. if (ret)
  369. return ret;
  370. if (IS_VALLEYVIEW(dev)) {
  371. seq_printf(m, "Display IER:\t%08x\n",
  372. I915_READ(VLV_IER));
  373. seq_printf(m, "Display IIR:\t%08x\n",
  374. I915_READ(VLV_IIR));
  375. seq_printf(m, "Display IIR_RW:\t%08x\n",
  376. I915_READ(VLV_IIR_RW));
  377. seq_printf(m, "Display IMR:\t%08x\n",
  378. I915_READ(VLV_IMR));
  379. for_each_pipe(pipe)
  380. seq_printf(m, "Pipe %c stat:\t%08x\n",
  381. pipe_name(pipe),
  382. I915_READ(PIPESTAT(pipe)));
  383. seq_printf(m, "Master IER:\t%08x\n",
  384. I915_READ(VLV_MASTER_IER));
  385. seq_printf(m, "Render IER:\t%08x\n",
  386. I915_READ(GTIER));
  387. seq_printf(m, "Render IIR:\t%08x\n",
  388. I915_READ(GTIIR));
  389. seq_printf(m, "Render IMR:\t%08x\n",
  390. I915_READ(GTIMR));
  391. seq_printf(m, "PM IER:\t\t%08x\n",
  392. I915_READ(GEN6_PMIER));
  393. seq_printf(m, "PM IIR:\t\t%08x\n",
  394. I915_READ(GEN6_PMIIR));
  395. seq_printf(m, "PM IMR:\t\t%08x\n",
  396. I915_READ(GEN6_PMIMR));
  397. seq_printf(m, "Port hotplug:\t%08x\n",
  398. I915_READ(PORT_HOTPLUG_EN));
  399. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  400. I915_READ(VLV_DPFLIPSTAT));
  401. seq_printf(m, "DPINVGTT:\t%08x\n",
  402. I915_READ(DPINVGTT));
  403. } else if (!HAS_PCH_SPLIT(dev)) {
  404. seq_printf(m, "Interrupt enable: %08x\n",
  405. I915_READ(IER));
  406. seq_printf(m, "Interrupt identity: %08x\n",
  407. I915_READ(IIR));
  408. seq_printf(m, "Interrupt mask: %08x\n",
  409. I915_READ(IMR));
  410. for_each_pipe(pipe)
  411. seq_printf(m, "Pipe %c stat: %08x\n",
  412. pipe_name(pipe),
  413. I915_READ(PIPESTAT(pipe)));
  414. } else {
  415. seq_printf(m, "North Display Interrupt enable: %08x\n",
  416. I915_READ(DEIER));
  417. seq_printf(m, "North Display Interrupt identity: %08x\n",
  418. I915_READ(DEIIR));
  419. seq_printf(m, "North Display Interrupt mask: %08x\n",
  420. I915_READ(DEIMR));
  421. seq_printf(m, "South Display Interrupt enable: %08x\n",
  422. I915_READ(SDEIER));
  423. seq_printf(m, "South Display Interrupt identity: %08x\n",
  424. I915_READ(SDEIIR));
  425. seq_printf(m, "South Display Interrupt mask: %08x\n",
  426. I915_READ(SDEIMR));
  427. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  428. I915_READ(GTIER));
  429. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  430. I915_READ(GTIIR));
  431. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  432. I915_READ(GTIMR));
  433. }
  434. seq_printf(m, "Interrupts received: %d\n",
  435. atomic_read(&dev_priv->irq_received));
  436. for_each_ring(ring, dev_priv, i) {
  437. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  438. seq_printf(m,
  439. "Graphics Interrupt mask (%s): %08x\n",
  440. ring->name, I915_READ_IMR(ring));
  441. }
  442. i915_ring_seqno_info(m, ring);
  443. }
  444. mutex_unlock(&dev->struct_mutex);
  445. return 0;
  446. }
  447. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  448. {
  449. struct drm_info_node *node = (struct drm_info_node *) m->private;
  450. struct drm_device *dev = node->minor->dev;
  451. drm_i915_private_t *dev_priv = dev->dev_private;
  452. int i, ret;
  453. ret = mutex_lock_interruptible(&dev->struct_mutex);
  454. if (ret)
  455. return ret;
  456. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  457. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  458. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  459. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  460. seq_printf(m, "Fence %d, pin count = %d, object = ",
  461. i, dev_priv->fence_regs[i].pin_count);
  462. if (obj == NULL)
  463. seq_printf(m, "unused");
  464. else
  465. describe_obj(m, obj);
  466. seq_printf(m, "\n");
  467. }
  468. mutex_unlock(&dev->struct_mutex);
  469. return 0;
  470. }
  471. static int i915_hws_info(struct seq_file *m, void *data)
  472. {
  473. struct drm_info_node *node = (struct drm_info_node *) m->private;
  474. struct drm_device *dev = node->minor->dev;
  475. drm_i915_private_t *dev_priv = dev->dev_private;
  476. struct intel_ring_buffer *ring;
  477. const volatile u32 __iomem *hws;
  478. int i;
  479. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  480. hws = (volatile u32 __iomem *)ring->status_page.page_addr;
  481. if (hws == NULL)
  482. return 0;
  483. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  484. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  485. i * 4,
  486. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  487. }
  488. return 0;
  489. }
  490. static const char *ring_str(int ring)
  491. {
  492. switch (ring) {
  493. case RCS: return "render";
  494. case VCS: return "bsd";
  495. case BCS: return "blt";
  496. default: return "";
  497. }
  498. }
  499. static const char *pin_flag(int pinned)
  500. {
  501. if (pinned > 0)
  502. return " P";
  503. else if (pinned < 0)
  504. return " p";
  505. else
  506. return "";
  507. }
  508. static const char *tiling_flag(int tiling)
  509. {
  510. switch (tiling) {
  511. default:
  512. case I915_TILING_NONE: return "";
  513. case I915_TILING_X: return " X";
  514. case I915_TILING_Y: return " Y";
  515. }
  516. }
  517. static const char *dirty_flag(int dirty)
  518. {
  519. return dirty ? " dirty" : "";
  520. }
  521. static const char *purgeable_flag(int purgeable)
  522. {
  523. return purgeable ? " purgeable" : "";
  524. }
  525. static void print_error_buffers(struct seq_file *m,
  526. const char *name,
  527. struct drm_i915_error_buffer *err,
  528. int count)
  529. {
  530. seq_printf(m, "%s [%d]:\n", name, count);
  531. while (count--) {
  532. seq_printf(m, " %08x %8u %04x %04x %x %x%s%s%s%s%s%s%s",
  533. err->gtt_offset,
  534. err->size,
  535. err->read_domains,
  536. err->write_domain,
  537. err->rseqno, err->wseqno,
  538. pin_flag(err->pinned),
  539. tiling_flag(err->tiling),
  540. dirty_flag(err->dirty),
  541. purgeable_flag(err->purgeable),
  542. err->ring != -1 ? " " : "",
  543. ring_str(err->ring),
  544. cache_level_str(err->cache_level));
  545. if (err->name)
  546. seq_printf(m, " (name: %d)", err->name);
  547. if (err->fence_reg != I915_FENCE_REG_NONE)
  548. seq_printf(m, " (fence: %d)", err->fence_reg);
  549. seq_printf(m, "\n");
  550. err++;
  551. }
  552. }
  553. static void i915_ring_error_state(struct seq_file *m,
  554. struct drm_device *dev,
  555. struct drm_i915_error_state *error,
  556. unsigned ring)
  557. {
  558. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  559. seq_printf(m, "%s command stream:\n", ring_str(ring));
  560. seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  561. seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  562. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  563. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  564. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  565. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  566. if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
  567. seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  568. if (INTEL_INFO(dev)->gen >= 4)
  569. seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  570. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  571. seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  572. if (INTEL_INFO(dev)->gen >= 6) {
  573. seq_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
  574. seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  575. seq_printf(m, " SYNC_0: 0x%08x\n",
  576. error->semaphore_mboxes[ring][0]);
  577. seq_printf(m, " SYNC_1: 0x%08x\n",
  578. error->semaphore_mboxes[ring][1]);
  579. }
  580. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  581. seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  582. seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  583. seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  584. }
  585. struct i915_error_state_file_priv {
  586. struct drm_device *dev;
  587. struct drm_i915_error_state *error;
  588. };
  589. static int i915_error_state(struct seq_file *m, void *unused)
  590. {
  591. struct i915_error_state_file_priv *error_priv = m->private;
  592. struct drm_device *dev = error_priv->dev;
  593. drm_i915_private_t *dev_priv = dev->dev_private;
  594. struct drm_i915_error_state *error = error_priv->error;
  595. struct intel_ring_buffer *ring;
  596. int i, j, page, offset, elt;
  597. if (!error) {
  598. seq_printf(m, "no error state collected\n");
  599. return 0;
  600. }
  601. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  602. error->time.tv_usec);
  603. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  604. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  605. seq_printf(m, "IER: 0x%08x\n", error->ier);
  606. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  607. seq_printf(m, "CCID: 0x%08x\n", error->ccid);
  608. for (i = 0; i < dev_priv->num_fence_regs; i++)
  609. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  610. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  611. seq_printf(m, " INSTDONE_%d: 0x%08x\n", i, error->extra_instdone[i]);
  612. if (INTEL_INFO(dev)->gen >= 6) {
  613. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  614. seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  615. }
  616. if (INTEL_INFO(dev)->gen == 7)
  617. seq_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  618. for_each_ring(ring, dev_priv, i)
  619. i915_ring_error_state(m, dev, error, i);
  620. if (error->active_bo)
  621. print_error_buffers(m, "Active",
  622. error->active_bo,
  623. error->active_bo_count);
  624. if (error->pinned_bo)
  625. print_error_buffers(m, "Pinned",
  626. error->pinned_bo,
  627. error->pinned_bo_count);
  628. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  629. struct drm_i915_error_object *obj;
  630. if ((obj = error->ring[i].batchbuffer)) {
  631. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  632. dev_priv->ring[i].name,
  633. obj->gtt_offset);
  634. offset = 0;
  635. for (page = 0; page < obj->page_count; page++) {
  636. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  637. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  638. offset += 4;
  639. }
  640. }
  641. }
  642. if (error->ring[i].num_requests) {
  643. seq_printf(m, "%s --- %d requests\n",
  644. dev_priv->ring[i].name,
  645. error->ring[i].num_requests);
  646. for (j = 0; j < error->ring[i].num_requests; j++) {
  647. seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  648. error->ring[i].requests[j].seqno,
  649. error->ring[i].requests[j].jiffies,
  650. error->ring[i].requests[j].tail);
  651. }
  652. }
  653. if ((obj = error->ring[i].ringbuffer)) {
  654. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  655. dev_priv->ring[i].name,
  656. obj->gtt_offset);
  657. offset = 0;
  658. for (page = 0; page < obj->page_count; page++) {
  659. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  660. seq_printf(m, "%08x : %08x\n",
  661. offset,
  662. obj->pages[page][elt]);
  663. offset += 4;
  664. }
  665. }
  666. }
  667. }
  668. if (error->overlay)
  669. intel_overlay_print_error_state(m, error->overlay);
  670. if (error->display)
  671. intel_display_print_error_state(m, dev, error->display);
  672. return 0;
  673. }
  674. static ssize_t
  675. i915_error_state_write(struct file *filp,
  676. const char __user *ubuf,
  677. size_t cnt,
  678. loff_t *ppos)
  679. {
  680. struct seq_file *m = filp->private_data;
  681. struct i915_error_state_file_priv *error_priv = m->private;
  682. struct drm_device *dev = error_priv->dev;
  683. int ret;
  684. DRM_DEBUG_DRIVER("Resetting error state\n");
  685. ret = mutex_lock_interruptible(&dev->struct_mutex);
  686. if (ret)
  687. return ret;
  688. i915_destroy_error_state(dev);
  689. mutex_unlock(&dev->struct_mutex);
  690. return cnt;
  691. }
  692. static int i915_error_state_open(struct inode *inode, struct file *file)
  693. {
  694. struct drm_device *dev = inode->i_private;
  695. drm_i915_private_t *dev_priv = dev->dev_private;
  696. struct i915_error_state_file_priv *error_priv;
  697. unsigned long flags;
  698. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  699. if (!error_priv)
  700. return -ENOMEM;
  701. error_priv->dev = dev;
  702. spin_lock_irqsave(&dev_priv->error_lock, flags);
  703. error_priv->error = dev_priv->first_error;
  704. if (error_priv->error)
  705. kref_get(&error_priv->error->ref);
  706. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  707. return single_open(file, i915_error_state, error_priv);
  708. }
  709. static int i915_error_state_release(struct inode *inode, struct file *file)
  710. {
  711. struct seq_file *m = file->private_data;
  712. struct i915_error_state_file_priv *error_priv = m->private;
  713. if (error_priv->error)
  714. kref_put(&error_priv->error->ref, i915_error_state_free);
  715. kfree(error_priv);
  716. return single_release(inode, file);
  717. }
  718. static const struct file_operations i915_error_state_fops = {
  719. .owner = THIS_MODULE,
  720. .open = i915_error_state_open,
  721. .read = seq_read,
  722. .write = i915_error_state_write,
  723. .llseek = default_llseek,
  724. .release = i915_error_state_release,
  725. };
  726. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  727. {
  728. struct drm_info_node *node = (struct drm_info_node *) m->private;
  729. struct drm_device *dev = node->minor->dev;
  730. drm_i915_private_t *dev_priv = dev->dev_private;
  731. u16 crstanddelay;
  732. int ret;
  733. ret = mutex_lock_interruptible(&dev->struct_mutex);
  734. if (ret)
  735. return ret;
  736. crstanddelay = I915_READ16(CRSTANDVID);
  737. mutex_unlock(&dev->struct_mutex);
  738. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  739. return 0;
  740. }
  741. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  742. {
  743. struct drm_info_node *node = (struct drm_info_node *) m->private;
  744. struct drm_device *dev = node->minor->dev;
  745. drm_i915_private_t *dev_priv = dev->dev_private;
  746. int ret;
  747. if (IS_GEN5(dev)) {
  748. u16 rgvswctl = I915_READ16(MEMSWCTL);
  749. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  750. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  751. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  752. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  753. MEMSTAT_VID_SHIFT);
  754. seq_printf(m, "Current P-state: %d\n",
  755. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  756. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  757. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  758. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  759. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  760. u32 rpstat;
  761. u32 rpupei, rpcurup, rpprevup;
  762. u32 rpdownei, rpcurdown, rpprevdown;
  763. int max_freq;
  764. /* RPSTAT1 is in the GT power well */
  765. ret = mutex_lock_interruptible(&dev->struct_mutex);
  766. if (ret)
  767. return ret;
  768. gen6_gt_force_wake_get(dev_priv);
  769. rpstat = I915_READ(GEN6_RPSTAT1);
  770. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  771. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  772. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  773. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  774. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  775. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  776. gen6_gt_force_wake_put(dev_priv);
  777. mutex_unlock(&dev->struct_mutex);
  778. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  779. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  780. seq_printf(m, "Render p-state ratio: %d\n",
  781. (gt_perf_status & 0xff00) >> 8);
  782. seq_printf(m, "Render p-state VID: %d\n",
  783. gt_perf_status & 0xff);
  784. seq_printf(m, "Render p-state limit: %d\n",
  785. rp_state_limits & 0xff);
  786. seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
  787. GEN6_CAGF_SHIFT) * GT_FREQUENCY_MULTIPLIER);
  788. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  789. GEN6_CURICONT_MASK);
  790. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  791. GEN6_CURBSYTAVG_MASK);
  792. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  793. GEN6_CURBSYTAVG_MASK);
  794. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  795. GEN6_CURIAVG_MASK);
  796. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  797. GEN6_CURBSYTAVG_MASK);
  798. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  799. GEN6_CURBSYTAVG_MASK);
  800. max_freq = (rp_state_cap & 0xff0000) >> 16;
  801. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  802. max_freq * GT_FREQUENCY_MULTIPLIER);
  803. max_freq = (rp_state_cap & 0xff00) >> 8;
  804. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  805. max_freq * GT_FREQUENCY_MULTIPLIER);
  806. max_freq = rp_state_cap & 0xff;
  807. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  808. max_freq * GT_FREQUENCY_MULTIPLIER);
  809. } else {
  810. seq_printf(m, "no P-state info available\n");
  811. }
  812. return 0;
  813. }
  814. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  815. {
  816. struct drm_info_node *node = (struct drm_info_node *) m->private;
  817. struct drm_device *dev = node->minor->dev;
  818. drm_i915_private_t *dev_priv = dev->dev_private;
  819. u32 delayfreq;
  820. int ret, i;
  821. ret = mutex_lock_interruptible(&dev->struct_mutex);
  822. if (ret)
  823. return ret;
  824. for (i = 0; i < 16; i++) {
  825. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  826. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  827. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  828. }
  829. mutex_unlock(&dev->struct_mutex);
  830. return 0;
  831. }
  832. static inline int MAP_TO_MV(int map)
  833. {
  834. return 1250 - (map * 25);
  835. }
  836. static int i915_inttoext_table(struct seq_file *m, void *unused)
  837. {
  838. struct drm_info_node *node = (struct drm_info_node *) m->private;
  839. struct drm_device *dev = node->minor->dev;
  840. drm_i915_private_t *dev_priv = dev->dev_private;
  841. u32 inttoext;
  842. int ret, i;
  843. ret = mutex_lock_interruptible(&dev->struct_mutex);
  844. if (ret)
  845. return ret;
  846. for (i = 1; i <= 32; i++) {
  847. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  848. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  849. }
  850. mutex_unlock(&dev->struct_mutex);
  851. return 0;
  852. }
  853. static int ironlake_drpc_info(struct seq_file *m)
  854. {
  855. struct drm_info_node *node = (struct drm_info_node *) m->private;
  856. struct drm_device *dev = node->minor->dev;
  857. drm_i915_private_t *dev_priv = dev->dev_private;
  858. u32 rgvmodectl, rstdbyctl;
  859. u16 crstandvid;
  860. int ret;
  861. ret = mutex_lock_interruptible(&dev->struct_mutex);
  862. if (ret)
  863. return ret;
  864. rgvmodectl = I915_READ(MEMMODECTL);
  865. rstdbyctl = I915_READ(RSTDBYCTL);
  866. crstandvid = I915_READ16(CRSTANDVID);
  867. mutex_unlock(&dev->struct_mutex);
  868. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  869. "yes" : "no");
  870. seq_printf(m, "Boost freq: %d\n",
  871. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  872. MEMMODE_BOOST_FREQ_SHIFT);
  873. seq_printf(m, "HW control enabled: %s\n",
  874. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  875. seq_printf(m, "SW control enabled: %s\n",
  876. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  877. seq_printf(m, "Gated voltage change: %s\n",
  878. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  879. seq_printf(m, "Starting frequency: P%d\n",
  880. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  881. seq_printf(m, "Max P-state: P%d\n",
  882. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  883. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  884. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  885. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  886. seq_printf(m, "Render standby enabled: %s\n",
  887. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  888. seq_printf(m, "Current RS state: ");
  889. switch (rstdbyctl & RSX_STATUS_MASK) {
  890. case RSX_STATUS_ON:
  891. seq_printf(m, "on\n");
  892. break;
  893. case RSX_STATUS_RC1:
  894. seq_printf(m, "RC1\n");
  895. break;
  896. case RSX_STATUS_RC1E:
  897. seq_printf(m, "RC1E\n");
  898. break;
  899. case RSX_STATUS_RS1:
  900. seq_printf(m, "RS1\n");
  901. break;
  902. case RSX_STATUS_RS2:
  903. seq_printf(m, "RS2 (RC6)\n");
  904. break;
  905. case RSX_STATUS_RS3:
  906. seq_printf(m, "RC3 (RC6+)\n");
  907. break;
  908. default:
  909. seq_printf(m, "unknown\n");
  910. break;
  911. }
  912. return 0;
  913. }
  914. static int gen6_drpc_info(struct seq_file *m)
  915. {
  916. struct drm_info_node *node = (struct drm_info_node *) m->private;
  917. struct drm_device *dev = node->minor->dev;
  918. struct drm_i915_private *dev_priv = dev->dev_private;
  919. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  920. unsigned forcewake_count;
  921. int count=0, ret;
  922. ret = mutex_lock_interruptible(&dev->struct_mutex);
  923. if (ret)
  924. return ret;
  925. spin_lock_irq(&dev_priv->gt_lock);
  926. forcewake_count = dev_priv->forcewake_count;
  927. spin_unlock_irq(&dev_priv->gt_lock);
  928. if (forcewake_count) {
  929. seq_printf(m, "RC information inaccurate because somebody "
  930. "holds a forcewake reference \n");
  931. } else {
  932. /* NB: we cannot use forcewake, else we read the wrong values */
  933. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  934. udelay(10);
  935. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  936. }
  937. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  938. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  939. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  940. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  941. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  942. mutex_unlock(&dev->struct_mutex);
  943. seq_printf(m, "Video Turbo Mode: %s\n",
  944. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  945. seq_printf(m, "HW control enabled: %s\n",
  946. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  947. seq_printf(m, "SW control enabled: %s\n",
  948. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  949. GEN6_RP_MEDIA_SW_MODE));
  950. seq_printf(m, "RC1e Enabled: %s\n",
  951. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  952. seq_printf(m, "RC6 Enabled: %s\n",
  953. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  954. seq_printf(m, "Deep RC6 Enabled: %s\n",
  955. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  956. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  957. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  958. seq_printf(m, "Current RC state: ");
  959. switch (gt_core_status & GEN6_RCn_MASK) {
  960. case GEN6_RC0:
  961. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  962. seq_printf(m, "Core Power Down\n");
  963. else
  964. seq_printf(m, "on\n");
  965. break;
  966. case GEN6_RC3:
  967. seq_printf(m, "RC3\n");
  968. break;
  969. case GEN6_RC6:
  970. seq_printf(m, "RC6\n");
  971. break;
  972. case GEN6_RC7:
  973. seq_printf(m, "RC7\n");
  974. break;
  975. default:
  976. seq_printf(m, "Unknown\n");
  977. break;
  978. }
  979. seq_printf(m, "Core Power Down: %s\n",
  980. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  981. /* Not exactly sure what this is */
  982. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  983. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  984. seq_printf(m, "RC6 residency since boot: %u\n",
  985. I915_READ(GEN6_GT_GFX_RC6));
  986. seq_printf(m, "RC6+ residency since boot: %u\n",
  987. I915_READ(GEN6_GT_GFX_RC6p));
  988. seq_printf(m, "RC6++ residency since boot: %u\n",
  989. I915_READ(GEN6_GT_GFX_RC6pp));
  990. seq_printf(m, "RC6 voltage: %dmV\n",
  991. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  992. seq_printf(m, "RC6+ voltage: %dmV\n",
  993. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  994. seq_printf(m, "RC6++ voltage: %dmV\n",
  995. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  996. return 0;
  997. }
  998. static int i915_drpc_info(struct seq_file *m, void *unused)
  999. {
  1000. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1001. struct drm_device *dev = node->minor->dev;
  1002. if (IS_GEN6(dev) || IS_GEN7(dev))
  1003. return gen6_drpc_info(m);
  1004. else
  1005. return ironlake_drpc_info(m);
  1006. }
  1007. static int i915_fbc_status(struct seq_file *m, void *unused)
  1008. {
  1009. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1010. struct drm_device *dev = node->minor->dev;
  1011. drm_i915_private_t *dev_priv = dev->dev_private;
  1012. if (!I915_HAS_FBC(dev)) {
  1013. seq_printf(m, "FBC unsupported on this chipset\n");
  1014. return 0;
  1015. }
  1016. if (intel_fbc_enabled(dev)) {
  1017. seq_printf(m, "FBC enabled\n");
  1018. } else {
  1019. seq_printf(m, "FBC disabled: ");
  1020. switch (dev_priv->no_fbc_reason) {
  1021. case FBC_NO_OUTPUT:
  1022. seq_printf(m, "no outputs");
  1023. break;
  1024. case FBC_STOLEN_TOO_SMALL:
  1025. seq_printf(m, "not enough stolen memory");
  1026. break;
  1027. case FBC_UNSUPPORTED_MODE:
  1028. seq_printf(m, "mode not supported");
  1029. break;
  1030. case FBC_MODE_TOO_LARGE:
  1031. seq_printf(m, "mode too large");
  1032. break;
  1033. case FBC_BAD_PLANE:
  1034. seq_printf(m, "FBC unsupported on plane");
  1035. break;
  1036. case FBC_NOT_TILED:
  1037. seq_printf(m, "scanout buffer not tiled");
  1038. break;
  1039. case FBC_MULTIPLE_PIPES:
  1040. seq_printf(m, "multiple pipes are enabled");
  1041. break;
  1042. case FBC_MODULE_PARAM:
  1043. seq_printf(m, "disabled per module param (default off)");
  1044. break;
  1045. default:
  1046. seq_printf(m, "unknown reason");
  1047. }
  1048. seq_printf(m, "\n");
  1049. }
  1050. return 0;
  1051. }
  1052. static int i915_sr_status(struct seq_file *m, void *unused)
  1053. {
  1054. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1055. struct drm_device *dev = node->minor->dev;
  1056. drm_i915_private_t *dev_priv = dev->dev_private;
  1057. bool sr_enabled = false;
  1058. if (HAS_PCH_SPLIT(dev))
  1059. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1060. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1061. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1062. else if (IS_I915GM(dev))
  1063. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1064. else if (IS_PINEVIEW(dev))
  1065. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1066. seq_printf(m, "self-refresh: %s\n",
  1067. sr_enabled ? "enabled" : "disabled");
  1068. return 0;
  1069. }
  1070. static int i915_emon_status(struct seq_file *m, void *unused)
  1071. {
  1072. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1073. struct drm_device *dev = node->minor->dev;
  1074. drm_i915_private_t *dev_priv = dev->dev_private;
  1075. unsigned long temp, chipset, gfx;
  1076. int ret;
  1077. if (!IS_GEN5(dev))
  1078. return -ENODEV;
  1079. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1080. if (ret)
  1081. return ret;
  1082. temp = i915_mch_val(dev_priv);
  1083. chipset = i915_chipset_val(dev_priv);
  1084. gfx = i915_gfx_val(dev_priv);
  1085. mutex_unlock(&dev->struct_mutex);
  1086. seq_printf(m, "GMCH temp: %ld\n", temp);
  1087. seq_printf(m, "Chipset power: %ld\n", chipset);
  1088. seq_printf(m, "GFX power: %ld\n", gfx);
  1089. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1090. return 0;
  1091. }
  1092. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1093. {
  1094. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1095. struct drm_device *dev = node->minor->dev;
  1096. drm_i915_private_t *dev_priv = dev->dev_private;
  1097. int ret;
  1098. int gpu_freq, ia_freq;
  1099. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1100. seq_printf(m, "unsupported on this chipset\n");
  1101. return 0;
  1102. }
  1103. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1104. if (ret)
  1105. return ret;
  1106. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1107. for (gpu_freq = dev_priv->rps.min_delay;
  1108. gpu_freq <= dev_priv->rps.max_delay;
  1109. gpu_freq++) {
  1110. ia_freq = gpu_freq;
  1111. sandybridge_pcode_read(dev_priv,
  1112. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1113. &ia_freq);
  1114. seq_printf(m, "%d\t\t%d\n", gpu_freq * GT_FREQUENCY_MULTIPLIER, ia_freq * 100);
  1115. }
  1116. mutex_unlock(&dev->struct_mutex);
  1117. return 0;
  1118. }
  1119. static int i915_gfxec(struct seq_file *m, void *unused)
  1120. {
  1121. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1122. struct drm_device *dev = node->minor->dev;
  1123. drm_i915_private_t *dev_priv = dev->dev_private;
  1124. int ret;
  1125. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1126. if (ret)
  1127. return ret;
  1128. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1129. mutex_unlock(&dev->struct_mutex);
  1130. return 0;
  1131. }
  1132. static int i915_opregion(struct seq_file *m, void *unused)
  1133. {
  1134. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1135. struct drm_device *dev = node->minor->dev;
  1136. drm_i915_private_t *dev_priv = dev->dev_private;
  1137. struct intel_opregion *opregion = &dev_priv->opregion;
  1138. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1139. int ret;
  1140. if (data == NULL)
  1141. return -ENOMEM;
  1142. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1143. if (ret)
  1144. goto out;
  1145. if (opregion->header) {
  1146. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1147. seq_write(m, data, OPREGION_SIZE);
  1148. }
  1149. mutex_unlock(&dev->struct_mutex);
  1150. out:
  1151. kfree(data);
  1152. return 0;
  1153. }
  1154. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1155. {
  1156. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1157. struct drm_device *dev = node->minor->dev;
  1158. drm_i915_private_t *dev_priv = dev->dev_private;
  1159. struct intel_fbdev *ifbdev;
  1160. struct intel_framebuffer *fb;
  1161. int ret;
  1162. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1163. if (ret)
  1164. return ret;
  1165. ifbdev = dev_priv->fbdev;
  1166. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1167. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  1168. fb->base.width,
  1169. fb->base.height,
  1170. fb->base.depth,
  1171. fb->base.bits_per_pixel);
  1172. describe_obj(m, fb->obj);
  1173. seq_printf(m, "\n");
  1174. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1175. if (&fb->base == ifbdev->helper.fb)
  1176. continue;
  1177. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  1178. fb->base.width,
  1179. fb->base.height,
  1180. fb->base.depth,
  1181. fb->base.bits_per_pixel);
  1182. describe_obj(m, fb->obj);
  1183. seq_printf(m, "\n");
  1184. }
  1185. mutex_unlock(&dev->mode_config.mutex);
  1186. return 0;
  1187. }
  1188. static int i915_context_status(struct seq_file *m, void *unused)
  1189. {
  1190. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1191. struct drm_device *dev = node->minor->dev;
  1192. drm_i915_private_t *dev_priv = dev->dev_private;
  1193. int ret;
  1194. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1195. if (ret)
  1196. return ret;
  1197. if (dev_priv->ips.pwrctx) {
  1198. seq_printf(m, "power context ");
  1199. describe_obj(m, dev_priv->ips.pwrctx);
  1200. seq_printf(m, "\n");
  1201. }
  1202. if (dev_priv->ips.renderctx) {
  1203. seq_printf(m, "render context ");
  1204. describe_obj(m, dev_priv->ips.renderctx);
  1205. seq_printf(m, "\n");
  1206. }
  1207. mutex_unlock(&dev->mode_config.mutex);
  1208. return 0;
  1209. }
  1210. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1211. {
  1212. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1213. struct drm_device *dev = node->minor->dev;
  1214. struct drm_i915_private *dev_priv = dev->dev_private;
  1215. unsigned forcewake_count;
  1216. spin_lock_irq(&dev_priv->gt_lock);
  1217. forcewake_count = dev_priv->forcewake_count;
  1218. spin_unlock_irq(&dev_priv->gt_lock);
  1219. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1220. return 0;
  1221. }
  1222. static const char *swizzle_string(unsigned swizzle)
  1223. {
  1224. switch(swizzle) {
  1225. case I915_BIT_6_SWIZZLE_NONE:
  1226. return "none";
  1227. case I915_BIT_6_SWIZZLE_9:
  1228. return "bit9";
  1229. case I915_BIT_6_SWIZZLE_9_10:
  1230. return "bit9/bit10";
  1231. case I915_BIT_6_SWIZZLE_9_11:
  1232. return "bit9/bit11";
  1233. case I915_BIT_6_SWIZZLE_9_10_11:
  1234. return "bit9/bit10/bit11";
  1235. case I915_BIT_6_SWIZZLE_9_17:
  1236. return "bit9/bit17";
  1237. case I915_BIT_6_SWIZZLE_9_10_17:
  1238. return "bit9/bit10/bit17";
  1239. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1240. return "unkown";
  1241. }
  1242. return "bug";
  1243. }
  1244. static int i915_swizzle_info(struct seq_file *m, void *data)
  1245. {
  1246. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1247. struct drm_device *dev = node->minor->dev;
  1248. struct drm_i915_private *dev_priv = dev->dev_private;
  1249. int ret;
  1250. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1251. if (ret)
  1252. return ret;
  1253. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1254. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1255. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1256. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1257. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1258. seq_printf(m, "DDC = 0x%08x\n",
  1259. I915_READ(DCC));
  1260. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1261. I915_READ16(C0DRB3));
  1262. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1263. I915_READ16(C1DRB3));
  1264. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1265. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1266. I915_READ(MAD_DIMM_C0));
  1267. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1268. I915_READ(MAD_DIMM_C1));
  1269. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1270. I915_READ(MAD_DIMM_C2));
  1271. seq_printf(m, "TILECTL = 0x%08x\n",
  1272. I915_READ(TILECTL));
  1273. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1274. I915_READ(ARB_MODE));
  1275. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1276. I915_READ(DISP_ARB_CTL));
  1277. }
  1278. mutex_unlock(&dev->struct_mutex);
  1279. return 0;
  1280. }
  1281. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1282. {
  1283. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1284. struct drm_device *dev = node->minor->dev;
  1285. struct drm_i915_private *dev_priv = dev->dev_private;
  1286. struct intel_ring_buffer *ring;
  1287. int i, ret;
  1288. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1289. if (ret)
  1290. return ret;
  1291. if (INTEL_INFO(dev)->gen == 6)
  1292. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1293. for_each_ring(ring, dev_priv, i) {
  1294. seq_printf(m, "%s\n", ring->name);
  1295. if (INTEL_INFO(dev)->gen == 7)
  1296. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1297. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1298. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1299. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1300. }
  1301. if (dev_priv->mm.aliasing_ppgtt) {
  1302. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1303. seq_printf(m, "aliasing PPGTT:\n");
  1304. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1305. }
  1306. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1307. mutex_unlock(&dev->struct_mutex);
  1308. return 0;
  1309. }
  1310. static int i915_dpio_info(struct seq_file *m, void *data)
  1311. {
  1312. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1313. struct drm_device *dev = node->minor->dev;
  1314. struct drm_i915_private *dev_priv = dev->dev_private;
  1315. int ret;
  1316. if (!IS_VALLEYVIEW(dev)) {
  1317. seq_printf(m, "unsupported\n");
  1318. return 0;
  1319. }
  1320. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1321. if (ret)
  1322. return ret;
  1323. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1324. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1325. intel_dpio_read(dev_priv, _DPIO_DIV_A));
  1326. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1327. intel_dpio_read(dev_priv, _DPIO_DIV_B));
  1328. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1329. intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1330. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1331. intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1332. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1333. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1334. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1335. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1336. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1337. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1338. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1339. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1340. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1341. intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1342. mutex_unlock(&dev->mode_config.mutex);
  1343. return 0;
  1344. }
  1345. static ssize_t
  1346. i915_wedged_read(struct file *filp,
  1347. char __user *ubuf,
  1348. size_t max,
  1349. loff_t *ppos)
  1350. {
  1351. struct drm_device *dev = filp->private_data;
  1352. drm_i915_private_t *dev_priv = dev->dev_private;
  1353. char buf[80];
  1354. int len;
  1355. len = snprintf(buf, sizeof(buf),
  1356. "wedged : %d\n",
  1357. atomic_read(&dev_priv->mm.wedged));
  1358. if (len > sizeof(buf))
  1359. len = sizeof(buf);
  1360. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1361. }
  1362. static ssize_t
  1363. i915_wedged_write(struct file *filp,
  1364. const char __user *ubuf,
  1365. size_t cnt,
  1366. loff_t *ppos)
  1367. {
  1368. struct drm_device *dev = filp->private_data;
  1369. char buf[20];
  1370. int val = 1;
  1371. if (cnt > 0) {
  1372. if (cnt > sizeof(buf) - 1)
  1373. return -EINVAL;
  1374. if (copy_from_user(buf, ubuf, cnt))
  1375. return -EFAULT;
  1376. buf[cnt] = 0;
  1377. val = simple_strtoul(buf, NULL, 0);
  1378. }
  1379. DRM_INFO("Manually setting wedged to %d\n", val);
  1380. i915_handle_error(dev, val);
  1381. return cnt;
  1382. }
  1383. static const struct file_operations i915_wedged_fops = {
  1384. .owner = THIS_MODULE,
  1385. .open = simple_open,
  1386. .read = i915_wedged_read,
  1387. .write = i915_wedged_write,
  1388. .llseek = default_llseek,
  1389. };
  1390. static ssize_t
  1391. i915_ring_stop_read(struct file *filp,
  1392. char __user *ubuf,
  1393. size_t max,
  1394. loff_t *ppos)
  1395. {
  1396. struct drm_device *dev = filp->private_data;
  1397. drm_i915_private_t *dev_priv = dev->dev_private;
  1398. char buf[20];
  1399. int len;
  1400. len = snprintf(buf, sizeof(buf),
  1401. "0x%08x\n", dev_priv->stop_rings);
  1402. if (len > sizeof(buf))
  1403. len = sizeof(buf);
  1404. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1405. }
  1406. static ssize_t
  1407. i915_ring_stop_write(struct file *filp,
  1408. const char __user *ubuf,
  1409. size_t cnt,
  1410. loff_t *ppos)
  1411. {
  1412. struct drm_device *dev = filp->private_data;
  1413. struct drm_i915_private *dev_priv = dev->dev_private;
  1414. char buf[20];
  1415. int val = 0, ret;
  1416. if (cnt > 0) {
  1417. if (cnt > sizeof(buf) - 1)
  1418. return -EINVAL;
  1419. if (copy_from_user(buf, ubuf, cnt))
  1420. return -EFAULT;
  1421. buf[cnt] = 0;
  1422. val = simple_strtoul(buf, NULL, 0);
  1423. }
  1424. DRM_DEBUG_DRIVER("Stopping rings 0x%08x\n", val);
  1425. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1426. if (ret)
  1427. return ret;
  1428. dev_priv->stop_rings = val;
  1429. mutex_unlock(&dev->struct_mutex);
  1430. return cnt;
  1431. }
  1432. static const struct file_operations i915_ring_stop_fops = {
  1433. .owner = THIS_MODULE,
  1434. .open = simple_open,
  1435. .read = i915_ring_stop_read,
  1436. .write = i915_ring_stop_write,
  1437. .llseek = default_llseek,
  1438. };
  1439. static ssize_t
  1440. i915_max_freq_read(struct file *filp,
  1441. char __user *ubuf,
  1442. size_t max,
  1443. loff_t *ppos)
  1444. {
  1445. struct drm_device *dev = filp->private_data;
  1446. drm_i915_private_t *dev_priv = dev->dev_private;
  1447. char buf[80];
  1448. int len, ret;
  1449. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1450. return -ENODEV;
  1451. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1452. if (ret)
  1453. return ret;
  1454. len = snprintf(buf, sizeof(buf),
  1455. "max freq: %d\n", dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER);
  1456. mutex_unlock(&dev->struct_mutex);
  1457. if (len > sizeof(buf))
  1458. len = sizeof(buf);
  1459. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1460. }
  1461. static ssize_t
  1462. i915_max_freq_write(struct file *filp,
  1463. const char __user *ubuf,
  1464. size_t cnt,
  1465. loff_t *ppos)
  1466. {
  1467. struct drm_device *dev = filp->private_data;
  1468. struct drm_i915_private *dev_priv = dev->dev_private;
  1469. char buf[20];
  1470. int val = 1, ret;
  1471. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1472. return -ENODEV;
  1473. if (cnt > 0) {
  1474. if (cnt > sizeof(buf) - 1)
  1475. return -EINVAL;
  1476. if (copy_from_user(buf, ubuf, cnt))
  1477. return -EFAULT;
  1478. buf[cnt] = 0;
  1479. val = simple_strtoul(buf, NULL, 0);
  1480. }
  1481. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1482. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1483. if (ret)
  1484. return ret;
  1485. /*
  1486. * Turbo will still be enabled, but won't go above the set value.
  1487. */
  1488. dev_priv->rps.max_delay = val / GT_FREQUENCY_MULTIPLIER;
  1489. gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
  1490. mutex_unlock(&dev->struct_mutex);
  1491. return cnt;
  1492. }
  1493. static const struct file_operations i915_max_freq_fops = {
  1494. .owner = THIS_MODULE,
  1495. .open = simple_open,
  1496. .read = i915_max_freq_read,
  1497. .write = i915_max_freq_write,
  1498. .llseek = default_llseek,
  1499. };
  1500. static ssize_t
  1501. i915_min_freq_read(struct file *filp, char __user *ubuf, size_t max,
  1502. loff_t *ppos)
  1503. {
  1504. struct drm_device *dev = filp->private_data;
  1505. drm_i915_private_t *dev_priv = dev->dev_private;
  1506. char buf[80];
  1507. int len, ret;
  1508. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1509. return -ENODEV;
  1510. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1511. if (ret)
  1512. return ret;
  1513. len = snprintf(buf, sizeof(buf),
  1514. "min freq: %d\n", dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER);
  1515. mutex_unlock(&dev->struct_mutex);
  1516. if (len > sizeof(buf))
  1517. len = sizeof(buf);
  1518. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1519. }
  1520. static ssize_t
  1521. i915_min_freq_write(struct file *filp, const char __user *ubuf, size_t cnt,
  1522. loff_t *ppos)
  1523. {
  1524. struct drm_device *dev = filp->private_data;
  1525. struct drm_i915_private *dev_priv = dev->dev_private;
  1526. char buf[20];
  1527. int val = 1, ret;
  1528. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1529. return -ENODEV;
  1530. if (cnt > 0) {
  1531. if (cnt > sizeof(buf) - 1)
  1532. return -EINVAL;
  1533. if (copy_from_user(buf, ubuf, cnt))
  1534. return -EFAULT;
  1535. buf[cnt] = 0;
  1536. val = simple_strtoul(buf, NULL, 0);
  1537. }
  1538. DRM_DEBUG_DRIVER("Manually setting min freq to %d\n", val);
  1539. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1540. if (ret)
  1541. return ret;
  1542. /*
  1543. * Turbo will still be enabled, but won't go below the set value.
  1544. */
  1545. dev_priv->rps.min_delay = val / GT_FREQUENCY_MULTIPLIER;
  1546. gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
  1547. mutex_unlock(&dev->struct_mutex);
  1548. return cnt;
  1549. }
  1550. static const struct file_operations i915_min_freq_fops = {
  1551. .owner = THIS_MODULE,
  1552. .open = simple_open,
  1553. .read = i915_min_freq_read,
  1554. .write = i915_min_freq_write,
  1555. .llseek = default_llseek,
  1556. };
  1557. static ssize_t
  1558. i915_cache_sharing_read(struct file *filp,
  1559. char __user *ubuf,
  1560. size_t max,
  1561. loff_t *ppos)
  1562. {
  1563. struct drm_device *dev = filp->private_data;
  1564. drm_i915_private_t *dev_priv = dev->dev_private;
  1565. char buf[80];
  1566. u32 snpcr;
  1567. int len, ret;
  1568. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1569. return -ENODEV;
  1570. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1571. if (ret)
  1572. return ret;
  1573. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1574. mutex_unlock(&dev_priv->dev->struct_mutex);
  1575. len = snprintf(buf, sizeof(buf),
  1576. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1577. GEN6_MBC_SNPCR_SHIFT);
  1578. if (len > sizeof(buf))
  1579. len = sizeof(buf);
  1580. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1581. }
  1582. static ssize_t
  1583. i915_cache_sharing_write(struct file *filp,
  1584. const char __user *ubuf,
  1585. size_t cnt,
  1586. loff_t *ppos)
  1587. {
  1588. struct drm_device *dev = filp->private_data;
  1589. struct drm_i915_private *dev_priv = dev->dev_private;
  1590. char buf[20];
  1591. u32 snpcr;
  1592. int val = 1;
  1593. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1594. return -ENODEV;
  1595. if (cnt > 0) {
  1596. if (cnt > sizeof(buf) - 1)
  1597. return -EINVAL;
  1598. if (copy_from_user(buf, ubuf, cnt))
  1599. return -EFAULT;
  1600. buf[cnt] = 0;
  1601. val = simple_strtoul(buf, NULL, 0);
  1602. }
  1603. if (val < 0 || val > 3)
  1604. return -EINVAL;
  1605. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1606. /* Update the cache sharing policy here as well */
  1607. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1608. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1609. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1610. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1611. return cnt;
  1612. }
  1613. static const struct file_operations i915_cache_sharing_fops = {
  1614. .owner = THIS_MODULE,
  1615. .open = simple_open,
  1616. .read = i915_cache_sharing_read,
  1617. .write = i915_cache_sharing_write,
  1618. .llseek = default_llseek,
  1619. };
  1620. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1621. * allocated we need to hook into the minor for release. */
  1622. static int
  1623. drm_add_fake_info_node(struct drm_minor *minor,
  1624. struct dentry *ent,
  1625. const void *key)
  1626. {
  1627. struct drm_info_node *node;
  1628. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1629. if (node == NULL) {
  1630. debugfs_remove(ent);
  1631. return -ENOMEM;
  1632. }
  1633. node->minor = minor;
  1634. node->dent = ent;
  1635. node->info_ent = (void *) key;
  1636. mutex_lock(&minor->debugfs_lock);
  1637. list_add(&node->list, &minor->debugfs_list);
  1638. mutex_unlock(&minor->debugfs_lock);
  1639. return 0;
  1640. }
  1641. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1642. {
  1643. struct drm_device *dev = inode->i_private;
  1644. struct drm_i915_private *dev_priv = dev->dev_private;
  1645. if (INTEL_INFO(dev)->gen < 6)
  1646. return 0;
  1647. gen6_gt_force_wake_get(dev_priv);
  1648. return 0;
  1649. }
  1650. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1651. {
  1652. struct drm_device *dev = inode->i_private;
  1653. struct drm_i915_private *dev_priv = dev->dev_private;
  1654. if (INTEL_INFO(dev)->gen < 6)
  1655. return 0;
  1656. gen6_gt_force_wake_put(dev_priv);
  1657. return 0;
  1658. }
  1659. static const struct file_operations i915_forcewake_fops = {
  1660. .owner = THIS_MODULE,
  1661. .open = i915_forcewake_open,
  1662. .release = i915_forcewake_release,
  1663. };
  1664. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1665. {
  1666. struct drm_device *dev = minor->dev;
  1667. struct dentry *ent;
  1668. ent = debugfs_create_file("i915_forcewake_user",
  1669. S_IRUSR,
  1670. root, dev,
  1671. &i915_forcewake_fops);
  1672. if (IS_ERR(ent))
  1673. return PTR_ERR(ent);
  1674. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1675. }
  1676. static int i915_debugfs_create(struct dentry *root,
  1677. struct drm_minor *minor,
  1678. const char *name,
  1679. const struct file_operations *fops)
  1680. {
  1681. struct drm_device *dev = minor->dev;
  1682. struct dentry *ent;
  1683. ent = debugfs_create_file(name,
  1684. S_IRUGO | S_IWUSR,
  1685. root, dev,
  1686. fops);
  1687. if (IS_ERR(ent))
  1688. return PTR_ERR(ent);
  1689. return drm_add_fake_info_node(minor, ent, fops);
  1690. }
  1691. static struct drm_info_list i915_debugfs_list[] = {
  1692. {"i915_capabilities", i915_capabilities, 0},
  1693. {"i915_gem_objects", i915_gem_object_info, 0},
  1694. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1695. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1696. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1697. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1698. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1699. {"i915_gem_request", i915_gem_request_info, 0},
  1700. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1701. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1702. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1703. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1704. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1705. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1706. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1707. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1708. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1709. {"i915_inttoext_table", i915_inttoext_table, 0},
  1710. {"i915_drpc_info", i915_drpc_info, 0},
  1711. {"i915_emon_status", i915_emon_status, 0},
  1712. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1713. {"i915_gfxec", i915_gfxec, 0},
  1714. {"i915_fbc_status", i915_fbc_status, 0},
  1715. {"i915_sr_status", i915_sr_status, 0},
  1716. {"i915_opregion", i915_opregion, 0},
  1717. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1718. {"i915_context_status", i915_context_status, 0},
  1719. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1720. {"i915_swizzle_info", i915_swizzle_info, 0},
  1721. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1722. {"i915_dpio", i915_dpio_info, 0},
  1723. };
  1724. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1725. int i915_debugfs_init(struct drm_minor *minor)
  1726. {
  1727. int ret;
  1728. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1729. "i915_wedged",
  1730. &i915_wedged_fops);
  1731. if (ret)
  1732. return ret;
  1733. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1734. if (ret)
  1735. return ret;
  1736. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1737. "i915_max_freq",
  1738. &i915_max_freq_fops);
  1739. if (ret)
  1740. return ret;
  1741. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1742. "i915_min_freq",
  1743. &i915_min_freq_fops);
  1744. if (ret)
  1745. return ret;
  1746. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1747. "i915_cache_sharing",
  1748. &i915_cache_sharing_fops);
  1749. if (ret)
  1750. return ret;
  1751. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1752. "i915_ring_stop",
  1753. &i915_ring_stop_fops);
  1754. if (ret)
  1755. return ret;
  1756. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1757. "i915_error_state",
  1758. &i915_error_state_fops);
  1759. if (ret)
  1760. return ret;
  1761. return drm_debugfs_create_files(i915_debugfs_list,
  1762. I915_DEBUGFS_ENTRIES,
  1763. minor->debugfs_root, minor);
  1764. }
  1765. void i915_debugfs_cleanup(struct drm_minor *minor)
  1766. {
  1767. drm_debugfs_remove_files(i915_debugfs_list,
  1768. I915_DEBUGFS_ENTRIES, minor);
  1769. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1770. 1, minor);
  1771. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1772. 1, minor);
  1773. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1774. 1, minor);
  1775. drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
  1776. 1, minor);
  1777. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1778. 1, minor);
  1779. drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
  1780. 1, minor);
  1781. drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
  1782. 1, minor);
  1783. }
  1784. #endif /* CONFIG_DEBUG_FS */