iwl-agn.c 121 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-agn-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. static int iwlagn_ant_coupling;
  76. static bool iwlagn_bt_ch_announce = 1;
  77. void iwl_update_chain_flags(struct iwl_priv *priv)
  78. {
  79. struct iwl_rxon_context *ctx;
  80. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  81. for_each_context(priv, ctx) {
  82. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  83. if (ctx->active.rx_chain != ctx->staging.rx_chain)
  84. iwlcore_commit_rxon(priv, ctx);
  85. }
  86. }
  87. }
  88. static void iwl_clear_free_frames(struct iwl_priv *priv)
  89. {
  90. struct list_head *element;
  91. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  92. priv->frames_count);
  93. while (!list_empty(&priv->free_frames)) {
  94. element = priv->free_frames.next;
  95. list_del(element);
  96. kfree(list_entry(element, struct iwl_frame, list));
  97. priv->frames_count--;
  98. }
  99. if (priv->frames_count) {
  100. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  101. priv->frames_count);
  102. priv->frames_count = 0;
  103. }
  104. }
  105. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  106. {
  107. struct iwl_frame *frame;
  108. struct list_head *element;
  109. if (list_empty(&priv->free_frames)) {
  110. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  111. if (!frame) {
  112. IWL_ERR(priv, "Could not allocate frame!\n");
  113. return NULL;
  114. }
  115. priv->frames_count++;
  116. return frame;
  117. }
  118. element = priv->free_frames.next;
  119. list_del(element);
  120. return list_entry(element, struct iwl_frame, list);
  121. }
  122. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  123. {
  124. memset(frame, 0, sizeof(*frame));
  125. list_add(&frame->list, &priv->free_frames);
  126. }
  127. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  128. struct ieee80211_hdr *hdr,
  129. int left)
  130. {
  131. lockdep_assert_held(&priv->mutex);
  132. if (!priv->beacon_skb)
  133. return 0;
  134. if (priv->beacon_skb->len > left)
  135. return 0;
  136. memcpy(hdr, priv->beacon_skb->data, priv->beacon_skb->len);
  137. return priv->beacon_skb->len;
  138. }
  139. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  140. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  141. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  142. u8 *beacon, u32 frame_size)
  143. {
  144. u16 tim_idx;
  145. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  146. /*
  147. * The index is relative to frame start but we start looking at the
  148. * variable-length part of the beacon.
  149. */
  150. tim_idx = mgmt->u.beacon.variable - beacon;
  151. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  152. while ((tim_idx < (frame_size - 2)) &&
  153. (beacon[tim_idx] != WLAN_EID_TIM))
  154. tim_idx += beacon[tim_idx+1] + 2;
  155. /* If TIM field was found, set variables */
  156. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  157. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  158. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  159. } else
  160. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  161. }
  162. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  163. struct iwl_frame *frame)
  164. {
  165. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  166. u32 frame_size;
  167. u32 rate_flags;
  168. u32 rate;
  169. /*
  170. * We have to set up the TX command, the TX Beacon command, and the
  171. * beacon contents.
  172. */
  173. lockdep_assert_held(&priv->mutex);
  174. if (!priv->beacon_ctx) {
  175. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  176. return 0;
  177. }
  178. /* Initialize memory */
  179. tx_beacon_cmd = &frame->u.beacon;
  180. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  181. /* Set up TX beacon contents */
  182. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  183. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  184. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  185. return 0;
  186. if (!frame_size)
  187. return 0;
  188. /* Set up TX command fields */
  189. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  190. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  191. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  192. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  193. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  194. /* Set up TX beacon command fields */
  195. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  196. frame_size);
  197. /* Set up packet rate and flags */
  198. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  199. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  200. priv->hw_params.valid_tx_ant);
  201. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  202. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  203. rate_flags |= RATE_MCS_CCK_MSK;
  204. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  205. rate_flags);
  206. return sizeof(*tx_beacon_cmd) + frame_size;
  207. }
  208. int iwlagn_send_beacon_cmd(struct iwl_priv *priv)
  209. {
  210. struct iwl_frame *frame;
  211. unsigned int frame_size;
  212. int rc;
  213. struct iwl_host_cmd cmd = {
  214. .id = REPLY_TX_BEACON,
  215. .flags = CMD_SIZE_HUGE,
  216. };
  217. frame = iwl_get_free_frame(priv);
  218. if (!frame) {
  219. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  220. "command.\n");
  221. return -ENOMEM;
  222. }
  223. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  224. if (!frame_size) {
  225. IWL_ERR(priv, "Error configuring the beacon command\n");
  226. iwl_free_frame(priv, frame);
  227. return -EINVAL;
  228. }
  229. cmd.len = frame_size;
  230. cmd.data = &frame->u.cmd[0];
  231. rc = iwl_send_cmd_sync(priv, &cmd);
  232. iwl_free_frame(priv, frame);
  233. return rc;
  234. }
  235. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  236. {
  237. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  238. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  239. if (sizeof(dma_addr_t) > sizeof(u32))
  240. addr |=
  241. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  242. return addr;
  243. }
  244. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  245. {
  246. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  247. return le16_to_cpu(tb->hi_n_len) >> 4;
  248. }
  249. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  250. dma_addr_t addr, u16 len)
  251. {
  252. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  253. u16 hi_n_len = len << 4;
  254. put_unaligned_le32(addr, &tb->lo);
  255. if (sizeof(dma_addr_t) > sizeof(u32))
  256. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  257. tb->hi_n_len = cpu_to_le16(hi_n_len);
  258. tfd->num_tbs = idx + 1;
  259. }
  260. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  261. {
  262. return tfd->num_tbs & 0x1f;
  263. }
  264. /**
  265. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  266. * @priv - driver private data
  267. * @txq - tx queue
  268. *
  269. * Does NOT advance any TFD circular buffer read/write indexes
  270. * Does NOT free the TFD itself (which is within circular buffer)
  271. */
  272. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  273. {
  274. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  275. struct iwl_tfd *tfd;
  276. struct pci_dev *dev = priv->pci_dev;
  277. int index = txq->q.read_ptr;
  278. int i;
  279. int num_tbs;
  280. tfd = &tfd_tmp[index];
  281. /* Sanity check on number of chunks */
  282. num_tbs = iwl_tfd_get_num_tbs(tfd);
  283. if (num_tbs >= IWL_NUM_OF_TBS) {
  284. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  285. /* @todo issue fatal error, it is quite serious situation */
  286. return;
  287. }
  288. /* Unmap tx_cmd */
  289. if (num_tbs)
  290. pci_unmap_single(dev,
  291. dma_unmap_addr(&txq->meta[index], mapping),
  292. dma_unmap_len(&txq->meta[index], len),
  293. PCI_DMA_BIDIRECTIONAL);
  294. /* Unmap chunks, if any. */
  295. for (i = 1; i < num_tbs; i++)
  296. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  297. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  298. /* free SKB */
  299. if (txq->txb) {
  300. struct sk_buff *skb;
  301. skb = txq->txb[txq->q.read_ptr].skb;
  302. /* can be called from irqs-disabled context */
  303. if (skb) {
  304. dev_kfree_skb_any(skb);
  305. txq->txb[txq->q.read_ptr].skb = NULL;
  306. }
  307. }
  308. }
  309. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  310. struct iwl_tx_queue *txq,
  311. dma_addr_t addr, u16 len,
  312. u8 reset, u8 pad)
  313. {
  314. struct iwl_queue *q;
  315. struct iwl_tfd *tfd, *tfd_tmp;
  316. u32 num_tbs;
  317. q = &txq->q;
  318. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  319. tfd = &tfd_tmp[q->write_ptr];
  320. if (reset)
  321. memset(tfd, 0, sizeof(*tfd));
  322. num_tbs = iwl_tfd_get_num_tbs(tfd);
  323. /* Each TFD can point to a maximum 20 Tx buffers */
  324. if (num_tbs >= IWL_NUM_OF_TBS) {
  325. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  326. IWL_NUM_OF_TBS);
  327. return -EINVAL;
  328. }
  329. if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
  330. return -EINVAL;
  331. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  332. IWL_ERR(priv, "Unaligned address = %llx\n",
  333. (unsigned long long)addr);
  334. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  335. return 0;
  336. }
  337. /*
  338. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  339. * given Tx queue, and enable the DMA channel used for that queue.
  340. *
  341. * supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  342. * channels supported in hardware.
  343. */
  344. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  345. struct iwl_tx_queue *txq)
  346. {
  347. int txq_id = txq->q.id;
  348. /* Circular buffer (TFD queue in DRAM) physical base address */
  349. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  350. txq->q.dma_addr >> 8);
  351. return 0;
  352. }
  353. static void iwl_bg_beacon_update(struct work_struct *work)
  354. {
  355. struct iwl_priv *priv =
  356. container_of(work, struct iwl_priv, beacon_update);
  357. struct sk_buff *beacon;
  358. mutex_lock(&priv->mutex);
  359. if (!priv->beacon_ctx) {
  360. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  361. goto out;
  362. }
  363. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  364. /*
  365. * The ucode will send beacon notifications even in
  366. * IBSS mode, but we don't want to process them. But
  367. * we need to defer the type check to here due to
  368. * requiring locking around the beacon_ctx access.
  369. */
  370. goto out;
  371. }
  372. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  373. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  374. if (!beacon) {
  375. IWL_ERR(priv, "update beacon failed -- keeping old\n");
  376. goto out;
  377. }
  378. /* new beacon skb is allocated every time; dispose previous.*/
  379. dev_kfree_skb(priv->beacon_skb);
  380. priv->beacon_skb = beacon;
  381. iwlagn_send_beacon_cmd(priv);
  382. out:
  383. mutex_unlock(&priv->mutex);
  384. }
  385. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  386. {
  387. struct iwl_priv *priv =
  388. container_of(work, struct iwl_priv, bt_runtime_config);
  389. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  390. return;
  391. /* dont send host command if rf-kill is on */
  392. if (!iwl_is_ready_rf(priv))
  393. return;
  394. priv->cfg->ops->hcmd->send_bt_config(priv);
  395. }
  396. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  397. {
  398. struct iwl_priv *priv =
  399. container_of(work, struct iwl_priv, bt_full_concurrency);
  400. struct iwl_rxon_context *ctx;
  401. mutex_lock(&priv->mutex);
  402. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  403. goto out;
  404. /* dont send host command if rf-kill is on */
  405. if (!iwl_is_ready_rf(priv))
  406. goto out;
  407. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  408. priv->bt_full_concurrent ?
  409. "full concurrency" : "3-wire");
  410. /*
  411. * LQ & RXON updated cmds must be sent before BT Config cmd
  412. * to avoid 3-wire collisions
  413. */
  414. for_each_context(priv, ctx) {
  415. if (priv->cfg->ops->hcmd->set_rxon_chain)
  416. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  417. iwlcore_commit_rxon(priv, ctx);
  418. }
  419. priv->cfg->ops->hcmd->send_bt_config(priv);
  420. out:
  421. mutex_unlock(&priv->mutex);
  422. }
  423. /**
  424. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  425. *
  426. * This callback is provided in order to send a statistics request.
  427. *
  428. * This timer function is continually reset to execute within
  429. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  430. * was received. We need to ensure we receive the statistics in order
  431. * to update the temperature used for calibrating the TXPOWER.
  432. */
  433. static void iwl_bg_statistics_periodic(unsigned long data)
  434. {
  435. struct iwl_priv *priv = (struct iwl_priv *)data;
  436. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  437. return;
  438. /* dont send host command if rf-kill is on */
  439. if (!iwl_is_ready_rf(priv))
  440. return;
  441. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  442. }
  443. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  444. u32 start_idx, u32 num_events,
  445. u32 mode)
  446. {
  447. u32 i;
  448. u32 ptr; /* SRAM byte address of log data */
  449. u32 ev, time, data; /* event log data */
  450. unsigned long reg_flags;
  451. if (mode == 0)
  452. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  453. else
  454. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  455. /* Make sure device is powered up for SRAM reads */
  456. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  457. if (iwl_grab_nic_access(priv)) {
  458. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  459. return;
  460. }
  461. /* Set starting address; reads will auto-increment */
  462. iwl_write32(priv, HBUS_TARG_MEM_RADDR, ptr);
  463. rmb();
  464. /*
  465. * "time" is actually "data" for mode 0 (no timestamp).
  466. * place event id # at far right for easier visual parsing.
  467. */
  468. for (i = 0; i < num_events; i++) {
  469. ev = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  470. time = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  471. if (mode == 0) {
  472. trace_iwlwifi_dev_ucode_cont_event(priv,
  473. 0, time, ev);
  474. } else {
  475. data = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  476. trace_iwlwifi_dev_ucode_cont_event(priv,
  477. time, data, ev);
  478. }
  479. }
  480. /* Allow device to power down */
  481. iwl_release_nic_access(priv);
  482. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  483. }
  484. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  485. {
  486. u32 capacity; /* event log capacity in # entries */
  487. u32 base; /* SRAM byte address of event log header */
  488. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  489. u32 num_wraps; /* # times uCode wrapped to top of log */
  490. u32 next_entry; /* index of next entry to be written by uCode */
  491. base = priv->device_pointers.error_event_table;
  492. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  493. capacity = iwl_read_targ_mem(priv, base);
  494. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  495. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  496. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  497. } else
  498. return;
  499. if (num_wraps == priv->event_log.num_wraps) {
  500. iwl_print_cont_event_trace(priv,
  501. base, priv->event_log.next_entry,
  502. next_entry - priv->event_log.next_entry,
  503. mode);
  504. priv->event_log.non_wraps_count++;
  505. } else {
  506. if ((num_wraps - priv->event_log.num_wraps) > 1)
  507. priv->event_log.wraps_more_count++;
  508. else
  509. priv->event_log.wraps_once_count++;
  510. trace_iwlwifi_dev_ucode_wrap_event(priv,
  511. num_wraps - priv->event_log.num_wraps,
  512. next_entry, priv->event_log.next_entry);
  513. if (next_entry < priv->event_log.next_entry) {
  514. iwl_print_cont_event_trace(priv, base,
  515. priv->event_log.next_entry,
  516. capacity - priv->event_log.next_entry,
  517. mode);
  518. iwl_print_cont_event_trace(priv, base, 0,
  519. next_entry, mode);
  520. } else {
  521. iwl_print_cont_event_trace(priv, base,
  522. next_entry, capacity - next_entry,
  523. mode);
  524. iwl_print_cont_event_trace(priv, base, 0,
  525. next_entry, mode);
  526. }
  527. }
  528. priv->event_log.num_wraps = num_wraps;
  529. priv->event_log.next_entry = next_entry;
  530. }
  531. /**
  532. * iwl_bg_ucode_trace - Timer callback to log ucode event
  533. *
  534. * The timer is continually set to execute every
  535. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  536. * this function is to perform continuous uCode event logging operation
  537. * if enabled
  538. */
  539. static void iwl_bg_ucode_trace(unsigned long data)
  540. {
  541. struct iwl_priv *priv = (struct iwl_priv *)data;
  542. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  543. return;
  544. if (priv->event_log.ucode_trace) {
  545. iwl_continuous_event_trace(priv);
  546. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  547. mod_timer(&priv->ucode_trace,
  548. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  549. }
  550. }
  551. static void iwl_bg_tx_flush(struct work_struct *work)
  552. {
  553. struct iwl_priv *priv =
  554. container_of(work, struct iwl_priv, tx_flush);
  555. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  556. return;
  557. /* do nothing if rf-kill is on */
  558. if (!iwl_is_ready_rf(priv))
  559. return;
  560. if (priv->cfg->ops->lib->txfifo_flush) {
  561. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  562. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  563. }
  564. }
  565. /**
  566. * iwl_rx_handle - Main entry function for receiving responses from uCode
  567. *
  568. * Uses the priv->rx_handlers callback function array to invoke
  569. * the appropriate handlers, including command responses,
  570. * frame-received notifications, and other notifications.
  571. */
  572. static void iwl_rx_handle(struct iwl_priv *priv)
  573. {
  574. struct iwl_rx_mem_buffer *rxb;
  575. struct iwl_rx_packet *pkt;
  576. struct iwl_rx_queue *rxq = &priv->rxq;
  577. u32 r, i;
  578. int reclaim;
  579. unsigned long flags;
  580. u8 fill_rx = 0;
  581. u32 count = 8;
  582. int total_empty;
  583. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  584. * buffer that the driver may process (last buffer filled by ucode). */
  585. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  586. i = rxq->read;
  587. /* Rx interrupt, but nothing sent from uCode */
  588. if (i == r)
  589. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  590. /* calculate total frames need to be restock after handling RX */
  591. total_empty = r - rxq->write_actual;
  592. if (total_empty < 0)
  593. total_empty += RX_QUEUE_SIZE;
  594. if (total_empty > (RX_QUEUE_SIZE / 2))
  595. fill_rx = 1;
  596. while (i != r) {
  597. int len;
  598. rxb = rxq->queue[i];
  599. /* If an RXB doesn't have a Rx queue slot associated with it,
  600. * then a bug has been introduced in the queue refilling
  601. * routines -- catch it here */
  602. if (WARN_ON(rxb == NULL)) {
  603. i = (i + 1) & RX_QUEUE_MASK;
  604. continue;
  605. }
  606. rxq->queue[i] = NULL;
  607. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  608. PAGE_SIZE << priv->hw_params.rx_page_order,
  609. PCI_DMA_FROMDEVICE);
  610. pkt = rxb_addr(rxb);
  611. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  612. len += sizeof(u32); /* account for status word */
  613. trace_iwlwifi_dev_rx(priv, pkt, len);
  614. /* Reclaim a command buffer only if this packet is a response
  615. * to a (driver-originated) command.
  616. * If the packet (e.g. Rx frame) originated from uCode,
  617. * there is no command buffer to reclaim.
  618. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  619. * but apparently a few don't get set; catch them here. */
  620. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  621. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  622. (pkt->hdr.cmd != REPLY_RX) &&
  623. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  624. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  625. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  626. (pkt->hdr.cmd != REPLY_TX);
  627. /*
  628. * Do the notification wait before RX handlers so
  629. * even if the RX handler consumes the RXB we have
  630. * access to it in the notification wait entry.
  631. */
  632. if (!list_empty(&priv->_agn.notif_waits)) {
  633. struct iwl_notification_wait *w;
  634. spin_lock(&priv->_agn.notif_wait_lock);
  635. list_for_each_entry(w, &priv->_agn.notif_waits, list) {
  636. if (w->cmd == pkt->hdr.cmd) {
  637. w->triggered = true;
  638. if (w->fn)
  639. w->fn(priv, pkt);
  640. }
  641. }
  642. spin_unlock(&priv->_agn.notif_wait_lock);
  643. wake_up_all(&priv->_agn.notif_waitq);
  644. }
  645. /* Based on type of command response or notification,
  646. * handle those that need handling via function in
  647. * rx_handlers table. See iwl_setup_rx_handlers() */
  648. if (priv->rx_handlers[pkt->hdr.cmd]) {
  649. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  650. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  651. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  652. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  653. } else {
  654. /* No handling needed */
  655. IWL_DEBUG_RX(priv,
  656. "r %d i %d No handler needed for %s, 0x%02x\n",
  657. r, i, get_cmd_string(pkt->hdr.cmd),
  658. pkt->hdr.cmd);
  659. }
  660. /*
  661. * XXX: After here, we should always check rxb->page
  662. * against NULL before touching it or its virtual
  663. * memory (pkt). Because some rx_handler might have
  664. * already taken or freed the pages.
  665. */
  666. if (reclaim) {
  667. /* Invoke any callbacks, transfer the buffer to caller,
  668. * and fire off the (possibly) blocking iwl_send_cmd()
  669. * as we reclaim the driver command queue */
  670. if (rxb->page)
  671. iwl_tx_cmd_complete(priv, rxb);
  672. else
  673. IWL_WARN(priv, "Claim null rxb?\n");
  674. }
  675. /* Reuse the page if possible. For notification packets and
  676. * SKBs that fail to Rx correctly, add them back into the
  677. * rx_free list for reuse later. */
  678. spin_lock_irqsave(&rxq->lock, flags);
  679. if (rxb->page != NULL) {
  680. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  681. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  682. PCI_DMA_FROMDEVICE);
  683. list_add_tail(&rxb->list, &rxq->rx_free);
  684. rxq->free_count++;
  685. } else
  686. list_add_tail(&rxb->list, &rxq->rx_used);
  687. spin_unlock_irqrestore(&rxq->lock, flags);
  688. i = (i + 1) & RX_QUEUE_MASK;
  689. /* If there are a lot of unused frames,
  690. * restock the Rx queue so ucode wont assert. */
  691. if (fill_rx) {
  692. count++;
  693. if (count >= 8) {
  694. rxq->read = i;
  695. iwlagn_rx_replenish_now(priv);
  696. count = 0;
  697. }
  698. }
  699. }
  700. /* Backtrack one entry */
  701. rxq->read = i;
  702. if (fill_rx)
  703. iwlagn_rx_replenish_now(priv);
  704. else
  705. iwlagn_rx_queue_restock(priv);
  706. }
  707. /* tasklet for iwlagn interrupt */
  708. static void iwl_irq_tasklet(struct iwl_priv *priv)
  709. {
  710. u32 inta = 0;
  711. u32 handled = 0;
  712. unsigned long flags;
  713. u32 i;
  714. #ifdef CONFIG_IWLWIFI_DEBUG
  715. u32 inta_mask;
  716. #endif
  717. spin_lock_irqsave(&priv->lock, flags);
  718. /* Ack/clear/reset pending uCode interrupts.
  719. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  720. */
  721. /* There is a hardware bug in the interrupt mask function that some
  722. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  723. * they are disabled in the CSR_INT_MASK register. Furthermore the
  724. * ICT interrupt handling mechanism has another bug that might cause
  725. * these unmasked interrupts fail to be detected. We workaround the
  726. * hardware bugs here by ACKing all the possible interrupts so that
  727. * interrupt coalescing can still be achieved.
  728. */
  729. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  730. inta = priv->_agn.inta;
  731. #ifdef CONFIG_IWLWIFI_DEBUG
  732. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  733. /* just for debug */
  734. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  735. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  736. inta, inta_mask);
  737. }
  738. #endif
  739. spin_unlock_irqrestore(&priv->lock, flags);
  740. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  741. priv->_agn.inta = 0;
  742. /* Now service all interrupt bits discovered above. */
  743. if (inta & CSR_INT_BIT_HW_ERR) {
  744. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  745. /* Tell the device to stop sending interrupts */
  746. iwl_disable_interrupts(priv);
  747. priv->isr_stats.hw++;
  748. iwl_irq_handle_error(priv);
  749. handled |= CSR_INT_BIT_HW_ERR;
  750. return;
  751. }
  752. #ifdef CONFIG_IWLWIFI_DEBUG
  753. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  754. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  755. if (inta & CSR_INT_BIT_SCD) {
  756. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  757. "the frame/frames.\n");
  758. priv->isr_stats.sch++;
  759. }
  760. /* Alive notification via Rx interrupt will do the real work */
  761. if (inta & CSR_INT_BIT_ALIVE) {
  762. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  763. priv->isr_stats.alive++;
  764. }
  765. }
  766. #endif
  767. /* Safely ignore these bits for debug checks below */
  768. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  769. /* HW RF KILL switch toggled */
  770. if (inta & CSR_INT_BIT_RF_KILL) {
  771. int hw_rf_kill = 0;
  772. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  773. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  774. hw_rf_kill = 1;
  775. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  776. hw_rf_kill ? "disable radio" : "enable radio");
  777. priv->isr_stats.rfkill++;
  778. /* driver only loads ucode once setting the interface up.
  779. * the driver allows loading the ucode even if the radio
  780. * is killed. Hence update the killswitch state here. The
  781. * rfkill handler will care about restarting if needed.
  782. */
  783. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  784. if (hw_rf_kill)
  785. set_bit(STATUS_RF_KILL_HW, &priv->status);
  786. else
  787. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  788. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  789. }
  790. handled |= CSR_INT_BIT_RF_KILL;
  791. }
  792. /* Chip got too hot and stopped itself */
  793. if (inta & CSR_INT_BIT_CT_KILL) {
  794. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  795. priv->isr_stats.ctkill++;
  796. handled |= CSR_INT_BIT_CT_KILL;
  797. }
  798. /* Error detected by uCode */
  799. if (inta & CSR_INT_BIT_SW_ERR) {
  800. IWL_ERR(priv, "Microcode SW error detected. "
  801. " Restarting 0x%X.\n", inta);
  802. priv->isr_stats.sw++;
  803. iwl_irq_handle_error(priv);
  804. handled |= CSR_INT_BIT_SW_ERR;
  805. }
  806. /* uCode wakes up after power-down sleep */
  807. if (inta & CSR_INT_BIT_WAKEUP) {
  808. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  809. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  810. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  811. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  812. priv->isr_stats.wakeup++;
  813. handled |= CSR_INT_BIT_WAKEUP;
  814. }
  815. /* All uCode command responses, including Tx command responses,
  816. * Rx "responses" (frame-received notification), and other
  817. * notifications from uCode come through here*/
  818. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  819. CSR_INT_BIT_RX_PERIODIC)) {
  820. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  821. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  822. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  823. iwl_write32(priv, CSR_FH_INT_STATUS,
  824. CSR_FH_INT_RX_MASK);
  825. }
  826. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  827. handled |= CSR_INT_BIT_RX_PERIODIC;
  828. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  829. }
  830. /* Sending RX interrupt require many steps to be done in the
  831. * the device:
  832. * 1- write interrupt to current index in ICT table.
  833. * 2- dma RX frame.
  834. * 3- update RX shared data to indicate last write index.
  835. * 4- send interrupt.
  836. * This could lead to RX race, driver could receive RX interrupt
  837. * but the shared data changes does not reflect this;
  838. * periodic interrupt will detect any dangling Rx activity.
  839. */
  840. /* Disable periodic interrupt; we use it as just a one-shot. */
  841. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  842. CSR_INT_PERIODIC_DIS);
  843. iwl_rx_handle(priv);
  844. /*
  845. * Enable periodic interrupt in 8 msec only if we received
  846. * real RX interrupt (instead of just periodic int), to catch
  847. * any dangling Rx interrupt. If it was just the periodic
  848. * interrupt, there was no dangling Rx activity, and no need
  849. * to extend the periodic interrupt; one-shot is enough.
  850. */
  851. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  852. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  853. CSR_INT_PERIODIC_ENA);
  854. priv->isr_stats.rx++;
  855. }
  856. /* This "Tx" DMA channel is used only for loading uCode */
  857. if (inta & CSR_INT_BIT_FH_TX) {
  858. iwl_write32(priv, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
  859. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  860. priv->isr_stats.tx++;
  861. handled |= CSR_INT_BIT_FH_TX;
  862. /* Wake up uCode load routine, now that load is complete */
  863. priv->ucode_write_complete = 1;
  864. wake_up_interruptible(&priv->wait_command_queue);
  865. }
  866. if (inta & ~handled) {
  867. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  868. priv->isr_stats.unhandled++;
  869. }
  870. if (inta & ~(priv->inta_mask)) {
  871. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  872. inta & ~priv->inta_mask);
  873. }
  874. /* Re-enable all interrupts */
  875. /* only Re-enable if disabled by irq */
  876. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  877. iwl_enable_interrupts(priv);
  878. /* Re-enable RF_KILL if it occurred */
  879. else if (handled & CSR_INT_BIT_RF_KILL)
  880. iwl_enable_rfkill_int(priv);
  881. }
  882. /*****************************************************************************
  883. *
  884. * sysfs attributes
  885. *
  886. *****************************************************************************/
  887. #ifdef CONFIG_IWLWIFI_DEBUG
  888. /*
  889. * The following adds a new attribute to the sysfs representation
  890. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  891. * used for controlling the debug level.
  892. *
  893. * See the level definitions in iwl for details.
  894. *
  895. * The debug_level being managed using sysfs below is a per device debug
  896. * level that is used instead of the global debug level if it (the per
  897. * device debug level) is set.
  898. */
  899. static ssize_t show_debug_level(struct device *d,
  900. struct device_attribute *attr, char *buf)
  901. {
  902. struct iwl_priv *priv = dev_get_drvdata(d);
  903. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  904. }
  905. static ssize_t store_debug_level(struct device *d,
  906. struct device_attribute *attr,
  907. const char *buf, size_t count)
  908. {
  909. struct iwl_priv *priv = dev_get_drvdata(d);
  910. unsigned long val;
  911. int ret;
  912. ret = strict_strtoul(buf, 0, &val);
  913. if (ret)
  914. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  915. else {
  916. priv->debug_level = val;
  917. if (iwl_alloc_traffic_mem(priv))
  918. IWL_ERR(priv,
  919. "Not enough memory to generate traffic log\n");
  920. }
  921. return strnlen(buf, count);
  922. }
  923. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  924. show_debug_level, store_debug_level);
  925. #endif /* CONFIG_IWLWIFI_DEBUG */
  926. static ssize_t show_temperature(struct device *d,
  927. struct device_attribute *attr, char *buf)
  928. {
  929. struct iwl_priv *priv = dev_get_drvdata(d);
  930. if (!iwl_is_alive(priv))
  931. return -EAGAIN;
  932. return sprintf(buf, "%d\n", priv->temperature);
  933. }
  934. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  935. static ssize_t show_tx_power(struct device *d,
  936. struct device_attribute *attr, char *buf)
  937. {
  938. struct iwl_priv *priv = dev_get_drvdata(d);
  939. if (!iwl_is_ready_rf(priv))
  940. return sprintf(buf, "off\n");
  941. else
  942. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  943. }
  944. static ssize_t store_tx_power(struct device *d,
  945. struct device_attribute *attr,
  946. const char *buf, size_t count)
  947. {
  948. struct iwl_priv *priv = dev_get_drvdata(d);
  949. unsigned long val;
  950. int ret;
  951. ret = strict_strtoul(buf, 10, &val);
  952. if (ret)
  953. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  954. else {
  955. ret = iwl_set_tx_power(priv, val, false);
  956. if (ret)
  957. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  958. ret);
  959. else
  960. ret = count;
  961. }
  962. return ret;
  963. }
  964. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  965. static struct attribute *iwl_sysfs_entries[] = {
  966. &dev_attr_temperature.attr,
  967. &dev_attr_tx_power.attr,
  968. #ifdef CONFIG_IWLWIFI_DEBUG
  969. &dev_attr_debug_level.attr,
  970. #endif
  971. NULL
  972. };
  973. static struct attribute_group iwl_attribute_group = {
  974. .name = NULL, /* put in device directory */
  975. .attrs = iwl_sysfs_entries,
  976. };
  977. /******************************************************************************
  978. *
  979. * uCode download functions
  980. *
  981. ******************************************************************************/
  982. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  983. {
  984. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  985. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  986. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  987. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  988. }
  989. static void iwl_nic_start(struct iwl_priv *priv)
  990. {
  991. /* Remove all resets to allow NIC to operate */
  992. iwl_write32(priv, CSR_RESET, 0);
  993. }
  994. struct iwlagn_ucode_capabilities {
  995. u32 max_probe_length;
  996. u32 standard_phy_calibration_size;
  997. u32 flags;
  998. };
  999. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1000. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1001. struct iwlagn_ucode_capabilities *capa);
  1002. #define UCODE_EXPERIMENTAL_INDEX 100
  1003. #define UCODE_EXPERIMENTAL_TAG "exp"
  1004. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1005. {
  1006. const char *name_pre = priv->cfg->fw_name_pre;
  1007. char tag[8];
  1008. if (first) {
  1009. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1010. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1011. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1012. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1013. #endif
  1014. priv->fw_index = priv->cfg->ucode_api_max;
  1015. sprintf(tag, "%d", priv->fw_index);
  1016. } else {
  1017. priv->fw_index--;
  1018. sprintf(tag, "%d", priv->fw_index);
  1019. }
  1020. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1021. IWL_ERR(priv, "no suitable firmware found!\n");
  1022. return -ENOENT;
  1023. }
  1024. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1025. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1026. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1027. ? "EXPERIMENTAL " : "",
  1028. priv->firmware_name);
  1029. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1030. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1031. iwl_ucode_callback);
  1032. }
  1033. struct iwlagn_firmware_pieces {
  1034. const void *inst, *data, *init, *init_data;
  1035. size_t inst_size, data_size, init_size, init_data_size;
  1036. u32 build;
  1037. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1038. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1039. };
  1040. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1041. const struct firmware *ucode_raw,
  1042. struct iwlagn_firmware_pieces *pieces)
  1043. {
  1044. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1045. u32 api_ver, hdr_size;
  1046. const u8 *src;
  1047. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1048. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1049. switch (api_ver) {
  1050. default:
  1051. hdr_size = 28;
  1052. if (ucode_raw->size < hdr_size) {
  1053. IWL_ERR(priv, "File size too small!\n");
  1054. return -EINVAL;
  1055. }
  1056. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1057. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1058. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1059. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1060. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1061. src = ucode->u.v2.data;
  1062. break;
  1063. case 0:
  1064. case 1:
  1065. case 2:
  1066. hdr_size = 24;
  1067. if (ucode_raw->size < hdr_size) {
  1068. IWL_ERR(priv, "File size too small!\n");
  1069. return -EINVAL;
  1070. }
  1071. pieces->build = 0;
  1072. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1073. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1074. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1075. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1076. src = ucode->u.v1.data;
  1077. break;
  1078. }
  1079. /* Verify size of file vs. image size info in file's header */
  1080. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1081. pieces->data_size + pieces->init_size +
  1082. pieces->init_data_size) {
  1083. IWL_ERR(priv,
  1084. "uCode file size %d does not match expected size\n",
  1085. (int)ucode_raw->size);
  1086. return -EINVAL;
  1087. }
  1088. pieces->inst = src;
  1089. src += pieces->inst_size;
  1090. pieces->data = src;
  1091. src += pieces->data_size;
  1092. pieces->init = src;
  1093. src += pieces->init_size;
  1094. pieces->init_data = src;
  1095. src += pieces->init_data_size;
  1096. return 0;
  1097. }
  1098. static int iwlagn_wanted_ucode_alternative = 1;
  1099. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1100. const struct firmware *ucode_raw,
  1101. struct iwlagn_firmware_pieces *pieces,
  1102. struct iwlagn_ucode_capabilities *capa)
  1103. {
  1104. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1105. struct iwl_ucode_tlv *tlv;
  1106. size_t len = ucode_raw->size;
  1107. const u8 *data;
  1108. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1109. u64 alternatives;
  1110. u32 tlv_len;
  1111. enum iwl_ucode_tlv_type tlv_type;
  1112. const u8 *tlv_data;
  1113. if (len < sizeof(*ucode)) {
  1114. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1115. return -EINVAL;
  1116. }
  1117. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1118. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1119. le32_to_cpu(ucode->magic));
  1120. return -EINVAL;
  1121. }
  1122. /*
  1123. * Check which alternatives are present, and "downgrade"
  1124. * when the chosen alternative is not present, warning
  1125. * the user when that happens. Some files may not have
  1126. * any alternatives, so don't warn in that case.
  1127. */
  1128. alternatives = le64_to_cpu(ucode->alternatives);
  1129. tmp = wanted_alternative;
  1130. if (wanted_alternative > 63)
  1131. wanted_alternative = 63;
  1132. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1133. wanted_alternative--;
  1134. if (wanted_alternative && wanted_alternative != tmp)
  1135. IWL_WARN(priv,
  1136. "uCode alternative %d not available, choosing %d\n",
  1137. tmp, wanted_alternative);
  1138. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1139. pieces->build = le32_to_cpu(ucode->build);
  1140. data = ucode->data;
  1141. len -= sizeof(*ucode);
  1142. while (len >= sizeof(*tlv)) {
  1143. u16 tlv_alt;
  1144. len -= sizeof(*tlv);
  1145. tlv = (void *)data;
  1146. tlv_len = le32_to_cpu(tlv->length);
  1147. tlv_type = le16_to_cpu(tlv->type);
  1148. tlv_alt = le16_to_cpu(tlv->alternative);
  1149. tlv_data = tlv->data;
  1150. if (len < tlv_len) {
  1151. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1152. len, tlv_len);
  1153. return -EINVAL;
  1154. }
  1155. len -= ALIGN(tlv_len, 4);
  1156. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1157. /*
  1158. * Alternative 0 is always valid.
  1159. *
  1160. * Skip alternative TLVs that are not selected.
  1161. */
  1162. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1163. continue;
  1164. switch (tlv_type) {
  1165. case IWL_UCODE_TLV_INST:
  1166. pieces->inst = tlv_data;
  1167. pieces->inst_size = tlv_len;
  1168. break;
  1169. case IWL_UCODE_TLV_DATA:
  1170. pieces->data = tlv_data;
  1171. pieces->data_size = tlv_len;
  1172. break;
  1173. case IWL_UCODE_TLV_INIT:
  1174. pieces->init = tlv_data;
  1175. pieces->init_size = tlv_len;
  1176. break;
  1177. case IWL_UCODE_TLV_INIT_DATA:
  1178. pieces->init_data = tlv_data;
  1179. pieces->init_data_size = tlv_len;
  1180. break;
  1181. case IWL_UCODE_TLV_BOOT:
  1182. IWL_ERR(priv, "Found unexpected BOOT ucode\n");
  1183. break;
  1184. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1185. if (tlv_len != sizeof(u32))
  1186. goto invalid_tlv_len;
  1187. capa->max_probe_length =
  1188. le32_to_cpup((__le32 *)tlv_data);
  1189. break;
  1190. case IWL_UCODE_TLV_PAN:
  1191. if (tlv_len)
  1192. goto invalid_tlv_len;
  1193. capa->flags |= IWL_UCODE_TLV_FLAGS_PAN;
  1194. break;
  1195. case IWL_UCODE_TLV_FLAGS:
  1196. /* must be at least one u32 */
  1197. if (tlv_len < sizeof(u32))
  1198. goto invalid_tlv_len;
  1199. /* and a proper number of u32s */
  1200. if (tlv_len % sizeof(u32))
  1201. goto invalid_tlv_len;
  1202. /*
  1203. * This driver only reads the first u32 as
  1204. * right now no more features are defined,
  1205. * if that changes then either the driver
  1206. * will not work with the new firmware, or
  1207. * it'll not take advantage of new features.
  1208. */
  1209. capa->flags = le32_to_cpup((__le32 *)tlv_data);
  1210. break;
  1211. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1212. if (tlv_len != sizeof(u32))
  1213. goto invalid_tlv_len;
  1214. pieces->init_evtlog_ptr =
  1215. le32_to_cpup((__le32 *)tlv_data);
  1216. break;
  1217. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1218. if (tlv_len != sizeof(u32))
  1219. goto invalid_tlv_len;
  1220. pieces->init_evtlog_size =
  1221. le32_to_cpup((__le32 *)tlv_data);
  1222. break;
  1223. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1224. if (tlv_len != sizeof(u32))
  1225. goto invalid_tlv_len;
  1226. pieces->init_errlog_ptr =
  1227. le32_to_cpup((__le32 *)tlv_data);
  1228. break;
  1229. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1230. if (tlv_len != sizeof(u32))
  1231. goto invalid_tlv_len;
  1232. pieces->inst_evtlog_ptr =
  1233. le32_to_cpup((__le32 *)tlv_data);
  1234. break;
  1235. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1236. if (tlv_len != sizeof(u32))
  1237. goto invalid_tlv_len;
  1238. pieces->inst_evtlog_size =
  1239. le32_to_cpup((__le32 *)tlv_data);
  1240. break;
  1241. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1242. if (tlv_len != sizeof(u32))
  1243. goto invalid_tlv_len;
  1244. pieces->inst_errlog_ptr =
  1245. le32_to_cpup((__le32 *)tlv_data);
  1246. break;
  1247. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1248. if (tlv_len)
  1249. goto invalid_tlv_len;
  1250. priv->enhance_sensitivity_table = true;
  1251. break;
  1252. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1253. if (tlv_len != sizeof(u32))
  1254. goto invalid_tlv_len;
  1255. capa->standard_phy_calibration_size =
  1256. le32_to_cpup((__le32 *)tlv_data);
  1257. break;
  1258. default:
  1259. IWL_DEBUG_INFO(priv, "unknown TLV: %d\n", tlv_type);
  1260. break;
  1261. }
  1262. }
  1263. if (len) {
  1264. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1265. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1266. return -EINVAL;
  1267. }
  1268. return 0;
  1269. invalid_tlv_len:
  1270. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1271. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1272. return -EINVAL;
  1273. }
  1274. /**
  1275. * iwl_ucode_callback - callback when firmware was loaded
  1276. *
  1277. * If loaded successfully, copies the firmware into buffers
  1278. * for the card to fetch (via DMA).
  1279. */
  1280. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1281. {
  1282. struct iwl_priv *priv = context;
  1283. struct iwl_ucode_header *ucode;
  1284. int err;
  1285. struct iwlagn_firmware_pieces pieces;
  1286. const unsigned int api_max = priv->cfg->ucode_api_max;
  1287. const unsigned int api_min = priv->cfg->ucode_api_min;
  1288. u32 api_ver;
  1289. char buildstr[25];
  1290. u32 build;
  1291. struct iwlagn_ucode_capabilities ucode_capa = {
  1292. .max_probe_length = 200,
  1293. .standard_phy_calibration_size =
  1294. IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1295. };
  1296. memset(&pieces, 0, sizeof(pieces));
  1297. if (!ucode_raw) {
  1298. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1299. IWL_ERR(priv,
  1300. "request for firmware file '%s' failed.\n",
  1301. priv->firmware_name);
  1302. goto try_again;
  1303. }
  1304. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1305. priv->firmware_name, ucode_raw->size);
  1306. /* Make sure that we got at least the API version number */
  1307. if (ucode_raw->size < 4) {
  1308. IWL_ERR(priv, "File size way too small!\n");
  1309. goto try_again;
  1310. }
  1311. /* Data from ucode file: header followed by uCode images */
  1312. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1313. if (ucode->ver)
  1314. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1315. else
  1316. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1317. &ucode_capa);
  1318. if (err)
  1319. goto try_again;
  1320. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1321. build = pieces.build;
  1322. /*
  1323. * api_ver should match the api version forming part of the
  1324. * firmware filename ... but we don't check for that and only rely
  1325. * on the API version read from firmware header from here on forward
  1326. */
  1327. /* no api version check required for experimental uCode */
  1328. if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) {
  1329. if (api_ver < api_min || api_ver > api_max) {
  1330. IWL_ERR(priv,
  1331. "Driver unable to support your firmware API. "
  1332. "Driver supports v%u, firmware is v%u.\n",
  1333. api_max, api_ver);
  1334. goto try_again;
  1335. }
  1336. if (api_ver != api_max)
  1337. IWL_ERR(priv,
  1338. "Firmware has old API version. Expected v%u, "
  1339. "got v%u. New firmware can be obtained "
  1340. "from http://www.intellinuxwireless.org.\n",
  1341. api_max, api_ver);
  1342. }
  1343. if (build)
  1344. sprintf(buildstr, " build %u%s", build,
  1345. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1346. ? " (EXP)" : "");
  1347. else
  1348. buildstr[0] = '\0';
  1349. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1350. IWL_UCODE_MAJOR(priv->ucode_ver),
  1351. IWL_UCODE_MINOR(priv->ucode_ver),
  1352. IWL_UCODE_API(priv->ucode_ver),
  1353. IWL_UCODE_SERIAL(priv->ucode_ver),
  1354. buildstr);
  1355. snprintf(priv->hw->wiphy->fw_version,
  1356. sizeof(priv->hw->wiphy->fw_version),
  1357. "%u.%u.%u.%u%s",
  1358. IWL_UCODE_MAJOR(priv->ucode_ver),
  1359. IWL_UCODE_MINOR(priv->ucode_ver),
  1360. IWL_UCODE_API(priv->ucode_ver),
  1361. IWL_UCODE_SERIAL(priv->ucode_ver),
  1362. buildstr);
  1363. /*
  1364. * For any of the failures below (before allocating pci memory)
  1365. * we will try to load a version with a smaller API -- maybe the
  1366. * user just got a corrupted version of the latest API.
  1367. */
  1368. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1369. priv->ucode_ver);
  1370. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1371. pieces.inst_size);
  1372. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1373. pieces.data_size);
  1374. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1375. pieces.init_size);
  1376. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1377. pieces.init_data_size);
  1378. /* Verify that uCode images will fit in card's SRAM */
  1379. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1380. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1381. pieces.inst_size);
  1382. goto try_again;
  1383. }
  1384. if (pieces.data_size > priv->hw_params.max_data_size) {
  1385. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1386. pieces.data_size);
  1387. goto try_again;
  1388. }
  1389. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1390. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1391. pieces.init_size);
  1392. goto try_again;
  1393. }
  1394. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1395. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1396. pieces.init_data_size);
  1397. goto try_again;
  1398. }
  1399. /* Allocate ucode buffers for card's bus-master loading ... */
  1400. /* Runtime instructions and 2 copies of data:
  1401. * 1) unmodified from disk
  1402. * 2) backup cache for save/restore during power-downs */
  1403. priv->ucode_code.len = pieces.inst_size;
  1404. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1405. priv->ucode_data.len = pieces.data_size;
  1406. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1407. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr)
  1408. goto err_pci_alloc;
  1409. /* Initialization instructions and data */
  1410. if (pieces.init_size && pieces.init_data_size) {
  1411. priv->ucode_init.len = pieces.init_size;
  1412. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1413. priv->ucode_init_data.len = pieces.init_data_size;
  1414. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1415. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1416. goto err_pci_alloc;
  1417. }
  1418. /* Now that we can no longer fail, copy information */
  1419. /*
  1420. * The (size - 16) / 12 formula is based on the information recorded
  1421. * for each event, which is of mode 1 (including timestamp) for all
  1422. * new microcodes that include this information.
  1423. */
  1424. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1425. if (pieces.init_evtlog_size)
  1426. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1427. else
  1428. priv->_agn.init_evtlog_size =
  1429. priv->cfg->base_params->max_event_log_size;
  1430. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1431. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1432. if (pieces.inst_evtlog_size)
  1433. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1434. else
  1435. priv->_agn.inst_evtlog_size =
  1436. priv->cfg->base_params->max_event_log_size;
  1437. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1438. if (ucode_capa.flags & IWL_UCODE_TLV_FLAGS_PAN) {
  1439. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1440. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1441. } else
  1442. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1443. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  1444. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  1445. else
  1446. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  1447. /* Copy images into buffers for card's bus-master reads ... */
  1448. /* Runtime instructions (first block of data in file) */
  1449. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1450. pieces.inst_size);
  1451. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1452. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1453. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1454. /*
  1455. * Runtime data
  1456. * NOTE: Copy into backup buffer will be done in iwl_up()
  1457. */
  1458. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1459. pieces.data_size);
  1460. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1461. /* Initialization instructions */
  1462. if (pieces.init_size) {
  1463. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1464. pieces.init_size);
  1465. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1466. }
  1467. /* Initialization data */
  1468. if (pieces.init_data_size) {
  1469. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1470. pieces.init_data_size);
  1471. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1472. pieces.init_data_size);
  1473. }
  1474. /*
  1475. * figure out the offset of chain noise reset and gain commands
  1476. * base on the size of standard phy calibration commands table size
  1477. */
  1478. if (ucode_capa.standard_phy_calibration_size >
  1479. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1480. ucode_capa.standard_phy_calibration_size =
  1481. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1482. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1483. ucode_capa.standard_phy_calibration_size;
  1484. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1485. ucode_capa.standard_phy_calibration_size + 1;
  1486. /**************************************************
  1487. * This is still part of probe() in a sense...
  1488. *
  1489. * 9. Setup and register with mac80211 and debugfs
  1490. **************************************************/
  1491. err = iwl_mac_setup_register(priv, &ucode_capa);
  1492. if (err)
  1493. goto out_unbind;
  1494. err = iwl_dbgfs_register(priv, DRV_NAME);
  1495. if (err)
  1496. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1497. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1498. &iwl_attribute_group);
  1499. if (err) {
  1500. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1501. goto out_unbind;
  1502. }
  1503. /* We have our copies now, allow OS release its copies */
  1504. release_firmware(ucode_raw);
  1505. complete(&priv->_agn.firmware_loading_complete);
  1506. return;
  1507. try_again:
  1508. /* try next, if any */
  1509. if (iwl_request_firmware(priv, false))
  1510. goto out_unbind;
  1511. release_firmware(ucode_raw);
  1512. return;
  1513. err_pci_alloc:
  1514. IWL_ERR(priv, "failed to allocate pci memory\n");
  1515. iwl_dealloc_ucode_pci(priv);
  1516. out_unbind:
  1517. complete(&priv->_agn.firmware_loading_complete);
  1518. device_release_driver(&priv->pci_dev->dev);
  1519. release_firmware(ucode_raw);
  1520. }
  1521. static const char *desc_lookup_text[] = {
  1522. "OK",
  1523. "FAIL",
  1524. "BAD_PARAM",
  1525. "BAD_CHECKSUM",
  1526. "NMI_INTERRUPT_WDG",
  1527. "SYSASSERT",
  1528. "FATAL_ERROR",
  1529. "BAD_COMMAND",
  1530. "HW_ERROR_TUNE_LOCK",
  1531. "HW_ERROR_TEMPERATURE",
  1532. "ILLEGAL_CHAN_FREQ",
  1533. "VCC_NOT_STABLE",
  1534. "FH_ERROR",
  1535. "NMI_INTERRUPT_HOST",
  1536. "NMI_INTERRUPT_ACTION_PT",
  1537. "NMI_INTERRUPT_UNKNOWN",
  1538. "UCODE_VERSION_MISMATCH",
  1539. "HW_ERROR_ABS_LOCK",
  1540. "HW_ERROR_CAL_LOCK_FAIL",
  1541. "NMI_INTERRUPT_INST_ACTION_PT",
  1542. "NMI_INTERRUPT_DATA_ACTION_PT",
  1543. "NMI_TRM_HW_ER",
  1544. "NMI_INTERRUPT_TRM",
  1545. "NMI_INTERRUPT_BREAK_POINT"
  1546. "DEBUG_0",
  1547. "DEBUG_1",
  1548. "DEBUG_2",
  1549. "DEBUG_3",
  1550. };
  1551. static struct { char *name; u8 num; } advanced_lookup[] = {
  1552. { "NMI_INTERRUPT_WDG", 0x34 },
  1553. { "SYSASSERT", 0x35 },
  1554. { "UCODE_VERSION_MISMATCH", 0x37 },
  1555. { "BAD_COMMAND", 0x38 },
  1556. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1557. { "FATAL_ERROR", 0x3D },
  1558. { "NMI_TRM_HW_ERR", 0x46 },
  1559. { "NMI_INTERRUPT_TRM", 0x4C },
  1560. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1561. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1562. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1563. { "NMI_INTERRUPT_HOST", 0x66 },
  1564. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1565. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1566. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1567. { "ADVANCED_SYSASSERT", 0 },
  1568. };
  1569. static const char *desc_lookup(u32 num)
  1570. {
  1571. int i;
  1572. int max = ARRAY_SIZE(desc_lookup_text);
  1573. if (num < max)
  1574. return desc_lookup_text[num];
  1575. max = ARRAY_SIZE(advanced_lookup) - 1;
  1576. for (i = 0; i < max; i++) {
  1577. if (advanced_lookup[i].num == num)
  1578. break;;
  1579. }
  1580. return advanced_lookup[i].name;
  1581. }
  1582. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1583. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1584. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1585. {
  1586. u32 data2, line;
  1587. u32 desc, time, count, base, data1;
  1588. u32 blink1, blink2, ilink1, ilink2;
  1589. u32 pc, hcmd;
  1590. struct iwl_error_event_table table;
  1591. base = priv->device_pointers.error_event_table;
  1592. if (priv->ucode_type == UCODE_INIT) {
  1593. if (!base)
  1594. base = priv->_agn.init_errlog_ptr;
  1595. } else {
  1596. if (!base)
  1597. base = priv->_agn.inst_errlog_ptr;
  1598. }
  1599. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1600. IWL_ERR(priv,
  1601. "Not valid error log pointer 0x%08X for %s uCode\n",
  1602. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1603. return;
  1604. }
  1605. iwl_read_targ_mem_words(priv, base, &table, sizeof(table));
  1606. count = table.valid;
  1607. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1608. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1609. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1610. priv->status, count);
  1611. }
  1612. desc = table.error_id;
  1613. priv->isr_stats.err_code = desc;
  1614. pc = table.pc;
  1615. blink1 = table.blink1;
  1616. blink2 = table.blink2;
  1617. ilink1 = table.ilink1;
  1618. ilink2 = table.ilink2;
  1619. data1 = table.data1;
  1620. data2 = table.data2;
  1621. line = table.line;
  1622. time = table.tsf_low;
  1623. hcmd = table.hcmd;
  1624. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1625. blink1, blink2, ilink1, ilink2);
  1626. IWL_ERR(priv, "Desc Time "
  1627. "data1 data2 line\n");
  1628. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  1629. desc_lookup(desc), desc, time, data1, data2, line);
  1630. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  1631. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  1632. pc, blink1, blink2, ilink1, ilink2, hcmd);
  1633. }
  1634. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1635. /**
  1636. * iwl_print_event_log - Dump error event log to syslog
  1637. *
  1638. */
  1639. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1640. u32 num_events, u32 mode,
  1641. int pos, char **buf, size_t bufsz)
  1642. {
  1643. u32 i;
  1644. u32 base; /* SRAM byte address of event log header */
  1645. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1646. u32 ptr; /* SRAM byte address of log data */
  1647. u32 ev, time, data; /* event log data */
  1648. unsigned long reg_flags;
  1649. if (num_events == 0)
  1650. return pos;
  1651. base = priv->device_pointers.log_event_table;
  1652. if (priv->ucode_type == UCODE_INIT) {
  1653. if (!base)
  1654. base = priv->_agn.init_evtlog_ptr;
  1655. } else {
  1656. if (!base)
  1657. base = priv->_agn.inst_evtlog_ptr;
  1658. }
  1659. if (mode == 0)
  1660. event_size = 2 * sizeof(u32);
  1661. else
  1662. event_size = 3 * sizeof(u32);
  1663. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1664. /* Make sure device is powered up for SRAM reads */
  1665. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  1666. iwl_grab_nic_access(priv);
  1667. /* Set starting address; reads will auto-increment */
  1668. iwl_write32(priv, HBUS_TARG_MEM_RADDR, ptr);
  1669. rmb();
  1670. /* "time" is actually "data" for mode 0 (no timestamp).
  1671. * place event id # at far right for easier visual parsing. */
  1672. for (i = 0; i < num_events; i++) {
  1673. ev = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  1674. time = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  1675. if (mode == 0) {
  1676. /* data, ev */
  1677. if (bufsz) {
  1678. pos += scnprintf(*buf + pos, bufsz - pos,
  1679. "EVT_LOG:0x%08x:%04u\n",
  1680. time, ev);
  1681. } else {
  1682. trace_iwlwifi_dev_ucode_event(priv, 0,
  1683. time, ev);
  1684. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  1685. time, ev);
  1686. }
  1687. } else {
  1688. data = iwl_read32(priv, HBUS_TARG_MEM_RDAT);
  1689. if (bufsz) {
  1690. pos += scnprintf(*buf + pos, bufsz - pos,
  1691. "EVT_LOGT:%010u:0x%08x:%04u\n",
  1692. time, data, ev);
  1693. } else {
  1694. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  1695. time, data, ev);
  1696. trace_iwlwifi_dev_ucode_event(priv, time,
  1697. data, ev);
  1698. }
  1699. }
  1700. }
  1701. /* Allow device to power down */
  1702. iwl_release_nic_access(priv);
  1703. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  1704. return pos;
  1705. }
  1706. /**
  1707. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  1708. */
  1709. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  1710. u32 num_wraps, u32 next_entry,
  1711. u32 size, u32 mode,
  1712. int pos, char **buf, size_t bufsz)
  1713. {
  1714. /*
  1715. * display the newest DEFAULT_LOG_ENTRIES entries
  1716. * i.e the entries just before the next ont that uCode would fill.
  1717. */
  1718. if (num_wraps) {
  1719. if (next_entry < size) {
  1720. pos = iwl_print_event_log(priv,
  1721. capacity - (size - next_entry),
  1722. size - next_entry, mode,
  1723. pos, buf, bufsz);
  1724. pos = iwl_print_event_log(priv, 0,
  1725. next_entry, mode,
  1726. pos, buf, bufsz);
  1727. } else
  1728. pos = iwl_print_event_log(priv, next_entry - size,
  1729. size, mode, pos, buf, bufsz);
  1730. } else {
  1731. if (next_entry < size) {
  1732. pos = iwl_print_event_log(priv, 0, next_entry,
  1733. mode, pos, buf, bufsz);
  1734. } else {
  1735. pos = iwl_print_event_log(priv, next_entry - size,
  1736. size, mode, pos, buf, bufsz);
  1737. }
  1738. }
  1739. return pos;
  1740. }
  1741. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  1742. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  1743. char **buf, bool display)
  1744. {
  1745. u32 base; /* SRAM byte address of event log header */
  1746. u32 capacity; /* event log capacity in # entries */
  1747. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1748. u32 num_wraps; /* # times uCode wrapped to top of log */
  1749. u32 next_entry; /* index of next entry to be written by uCode */
  1750. u32 size; /* # entries that we'll print */
  1751. u32 logsize;
  1752. int pos = 0;
  1753. size_t bufsz = 0;
  1754. base = priv->device_pointers.log_event_table;
  1755. if (priv->ucode_type == UCODE_INIT) {
  1756. logsize = priv->_agn.init_evtlog_size;
  1757. if (!base)
  1758. base = priv->_agn.init_evtlog_ptr;
  1759. } else {
  1760. logsize = priv->_agn.inst_evtlog_size;
  1761. if (!base)
  1762. base = priv->_agn.inst_evtlog_ptr;
  1763. }
  1764. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1765. IWL_ERR(priv,
  1766. "Invalid event log pointer 0x%08X for %s uCode\n",
  1767. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1768. return -EINVAL;
  1769. }
  1770. /* event log header */
  1771. capacity = iwl_read_targ_mem(priv, base);
  1772. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1773. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1774. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1775. if (capacity > logsize) {
  1776. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  1777. capacity, logsize);
  1778. capacity = logsize;
  1779. }
  1780. if (next_entry > logsize) {
  1781. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  1782. next_entry, logsize);
  1783. next_entry = logsize;
  1784. }
  1785. size = num_wraps ? capacity : next_entry;
  1786. /* bail out if nothing in log */
  1787. if (size == 0) {
  1788. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1789. return pos;
  1790. }
  1791. /* enable/disable bt channel inhibition */
  1792. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  1793. #ifdef CONFIG_IWLWIFI_DEBUG
  1794. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  1795. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  1796. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  1797. #else
  1798. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  1799. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  1800. #endif
  1801. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  1802. size);
  1803. #ifdef CONFIG_IWLWIFI_DEBUG
  1804. if (display) {
  1805. if (full_log)
  1806. bufsz = capacity * 48;
  1807. else
  1808. bufsz = size * 48;
  1809. *buf = kmalloc(bufsz, GFP_KERNEL);
  1810. if (!*buf)
  1811. return -ENOMEM;
  1812. }
  1813. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  1814. /*
  1815. * if uCode has wrapped back to top of log,
  1816. * start at the oldest entry,
  1817. * i.e the next one that uCode would fill.
  1818. */
  1819. if (num_wraps)
  1820. pos = iwl_print_event_log(priv, next_entry,
  1821. capacity - next_entry, mode,
  1822. pos, buf, bufsz);
  1823. /* (then/else) start at top of log */
  1824. pos = iwl_print_event_log(priv, 0,
  1825. next_entry, mode, pos, buf, bufsz);
  1826. } else
  1827. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  1828. next_entry, size, mode,
  1829. pos, buf, bufsz);
  1830. #else
  1831. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  1832. next_entry, size, mode,
  1833. pos, buf, bufsz);
  1834. #endif
  1835. return pos;
  1836. }
  1837. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1838. {
  1839. struct iwl_ct_kill_config cmd;
  1840. struct iwl_ct_kill_throttling_config adv_cmd;
  1841. unsigned long flags;
  1842. int ret = 0;
  1843. spin_lock_irqsave(&priv->lock, flags);
  1844. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1845. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1846. spin_unlock_irqrestore(&priv->lock, flags);
  1847. priv->thermal_throttle.ct_kill_toggle = false;
  1848. if (priv->cfg->base_params->support_ct_kill_exit) {
  1849. adv_cmd.critical_temperature_enter =
  1850. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1851. adv_cmd.critical_temperature_exit =
  1852. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1853. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1854. sizeof(adv_cmd), &adv_cmd);
  1855. if (ret)
  1856. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1857. else
  1858. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1859. "succeeded, "
  1860. "critical temperature enter is %d,"
  1861. "exit is %d\n",
  1862. priv->hw_params.ct_kill_threshold,
  1863. priv->hw_params.ct_kill_exit_threshold);
  1864. } else {
  1865. cmd.critical_temperature_R =
  1866. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1867. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1868. sizeof(cmd), &cmd);
  1869. if (ret)
  1870. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1871. else
  1872. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1873. "succeeded, "
  1874. "critical temperature is %d\n",
  1875. priv->hw_params.ct_kill_threshold);
  1876. }
  1877. }
  1878. static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg)
  1879. {
  1880. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  1881. struct iwl_host_cmd cmd = {
  1882. .id = CALIBRATION_CFG_CMD,
  1883. .len = sizeof(struct iwl_calib_cfg_cmd),
  1884. .data = &calib_cfg_cmd,
  1885. };
  1886. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  1887. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  1888. calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg);
  1889. return iwl_send_cmd(priv, &cmd);
  1890. }
  1891. /**
  1892. * iwl_alive_start - called after REPLY_ALIVE notification received
  1893. * from protocol/runtime uCode (initialization uCode's
  1894. * Alive gets handled by iwl_init_alive_start()).
  1895. */
  1896. static void iwl_alive_start(struct iwl_priv *priv)
  1897. {
  1898. int ret = 0;
  1899. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1900. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  1901. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  1902. * This is a paranoid check, because we would not have gotten the
  1903. * "runtime" alive if code weren't properly loaded. */
  1904. if (iwl_verify_ucode(priv, &priv->ucode_code)) {
  1905. /* Runtime instruction load was bad;
  1906. * take it all the way back down so we can try again */
  1907. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  1908. goto restart;
  1909. }
  1910. ret = iwlagn_alive_notify(priv);
  1911. if (ret) {
  1912. IWL_WARN(priv,
  1913. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  1914. goto restart;
  1915. }
  1916. /* After the ALIVE response, we can send host commands to the uCode */
  1917. set_bit(STATUS_ALIVE, &priv->status);
  1918. /* Enable watchdog to monitor the driver tx queues */
  1919. iwl_setup_watchdog(priv);
  1920. if (iwl_is_rfkill(priv))
  1921. return;
  1922. /* download priority table before any calibration request */
  1923. if (priv->cfg->bt_params &&
  1924. priv->cfg->bt_params->advanced_bt_coexist) {
  1925. /* Configure Bluetooth device coexistence support */
  1926. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  1927. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  1928. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  1929. priv->cfg->ops->hcmd->send_bt_config(priv);
  1930. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  1931. iwlagn_send_prio_tbl(priv);
  1932. /* FIXME: w/a to force change uCode BT state machine */
  1933. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  1934. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  1935. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  1936. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  1937. }
  1938. if (priv->hw_params.calib_rt_cfg)
  1939. iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg);
  1940. ieee80211_wake_queues(priv->hw);
  1941. priv->active_rate = IWL_RATES_MASK;
  1942. /* Configure Tx antenna selection based on H/W config */
  1943. if (priv->cfg->ops->hcmd->set_tx_ant)
  1944. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  1945. if (iwl_is_associated_ctx(ctx)) {
  1946. struct iwl_rxon_cmd *active_rxon =
  1947. (struct iwl_rxon_cmd *)&ctx->active;
  1948. /* apply any changes in staging */
  1949. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1950. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1951. } else {
  1952. struct iwl_rxon_context *tmp;
  1953. /* Initialize our rx_config data */
  1954. for_each_context(priv, tmp)
  1955. iwl_connection_init_rx_config(priv, tmp);
  1956. if (priv->cfg->ops->hcmd->set_rxon_chain)
  1957. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  1958. }
  1959. if (!priv->cfg->bt_params || (priv->cfg->bt_params &&
  1960. !priv->cfg->bt_params->advanced_bt_coexist)) {
  1961. /*
  1962. * default is 2-wire BT coexexistence support
  1963. */
  1964. priv->cfg->ops->hcmd->send_bt_config(priv);
  1965. }
  1966. iwl_reset_run_time_calib(priv);
  1967. set_bit(STATUS_READY, &priv->status);
  1968. /* Configure the adapter for unassociated operation */
  1969. iwlcore_commit_rxon(priv, ctx);
  1970. /* At this point, the NIC is initialized and operational */
  1971. iwl_rf_kill_ct_config(priv);
  1972. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  1973. wake_up_interruptible(&priv->wait_command_queue);
  1974. iwl_power_update_mode(priv, true);
  1975. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  1976. return;
  1977. restart:
  1978. queue_work(priv->workqueue, &priv->restart);
  1979. }
  1980. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  1981. static void __iwl_down(struct iwl_priv *priv)
  1982. {
  1983. int exit_pending;
  1984. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  1985. iwl_scan_cancel_timeout(priv, 200);
  1986. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  1987. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  1988. * to prevent rearm timer */
  1989. del_timer_sync(&priv->watchdog);
  1990. iwl_clear_ucode_stations(priv, NULL);
  1991. iwl_dealloc_bcast_stations(priv);
  1992. iwl_clear_driver_stations(priv);
  1993. /* reset BT coex data */
  1994. priv->bt_status = 0;
  1995. if (priv->cfg->bt_params)
  1996. priv->bt_traffic_load =
  1997. priv->cfg->bt_params->bt_init_traffic_load;
  1998. else
  1999. priv->bt_traffic_load = 0;
  2000. priv->bt_full_concurrent = false;
  2001. priv->bt_ci_compliance = 0;
  2002. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2003. * exiting the module */
  2004. if (!exit_pending)
  2005. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2006. if (priv->mac80211_registered)
  2007. ieee80211_stop_queues(priv->hw);
  2008. /* Clear out all status bits but a few that are stable across reset */
  2009. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2010. STATUS_RF_KILL_HW |
  2011. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2012. STATUS_GEO_CONFIGURED |
  2013. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2014. STATUS_FW_ERROR |
  2015. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2016. STATUS_EXIT_PENDING;
  2017. iwlagn_stop_device(priv);
  2018. dev_kfree_skb(priv->beacon_skb);
  2019. priv->beacon_skb = NULL;
  2020. /* clear out any free frames */
  2021. iwl_clear_free_frames(priv);
  2022. }
  2023. static void iwl_down(struct iwl_priv *priv)
  2024. {
  2025. mutex_lock(&priv->mutex);
  2026. __iwl_down(priv);
  2027. mutex_unlock(&priv->mutex);
  2028. iwl_cancel_deferred_work(priv);
  2029. }
  2030. #define HW_READY_TIMEOUT (50)
  2031. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2032. {
  2033. int ret = 0;
  2034. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2035. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2036. /* See if we got it */
  2037. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2038. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2039. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2040. HW_READY_TIMEOUT);
  2041. if (ret != -ETIMEDOUT)
  2042. priv->hw_ready = true;
  2043. else
  2044. priv->hw_ready = false;
  2045. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2046. (priv->hw_ready == 1) ? "ready" : "not ready");
  2047. return ret;
  2048. }
  2049. int iwl_prepare_card_hw(struct iwl_priv *priv)
  2050. {
  2051. int ret = 0;
  2052. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2053. ret = iwl_set_hw_ready(priv);
  2054. if (priv->hw_ready)
  2055. return ret;
  2056. /* If HW is not ready, prepare the conditions to check again */
  2057. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2058. CSR_HW_IF_CONFIG_REG_PREPARE);
  2059. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2060. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2061. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2062. /* HW should be ready by now, check again. */
  2063. if (ret != -ETIMEDOUT)
  2064. iwl_set_hw_ready(priv);
  2065. return ret;
  2066. }
  2067. #define MAX_HW_RESTARTS 5
  2068. static int __iwl_up(struct iwl_priv *priv)
  2069. {
  2070. struct iwl_rxon_context *ctx;
  2071. int i;
  2072. int ret;
  2073. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2074. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2075. return -EIO;
  2076. }
  2077. for_each_context(priv, ctx) {
  2078. ret = iwlagn_alloc_bcast_station(priv, ctx);
  2079. if (ret) {
  2080. iwl_dealloc_bcast_stations(priv);
  2081. return ret;
  2082. }
  2083. }
  2084. ret = iwlagn_start_device(priv);
  2085. if (ret)
  2086. return ret;
  2087. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2088. /* load bootstrap state machine,
  2089. * load bootstrap program into processor's memory,
  2090. * prepare to load the "initialize" uCode */
  2091. ret = iwlagn_load_ucode(priv);
  2092. if (ret) {
  2093. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2094. ret);
  2095. continue;
  2096. }
  2097. /* start card; "initialize" will load runtime ucode */
  2098. iwl_nic_start(priv);
  2099. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2100. return 0;
  2101. }
  2102. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2103. __iwl_down(priv);
  2104. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2105. /* tried to restart and config the device for as long as our
  2106. * patience could withstand */
  2107. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2108. return -EIO;
  2109. }
  2110. /*****************************************************************************
  2111. *
  2112. * Workqueue callbacks
  2113. *
  2114. *****************************************************************************/
  2115. static void iwl_bg_init_alive_start(struct work_struct *data)
  2116. {
  2117. struct iwl_priv *priv =
  2118. container_of(data, struct iwl_priv, init_alive_start.work);
  2119. mutex_lock(&priv->mutex);
  2120. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2121. mutex_unlock(&priv->mutex);
  2122. return;
  2123. }
  2124. iwlagn_init_alive_start(priv);
  2125. mutex_unlock(&priv->mutex);
  2126. }
  2127. static void iwl_bg_alive_start(struct work_struct *data)
  2128. {
  2129. struct iwl_priv *priv =
  2130. container_of(data, struct iwl_priv, alive_start.work);
  2131. mutex_lock(&priv->mutex);
  2132. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2133. goto unlock;
  2134. /* enable dram interrupt */
  2135. iwl_reset_ict(priv);
  2136. iwl_alive_start(priv);
  2137. unlock:
  2138. mutex_unlock(&priv->mutex);
  2139. }
  2140. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2141. {
  2142. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2143. run_time_calib_work);
  2144. mutex_lock(&priv->mutex);
  2145. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2146. test_bit(STATUS_SCANNING, &priv->status)) {
  2147. mutex_unlock(&priv->mutex);
  2148. return;
  2149. }
  2150. if (priv->start_calib) {
  2151. iwl_chain_noise_calibration(priv);
  2152. iwl_sensitivity_calibration(priv);
  2153. }
  2154. mutex_unlock(&priv->mutex);
  2155. }
  2156. static void iwl_bg_restart(struct work_struct *data)
  2157. {
  2158. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2159. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2160. return;
  2161. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2162. struct iwl_rxon_context *ctx;
  2163. bool bt_full_concurrent;
  2164. u8 bt_ci_compliance;
  2165. u8 bt_load;
  2166. u8 bt_status;
  2167. mutex_lock(&priv->mutex);
  2168. for_each_context(priv, ctx)
  2169. ctx->vif = NULL;
  2170. priv->is_open = 0;
  2171. /*
  2172. * __iwl_down() will clear the BT status variables,
  2173. * which is correct, but when we restart we really
  2174. * want to keep them so restore them afterwards.
  2175. *
  2176. * The restart process will later pick them up and
  2177. * re-configure the hw when we reconfigure the BT
  2178. * command.
  2179. */
  2180. bt_full_concurrent = priv->bt_full_concurrent;
  2181. bt_ci_compliance = priv->bt_ci_compliance;
  2182. bt_load = priv->bt_traffic_load;
  2183. bt_status = priv->bt_status;
  2184. __iwl_down(priv);
  2185. priv->bt_full_concurrent = bt_full_concurrent;
  2186. priv->bt_ci_compliance = bt_ci_compliance;
  2187. priv->bt_traffic_load = bt_load;
  2188. priv->bt_status = bt_status;
  2189. mutex_unlock(&priv->mutex);
  2190. iwl_cancel_deferred_work(priv);
  2191. ieee80211_restart_hw(priv->hw);
  2192. } else {
  2193. iwl_down(priv);
  2194. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2195. return;
  2196. mutex_lock(&priv->mutex);
  2197. __iwl_up(priv);
  2198. mutex_unlock(&priv->mutex);
  2199. }
  2200. }
  2201. static void iwl_bg_rx_replenish(struct work_struct *data)
  2202. {
  2203. struct iwl_priv *priv =
  2204. container_of(data, struct iwl_priv, rx_replenish);
  2205. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2206. return;
  2207. mutex_lock(&priv->mutex);
  2208. iwlagn_rx_replenish(priv);
  2209. mutex_unlock(&priv->mutex);
  2210. }
  2211. static int iwl_mac_offchannel_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  2212. struct ieee80211_channel *chan,
  2213. enum nl80211_channel_type channel_type,
  2214. unsigned int wait)
  2215. {
  2216. struct iwl_priv *priv = hw->priv;
  2217. int ret;
  2218. /* Not supported if we don't have PAN */
  2219. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN))) {
  2220. ret = -EOPNOTSUPP;
  2221. goto free;
  2222. }
  2223. /* Not supported on pre-P2P firmware */
  2224. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  2225. BIT(NL80211_IFTYPE_P2P_CLIENT))) {
  2226. ret = -EOPNOTSUPP;
  2227. goto free;
  2228. }
  2229. mutex_lock(&priv->mutex);
  2230. if (!priv->contexts[IWL_RXON_CTX_PAN].is_active) {
  2231. /*
  2232. * If the PAN context is free, use the normal
  2233. * way of doing remain-on-channel offload + TX.
  2234. */
  2235. ret = 1;
  2236. goto out;
  2237. }
  2238. /* TODO: queue up if scanning? */
  2239. if (test_bit(STATUS_SCANNING, &priv->status) ||
  2240. priv->_agn.offchan_tx_skb) {
  2241. ret = -EBUSY;
  2242. goto out;
  2243. }
  2244. /*
  2245. * max_scan_ie_len doesn't include the blank SSID or the header,
  2246. * so need to add that again here.
  2247. */
  2248. if (skb->len > hw->wiphy->max_scan_ie_len + 24 + 2) {
  2249. ret = -ENOBUFS;
  2250. goto out;
  2251. }
  2252. priv->_agn.offchan_tx_skb = skb;
  2253. priv->_agn.offchan_tx_timeout = wait;
  2254. priv->_agn.offchan_tx_chan = chan;
  2255. ret = iwl_scan_initiate(priv, priv->contexts[IWL_RXON_CTX_PAN].vif,
  2256. IWL_SCAN_OFFCH_TX, chan->band);
  2257. if (ret)
  2258. priv->_agn.offchan_tx_skb = NULL;
  2259. out:
  2260. mutex_unlock(&priv->mutex);
  2261. free:
  2262. if (ret < 0)
  2263. kfree_skb(skb);
  2264. return ret;
  2265. }
  2266. static int iwl_mac_offchannel_tx_cancel_wait(struct ieee80211_hw *hw)
  2267. {
  2268. struct iwl_priv *priv = hw->priv;
  2269. int ret;
  2270. mutex_lock(&priv->mutex);
  2271. if (!priv->_agn.offchan_tx_skb) {
  2272. ret = -EINVAL;
  2273. goto unlock;
  2274. }
  2275. priv->_agn.offchan_tx_skb = NULL;
  2276. ret = iwl_scan_cancel_timeout(priv, 200);
  2277. if (ret)
  2278. ret = -EIO;
  2279. unlock:
  2280. mutex_unlock(&priv->mutex);
  2281. return ret;
  2282. }
  2283. /*****************************************************************************
  2284. *
  2285. * mac80211 entry point functions
  2286. *
  2287. *****************************************************************************/
  2288. #define UCODE_READY_TIMEOUT (4 * HZ)
  2289. /*
  2290. * Not a mac80211 entry point function, but it fits in with all the
  2291. * other mac80211 functions grouped here.
  2292. */
  2293. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2294. struct iwlagn_ucode_capabilities *capa)
  2295. {
  2296. int ret;
  2297. struct ieee80211_hw *hw = priv->hw;
  2298. struct iwl_rxon_context *ctx;
  2299. hw->rate_control_algorithm = "iwl-agn-rs";
  2300. /* Tell mac80211 our characteristics */
  2301. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2302. IEEE80211_HW_AMPDU_AGGREGATION |
  2303. IEEE80211_HW_NEED_DTIM_PERIOD |
  2304. IEEE80211_HW_SPECTRUM_MGMT |
  2305. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2306. hw->max_tx_aggregation_subframes = LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2307. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2308. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2309. if (priv->cfg->sku & IWL_SKU_N)
  2310. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2311. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2312. if (capa->flags & IWL_UCODE_TLV_FLAGS_MFP)
  2313. hw->flags |= IEEE80211_HW_MFP_CAPABLE;
  2314. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2315. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2316. for_each_context(priv, ctx) {
  2317. hw->wiphy->interface_modes |= ctx->interface_modes;
  2318. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2319. }
  2320. hw->wiphy->max_remain_on_channel_duration = 1000;
  2321. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2322. WIPHY_FLAG_DISABLE_BEACON_HINTS |
  2323. WIPHY_FLAG_IBSS_RSN;
  2324. /*
  2325. * For now, disable PS by default because it affects
  2326. * RX performance significantly.
  2327. */
  2328. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2329. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2330. /* we create the 802.11 header and a zero-length SSID element */
  2331. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2332. /* Default value; 4 EDCA QOS priorities */
  2333. hw->queues = 4;
  2334. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2335. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2336. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2337. &priv->bands[IEEE80211_BAND_2GHZ];
  2338. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2339. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2340. &priv->bands[IEEE80211_BAND_5GHZ];
  2341. iwl_leds_init(priv);
  2342. ret = ieee80211_register_hw(priv->hw);
  2343. if (ret) {
  2344. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2345. return ret;
  2346. }
  2347. priv->mac80211_registered = 1;
  2348. return 0;
  2349. }
  2350. static int iwlagn_mac_start(struct ieee80211_hw *hw)
  2351. {
  2352. struct iwl_priv *priv = hw->priv;
  2353. int ret;
  2354. IWL_DEBUG_MAC80211(priv, "enter\n");
  2355. /* we should be verifying the device is ready to be opened */
  2356. mutex_lock(&priv->mutex);
  2357. ret = __iwl_up(priv);
  2358. mutex_unlock(&priv->mutex);
  2359. if (ret)
  2360. return ret;
  2361. if (iwl_is_rfkill(priv))
  2362. goto out;
  2363. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2364. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2365. * mac80211 will not be run successfully. */
  2366. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2367. test_bit(STATUS_READY, &priv->status),
  2368. UCODE_READY_TIMEOUT);
  2369. if (!ret) {
  2370. if (!test_bit(STATUS_READY, &priv->status)) {
  2371. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2372. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2373. return -ETIMEDOUT;
  2374. }
  2375. }
  2376. iwlagn_led_enable(priv);
  2377. out:
  2378. priv->is_open = 1;
  2379. IWL_DEBUG_MAC80211(priv, "leave\n");
  2380. return 0;
  2381. }
  2382. static void iwlagn_mac_stop(struct ieee80211_hw *hw)
  2383. {
  2384. struct iwl_priv *priv = hw->priv;
  2385. IWL_DEBUG_MAC80211(priv, "enter\n");
  2386. if (!priv->is_open)
  2387. return;
  2388. priv->is_open = 0;
  2389. iwl_down(priv);
  2390. flush_workqueue(priv->workqueue);
  2391. /* User space software may expect getting rfkill changes
  2392. * even if interface is down */
  2393. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2394. iwl_enable_rfkill_int(priv);
  2395. IWL_DEBUG_MAC80211(priv, "leave\n");
  2396. }
  2397. static void iwlagn_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2398. {
  2399. struct iwl_priv *priv = hw->priv;
  2400. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2401. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2402. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2403. if (iwlagn_tx_skb(priv, skb))
  2404. dev_kfree_skb_any(skb);
  2405. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2406. }
  2407. static void iwlagn_mac_update_tkip_key(struct ieee80211_hw *hw,
  2408. struct ieee80211_vif *vif,
  2409. struct ieee80211_key_conf *keyconf,
  2410. struct ieee80211_sta *sta,
  2411. u32 iv32, u16 *phase1key)
  2412. {
  2413. struct iwl_priv *priv = hw->priv;
  2414. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2415. IWL_DEBUG_MAC80211(priv, "enter\n");
  2416. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2417. iv32, phase1key);
  2418. IWL_DEBUG_MAC80211(priv, "leave\n");
  2419. }
  2420. static int iwlagn_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2421. struct ieee80211_vif *vif,
  2422. struct ieee80211_sta *sta,
  2423. struct ieee80211_key_conf *key)
  2424. {
  2425. struct iwl_priv *priv = hw->priv;
  2426. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2427. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2428. int ret;
  2429. u8 sta_id;
  2430. bool is_default_wep_key = false;
  2431. IWL_DEBUG_MAC80211(priv, "enter\n");
  2432. if (priv->cfg->mod_params->sw_crypto) {
  2433. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2434. return -EOPNOTSUPP;
  2435. }
  2436. /*
  2437. * To support IBSS RSN, don't program group keys in IBSS, the
  2438. * hardware will then not attempt to decrypt the frames.
  2439. */
  2440. if (vif->type == NL80211_IFTYPE_ADHOC &&
  2441. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE))
  2442. return -EOPNOTSUPP;
  2443. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2444. if (sta_id == IWL_INVALID_STATION)
  2445. return -EINVAL;
  2446. mutex_lock(&priv->mutex);
  2447. iwl_scan_cancel_timeout(priv, 100);
  2448. /*
  2449. * If we are getting WEP group key and we didn't receive any key mapping
  2450. * so far, we are in legacy wep mode (group key only), otherwise we are
  2451. * in 1X mode.
  2452. * In legacy wep mode, we use another host command to the uCode.
  2453. */
  2454. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2455. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2456. !sta) {
  2457. if (cmd == SET_KEY)
  2458. is_default_wep_key = !ctx->key_mapping_keys;
  2459. else
  2460. is_default_wep_key =
  2461. (key->hw_key_idx == HW_KEY_DEFAULT);
  2462. }
  2463. switch (cmd) {
  2464. case SET_KEY:
  2465. if (is_default_wep_key)
  2466. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  2467. else
  2468. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  2469. key, sta_id);
  2470. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2471. break;
  2472. case DISABLE_KEY:
  2473. if (is_default_wep_key)
  2474. ret = iwl_remove_default_wep_key(priv, ctx, key);
  2475. else
  2476. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  2477. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2478. break;
  2479. default:
  2480. ret = -EINVAL;
  2481. }
  2482. mutex_unlock(&priv->mutex);
  2483. IWL_DEBUG_MAC80211(priv, "leave\n");
  2484. return ret;
  2485. }
  2486. static int iwlagn_mac_ampdu_action(struct ieee80211_hw *hw,
  2487. struct ieee80211_vif *vif,
  2488. enum ieee80211_ampdu_mlme_action action,
  2489. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  2490. u8 buf_size)
  2491. {
  2492. struct iwl_priv *priv = hw->priv;
  2493. int ret = -EINVAL;
  2494. struct iwl_station_priv *sta_priv = (void *) sta->drv_priv;
  2495. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2496. sta->addr, tid);
  2497. if (!(priv->cfg->sku & IWL_SKU_N))
  2498. return -EACCES;
  2499. mutex_lock(&priv->mutex);
  2500. switch (action) {
  2501. case IEEE80211_AMPDU_RX_START:
  2502. IWL_DEBUG_HT(priv, "start Rx\n");
  2503. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2504. break;
  2505. case IEEE80211_AMPDU_RX_STOP:
  2506. IWL_DEBUG_HT(priv, "stop Rx\n");
  2507. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2508. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2509. ret = 0;
  2510. break;
  2511. case IEEE80211_AMPDU_TX_START:
  2512. IWL_DEBUG_HT(priv, "start Tx\n");
  2513. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2514. if (ret == 0) {
  2515. priv->_agn.agg_tids_count++;
  2516. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2517. priv->_agn.agg_tids_count);
  2518. }
  2519. break;
  2520. case IEEE80211_AMPDU_TX_STOP:
  2521. IWL_DEBUG_HT(priv, "stop Tx\n");
  2522. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2523. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2524. priv->_agn.agg_tids_count--;
  2525. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2526. priv->_agn.agg_tids_count);
  2527. }
  2528. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2529. ret = 0;
  2530. if (priv->cfg->ht_params &&
  2531. priv->cfg->ht_params->use_rts_for_aggregation) {
  2532. struct iwl_station_priv *sta_priv =
  2533. (void *) sta->drv_priv;
  2534. /*
  2535. * switch off RTS/CTS if it was previously enabled
  2536. */
  2537. sta_priv->lq_sta.lq.general_params.flags &=
  2538. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2539. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2540. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2541. }
  2542. break;
  2543. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2544. buf_size = min_t(int, buf_size, LINK_QUAL_AGG_FRAME_LIMIT_DEF);
  2545. iwlagn_txq_agg_queue_setup(priv, sta, tid, buf_size);
  2546. /*
  2547. * If the limit is 0, then it wasn't initialised yet,
  2548. * use the default. We can do that since we take the
  2549. * minimum below, and we don't want to go above our
  2550. * default due to hardware restrictions.
  2551. */
  2552. if (sta_priv->max_agg_bufsize == 0)
  2553. sta_priv->max_agg_bufsize =
  2554. LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2555. /*
  2556. * Even though in theory the peer could have different
  2557. * aggregation reorder buffer sizes for different sessions,
  2558. * our ucode doesn't allow for that and has a global limit
  2559. * for each station. Therefore, use the minimum of all the
  2560. * aggregation sessions and our default value.
  2561. */
  2562. sta_priv->max_agg_bufsize =
  2563. min(sta_priv->max_agg_bufsize, buf_size);
  2564. if (priv->cfg->ht_params &&
  2565. priv->cfg->ht_params->use_rts_for_aggregation) {
  2566. /*
  2567. * switch to RTS/CTS if it is the prefer protection
  2568. * method for HT traffic
  2569. */
  2570. sta_priv->lq_sta.lq.general_params.flags |=
  2571. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2572. }
  2573. sta_priv->lq_sta.lq.agg_params.agg_frame_cnt_limit =
  2574. sta_priv->max_agg_bufsize;
  2575. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2576. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2577. ret = 0;
  2578. break;
  2579. }
  2580. mutex_unlock(&priv->mutex);
  2581. return ret;
  2582. }
  2583. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2584. struct ieee80211_vif *vif,
  2585. struct ieee80211_sta *sta)
  2586. {
  2587. struct iwl_priv *priv = hw->priv;
  2588. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2589. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2590. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2591. int ret;
  2592. u8 sta_id;
  2593. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2594. sta->addr);
  2595. mutex_lock(&priv->mutex);
  2596. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2597. sta->addr);
  2598. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2599. atomic_set(&sta_priv->pending_frames, 0);
  2600. if (vif->type == NL80211_IFTYPE_AP)
  2601. sta_priv->client = true;
  2602. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  2603. is_ap, sta, &sta_id);
  2604. if (ret) {
  2605. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2606. sta->addr, ret);
  2607. /* Should we return success if return code is EEXIST ? */
  2608. mutex_unlock(&priv->mutex);
  2609. return ret;
  2610. }
  2611. sta_priv->common.sta_id = sta_id;
  2612. /* Initialize rate scaling */
  2613. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2614. sta->addr);
  2615. iwl_rs_rate_init(priv, sta, sta_id);
  2616. mutex_unlock(&priv->mutex);
  2617. return 0;
  2618. }
  2619. static void iwlagn_mac_channel_switch(struct ieee80211_hw *hw,
  2620. struct ieee80211_channel_switch *ch_switch)
  2621. {
  2622. struct iwl_priv *priv = hw->priv;
  2623. const struct iwl_channel_info *ch_info;
  2624. struct ieee80211_conf *conf = &hw->conf;
  2625. struct ieee80211_channel *channel = ch_switch->channel;
  2626. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2627. /*
  2628. * MULTI-FIXME
  2629. * When we add support for multiple interfaces, we need to
  2630. * revisit this. The channel switch command in the device
  2631. * only affects the BSS context, but what does that really
  2632. * mean? And what if we get a CSA on the second interface?
  2633. * This needs a lot of work.
  2634. */
  2635. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2636. u16 ch;
  2637. unsigned long flags = 0;
  2638. IWL_DEBUG_MAC80211(priv, "enter\n");
  2639. mutex_lock(&priv->mutex);
  2640. if (iwl_is_rfkill(priv))
  2641. goto out;
  2642. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2643. test_bit(STATUS_SCANNING, &priv->status))
  2644. goto out;
  2645. if (!iwl_is_associated_ctx(ctx))
  2646. goto out;
  2647. /* channel switch in progress */
  2648. if (priv->switch_rxon.switch_in_progress == true)
  2649. goto out;
  2650. if (priv->cfg->ops->lib->set_channel_switch) {
  2651. ch = channel->hw_value;
  2652. if (le16_to_cpu(ctx->active.channel) != ch) {
  2653. ch_info = iwl_get_channel_info(priv,
  2654. channel->band,
  2655. ch);
  2656. if (!is_channel_valid(ch_info)) {
  2657. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  2658. goto out;
  2659. }
  2660. spin_lock_irqsave(&priv->lock, flags);
  2661. priv->current_ht_config.smps = conf->smps_mode;
  2662. /* Configure HT40 channels */
  2663. ctx->ht.enabled = conf_is_ht(conf);
  2664. if (ctx->ht.enabled) {
  2665. if (conf_is_ht40_minus(conf)) {
  2666. ctx->ht.extension_chan_offset =
  2667. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2668. ctx->ht.is_40mhz = true;
  2669. } else if (conf_is_ht40_plus(conf)) {
  2670. ctx->ht.extension_chan_offset =
  2671. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2672. ctx->ht.is_40mhz = true;
  2673. } else {
  2674. ctx->ht.extension_chan_offset =
  2675. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2676. ctx->ht.is_40mhz = false;
  2677. }
  2678. } else
  2679. ctx->ht.is_40mhz = false;
  2680. if ((le16_to_cpu(ctx->staging.channel) != ch))
  2681. ctx->staging.flags = 0;
  2682. iwl_set_rxon_channel(priv, channel, ctx);
  2683. iwl_set_rxon_ht(priv, ht_conf);
  2684. iwl_set_flags_for_band(priv, ctx, channel->band,
  2685. ctx->vif);
  2686. spin_unlock_irqrestore(&priv->lock, flags);
  2687. iwl_set_rate(priv);
  2688. /*
  2689. * at this point, staging_rxon has the
  2690. * configuration for channel switch
  2691. */
  2692. if (priv->cfg->ops->lib->set_channel_switch(priv,
  2693. ch_switch))
  2694. priv->switch_rxon.switch_in_progress = false;
  2695. }
  2696. }
  2697. out:
  2698. mutex_unlock(&priv->mutex);
  2699. if (!priv->switch_rxon.switch_in_progress)
  2700. ieee80211_chswitch_done(ctx->vif, false);
  2701. IWL_DEBUG_MAC80211(priv, "leave\n");
  2702. }
  2703. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  2704. unsigned int changed_flags,
  2705. unsigned int *total_flags,
  2706. u64 multicast)
  2707. {
  2708. struct iwl_priv *priv = hw->priv;
  2709. __le32 filter_or = 0, filter_nand = 0;
  2710. struct iwl_rxon_context *ctx;
  2711. #define CHK(test, flag) do { \
  2712. if (*total_flags & (test)) \
  2713. filter_or |= (flag); \
  2714. else \
  2715. filter_nand |= (flag); \
  2716. } while (0)
  2717. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  2718. changed_flags, *total_flags);
  2719. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  2720. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  2721. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  2722. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  2723. #undef CHK
  2724. mutex_lock(&priv->mutex);
  2725. for_each_context(priv, ctx) {
  2726. ctx->staging.filter_flags &= ~filter_nand;
  2727. ctx->staging.filter_flags |= filter_or;
  2728. /*
  2729. * Not committing directly because hardware can perform a scan,
  2730. * but we'll eventually commit the filter flags change anyway.
  2731. */
  2732. }
  2733. mutex_unlock(&priv->mutex);
  2734. /*
  2735. * Receiving all multicast frames is always enabled by the
  2736. * default flags setup in iwl_connection_init_rx_config()
  2737. * since we currently do not support programming multicast
  2738. * filters into the device.
  2739. */
  2740. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  2741. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  2742. }
  2743. static void iwlagn_mac_flush(struct ieee80211_hw *hw, bool drop)
  2744. {
  2745. struct iwl_priv *priv = hw->priv;
  2746. mutex_lock(&priv->mutex);
  2747. IWL_DEBUG_MAC80211(priv, "enter\n");
  2748. /* do not support "flush" */
  2749. if (!priv->cfg->ops->lib->txfifo_flush)
  2750. goto done;
  2751. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2752. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  2753. goto done;
  2754. }
  2755. if (iwl_is_rfkill(priv)) {
  2756. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  2757. goto done;
  2758. }
  2759. /*
  2760. * mac80211 will not push any more frames for transmit
  2761. * until the flush is completed
  2762. */
  2763. if (drop) {
  2764. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  2765. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  2766. IWL_ERR(priv, "flush request fail\n");
  2767. goto done;
  2768. }
  2769. }
  2770. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  2771. iwlagn_wait_tx_queue_empty(priv);
  2772. done:
  2773. mutex_unlock(&priv->mutex);
  2774. IWL_DEBUG_MAC80211(priv, "leave\n");
  2775. }
  2776. static void iwlagn_disable_roc(struct iwl_priv *priv)
  2777. {
  2778. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_PAN];
  2779. struct ieee80211_channel *chan = ACCESS_ONCE(priv->hw->conf.channel);
  2780. lockdep_assert_held(&priv->mutex);
  2781. if (!ctx->is_active)
  2782. return;
  2783. ctx->staging.dev_type = RXON_DEV_TYPE_2STA;
  2784. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2785. iwl_set_rxon_channel(priv, chan, ctx);
  2786. iwl_set_flags_for_band(priv, ctx, chan->band, NULL);
  2787. priv->_agn.hw_roc_channel = NULL;
  2788. iwlcore_commit_rxon(priv, ctx);
  2789. ctx->is_active = false;
  2790. }
  2791. static void iwlagn_bg_roc_done(struct work_struct *work)
  2792. {
  2793. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2794. _agn.hw_roc_work.work);
  2795. mutex_lock(&priv->mutex);
  2796. ieee80211_remain_on_channel_expired(priv->hw);
  2797. iwlagn_disable_roc(priv);
  2798. mutex_unlock(&priv->mutex);
  2799. }
  2800. static int iwl_mac_remain_on_channel(struct ieee80211_hw *hw,
  2801. struct ieee80211_channel *channel,
  2802. enum nl80211_channel_type channel_type,
  2803. int duration)
  2804. {
  2805. struct iwl_priv *priv = hw->priv;
  2806. int err = 0;
  2807. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  2808. return -EOPNOTSUPP;
  2809. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  2810. BIT(NL80211_IFTYPE_P2P_CLIENT)))
  2811. return -EOPNOTSUPP;
  2812. mutex_lock(&priv->mutex);
  2813. if (priv->contexts[IWL_RXON_CTX_PAN].is_active ||
  2814. test_bit(STATUS_SCAN_HW, &priv->status)) {
  2815. err = -EBUSY;
  2816. goto out;
  2817. }
  2818. priv->contexts[IWL_RXON_CTX_PAN].is_active = true;
  2819. priv->_agn.hw_roc_channel = channel;
  2820. priv->_agn.hw_roc_chantype = channel_type;
  2821. priv->_agn.hw_roc_duration = DIV_ROUND_UP(duration * 1000, 1024);
  2822. iwlcore_commit_rxon(priv, &priv->contexts[IWL_RXON_CTX_PAN]);
  2823. queue_delayed_work(priv->workqueue, &priv->_agn.hw_roc_work,
  2824. msecs_to_jiffies(duration + 20));
  2825. msleep(IWL_MIN_SLOT_TIME); /* TU is almost ms */
  2826. ieee80211_ready_on_channel(priv->hw);
  2827. out:
  2828. mutex_unlock(&priv->mutex);
  2829. return err;
  2830. }
  2831. static int iwl_mac_cancel_remain_on_channel(struct ieee80211_hw *hw)
  2832. {
  2833. struct iwl_priv *priv = hw->priv;
  2834. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  2835. return -EOPNOTSUPP;
  2836. cancel_delayed_work_sync(&priv->_agn.hw_roc_work);
  2837. mutex_lock(&priv->mutex);
  2838. iwlagn_disable_roc(priv);
  2839. mutex_unlock(&priv->mutex);
  2840. return 0;
  2841. }
  2842. /*****************************************************************************
  2843. *
  2844. * driver setup and teardown
  2845. *
  2846. *****************************************************************************/
  2847. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  2848. {
  2849. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  2850. init_waitqueue_head(&priv->wait_command_queue);
  2851. INIT_WORK(&priv->restart, iwl_bg_restart);
  2852. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  2853. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  2854. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  2855. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  2856. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  2857. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  2858. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  2859. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  2860. INIT_DELAYED_WORK(&priv->_agn.hw_roc_work, iwlagn_bg_roc_done);
  2861. iwl_setup_scan_deferred_work(priv);
  2862. if (priv->cfg->ops->lib->setup_deferred_work)
  2863. priv->cfg->ops->lib->setup_deferred_work(priv);
  2864. init_timer(&priv->statistics_periodic);
  2865. priv->statistics_periodic.data = (unsigned long)priv;
  2866. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  2867. init_timer(&priv->ucode_trace);
  2868. priv->ucode_trace.data = (unsigned long)priv;
  2869. priv->ucode_trace.function = iwl_bg_ucode_trace;
  2870. init_timer(&priv->watchdog);
  2871. priv->watchdog.data = (unsigned long)priv;
  2872. priv->watchdog.function = iwl_bg_watchdog;
  2873. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2874. iwl_irq_tasklet, (unsigned long)priv);
  2875. }
  2876. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  2877. {
  2878. if (priv->cfg->ops->lib->cancel_deferred_work)
  2879. priv->cfg->ops->lib->cancel_deferred_work(priv);
  2880. cancel_delayed_work_sync(&priv->init_alive_start);
  2881. cancel_delayed_work(&priv->alive_start);
  2882. cancel_work_sync(&priv->run_time_calib_work);
  2883. cancel_work_sync(&priv->beacon_update);
  2884. iwl_cancel_scan_deferred_work(priv);
  2885. cancel_work_sync(&priv->bt_full_concurrency);
  2886. cancel_work_sync(&priv->bt_runtime_config);
  2887. del_timer_sync(&priv->statistics_periodic);
  2888. del_timer_sync(&priv->ucode_trace);
  2889. }
  2890. static void iwl_init_hw_rates(struct iwl_priv *priv,
  2891. struct ieee80211_rate *rates)
  2892. {
  2893. int i;
  2894. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  2895. rates[i].bitrate = iwl_rates[i].ieee * 5;
  2896. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  2897. rates[i].hw_value_short = i;
  2898. rates[i].flags = 0;
  2899. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  2900. /*
  2901. * If CCK != 1M then set short preamble rate flag.
  2902. */
  2903. rates[i].flags |=
  2904. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  2905. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  2906. }
  2907. }
  2908. }
  2909. static int iwl_init_drv(struct iwl_priv *priv)
  2910. {
  2911. int ret;
  2912. spin_lock_init(&priv->sta_lock);
  2913. spin_lock_init(&priv->hcmd_lock);
  2914. INIT_LIST_HEAD(&priv->free_frames);
  2915. mutex_init(&priv->mutex);
  2916. priv->ieee_channels = NULL;
  2917. priv->ieee_rates = NULL;
  2918. priv->band = IEEE80211_BAND_2GHZ;
  2919. priv->iw_mode = NL80211_IFTYPE_STATION;
  2920. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  2921. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  2922. priv->_agn.agg_tids_count = 0;
  2923. /* initialize force reset */
  2924. priv->force_reset[IWL_RF_RESET].reset_duration =
  2925. IWL_DELAY_NEXT_FORCE_RF_RESET;
  2926. priv->force_reset[IWL_FW_RESET].reset_duration =
  2927. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  2928. priv->rx_statistics_jiffies = jiffies;
  2929. /* Choose which receivers/antennas to use */
  2930. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2931. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  2932. &priv->contexts[IWL_RXON_CTX_BSS]);
  2933. iwl_init_scan_params(priv);
  2934. /* init bt coex */
  2935. if (priv->cfg->bt_params &&
  2936. priv->cfg->bt_params->advanced_bt_coexist) {
  2937. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  2938. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  2939. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  2940. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  2941. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  2942. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  2943. }
  2944. /* Set the tx_power_user_lmt to the lowest power level
  2945. * this value will get overwritten by channel max power avg
  2946. * from eeprom */
  2947. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  2948. priv->tx_power_next = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  2949. ret = iwl_init_channel_map(priv);
  2950. if (ret) {
  2951. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  2952. goto err;
  2953. }
  2954. ret = iwlcore_init_geos(priv);
  2955. if (ret) {
  2956. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  2957. goto err_free_channel_map;
  2958. }
  2959. iwl_init_hw_rates(priv, priv->ieee_rates);
  2960. return 0;
  2961. err_free_channel_map:
  2962. iwl_free_channel_map(priv);
  2963. err:
  2964. return ret;
  2965. }
  2966. static void iwl_uninit_drv(struct iwl_priv *priv)
  2967. {
  2968. iwl_calib_free_results(priv);
  2969. iwlcore_free_geos(priv);
  2970. iwl_free_channel_map(priv);
  2971. kfree(priv->scan_cmd);
  2972. }
  2973. struct ieee80211_ops iwlagn_hw_ops = {
  2974. .tx = iwlagn_mac_tx,
  2975. .start = iwlagn_mac_start,
  2976. .stop = iwlagn_mac_stop,
  2977. .add_interface = iwl_mac_add_interface,
  2978. .remove_interface = iwl_mac_remove_interface,
  2979. .change_interface = iwl_mac_change_interface,
  2980. .config = iwlagn_mac_config,
  2981. .configure_filter = iwlagn_configure_filter,
  2982. .set_key = iwlagn_mac_set_key,
  2983. .update_tkip_key = iwlagn_mac_update_tkip_key,
  2984. .conf_tx = iwl_mac_conf_tx,
  2985. .bss_info_changed = iwlagn_bss_info_changed,
  2986. .ampdu_action = iwlagn_mac_ampdu_action,
  2987. .hw_scan = iwl_mac_hw_scan,
  2988. .sta_notify = iwlagn_mac_sta_notify,
  2989. .sta_add = iwlagn_mac_sta_add,
  2990. .sta_remove = iwl_mac_sta_remove,
  2991. .channel_switch = iwlagn_mac_channel_switch,
  2992. .flush = iwlagn_mac_flush,
  2993. .tx_last_beacon = iwl_mac_tx_last_beacon,
  2994. .remain_on_channel = iwl_mac_remain_on_channel,
  2995. .cancel_remain_on_channel = iwl_mac_cancel_remain_on_channel,
  2996. .offchannel_tx = iwl_mac_offchannel_tx,
  2997. .offchannel_tx_cancel_wait = iwl_mac_offchannel_tx_cancel_wait,
  2998. };
  2999. static u32 iwl_hw_detect(struct iwl_priv *priv)
  3000. {
  3001. u8 rev_id;
  3002. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  3003. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  3004. return iwl_read32(priv, CSR_HW_REV);
  3005. }
  3006. static int iwl_set_hw_params(struct iwl_priv *priv)
  3007. {
  3008. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3009. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3010. if (priv->cfg->mod_params->amsdu_size_8K)
  3011. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3012. else
  3013. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3014. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3015. if (priv->cfg->mod_params->disable_11n)
  3016. priv->cfg->sku &= ~IWL_SKU_N;
  3017. /* Device-specific setup */
  3018. return priv->cfg->ops->lib->set_hw_params(priv);
  3019. }
  3020. static const u8 iwlagn_bss_ac_to_fifo[] = {
  3021. IWL_TX_FIFO_VO,
  3022. IWL_TX_FIFO_VI,
  3023. IWL_TX_FIFO_BE,
  3024. IWL_TX_FIFO_BK,
  3025. };
  3026. static const u8 iwlagn_bss_ac_to_queue[] = {
  3027. 0, 1, 2, 3,
  3028. };
  3029. static const u8 iwlagn_pan_ac_to_fifo[] = {
  3030. IWL_TX_FIFO_VO_IPAN,
  3031. IWL_TX_FIFO_VI_IPAN,
  3032. IWL_TX_FIFO_BE_IPAN,
  3033. IWL_TX_FIFO_BK_IPAN,
  3034. };
  3035. static const u8 iwlagn_pan_ac_to_queue[] = {
  3036. 7, 6, 5, 4,
  3037. };
  3038. /* This function both allocates and initializes hw and priv. */
  3039. static struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg)
  3040. {
  3041. struct iwl_priv *priv;
  3042. /* mac80211 allocates memory for this device instance, including
  3043. * space for this driver's private structure */
  3044. struct ieee80211_hw *hw;
  3045. hw = ieee80211_alloc_hw(sizeof(struct iwl_priv), &iwlagn_hw_ops);
  3046. if (hw == NULL) {
  3047. pr_err("%s: Can not allocate network device\n",
  3048. cfg->name);
  3049. goto out;
  3050. }
  3051. priv = hw->priv;
  3052. priv->hw = hw;
  3053. out:
  3054. return hw;
  3055. }
  3056. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3057. {
  3058. int err = 0, i;
  3059. struct iwl_priv *priv;
  3060. struct ieee80211_hw *hw;
  3061. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3062. unsigned long flags;
  3063. u16 pci_cmd, num_mac;
  3064. u32 hw_rev;
  3065. /************************
  3066. * 1. Allocating HW data
  3067. ************************/
  3068. hw = iwl_alloc_all(cfg);
  3069. if (!hw) {
  3070. err = -ENOMEM;
  3071. goto out;
  3072. }
  3073. priv = hw->priv;
  3074. /* At this point both hw and priv are allocated. */
  3075. /*
  3076. * The default context is always valid,
  3077. * more may be discovered when firmware
  3078. * is loaded.
  3079. */
  3080. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3081. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3082. priv->contexts[i].ctxid = i;
  3083. priv->contexts[IWL_RXON_CTX_BSS].always_active = true;
  3084. priv->contexts[IWL_RXON_CTX_BSS].is_active = true;
  3085. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3086. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3087. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3088. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3089. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3090. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3091. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  3092. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  3093. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  3094. BIT(NL80211_IFTYPE_ADHOC);
  3095. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  3096. BIT(NL80211_IFTYPE_STATION);
  3097. priv->contexts[IWL_RXON_CTX_BSS].ap_devtype = RXON_DEV_TYPE_AP;
  3098. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  3099. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  3100. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  3101. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  3102. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  3103. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  3104. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  3105. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  3106. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  3107. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  3108. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  3109. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  3110. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  3111. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  3112. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  3113. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  3114. #ifdef CONFIG_IWL_P2P
  3115. priv->contexts[IWL_RXON_CTX_PAN].interface_modes |=
  3116. BIT(NL80211_IFTYPE_P2P_CLIENT) | BIT(NL80211_IFTYPE_P2P_GO);
  3117. #endif
  3118. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  3119. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  3120. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  3121. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  3122. SET_IEEE80211_DEV(hw, &pdev->dev);
  3123. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3124. priv->cfg = cfg;
  3125. priv->pci_dev = pdev;
  3126. priv->inta_mask = CSR_INI_SET_MASK;
  3127. /* is antenna coupling more than 35dB ? */
  3128. priv->bt_ant_couple_ok =
  3129. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3130. true : false;
  3131. /* enable/disable bt channel inhibition */
  3132. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3133. IWL_DEBUG_INFO(priv, "BT channel inhibition is %s\n",
  3134. (priv->bt_ch_announce) ? "On" : "Off");
  3135. if (iwl_alloc_traffic_mem(priv))
  3136. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3137. /**************************
  3138. * 2. Initializing PCI bus
  3139. **************************/
  3140. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3141. PCIE_LINK_STATE_CLKPM);
  3142. if (pci_enable_device(pdev)) {
  3143. err = -ENODEV;
  3144. goto out_ieee80211_free_hw;
  3145. }
  3146. pci_set_master(pdev);
  3147. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3148. if (!err)
  3149. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3150. if (err) {
  3151. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3152. if (!err)
  3153. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3154. /* both attempts failed: */
  3155. if (err) {
  3156. IWL_WARN(priv, "No suitable DMA available.\n");
  3157. goto out_pci_disable_device;
  3158. }
  3159. }
  3160. err = pci_request_regions(pdev, DRV_NAME);
  3161. if (err)
  3162. goto out_pci_disable_device;
  3163. pci_set_drvdata(pdev, priv);
  3164. /***********************
  3165. * 3. Read REV register
  3166. ***********************/
  3167. priv->hw_base = pci_iomap(pdev, 0, 0);
  3168. if (!priv->hw_base) {
  3169. err = -ENODEV;
  3170. goto out_pci_release_regions;
  3171. }
  3172. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3173. (unsigned long long) pci_resource_len(pdev, 0));
  3174. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3175. /* these spin locks will be used in apm_ops.init and EEPROM access
  3176. * we should init now
  3177. */
  3178. spin_lock_init(&priv->reg_lock);
  3179. spin_lock_init(&priv->lock);
  3180. /*
  3181. * stop and reset the on-board processor just in case it is in a
  3182. * strange state ... like being left stranded by a primary kernel
  3183. * and this is now the kdump kernel trying to start up
  3184. */
  3185. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3186. hw_rev = iwl_hw_detect(priv);
  3187. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3188. priv->cfg->name, hw_rev);
  3189. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3190. * PCI Tx retries from interfering with C3 CPU state */
  3191. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3192. iwl_prepare_card_hw(priv);
  3193. if (!priv->hw_ready) {
  3194. IWL_WARN(priv, "Failed, HW not ready\n");
  3195. goto out_iounmap;
  3196. }
  3197. /*****************
  3198. * 4. Read EEPROM
  3199. *****************/
  3200. /* Read the EEPROM */
  3201. err = iwl_eeprom_init(priv, hw_rev);
  3202. if (err) {
  3203. IWL_ERR(priv, "Unable to init EEPROM\n");
  3204. goto out_iounmap;
  3205. }
  3206. err = iwl_eeprom_check_version(priv);
  3207. if (err)
  3208. goto out_free_eeprom;
  3209. err = iwl_eeprom_check_sku(priv);
  3210. if (err)
  3211. goto out_free_eeprom;
  3212. /* extract MAC Address */
  3213. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3214. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3215. priv->hw->wiphy->addresses = priv->addresses;
  3216. priv->hw->wiphy->n_addresses = 1;
  3217. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3218. if (num_mac > 1) {
  3219. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3220. ETH_ALEN);
  3221. priv->addresses[1].addr[5]++;
  3222. priv->hw->wiphy->n_addresses++;
  3223. }
  3224. /************************
  3225. * 5. Setup HW constants
  3226. ************************/
  3227. if (iwl_set_hw_params(priv)) {
  3228. IWL_ERR(priv, "failed to set hw parameters\n");
  3229. goto out_free_eeprom;
  3230. }
  3231. /*******************
  3232. * 6. Setup priv
  3233. *******************/
  3234. err = iwl_init_drv(priv);
  3235. if (err)
  3236. goto out_free_eeprom;
  3237. /* At this point both hw and priv are initialized. */
  3238. /********************
  3239. * 7. Setup services
  3240. ********************/
  3241. spin_lock_irqsave(&priv->lock, flags);
  3242. iwl_disable_interrupts(priv);
  3243. spin_unlock_irqrestore(&priv->lock, flags);
  3244. pci_enable_msi(priv->pci_dev);
  3245. iwl_alloc_isr_ict(priv);
  3246. err = request_irq(priv->pci_dev->irq, iwl_isr_ict,
  3247. IRQF_SHARED, DRV_NAME, priv);
  3248. if (err) {
  3249. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3250. goto out_disable_msi;
  3251. }
  3252. iwl_setup_deferred_work(priv);
  3253. iwl_setup_rx_handlers(priv);
  3254. /*********************************************
  3255. * 8. Enable interrupts and read RFKILL state
  3256. *********************************************/
  3257. /* enable rfkill interrupt: hw bug w/a */
  3258. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3259. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3260. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3261. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3262. }
  3263. iwl_enable_rfkill_int(priv);
  3264. /* If platform's RF_KILL switch is NOT set to KILL */
  3265. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3266. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3267. else
  3268. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3269. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3270. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3271. iwl_power_initialize(priv);
  3272. iwl_tt_initialize(priv);
  3273. init_completion(&priv->_agn.firmware_loading_complete);
  3274. err = iwl_request_firmware(priv, true);
  3275. if (err)
  3276. goto out_destroy_workqueue;
  3277. return 0;
  3278. out_destroy_workqueue:
  3279. destroy_workqueue(priv->workqueue);
  3280. priv->workqueue = NULL;
  3281. free_irq(priv->pci_dev->irq, priv);
  3282. iwl_free_isr_ict(priv);
  3283. out_disable_msi:
  3284. pci_disable_msi(priv->pci_dev);
  3285. iwl_uninit_drv(priv);
  3286. out_free_eeprom:
  3287. iwl_eeprom_free(priv);
  3288. out_iounmap:
  3289. pci_iounmap(pdev, priv->hw_base);
  3290. out_pci_release_regions:
  3291. pci_set_drvdata(pdev, NULL);
  3292. pci_release_regions(pdev);
  3293. out_pci_disable_device:
  3294. pci_disable_device(pdev);
  3295. out_ieee80211_free_hw:
  3296. iwl_free_traffic_mem(priv);
  3297. ieee80211_free_hw(priv->hw);
  3298. out:
  3299. return err;
  3300. }
  3301. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3302. {
  3303. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3304. unsigned long flags;
  3305. if (!priv)
  3306. return;
  3307. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3308. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3309. iwl_dbgfs_unregister(priv);
  3310. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3311. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3312. * to be called and iwl_down since we are removing the device
  3313. * we need to set STATUS_EXIT_PENDING bit.
  3314. */
  3315. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3316. iwl_leds_exit(priv);
  3317. if (priv->mac80211_registered) {
  3318. ieee80211_unregister_hw(priv->hw);
  3319. priv->mac80211_registered = 0;
  3320. }
  3321. /* Reset to low power before unloading driver. */
  3322. iwl_apm_stop(priv);
  3323. iwl_tt_exit(priv);
  3324. /* make sure we flush any pending irq or
  3325. * tasklet for the driver
  3326. */
  3327. spin_lock_irqsave(&priv->lock, flags);
  3328. iwl_disable_interrupts(priv);
  3329. spin_unlock_irqrestore(&priv->lock, flags);
  3330. iwl_synchronize_irq(priv);
  3331. iwl_dealloc_ucode_pci(priv);
  3332. if (priv->rxq.bd)
  3333. iwlagn_rx_queue_free(priv, &priv->rxq);
  3334. iwlagn_hw_txq_ctx_free(priv);
  3335. iwl_eeprom_free(priv);
  3336. /*netif_stop_queue(dev); */
  3337. flush_workqueue(priv->workqueue);
  3338. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3339. * priv->workqueue... so we can't take down the workqueue
  3340. * until now... */
  3341. destroy_workqueue(priv->workqueue);
  3342. priv->workqueue = NULL;
  3343. iwl_free_traffic_mem(priv);
  3344. free_irq(priv->pci_dev->irq, priv);
  3345. pci_disable_msi(priv->pci_dev);
  3346. pci_iounmap(pdev, priv->hw_base);
  3347. pci_release_regions(pdev);
  3348. pci_disable_device(pdev);
  3349. pci_set_drvdata(pdev, NULL);
  3350. iwl_uninit_drv(priv);
  3351. iwl_free_isr_ict(priv);
  3352. dev_kfree_skb(priv->beacon_skb);
  3353. ieee80211_free_hw(priv->hw);
  3354. }
  3355. /*****************************************************************************
  3356. *
  3357. * driver and module entry point
  3358. *
  3359. *****************************************************************************/
  3360. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3361. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3362. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3363. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3364. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3365. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3366. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3367. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3368. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3369. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3370. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3371. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3372. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3373. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3374. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3375. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3376. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3377. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3378. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3379. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3380. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3381. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3382. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3383. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3384. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3385. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3386. /* 5300 Series WiFi */
  3387. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3388. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3389. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3390. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3391. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3392. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3393. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3394. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3395. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3396. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3397. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3398. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3399. /* 5350 Series WiFi/WiMax */
  3400. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3401. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3402. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3403. /* 5150 Series Wifi/WiMax */
  3404. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3405. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3406. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3407. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3408. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3409. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3410. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3411. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3412. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3413. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3414. /* 6x00 Series */
  3415. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3416. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3417. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3418. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3419. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3420. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3421. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3422. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3423. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3424. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3425. /* 6x05 Series */
  3426. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6005_2agn_cfg)},
  3427. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6005_2abg_cfg)},
  3428. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6005_2bg_cfg)},
  3429. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6005_2agn_cfg)},
  3430. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6005_2abg_cfg)},
  3431. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6005_2agn_cfg)},
  3432. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6005_2abg_cfg)},
  3433. /* 6x30 Series */
  3434. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl1030_bgn_cfg)},
  3435. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl1030_bg_cfg)},
  3436. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl1030_bgn_cfg)},
  3437. {IWL_PCI_DEVICE(0x008A, 0x5327, iwl1030_bg_cfg)},
  3438. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl1030_bgn_cfg)},
  3439. {IWL_PCI_DEVICE(0x008B, 0x5317, iwl1030_bg_cfg)},
  3440. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6030_2agn_cfg)},
  3441. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6030_2bgn_cfg)},
  3442. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6030_2abg_cfg)},
  3443. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6030_2agn_cfg)},
  3444. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6030_2bgn_cfg)},
  3445. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6030_2abg_cfg)},
  3446. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6030_2bg_cfg)},
  3447. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6030_2agn_cfg)},
  3448. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6030_2bgn_cfg)},
  3449. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6030_2abg_cfg)},
  3450. /* 6x50 WiFi/WiMax Series */
  3451. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3452. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3453. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3454. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3455. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3456. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3457. /* 6150 WiFi/WiMax Series */
  3458. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6150_bgn_cfg)},
  3459. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6150_bgn_cfg)},
  3460. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6150_bgn_cfg)},
  3461. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6150_bgn_cfg)},
  3462. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6150_bgn_cfg)},
  3463. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6150_bgn_cfg)},
  3464. /* 1000 Series WiFi */
  3465. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3466. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3467. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3468. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3469. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3470. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3471. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3472. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3473. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3474. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3475. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3476. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3477. /* 100 Series WiFi */
  3478. {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)},
  3479. {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)},
  3480. {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)},
  3481. {IWL_PCI_DEVICE(0x08AF, 0x1017, iwl100_bg_cfg)},
  3482. {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)},
  3483. {IWL_PCI_DEVICE(0x08AE, 0x1027, iwl100_bg_cfg)},
  3484. /* 130 Series WiFi */
  3485. {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)},
  3486. {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)},
  3487. {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)},
  3488. {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)},
  3489. {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)},
  3490. {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)},
  3491. /* 2x00 Series */
  3492. {IWL_PCI_DEVICE(0x0890, 0x4022, iwl2000_2bgn_cfg)},
  3493. {IWL_PCI_DEVICE(0x0891, 0x4222, iwl2000_2bgn_cfg)},
  3494. {IWL_PCI_DEVICE(0x0890, 0x4422, iwl2000_2bgn_cfg)},
  3495. {IWL_PCI_DEVICE(0x0890, 0x4026, iwl2000_2bg_cfg)},
  3496. {IWL_PCI_DEVICE(0x0891, 0x4226, iwl2000_2bg_cfg)},
  3497. {IWL_PCI_DEVICE(0x0890, 0x4426, iwl2000_2bg_cfg)},
  3498. /* 2x30 Series */
  3499. {IWL_PCI_DEVICE(0x0887, 0x4062, iwl2030_2bgn_cfg)},
  3500. {IWL_PCI_DEVICE(0x0888, 0x4262, iwl2030_2bgn_cfg)},
  3501. {IWL_PCI_DEVICE(0x0887, 0x4462, iwl2030_2bgn_cfg)},
  3502. {IWL_PCI_DEVICE(0x0887, 0x4066, iwl2030_2bg_cfg)},
  3503. {IWL_PCI_DEVICE(0x0888, 0x4266, iwl2030_2bg_cfg)},
  3504. {IWL_PCI_DEVICE(0x0887, 0x4466, iwl2030_2bg_cfg)},
  3505. /* 6x35 Series */
  3506. {IWL_PCI_DEVICE(0x088E, 0x4060, iwl6035_2agn_cfg)},
  3507. {IWL_PCI_DEVICE(0x088F, 0x4260, iwl6035_2agn_cfg)},
  3508. {IWL_PCI_DEVICE(0x088E, 0x4460, iwl6035_2agn_cfg)},
  3509. {IWL_PCI_DEVICE(0x088E, 0x4064, iwl6035_2abg_cfg)},
  3510. {IWL_PCI_DEVICE(0x088F, 0x4264, iwl6035_2abg_cfg)},
  3511. {IWL_PCI_DEVICE(0x088E, 0x4464, iwl6035_2abg_cfg)},
  3512. {IWL_PCI_DEVICE(0x088E, 0x4066, iwl6035_2bg_cfg)},
  3513. {IWL_PCI_DEVICE(0x088F, 0x4266, iwl6035_2bg_cfg)},
  3514. {IWL_PCI_DEVICE(0x088E, 0x4466, iwl6035_2bg_cfg)},
  3515. /* 200 Series */
  3516. {IWL_PCI_DEVICE(0x0894, 0x0022, iwl200_bgn_cfg)},
  3517. {IWL_PCI_DEVICE(0x0895, 0x0222, iwl200_bgn_cfg)},
  3518. {IWL_PCI_DEVICE(0x0894, 0x0422, iwl200_bgn_cfg)},
  3519. {IWL_PCI_DEVICE(0x0894, 0x0026, iwl200_bg_cfg)},
  3520. {IWL_PCI_DEVICE(0x0895, 0x0226, iwl200_bg_cfg)},
  3521. {IWL_PCI_DEVICE(0x0894, 0x0426, iwl200_bg_cfg)},
  3522. /* 230 Series */
  3523. {IWL_PCI_DEVICE(0x0892, 0x0062, iwl230_bgn_cfg)},
  3524. {IWL_PCI_DEVICE(0x0893, 0x0262, iwl230_bgn_cfg)},
  3525. {IWL_PCI_DEVICE(0x0892, 0x0462, iwl230_bgn_cfg)},
  3526. {IWL_PCI_DEVICE(0x0892, 0x0066, iwl230_bg_cfg)},
  3527. {IWL_PCI_DEVICE(0x0893, 0x0266, iwl230_bg_cfg)},
  3528. {IWL_PCI_DEVICE(0x0892, 0x0466, iwl230_bg_cfg)},
  3529. {0}
  3530. };
  3531. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3532. static struct pci_driver iwl_driver = {
  3533. .name = DRV_NAME,
  3534. .id_table = iwl_hw_card_ids,
  3535. .probe = iwl_pci_probe,
  3536. .remove = __devexit_p(iwl_pci_remove),
  3537. .driver.pm = IWL_PM_OPS,
  3538. };
  3539. static int __init iwl_init(void)
  3540. {
  3541. int ret;
  3542. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3543. pr_info(DRV_COPYRIGHT "\n");
  3544. ret = iwlagn_rate_control_register();
  3545. if (ret) {
  3546. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3547. return ret;
  3548. }
  3549. ret = pci_register_driver(&iwl_driver);
  3550. if (ret) {
  3551. pr_err("Unable to initialize PCI module\n");
  3552. goto error_register;
  3553. }
  3554. return ret;
  3555. error_register:
  3556. iwlagn_rate_control_unregister();
  3557. return ret;
  3558. }
  3559. static void __exit iwl_exit(void)
  3560. {
  3561. pci_unregister_driver(&iwl_driver);
  3562. iwlagn_rate_control_unregister();
  3563. }
  3564. module_exit(iwl_exit);
  3565. module_init(iwl_init);
  3566. #ifdef CONFIG_IWLWIFI_DEBUG
  3567. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3568. MODULE_PARM_DESC(debug, "debug output mask");
  3569. #endif
  3570. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3571. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3572. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3573. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3574. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3575. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3576. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3577. int, S_IRUGO);
  3578. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3579. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3580. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3581. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3582. S_IRUGO);
  3583. MODULE_PARM_DESC(ucode_alternative,
  3584. "specify ucode alternative to use from ucode file");
  3585. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  3586. MODULE_PARM_DESC(antenna_coupling,
  3587. "specify antenna coupling in dB (defualt: 0 dB)");
  3588. module_param_named(bt_ch_inhibition, iwlagn_bt_ch_announce, bool, S_IRUGO);
  3589. MODULE_PARM_DESC(bt_ch_inhibition,
  3590. "Disable BT channel inhibition (default: enable)");
  3591. module_param_named(plcp_check, iwlagn_mod_params.plcp_check, bool, S_IRUGO);
  3592. MODULE_PARM_DESC(plcp_check, "Check plcp health (default: 1 [enabled])");
  3593. module_param_named(ack_check, iwlagn_mod_params.ack_check, bool, S_IRUGO);
  3594. MODULE_PARM_DESC(ack_check, "Check ack health (default: 0 [disabled])");