vpss.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. *
  18. * common vpss system module platform driver for all video drivers.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/sched.h>
  22. #include <linux/init.h>
  23. #include <linux/module.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/compiler.h>
  27. #include <linux/io.h>
  28. #include <mach/hardware.h>
  29. #include <media/davinci/vpss.h>
  30. MODULE_LICENSE("GPL");
  31. MODULE_DESCRIPTION("VPSS Driver");
  32. MODULE_AUTHOR("Texas Instruments");
  33. /* DM644x defines */
  34. #define DM644X_SBL_PCR_VPSS (4)
  35. #define DM355_VPSSBL_INTSEL 0x10
  36. #define DM355_VPSSBL_EVTSEL 0x14
  37. /* vpss BL register offsets */
  38. #define DM355_VPSSBL_CCDCMUX 0x1c
  39. /* vpss CLK register offsets */
  40. #define DM355_VPSSCLK_CLKCTRL 0x04
  41. /* masks and shifts */
  42. #define VPSS_HSSISEL_SHIFT 4
  43. /*
  44. * VDINT0 - vpss_int0, VDINT1 - vpss_int1, H3A - vpss_int4,
  45. * IPIPE_INT1_SDR - vpss_int5
  46. */
  47. #define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
  48. /* VENCINT - vpss_int8 */
  49. #define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
  50. #define DM365_ISP5_PCCR 0x04
  51. #define DM365_ISP5_PCCR_BL_CLK_ENABLE BIT(0)
  52. #define DM365_ISP5_PCCR_ISIF_CLK_ENABLE BIT(1)
  53. #define DM365_ISP5_PCCR_H3A_CLK_ENABLE BIT(2)
  54. #define DM365_ISP5_PCCR_RSZ_CLK_ENABLE BIT(3)
  55. #define DM365_ISP5_PCCR_IPIPE_CLK_ENABLE BIT(4)
  56. #define DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE BIT(5)
  57. #define DM365_ISP5_PCCR_RSV BIT(6)
  58. #define DM365_ISP5_BCR 0x08
  59. #define DM365_ISP5_BCR_ISIF_OUT_ENABLE BIT(1)
  60. #define DM365_ISP5_INTSEL1 0x10
  61. #define DM365_ISP5_INTSEL2 0x14
  62. #define DM365_ISP5_INTSEL3 0x18
  63. #define DM365_ISP5_CCDCMUX 0x20
  64. #define DM365_ISP5_PG_FRAME_SIZE 0x28
  65. #define DM365_VPBE_CLK_CTRL 0x00
  66. #define VPSS_CLK_CTRL 0x01c40044
  67. #define VPSS_CLK_CTRL_VENCCLKEN BIT(3)
  68. #define VPSS_CLK_CTRL_DACCLKEN BIT(4)
  69. /*
  70. * vpss interrupts. VDINT0 - vpss_int0, VDINT1 - vpss_int1,
  71. * AF - vpss_int3
  72. */
  73. #define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
  74. /* AEW - vpss_int6, RSZ_INT_DMA - vpss_int5 */
  75. #define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
  76. /* VENC - vpss_int8 */
  77. #define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
  78. /* masks and shifts for DM365*/
  79. #define DM365_CCDC_PG_VD_POL_SHIFT 0
  80. #define DM365_CCDC_PG_HD_POL_SHIFT 1
  81. #define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
  82. #define CCD_SRC_SEL_SHIFT 4
  83. /* Different SoC platforms supported by this driver */
  84. enum vpss_platform_type {
  85. DM644X,
  86. DM355,
  87. DM365,
  88. };
  89. /*
  90. * vpss operations. Depends on platform. Not all functions are available
  91. * on all platforms. The api, first check if a functio is available before
  92. * invoking it. In the probe, the function ptrs are initialized based on
  93. * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
  94. */
  95. struct vpss_hw_ops {
  96. /* enable clock */
  97. int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
  98. /* select input to ccdc */
  99. void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
  100. /* clear wbl overflow bit */
  101. int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
  102. };
  103. /* vpss configuration */
  104. struct vpss_oper_config {
  105. __iomem void *vpss_regs_base0;
  106. __iomem void *vpss_regs_base1;
  107. resource_size_t *vpss_regs_base2;
  108. enum vpss_platform_type platform;
  109. spinlock_t vpss_lock;
  110. struct vpss_hw_ops hw_ops;
  111. };
  112. static struct vpss_oper_config oper_cfg;
  113. /* register access routines */
  114. static inline u32 bl_regr(u32 offset)
  115. {
  116. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  117. }
  118. static inline void bl_regw(u32 val, u32 offset)
  119. {
  120. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  121. }
  122. static inline u32 vpss_regr(u32 offset)
  123. {
  124. return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
  125. }
  126. static inline void vpss_regw(u32 val, u32 offset)
  127. {
  128. __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
  129. }
  130. /* For DM365 only */
  131. static inline u32 isp5_read(u32 offset)
  132. {
  133. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  134. }
  135. /* For DM365 only */
  136. static inline void isp5_write(u32 val, u32 offset)
  137. {
  138. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  139. }
  140. static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  141. {
  142. u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
  143. /* if we are using pattern generator, enable it */
  144. if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
  145. temp |= 0x08;
  146. temp |= (src_sel << CCD_SRC_SEL_SHIFT);
  147. isp5_write(temp, DM365_ISP5_CCDCMUX);
  148. }
  149. static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  150. {
  151. bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
  152. }
  153. int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  154. {
  155. if (!oper_cfg.hw_ops.select_ccdc_source)
  156. return -EINVAL;
  157. oper_cfg.hw_ops.select_ccdc_source(src_sel);
  158. return 0;
  159. }
  160. EXPORT_SYMBOL(vpss_select_ccdc_source);
  161. static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  162. {
  163. u32 mask = 1, val;
  164. if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
  165. wbl_sel > VPSS_PCR_CCDC_WBL_O)
  166. return -EINVAL;
  167. /* writing a 0 clear the overflow */
  168. mask = ~(mask << wbl_sel);
  169. val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
  170. bl_regw(val, DM644X_SBL_PCR_VPSS);
  171. return 0;
  172. }
  173. int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  174. {
  175. if (!oper_cfg.hw_ops.clear_wbl_overflow)
  176. return -EINVAL;
  177. return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
  178. }
  179. EXPORT_SYMBOL(vpss_clear_wbl_overflow);
  180. /*
  181. * dm355_enable_clock - Enable VPSS Clock
  182. * @clock_sel: CLock to be enabled/disabled
  183. * @en: enable/disable flag
  184. *
  185. * This is called to enable or disable a vpss clock
  186. */
  187. static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
  188. {
  189. unsigned long flags;
  190. u32 utemp, mask = 0x1, shift = 0;
  191. switch (clock_sel) {
  192. case VPSS_VPBE_CLOCK:
  193. /* nothing since lsb */
  194. break;
  195. case VPSS_VENC_CLOCK_SEL:
  196. shift = 2;
  197. break;
  198. case VPSS_CFALD_CLOCK:
  199. shift = 3;
  200. break;
  201. case VPSS_H3A_CLOCK:
  202. shift = 4;
  203. break;
  204. case VPSS_IPIPE_CLOCK:
  205. shift = 5;
  206. break;
  207. case VPSS_CCDC_CLOCK:
  208. shift = 6;
  209. break;
  210. default:
  211. printk(KERN_ERR "dm355_enable_clock:"
  212. " Invalid selector: %d\n", clock_sel);
  213. return -EINVAL;
  214. }
  215. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  216. utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
  217. if (!en)
  218. utemp &= ~(mask << shift);
  219. else
  220. utemp |= (mask << shift);
  221. vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
  222. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  223. return 0;
  224. }
  225. static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
  226. {
  227. unsigned long flags;
  228. u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
  229. u32 (*read)(u32 offset) = isp5_read;
  230. void(*write)(u32 val, u32 offset) = isp5_write;
  231. switch (clock_sel) {
  232. case VPSS_BL_CLOCK:
  233. break;
  234. case VPSS_CCDC_CLOCK:
  235. shift = 1;
  236. break;
  237. case VPSS_H3A_CLOCK:
  238. shift = 2;
  239. break;
  240. case VPSS_RSZ_CLOCK:
  241. shift = 3;
  242. break;
  243. case VPSS_IPIPE_CLOCK:
  244. shift = 4;
  245. break;
  246. case VPSS_IPIPEIF_CLOCK:
  247. shift = 5;
  248. break;
  249. case VPSS_PCLK_INTERNAL:
  250. shift = 6;
  251. break;
  252. case VPSS_PSYNC_CLOCK_SEL:
  253. shift = 7;
  254. break;
  255. case VPSS_VPBE_CLOCK:
  256. read = vpss_regr;
  257. write = vpss_regw;
  258. offset = DM365_VPBE_CLK_CTRL;
  259. break;
  260. case VPSS_VENC_CLOCK_SEL:
  261. shift = 2;
  262. read = vpss_regr;
  263. write = vpss_regw;
  264. offset = DM365_VPBE_CLK_CTRL;
  265. break;
  266. case VPSS_LDC_CLOCK:
  267. shift = 3;
  268. read = vpss_regr;
  269. write = vpss_regw;
  270. offset = DM365_VPBE_CLK_CTRL;
  271. break;
  272. case VPSS_FDIF_CLOCK:
  273. shift = 4;
  274. read = vpss_regr;
  275. write = vpss_regw;
  276. offset = DM365_VPBE_CLK_CTRL;
  277. break;
  278. case VPSS_OSD_CLOCK_SEL:
  279. shift = 6;
  280. read = vpss_regr;
  281. write = vpss_regw;
  282. offset = DM365_VPBE_CLK_CTRL;
  283. break;
  284. case VPSS_LDC_CLOCK_SEL:
  285. shift = 7;
  286. read = vpss_regr;
  287. write = vpss_regw;
  288. offset = DM365_VPBE_CLK_CTRL;
  289. break;
  290. default:
  291. printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
  292. clock_sel);
  293. return -1;
  294. }
  295. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  296. utemp = read(offset);
  297. if (!en) {
  298. mask = ~mask;
  299. utemp &= (mask << shift);
  300. } else
  301. utemp |= (mask << shift);
  302. write(utemp, offset);
  303. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  304. return 0;
  305. }
  306. int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
  307. {
  308. if (!oper_cfg.hw_ops.enable_clock)
  309. return -EINVAL;
  310. return oper_cfg.hw_ops.enable_clock(clock_sel, en);
  311. }
  312. EXPORT_SYMBOL(vpss_enable_clock);
  313. void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
  314. {
  315. int val = 0;
  316. val = isp5_read(DM365_ISP5_CCDCMUX);
  317. val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
  318. val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
  319. isp5_write(val, DM365_ISP5_CCDCMUX);
  320. }
  321. EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
  322. void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  323. {
  324. int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
  325. current_reg |= (frame_size.pplen - 1);
  326. isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
  327. }
  328. EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
  329. static int __devinit vpss_probe(struct platform_device *pdev)
  330. {
  331. struct resource *r1, *r2;
  332. char *platform_name;
  333. int status;
  334. if (!pdev->dev.platform_data) {
  335. dev_err(&pdev->dev, "no platform data\n");
  336. return -ENOENT;
  337. }
  338. platform_name = pdev->dev.platform_data;
  339. if (!strcmp(platform_name, "dm355_vpss"))
  340. oper_cfg.platform = DM355;
  341. else if (!strcmp(platform_name, "dm365_vpss"))
  342. oper_cfg.platform = DM365;
  343. else if (!strcmp(platform_name, "dm644x_vpss"))
  344. oper_cfg.platform = DM644X;
  345. else {
  346. dev_err(&pdev->dev, "vpss driver not supported on"
  347. " this platform\n");
  348. return -ENODEV;
  349. }
  350. dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
  351. r1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  352. if (!r1)
  353. return -ENOENT;
  354. r1 = request_mem_region(r1->start, resource_size(r1), r1->name);
  355. if (!r1)
  356. return -EBUSY;
  357. oper_cfg.vpss_regs_base0 = ioremap(r1->start, resource_size(r1));
  358. if (!oper_cfg.vpss_regs_base0) {
  359. status = -EBUSY;
  360. goto fail1;
  361. }
  362. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  363. r2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  364. if (!r2) {
  365. status = -ENOENT;
  366. goto fail2;
  367. }
  368. r2 = request_mem_region(r2->start, resource_size(r2), r2->name);
  369. if (!r2) {
  370. status = -EBUSY;
  371. goto fail2;
  372. }
  373. oper_cfg.vpss_regs_base1 = ioremap(r2->start,
  374. resource_size(r2));
  375. if (!oper_cfg.vpss_regs_base1) {
  376. status = -EBUSY;
  377. goto fail3;
  378. }
  379. }
  380. if (oper_cfg.platform == DM355) {
  381. oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
  382. oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
  383. /* Setup vpss interrupts */
  384. bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
  385. bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
  386. } else if (oper_cfg.platform == DM365) {
  387. oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
  388. oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
  389. /* Setup vpss interrupts */
  390. isp5_write((isp5_read(DM365_ISP5_PCCR) |
  391. DM365_ISP5_PCCR_BL_CLK_ENABLE |
  392. DM365_ISP5_PCCR_ISIF_CLK_ENABLE |
  393. DM365_ISP5_PCCR_H3A_CLK_ENABLE |
  394. DM365_ISP5_PCCR_RSZ_CLK_ENABLE |
  395. DM365_ISP5_PCCR_IPIPE_CLK_ENABLE |
  396. DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE |
  397. DM365_ISP5_PCCR_RSV), DM365_ISP5_PCCR);
  398. isp5_write((isp5_read(DM365_ISP5_BCR) |
  399. DM365_ISP5_BCR_ISIF_OUT_ENABLE), DM365_ISP5_BCR);
  400. isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
  401. isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
  402. isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
  403. } else
  404. oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
  405. spin_lock_init(&oper_cfg.vpss_lock);
  406. dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
  407. return 0;
  408. fail3:
  409. release_mem_region(r2->start, resource_size(r2));
  410. fail2:
  411. iounmap(oper_cfg.vpss_regs_base0);
  412. fail1:
  413. release_mem_region(r1->start, resource_size(r1));
  414. return status;
  415. }
  416. static int __devexit vpss_remove(struct platform_device *pdev)
  417. {
  418. struct resource *res;
  419. iounmap(oper_cfg.vpss_regs_base0);
  420. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  421. release_mem_region(res->start, resource_size(res));
  422. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  423. iounmap(oper_cfg.vpss_regs_base1);
  424. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  425. release_mem_region(res->start, resource_size(res));
  426. }
  427. return 0;
  428. }
  429. static struct platform_driver vpss_driver = {
  430. .driver = {
  431. .name = "vpss",
  432. .owner = THIS_MODULE,
  433. },
  434. .remove = __devexit_p(vpss_remove),
  435. .probe = vpss_probe,
  436. };
  437. static void vpss_exit(void)
  438. {
  439. iounmap(oper_cfg.vpss_regs_base2);
  440. release_mem_region(VPSS_CLK_CTRL, 4);
  441. platform_driver_unregister(&vpss_driver);
  442. }
  443. static int __init vpss_init(void)
  444. {
  445. if (!request_mem_region(VPSS_CLK_CTRL, 4, "vpss_clock_control"))
  446. return -EBUSY;
  447. oper_cfg.vpss_regs_base2 = ioremap(VPSS_CLK_CTRL, 4);
  448. writel(VPSS_CLK_CTRL_VENCCLKEN |
  449. VPSS_CLK_CTRL_DACCLKEN, oper_cfg.vpss_regs_base2);
  450. return platform_driver_register(&vpss_driver);
  451. }
  452. subsys_initcall(vpss_init);
  453. module_exit(vpss_exit);