bcm63xx_regs.h 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514
  1. #ifndef BCM63XX_REGS_H_
  2. #define BCM63XX_REGS_H_
  3. /*************************************************************************
  4. * _REG relative to RSET_PERF
  5. *************************************************************************/
  6. /* Chip Identifier / Revision register */
  7. #define PERF_REV_REG 0x0
  8. #define REV_CHIPID_SHIFT 16
  9. #define REV_CHIPID_MASK (0xffff << REV_CHIPID_SHIFT)
  10. #define REV_REVID_SHIFT 0
  11. #define REV_REVID_MASK (0xff << REV_REVID_SHIFT)
  12. /* Clock Control register */
  13. #define PERF_CKCTL_REG 0x4
  14. #define CKCTL_6328_PHYMIPS_EN (1 << 0)
  15. #define CKCTL_6328_ADSL_QPROC_EN (1 << 1)
  16. #define CKCTL_6328_ADSL_AFE_EN (1 << 2)
  17. #define CKCTL_6328_ADSL_EN (1 << 3)
  18. #define CKCTL_6328_MIPS_EN (1 << 4)
  19. #define CKCTL_6328_SAR_EN (1 << 5)
  20. #define CKCTL_6328_PCM_EN (1 << 6)
  21. #define CKCTL_6328_USBD_EN (1 << 7)
  22. #define CKCTL_6328_USBH_EN (1 << 8)
  23. #define CKCTL_6328_HSSPI_EN (1 << 9)
  24. #define CKCTL_6328_PCIE_EN (1 << 10)
  25. #define CKCTL_6328_ROBOSW_EN (1 << 11)
  26. #define CKCTL_6328_ALL_SAFE_EN (CKCTL_6328_PHYMIPS_EN | \
  27. CKCTL_6328_ADSL_QPROC_EN | \
  28. CKCTL_6328_ADSL_AFE_EN | \
  29. CKCTL_6328_ADSL_EN | \
  30. CKCTL_6328_SAR_EN | \
  31. CKCTL_6328_PCM_EN | \
  32. CKCTL_6328_USBD_EN | \
  33. CKCTL_6328_USBH_EN | \
  34. CKCTL_6328_ROBOSW_EN | \
  35. CKCTL_6328_PCIE_EN)
  36. #define CKCTL_6338_ADSLPHY_EN (1 << 0)
  37. #define CKCTL_6338_MPI_EN (1 << 1)
  38. #define CKCTL_6338_DRAM_EN (1 << 2)
  39. #define CKCTL_6338_ENET_EN (1 << 4)
  40. #define CKCTL_6338_USBS_EN (1 << 4)
  41. #define CKCTL_6338_SAR_EN (1 << 5)
  42. #define CKCTL_6338_SPI_EN (1 << 9)
  43. #define CKCTL_6338_ALL_SAFE_EN (CKCTL_6338_ADSLPHY_EN | \
  44. CKCTL_6338_MPI_EN | \
  45. CKCTL_6338_ENET_EN | \
  46. CKCTL_6338_SAR_EN | \
  47. CKCTL_6338_SPI_EN)
  48. /* BCM6345 clock bits are shifted by 16 on the left, because of the test
  49. * control register which is 16-bits wide. That way we do not have any
  50. * specific BCM6345 code for handling clocks, and writing 0 to the test
  51. * control register is fine.
  52. */
  53. #define CKCTL_6345_CPU_EN (1 << 16)
  54. #define CKCTL_6345_BUS_EN (1 << 17)
  55. #define CKCTL_6345_EBI_EN (1 << 18)
  56. #define CKCTL_6345_UART_EN (1 << 19)
  57. #define CKCTL_6345_ADSLPHY_EN (1 << 20)
  58. #define CKCTL_6345_ENET_EN (1 << 23)
  59. #define CKCTL_6345_USBH_EN (1 << 24)
  60. #define CKCTL_6345_ALL_SAFE_EN (CKCTL_6345_ENET_EN | \
  61. CKCTL_6345_USBH_EN | \
  62. CKCTL_6345_ADSLPHY_EN)
  63. #define CKCTL_6348_ADSLPHY_EN (1 << 0)
  64. #define CKCTL_6348_MPI_EN (1 << 1)
  65. #define CKCTL_6348_SDRAM_EN (1 << 2)
  66. #define CKCTL_6348_M2M_EN (1 << 3)
  67. #define CKCTL_6348_ENET_EN (1 << 4)
  68. #define CKCTL_6348_SAR_EN (1 << 5)
  69. #define CKCTL_6348_USBS_EN (1 << 6)
  70. #define CKCTL_6348_USBH_EN (1 << 8)
  71. #define CKCTL_6348_SPI_EN (1 << 9)
  72. #define CKCTL_6348_ALL_SAFE_EN (CKCTL_6348_ADSLPHY_EN | \
  73. CKCTL_6348_M2M_EN | \
  74. CKCTL_6348_ENET_EN | \
  75. CKCTL_6348_SAR_EN | \
  76. CKCTL_6348_USBS_EN | \
  77. CKCTL_6348_USBH_EN | \
  78. CKCTL_6348_SPI_EN)
  79. #define CKCTL_6358_ENET_EN (1 << 4)
  80. #define CKCTL_6358_ADSLPHY_EN (1 << 5)
  81. #define CKCTL_6358_PCM_EN (1 << 8)
  82. #define CKCTL_6358_SPI_EN (1 << 9)
  83. #define CKCTL_6358_USBS_EN (1 << 10)
  84. #define CKCTL_6358_SAR_EN (1 << 11)
  85. #define CKCTL_6358_EMUSB_EN (1 << 17)
  86. #define CKCTL_6358_ENET0_EN (1 << 18)
  87. #define CKCTL_6358_ENET1_EN (1 << 19)
  88. #define CKCTL_6358_USBSU_EN (1 << 20)
  89. #define CKCTL_6358_EPHY_EN (1 << 21)
  90. #define CKCTL_6358_ALL_SAFE_EN (CKCTL_6358_ENET_EN | \
  91. CKCTL_6358_ADSLPHY_EN | \
  92. CKCTL_6358_PCM_EN | \
  93. CKCTL_6358_SPI_EN | \
  94. CKCTL_6358_USBS_EN | \
  95. CKCTL_6358_SAR_EN | \
  96. CKCTL_6358_EMUSB_EN | \
  97. CKCTL_6358_ENET0_EN | \
  98. CKCTL_6358_ENET1_EN | \
  99. CKCTL_6358_USBSU_EN | \
  100. CKCTL_6358_EPHY_EN)
  101. #define CKCTL_6362_ADSL_QPROC_EN (1 << 1)
  102. #define CKCTL_6362_ADSL_AFE_EN (1 << 2)
  103. #define CKCTL_6362_ADSL_EN (1 << 3)
  104. #define CKCTL_6362_MIPS_EN (1 << 4)
  105. #define CKCTL_6362_WLAN_OCP_EN (1 << 5)
  106. #define CKCTL_6362_SWPKT_USB_EN (1 << 7)
  107. #define CKCTL_6362_SWPKT_SAR_EN (1 << 8)
  108. #define CKCTL_6362_SAR_EN (1 << 9)
  109. #define CKCTL_6362_ROBOSW_EN (1 << 10)
  110. #define CKCTL_6362_PCM_EN (1 << 11)
  111. #define CKCTL_6362_USBD_EN (1 << 12)
  112. #define CKCTL_6362_USBH_EN (1 << 13)
  113. #define CKCTL_6362_IPSEC_EN (1 << 14)
  114. #define CKCTL_6362_SPI_EN (1 << 15)
  115. #define CKCTL_6362_HSSPI_EN (1 << 16)
  116. #define CKCTL_6362_PCIE_EN (1 << 17)
  117. #define CKCTL_6362_FAP_EN (1 << 18)
  118. #define CKCTL_6362_PHYMIPS_EN (1 << 19)
  119. #define CKCTL_6362_NAND_EN (1 << 20)
  120. #define CKCTL_6362_ALL_SAFE_EN (CKCTL_6362_PHYMIPS_EN | \
  121. CKCTL_6362_ADSL_QPROC_EN | \
  122. CKCTL_6362_ADSL_AFE_EN | \
  123. CKCTL_6362_ADSL_EN | \
  124. CKCTL_6362_SAR_EN | \
  125. CKCTL_6362_PCM_EN | \
  126. CKCTL_6362_IPSEC_EN | \
  127. CKCTL_6362_USBD_EN | \
  128. CKCTL_6362_USBH_EN | \
  129. CKCTL_6362_ROBOSW_EN | \
  130. CKCTL_6362_PCIE_EN)
  131. #define CKCTL_6368_VDSL_QPROC_EN (1 << 2)
  132. #define CKCTL_6368_VDSL_AFE_EN (1 << 3)
  133. #define CKCTL_6368_VDSL_BONDING_EN (1 << 4)
  134. #define CKCTL_6368_VDSL_EN (1 << 5)
  135. #define CKCTL_6368_PHYMIPS_EN (1 << 6)
  136. #define CKCTL_6368_SWPKT_USB_EN (1 << 7)
  137. #define CKCTL_6368_SWPKT_SAR_EN (1 << 8)
  138. #define CKCTL_6368_SPI_EN (1 << 9)
  139. #define CKCTL_6368_USBD_EN (1 << 10)
  140. #define CKCTL_6368_SAR_EN (1 << 11)
  141. #define CKCTL_6368_ROBOSW_EN (1 << 12)
  142. #define CKCTL_6368_UTOPIA_EN (1 << 13)
  143. #define CKCTL_6368_PCM_EN (1 << 14)
  144. #define CKCTL_6368_USBH_EN (1 << 15)
  145. #define CKCTL_6368_DISABLE_GLESS_EN (1 << 16)
  146. #define CKCTL_6368_NAND_EN (1 << 17)
  147. #define CKCTL_6368_IPSEC_EN (1 << 18)
  148. #define CKCTL_6368_ALL_SAFE_EN (CKCTL_6368_SWPKT_USB_EN | \
  149. CKCTL_6368_SWPKT_SAR_EN | \
  150. CKCTL_6368_SPI_EN | \
  151. CKCTL_6368_USBD_EN | \
  152. CKCTL_6368_SAR_EN | \
  153. CKCTL_6368_ROBOSW_EN | \
  154. CKCTL_6368_UTOPIA_EN | \
  155. CKCTL_6368_PCM_EN | \
  156. CKCTL_6368_USBH_EN | \
  157. CKCTL_6368_DISABLE_GLESS_EN | \
  158. CKCTL_6368_NAND_EN | \
  159. CKCTL_6368_IPSEC_EN)
  160. /* System PLL Control register */
  161. #define PERF_SYS_PLL_CTL_REG 0x8
  162. #define SYS_PLL_SOFT_RESET 0x1
  163. /* Interrupt Mask register */
  164. #define PERF_IRQMASK_6328_REG 0x20
  165. #define PERF_IRQMASK_6338_REG 0xc
  166. #define PERF_IRQMASK_6345_REG 0xc
  167. #define PERF_IRQMASK_6348_REG 0xc
  168. #define PERF_IRQMASK_6358_REG 0xc
  169. #define PERF_IRQMASK_6362_REG 0x20
  170. #define PERF_IRQMASK_6368_REG 0x20
  171. /* Interrupt Status register */
  172. #define PERF_IRQSTAT_6328_REG 0x28
  173. #define PERF_IRQSTAT_6338_REG 0x10
  174. #define PERF_IRQSTAT_6345_REG 0x10
  175. #define PERF_IRQSTAT_6348_REG 0x10
  176. #define PERF_IRQSTAT_6358_REG 0x10
  177. #define PERF_IRQSTAT_6362_REG 0x28
  178. #define PERF_IRQSTAT_6368_REG 0x28
  179. /* External Interrupt Configuration register */
  180. #define PERF_EXTIRQ_CFG_REG_6328 0x18
  181. #define PERF_EXTIRQ_CFG_REG_6338 0x14
  182. #define PERF_EXTIRQ_CFG_REG_6345 0x14
  183. #define PERF_EXTIRQ_CFG_REG_6348 0x14
  184. #define PERF_EXTIRQ_CFG_REG_6358 0x14
  185. #define PERF_EXTIRQ_CFG_REG_6362 0x18
  186. #define PERF_EXTIRQ_CFG_REG_6368 0x18
  187. #define PERF_EXTIRQ_CFG_REG2_6368 0x1c
  188. /* for 6348 only */
  189. #define EXTIRQ_CFG_SENSE_6348(x) (1 << (x))
  190. #define EXTIRQ_CFG_STAT_6348(x) (1 << (x + 5))
  191. #define EXTIRQ_CFG_CLEAR_6348(x) (1 << (x + 10))
  192. #define EXTIRQ_CFG_MASK_6348(x) (1 << (x + 15))
  193. #define EXTIRQ_CFG_BOTHEDGE_6348(x) (1 << (x + 20))
  194. #define EXTIRQ_CFG_LEVELSENSE_6348(x) (1 << (x + 25))
  195. #define EXTIRQ_CFG_CLEAR_ALL_6348 (0xf << 10)
  196. #define EXTIRQ_CFG_MASK_ALL_6348 (0xf << 15)
  197. /* for all others */
  198. #define EXTIRQ_CFG_SENSE(x) (1 << (x))
  199. #define EXTIRQ_CFG_STAT(x) (1 << (x + 4))
  200. #define EXTIRQ_CFG_CLEAR(x) (1 << (x + 8))
  201. #define EXTIRQ_CFG_MASK(x) (1 << (x + 12))
  202. #define EXTIRQ_CFG_BOTHEDGE(x) (1 << (x + 16))
  203. #define EXTIRQ_CFG_LEVELSENSE(x) (1 << (x + 20))
  204. #define EXTIRQ_CFG_CLEAR_ALL (0xf << 8)
  205. #define EXTIRQ_CFG_MASK_ALL (0xf << 12)
  206. /* Soft Reset register */
  207. #define PERF_SOFTRESET_REG 0x28
  208. #define PERF_SOFTRESET_6328_REG 0x10
  209. #define PERF_SOFTRESET_6358_REG 0x34
  210. #define PERF_SOFTRESET_6362_REG 0x10
  211. #define PERF_SOFTRESET_6368_REG 0x10
  212. #define SOFTRESET_6328_SPI_MASK (1 << 0)
  213. #define SOFTRESET_6328_EPHY_MASK (1 << 1)
  214. #define SOFTRESET_6328_SAR_MASK (1 << 2)
  215. #define SOFTRESET_6328_ENETSW_MASK (1 << 3)
  216. #define SOFTRESET_6328_USBS_MASK (1 << 4)
  217. #define SOFTRESET_6328_USBH_MASK (1 << 5)
  218. #define SOFTRESET_6328_PCM_MASK (1 << 6)
  219. #define SOFTRESET_6328_PCIE_CORE_MASK (1 << 7)
  220. #define SOFTRESET_6328_PCIE_MASK (1 << 8)
  221. #define SOFTRESET_6328_PCIE_EXT_MASK (1 << 9)
  222. #define SOFTRESET_6328_PCIE_HARD_MASK (1 << 10)
  223. #define SOFTRESET_6338_SPI_MASK (1 << 0)
  224. #define SOFTRESET_6338_ENET_MASK (1 << 2)
  225. #define SOFTRESET_6338_USBH_MASK (1 << 3)
  226. #define SOFTRESET_6338_USBS_MASK (1 << 4)
  227. #define SOFTRESET_6338_ADSL_MASK (1 << 5)
  228. #define SOFTRESET_6338_DMAMEM_MASK (1 << 6)
  229. #define SOFTRESET_6338_SAR_MASK (1 << 7)
  230. #define SOFTRESET_6338_ACLC_MASK (1 << 8)
  231. #define SOFTRESET_6338_ADSLMIPSPLL_MASK (1 << 10)
  232. #define SOFTRESET_6338_ALL (SOFTRESET_6338_SPI_MASK | \
  233. SOFTRESET_6338_ENET_MASK | \
  234. SOFTRESET_6338_USBH_MASK | \
  235. SOFTRESET_6338_USBS_MASK | \
  236. SOFTRESET_6338_ADSL_MASK | \
  237. SOFTRESET_6338_DMAMEM_MASK | \
  238. SOFTRESET_6338_SAR_MASK | \
  239. SOFTRESET_6338_ACLC_MASK | \
  240. SOFTRESET_6338_ADSLMIPSPLL_MASK)
  241. #define SOFTRESET_6348_SPI_MASK (1 << 0)
  242. #define SOFTRESET_6348_ENET_MASK (1 << 2)
  243. #define SOFTRESET_6348_USBH_MASK (1 << 3)
  244. #define SOFTRESET_6348_USBS_MASK (1 << 4)
  245. #define SOFTRESET_6348_ADSL_MASK (1 << 5)
  246. #define SOFTRESET_6348_DMAMEM_MASK (1 << 6)
  247. #define SOFTRESET_6348_SAR_MASK (1 << 7)
  248. #define SOFTRESET_6348_ACLC_MASK (1 << 8)
  249. #define SOFTRESET_6348_ADSLMIPSPLL_MASK (1 << 10)
  250. #define SOFTRESET_6348_ALL (SOFTRESET_6348_SPI_MASK | \
  251. SOFTRESET_6348_ENET_MASK | \
  252. SOFTRESET_6348_USBH_MASK | \
  253. SOFTRESET_6348_USBS_MASK | \
  254. SOFTRESET_6348_ADSL_MASK | \
  255. SOFTRESET_6348_DMAMEM_MASK | \
  256. SOFTRESET_6348_SAR_MASK | \
  257. SOFTRESET_6348_ACLC_MASK | \
  258. SOFTRESET_6348_ADSLMIPSPLL_MASK)
  259. #define SOFTRESET_6358_SPI_MASK (1 << 0)
  260. #define SOFTRESET_6358_ENET_MASK (1 << 2)
  261. #define SOFTRESET_6358_MPI_MASK (1 << 3)
  262. #define SOFTRESET_6358_EPHY_MASK (1 << 6)
  263. #define SOFTRESET_6358_SAR_MASK (1 << 7)
  264. #define SOFTRESET_6358_USBH_MASK (1 << 12)
  265. #define SOFTRESET_6358_PCM_MASK (1 << 13)
  266. #define SOFTRESET_6358_ADSL_MASK (1 << 14)
  267. #define SOFTRESET_6362_SPI_MASK (1 << 0)
  268. #define SOFTRESET_6362_IPSEC_MASK (1 << 1)
  269. #define SOFTRESET_6362_EPHY_MASK (1 << 2)
  270. #define SOFTRESET_6362_SAR_MASK (1 << 3)
  271. #define SOFTRESET_6362_ENETSW_MASK (1 << 4)
  272. #define SOFTRESET_6362_USBS_MASK (1 << 5)
  273. #define SOFTRESET_6362_USBH_MASK (1 << 6)
  274. #define SOFTRESET_6362_PCM_MASK (1 << 7)
  275. #define SOFTRESET_6362_PCIE_CORE_MASK (1 << 8)
  276. #define SOFTRESET_6362_PCIE_MASK (1 << 9)
  277. #define SOFTRESET_6362_PCIE_EXT_MASK (1 << 10)
  278. #define SOFTRESET_6362_WLAN_SHIM_MASK (1 << 11)
  279. #define SOFTRESET_6362_DDR_PHY_MASK (1 << 12)
  280. #define SOFTRESET_6362_FAP_MASK (1 << 13)
  281. #define SOFTRESET_6362_WLAN_UBUS_MASK (1 << 14)
  282. #define SOFTRESET_6368_SPI_MASK (1 << 0)
  283. #define SOFTRESET_6368_MPI_MASK (1 << 3)
  284. #define SOFTRESET_6368_EPHY_MASK (1 << 6)
  285. #define SOFTRESET_6368_SAR_MASK (1 << 7)
  286. #define SOFTRESET_6368_ENETSW_MASK (1 << 10)
  287. #define SOFTRESET_6368_USBS_MASK (1 << 11)
  288. #define SOFTRESET_6368_USBH_MASK (1 << 12)
  289. #define SOFTRESET_6368_PCM_MASK (1 << 13)
  290. /* MIPS PLL control register */
  291. #define PERF_MIPSPLLCTL_REG 0x34
  292. #define MIPSPLLCTL_N1_SHIFT 20
  293. #define MIPSPLLCTL_N1_MASK (0x7 << MIPSPLLCTL_N1_SHIFT)
  294. #define MIPSPLLCTL_N2_SHIFT 15
  295. #define MIPSPLLCTL_N2_MASK (0x1f << MIPSPLLCTL_N2_SHIFT)
  296. #define MIPSPLLCTL_M1REF_SHIFT 12
  297. #define MIPSPLLCTL_M1REF_MASK (0x7 << MIPSPLLCTL_M1REF_SHIFT)
  298. #define MIPSPLLCTL_M2REF_SHIFT 9
  299. #define MIPSPLLCTL_M2REF_MASK (0x7 << MIPSPLLCTL_M2REF_SHIFT)
  300. #define MIPSPLLCTL_M1CPU_SHIFT 6
  301. #define MIPSPLLCTL_M1CPU_MASK (0x7 << MIPSPLLCTL_M1CPU_SHIFT)
  302. #define MIPSPLLCTL_M1BUS_SHIFT 3
  303. #define MIPSPLLCTL_M1BUS_MASK (0x7 << MIPSPLLCTL_M1BUS_SHIFT)
  304. #define MIPSPLLCTL_M2BUS_SHIFT 0
  305. #define MIPSPLLCTL_M2BUS_MASK (0x7 << MIPSPLLCTL_M2BUS_SHIFT)
  306. /* ADSL PHY PLL Control register */
  307. #define PERF_ADSLPLLCTL_REG 0x38
  308. #define ADSLPLLCTL_N1_SHIFT 20
  309. #define ADSLPLLCTL_N1_MASK (0x7 << ADSLPLLCTL_N1_SHIFT)
  310. #define ADSLPLLCTL_N2_SHIFT 15
  311. #define ADSLPLLCTL_N2_MASK (0x1f << ADSLPLLCTL_N2_SHIFT)
  312. #define ADSLPLLCTL_M1REF_SHIFT 12
  313. #define ADSLPLLCTL_M1REF_MASK (0x7 << ADSLPLLCTL_M1REF_SHIFT)
  314. #define ADSLPLLCTL_M2REF_SHIFT 9
  315. #define ADSLPLLCTL_M2REF_MASK (0x7 << ADSLPLLCTL_M2REF_SHIFT)
  316. #define ADSLPLLCTL_M1CPU_SHIFT 6
  317. #define ADSLPLLCTL_M1CPU_MASK (0x7 << ADSLPLLCTL_M1CPU_SHIFT)
  318. #define ADSLPLLCTL_M1BUS_SHIFT 3
  319. #define ADSLPLLCTL_M1BUS_MASK (0x7 << ADSLPLLCTL_M1BUS_SHIFT)
  320. #define ADSLPLLCTL_M2BUS_SHIFT 0
  321. #define ADSLPLLCTL_M2BUS_MASK (0x7 << ADSLPLLCTL_M2BUS_SHIFT)
  322. #define ADSLPLLCTL_VAL(n1, n2, m1ref, m2ref, m1cpu, m1bus, m2bus) \
  323. (((n1) << ADSLPLLCTL_N1_SHIFT) | \
  324. ((n2) << ADSLPLLCTL_N2_SHIFT) | \
  325. ((m1ref) << ADSLPLLCTL_M1REF_SHIFT) | \
  326. ((m2ref) << ADSLPLLCTL_M2REF_SHIFT) | \
  327. ((m1cpu) << ADSLPLLCTL_M1CPU_SHIFT) | \
  328. ((m1bus) << ADSLPLLCTL_M1BUS_SHIFT) | \
  329. ((m2bus) << ADSLPLLCTL_M2BUS_SHIFT))
  330. /*************************************************************************
  331. * _REG relative to RSET_TIMER
  332. *************************************************************************/
  333. #define BCM63XX_TIMER_COUNT 4
  334. #define TIMER_T0_ID 0
  335. #define TIMER_T1_ID 1
  336. #define TIMER_T2_ID 2
  337. #define TIMER_WDT_ID 3
  338. /* Timer irqstat register */
  339. #define TIMER_IRQSTAT_REG 0
  340. #define TIMER_IRQSTAT_TIMER_CAUSE(x) (1 << (x))
  341. #define TIMER_IRQSTAT_TIMER0_CAUSE (1 << 0)
  342. #define TIMER_IRQSTAT_TIMER1_CAUSE (1 << 1)
  343. #define TIMER_IRQSTAT_TIMER2_CAUSE (1 << 2)
  344. #define TIMER_IRQSTAT_WDT_CAUSE (1 << 3)
  345. #define TIMER_IRQSTAT_TIMER_IR_EN(x) (1 << ((x) + 8))
  346. #define TIMER_IRQSTAT_TIMER0_IR_EN (1 << 8)
  347. #define TIMER_IRQSTAT_TIMER1_IR_EN (1 << 9)
  348. #define TIMER_IRQSTAT_TIMER2_IR_EN (1 << 10)
  349. /* Timer control register */
  350. #define TIMER_CTLx_REG(x) (0x4 + (x * 4))
  351. #define TIMER_CTL0_REG 0x4
  352. #define TIMER_CTL1_REG 0x8
  353. #define TIMER_CTL2_REG 0xC
  354. #define TIMER_CTL_COUNTDOWN_MASK (0x3fffffff)
  355. #define TIMER_CTL_MONOTONIC_MASK (1 << 30)
  356. #define TIMER_CTL_ENABLE_MASK (1 << 31)
  357. /*************************************************************************
  358. * _REG relative to RSET_WDT
  359. *************************************************************************/
  360. /* Watchdog default count register */
  361. #define WDT_DEFVAL_REG 0x0
  362. /* Watchdog control register */
  363. #define WDT_CTL_REG 0x4
  364. /* Watchdog control register constants */
  365. #define WDT_START_1 (0xff00)
  366. #define WDT_START_2 (0x00ff)
  367. #define WDT_STOP_1 (0xee00)
  368. #define WDT_STOP_2 (0x00ee)
  369. /* Watchdog reset length register */
  370. #define WDT_RSTLEN_REG 0x8
  371. /* Watchdog soft reset register (BCM6328 only) */
  372. #define WDT_SOFTRESET_REG 0xc
  373. /*************************************************************************
  374. * _REG relative to RSET_UARTx
  375. *************************************************************************/
  376. /* UART Control Register */
  377. #define UART_CTL_REG 0x0
  378. #define UART_CTL_RXTMOUTCNT_SHIFT 0
  379. #define UART_CTL_RXTMOUTCNT_MASK (0x1f << UART_CTL_RXTMOUTCNT_SHIFT)
  380. #define UART_CTL_RSTTXDN_SHIFT 5
  381. #define UART_CTL_RSTTXDN_MASK (1 << UART_CTL_RSTTXDN_SHIFT)
  382. #define UART_CTL_RSTRXFIFO_SHIFT 6
  383. #define UART_CTL_RSTRXFIFO_MASK (1 << UART_CTL_RSTRXFIFO_SHIFT)
  384. #define UART_CTL_RSTTXFIFO_SHIFT 7
  385. #define UART_CTL_RSTTXFIFO_MASK (1 << UART_CTL_RSTTXFIFO_SHIFT)
  386. #define UART_CTL_STOPBITS_SHIFT 8
  387. #define UART_CTL_STOPBITS_MASK (0xf << UART_CTL_STOPBITS_SHIFT)
  388. #define UART_CTL_STOPBITS_1 (0x7 << UART_CTL_STOPBITS_SHIFT)
  389. #define UART_CTL_STOPBITS_2 (0xf << UART_CTL_STOPBITS_SHIFT)
  390. #define UART_CTL_BITSPERSYM_SHIFT 12
  391. #define UART_CTL_BITSPERSYM_MASK (0x3 << UART_CTL_BITSPERSYM_SHIFT)
  392. #define UART_CTL_XMITBRK_SHIFT 14
  393. #define UART_CTL_XMITBRK_MASK (1 << UART_CTL_XMITBRK_SHIFT)
  394. #define UART_CTL_RSVD_SHIFT 15
  395. #define UART_CTL_RSVD_MASK (1 << UART_CTL_RSVD_SHIFT)
  396. #define UART_CTL_RXPAREVEN_SHIFT 16
  397. #define UART_CTL_RXPAREVEN_MASK (1 << UART_CTL_RXPAREVEN_SHIFT)
  398. #define UART_CTL_RXPAREN_SHIFT 17
  399. #define UART_CTL_RXPAREN_MASK (1 << UART_CTL_RXPAREN_SHIFT)
  400. #define UART_CTL_TXPAREVEN_SHIFT 18
  401. #define UART_CTL_TXPAREVEN_MASK (1 << UART_CTL_TXPAREVEN_SHIFT)
  402. #define UART_CTL_TXPAREN_SHIFT 18
  403. #define UART_CTL_TXPAREN_MASK (1 << UART_CTL_TXPAREN_SHIFT)
  404. #define UART_CTL_LOOPBACK_SHIFT 20
  405. #define UART_CTL_LOOPBACK_MASK (1 << UART_CTL_LOOPBACK_SHIFT)
  406. #define UART_CTL_RXEN_SHIFT 21
  407. #define UART_CTL_RXEN_MASK (1 << UART_CTL_RXEN_SHIFT)
  408. #define UART_CTL_TXEN_SHIFT 22
  409. #define UART_CTL_TXEN_MASK (1 << UART_CTL_TXEN_SHIFT)
  410. #define UART_CTL_BRGEN_SHIFT 23
  411. #define UART_CTL_BRGEN_MASK (1 << UART_CTL_BRGEN_SHIFT)
  412. /* UART Baudword register */
  413. #define UART_BAUD_REG 0x4
  414. /* UART Misc Control register */
  415. #define UART_MCTL_REG 0x8
  416. #define UART_MCTL_DTR_SHIFT 0
  417. #define UART_MCTL_DTR_MASK (1 << UART_MCTL_DTR_SHIFT)
  418. #define UART_MCTL_RTS_SHIFT 1
  419. #define UART_MCTL_RTS_MASK (1 << UART_MCTL_RTS_SHIFT)
  420. #define UART_MCTL_RXFIFOTHRESH_SHIFT 8
  421. #define UART_MCTL_RXFIFOTHRESH_MASK (0xf << UART_MCTL_RXFIFOTHRESH_SHIFT)
  422. #define UART_MCTL_TXFIFOTHRESH_SHIFT 12
  423. #define UART_MCTL_TXFIFOTHRESH_MASK (0xf << UART_MCTL_TXFIFOTHRESH_SHIFT)
  424. #define UART_MCTL_RXFIFOFILL_SHIFT 16
  425. #define UART_MCTL_RXFIFOFILL_MASK (0x1f << UART_MCTL_RXFIFOFILL_SHIFT)
  426. #define UART_MCTL_TXFIFOFILL_SHIFT 24
  427. #define UART_MCTL_TXFIFOFILL_MASK (0x1f << UART_MCTL_TXFIFOFILL_SHIFT)
  428. /* UART External Input Configuration register */
  429. #define UART_EXTINP_REG 0xc
  430. #define UART_EXTINP_RI_SHIFT 0
  431. #define UART_EXTINP_RI_MASK (1 << UART_EXTINP_RI_SHIFT)
  432. #define UART_EXTINP_CTS_SHIFT 1
  433. #define UART_EXTINP_CTS_MASK (1 << UART_EXTINP_CTS_SHIFT)
  434. #define UART_EXTINP_DCD_SHIFT 2
  435. #define UART_EXTINP_DCD_MASK (1 << UART_EXTINP_DCD_SHIFT)
  436. #define UART_EXTINP_DSR_SHIFT 3
  437. #define UART_EXTINP_DSR_MASK (1 << UART_EXTINP_DSR_SHIFT)
  438. #define UART_EXTINP_IRSTAT(x) (1 << (x + 4))
  439. #define UART_EXTINP_IRMASK(x) (1 << (x + 8))
  440. #define UART_EXTINP_IR_RI 0
  441. #define UART_EXTINP_IR_CTS 1
  442. #define UART_EXTINP_IR_DCD 2
  443. #define UART_EXTINP_IR_DSR 3
  444. #define UART_EXTINP_RI_NOSENSE_SHIFT 16
  445. #define UART_EXTINP_RI_NOSENSE_MASK (1 << UART_EXTINP_RI_NOSENSE_SHIFT)
  446. #define UART_EXTINP_CTS_NOSENSE_SHIFT 17
  447. #define UART_EXTINP_CTS_NOSENSE_MASK (1 << UART_EXTINP_CTS_NOSENSE_SHIFT)
  448. #define UART_EXTINP_DCD_NOSENSE_SHIFT 18
  449. #define UART_EXTINP_DCD_NOSENSE_MASK (1 << UART_EXTINP_DCD_NOSENSE_SHIFT)
  450. #define UART_EXTINP_DSR_NOSENSE_SHIFT 19
  451. #define UART_EXTINP_DSR_NOSENSE_MASK (1 << UART_EXTINP_DSR_NOSENSE_SHIFT)
  452. /* UART Interrupt register */
  453. #define UART_IR_REG 0x10
  454. #define UART_IR_MASK(x) (1 << (x + 16))
  455. #define UART_IR_STAT(x) (1 << (x))
  456. #define UART_IR_EXTIP 0
  457. #define UART_IR_TXUNDER 1
  458. #define UART_IR_TXOVER 2
  459. #define UART_IR_TXTRESH 3
  460. #define UART_IR_TXRDLATCH 4
  461. #define UART_IR_TXEMPTY 5
  462. #define UART_IR_RXUNDER 6
  463. #define UART_IR_RXOVER 7
  464. #define UART_IR_RXTIMEOUT 8
  465. #define UART_IR_RXFULL 9
  466. #define UART_IR_RXTHRESH 10
  467. #define UART_IR_RXNOTEMPTY 11
  468. #define UART_IR_RXFRAMEERR 12
  469. #define UART_IR_RXPARERR 13
  470. #define UART_IR_RXBRK 14
  471. #define UART_IR_TXDONE 15
  472. /* UART Fifo register */
  473. #define UART_FIFO_REG 0x14
  474. #define UART_FIFO_VALID_SHIFT 0
  475. #define UART_FIFO_VALID_MASK 0xff
  476. #define UART_FIFO_FRAMEERR_SHIFT 8
  477. #define UART_FIFO_FRAMEERR_MASK (1 << UART_FIFO_FRAMEERR_SHIFT)
  478. #define UART_FIFO_PARERR_SHIFT 9
  479. #define UART_FIFO_PARERR_MASK (1 << UART_FIFO_PARERR_SHIFT)
  480. #define UART_FIFO_BRKDET_SHIFT 10
  481. #define UART_FIFO_BRKDET_MASK (1 << UART_FIFO_BRKDET_SHIFT)
  482. #define UART_FIFO_ANYERR_MASK (UART_FIFO_FRAMEERR_MASK | \
  483. UART_FIFO_PARERR_MASK | \
  484. UART_FIFO_BRKDET_MASK)
  485. /*************************************************************************
  486. * _REG relative to RSET_GPIO
  487. *************************************************************************/
  488. /* GPIO registers */
  489. #define GPIO_CTL_HI_REG 0x0
  490. #define GPIO_CTL_LO_REG 0x4
  491. #define GPIO_DATA_HI_REG 0x8
  492. #define GPIO_DATA_LO_REG 0xC
  493. #define GPIO_DATA_LO_REG_6345 0x8
  494. /* GPIO mux registers and constants */
  495. #define GPIO_MODE_REG 0x18
  496. #define GPIO_MODE_6348_G4_DIAG 0x00090000
  497. #define GPIO_MODE_6348_G4_UTOPIA 0x00080000
  498. #define GPIO_MODE_6348_G4_LEGACY_LED 0x00030000
  499. #define GPIO_MODE_6348_G4_MII_SNOOP 0x00020000
  500. #define GPIO_MODE_6348_G4_EXT_EPHY 0x00010000
  501. #define GPIO_MODE_6348_G3_DIAG 0x00009000
  502. #define GPIO_MODE_6348_G3_UTOPIA 0x00008000
  503. #define GPIO_MODE_6348_G3_EXT_MII 0x00007000
  504. #define GPIO_MODE_6348_G2_DIAG 0x00000900
  505. #define GPIO_MODE_6348_G2_PCI 0x00000500
  506. #define GPIO_MODE_6348_G1_DIAG 0x00000090
  507. #define GPIO_MODE_6348_G1_UTOPIA 0x00000080
  508. #define GPIO_MODE_6348_G1_SPI_UART 0x00000060
  509. #define GPIO_MODE_6348_G1_SPI_MASTER 0x00000060
  510. #define GPIO_MODE_6348_G1_MII_PCCARD 0x00000040
  511. #define GPIO_MODE_6348_G1_MII_SNOOP 0x00000020
  512. #define GPIO_MODE_6348_G1_EXT_EPHY 0x00000010
  513. #define GPIO_MODE_6348_G0_DIAG 0x00000009
  514. #define GPIO_MODE_6348_G0_EXT_MII 0x00000007
  515. #define GPIO_MODE_6358_EXTRACS (1 << 5)
  516. #define GPIO_MODE_6358_UART1 (1 << 6)
  517. #define GPIO_MODE_6358_EXTRA_SPI_SS (1 << 7)
  518. #define GPIO_MODE_6358_SERIAL_LED (1 << 10)
  519. #define GPIO_MODE_6358_UTOPIA (1 << 12)
  520. #define GPIO_MODE_6368_ANALOG_AFE_0 (1 << 0)
  521. #define GPIO_MODE_6368_ANALOG_AFE_1 (1 << 1)
  522. #define GPIO_MODE_6368_SYS_IRQ (1 << 2)
  523. #define GPIO_MODE_6368_SERIAL_LED_DATA (1 << 3)
  524. #define GPIO_MODE_6368_SERIAL_LED_CLK (1 << 4)
  525. #define GPIO_MODE_6368_INET_LED (1 << 5)
  526. #define GPIO_MODE_6368_EPHY0_LED (1 << 6)
  527. #define GPIO_MODE_6368_EPHY1_LED (1 << 7)
  528. #define GPIO_MODE_6368_EPHY2_LED (1 << 8)
  529. #define GPIO_MODE_6368_EPHY3_LED (1 << 9)
  530. #define GPIO_MODE_6368_ROBOSW_LED_DAT (1 << 10)
  531. #define GPIO_MODE_6368_ROBOSW_LED_CLK (1 << 11)
  532. #define GPIO_MODE_6368_ROBOSW_LED0 (1 << 12)
  533. #define GPIO_MODE_6368_ROBOSW_LED1 (1 << 13)
  534. #define GPIO_MODE_6368_USBD_LED (1 << 14)
  535. #define GPIO_MODE_6368_NTR_PULSE (1 << 15)
  536. #define GPIO_MODE_6368_PCI_REQ1 (1 << 16)
  537. #define GPIO_MODE_6368_PCI_GNT1 (1 << 17)
  538. #define GPIO_MODE_6368_PCI_INTB (1 << 18)
  539. #define GPIO_MODE_6368_PCI_REQ0 (1 << 19)
  540. #define GPIO_MODE_6368_PCI_GNT0 (1 << 20)
  541. #define GPIO_MODE_6368_PCMCIA_CD1 (1 << 22)
  542. #define GPIO_MODE_6368_PCMCIA_CD2 (1 << 23)
  543. #define GPIO_MODE_6368_PCMCIA_VS1 (1 << 24)
  544. #define GPIO_MODE_6368_PCMCIA_VS2 (1 << 25)
  545. #define GPIO_MODE_6368_EBI_CS2 (1 << 26)
  546. #define GPIO_MODE_6368_EBI_CS3 (1 << 27)
  547. #define GPIO_MODE_6368_SPI_SSN2 (1 << 28)
  548. #define GPIO_MODE_6368_SPI_SSN3 (1 << 29)
  549. #define GPIO_MODE_6368_SPI_SSN4 (1 << 30)
  550. #define GPIO_MODE_6368_SPI_SSN5 (1 << 31)
  551. #define GPIO_PINMUX_OTHR_REG 0x24
  552. #define GPIO_PINMUX_OTHR_6328_USB_SHIFT 12
  553. #define GPIO_PINMUX_OTHR_6328_USB_MASK (3 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
  554. #define GPIO_PINMUX_OTHR_6328_USB_HOST (1 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
  555. #define GPIO_PINMUX_OTHR_6328_USB_DEV (2 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
  556. #define GPIO_BASEMODE_6368_REG 0x38
  557. #define GPIO_BASEMODE_6368_UART2 0x1
  558. #define GPIO_BASEMODE_6368_GPIO 0x0
  559. #define GPIO_BASEMODE_6368_MASK 0x7
  560. /* those bits must be kept as read in gpio basemode register*/
  561. #define GPIO_STRAPBUS_REG 0x40
  562. #define STRAPBUS_6358_BOOT_SEL_PARALLEL (1 << 1)
  563. #define STRAPBUS_6358_BOOT_SEL_SERIAL (0 << 1)
  564. #define STRAPBUS_6368_BOOT_SEL_MASK 0x3
  565. #define STRAPBUS_6368_BOOT_SEL_NAND 0
  566. #define STRAPBUS_6368_BOOT_SEL_SERIAL 1
  567. #define STRAPBUS_6368_BOOT_SEL_PARALLEL 3
  568. /*************************************************************************
  569. * _REG relative to RSET_ENET
  570. *************************************************************************/
  571. /* Receiver Configuration register */
  572. #define ENET_RXCFG_REG 0x0
  573. #define ENET_RXCFG_ALLMCAST_SHIFT 1
  574. #define ENET_RXCFG_ALLMCAST_MASK (1 << ENET_RXCFG_ALLMCAST_SHIFT)
  575. #define ENET_RXCFG_PROMISC_SHIFT 3
  576. #define ENET_RXCFG_PROMISC_MASK (1 << ENET_RXCFG_PROMISC_SHIFT)
  577. #define ENET_RXCFG_LOOPBACK_SHIFT 4
  578. #define ENET_RXCFG_LOOPBACK_MASK (1 << ENET_RXCFG_LOOPBACK_SHIFT)
  579. #define ENET_RXCFG_ENFLOW_SHIFT 5
  580. #define ENET_RXCFG_ENFLOW_MASK (1 << ENET_RXCFG_ENFLOW_SHIFT)
  581. /* Receive Maximum Length register */
  582. #define ENET_RXMAXLEN_REG 0x4
  583. #define ENET_RXMAXLEN_SHIFT 0
  584. #define ENET_RXMAXLEN_MASK (0x7ff << ENET_RXMAXLEN_SHIFT)
  585. /* Transmit Maximum Length register */
  586. #define ENET_TXMAXLEN_REG 0x8
  587. #define ENET_TXMAXLEN_SHIFT 0
  588. #define ENET_TXMAXLEN_MASK (0x7ff << ENET_TXMAXLEN_SHIFT)
  589. /* MII Status/Control register */
  590. #define ENET_MIISC_REG 0x10
  591. #define ENET_MIISC_MDCFREQDIV_SHIFT 0
  592. #define ENET_MIISC_MDCFREQDIV_MASK (0x7f << ENET_MIISC_MDCFREQDIV_SHIFT)
  593. #define ENET_MIISC_PREAMBLEEN_SHIFT 7
  594. #define ENET_MIISC_PREAMBLEEN_MASK (1 << ENET_MIISC_PREAMBLEEN_SHIFT)
  595. /* MII Data register */
  596. #define ENET_MIIDATA_REG 0x14
  597. #define ENET_MIIDATA_DATA_SHIFT 0
  598. #define ENET_MIIDATA_DATA_MASK (0xffff << ENET_MIIDATA_DATA_SHIFT)
  599. #define ENET_MIIDATA_TA_SHIFT 16
  600. #define ENET_MIIDATA_TA_MASK (0x3 << ENET_MIIDATA_TA_SHIFT)
  601. #define ENET_MIIDATA_REG_SHIFT 18
  602. #define ENET_MIIDATA_REG_MASK (0x1f << ENET_MIIDATA_REG_SHIFT)
  603. #define ENET_MIIDATA_PHYID_SHIFT 23
  604. #define ENET_MIIDATA_PHYID_MASK (0x1f << ENET_MIIDATA_PHYID_SHIFT)
  605. #define ENET_MIIDATA_OP_READ_MASK (0x6 << 28)
  606. #define ENET_MIIDATA_OP_WRITE_MASK (0x5 << 28)
  607. /* Ethernet Interrupt Mask register */
  608. #define ENET_IRMASK_REG 0x18
  609. /* Ethernet Interrupt register */
  610. #define ENET_IR_REG 0x1c
  611. #define ENET_IR_MII (1 << 0)
  612. #define ENET_IR_MIB (1 << 1)
  613. #define ENET_IR_FLOWC (1 << 2)
  614. /* Ethernet Control register */
  615. #define ENET_CTL_REG 0x2c
  616. #define ENET_CTL_ENABLE_SHIFT 0
  617. #define ENET_CTL_ENABLE_MASK (1 << ENET_CTL_ENABLE_SHIFT)
  618. #define ENET_CTL_DISABLE_SHIFT 1
  619. #define ENET_CTL_DISABLE_MASK (1 << ENET_CTL_DISABLE_SHIFT)
  620. #define ENET_CTL_SRESET_SHIFT 2
  621. #define ENET_CTL_SRESET_MASK (1 << ENET_CTL_SRESET_SHIFT)
  622. #define ENET_CTL_EPHYSEL_SHIFT 3
  623. #define ENET_CTL_EPHYSEL_MASK (1 << ENET_CTL_EPHYSEL_SHIFT)
  624. /* Transmit Control register */
  625. #define ENET_TXCTL_REG 0x30
  626. #define ENET_TXCTL_FD_SHIFT 0
  627. #define ENET_TXCTL_FD_MASK (1 << ENET_TXCTL_FD_SHIFT)
  628. /* Transmit Watermask register */
  629. #define ENET_TXWMARK_REG 0x34
  630. #define ENET_TXWMARK_WM_SHIFT 0
  631. #define ENET_TXWMARK_WM_MASK (0x3f << ENET_TXWMARK_WM_SHIFT)
  632. /* MIB Control register */
  633. #define ENET_MIBCTL_REG 0x38
  634. #define ENET_MIBCTL_RDCLEAR_SHIFT 0
  635. #define ENET_MIBCTL_RDCLEAR_MASK (1 << ENET_MIBCTL_RDCLEAR_SHIFT)
  636. /* Perfect Match Data Low register */
  637. #define ENET_PML_REG(x) (0x58 + (x) * 8)
  638. #define ENET_PMH_REG(x) (0x5c + (x) * 8)
  639. #define ENET_PMH_DATAVALID_SHIFT 16
  640. #define ENET_PMH_DATAVALID_MASK (1 << ENET_PMH_DATAVALID_SHIFT)
  641. /* MIB register */
  642. #define ENET_MIB_REG(x) (0x200 + (x) * 4)
  643. #define ENET_MIB_REG_COUNT 55
  644. /*************************************************************************
  645. * _REG relative to RSET_ENETDMA
  646. *************************************************************************/
  647. #define ENETDMA_CHAN_WIDTH 0x10
  648. #define ENETDMA_6345_CHAN_WIDTH 0x40
  649. /* Controller Configuration Register */
  650. #define ENETDMA_CFG_REG (0x0)
  651. #define ENETDMA_CFG_EN_SHIFT 0
  652. #define ENETDMA_CFG_EN_MASK (1 << ENETDMA_CFG_EN_SHIFT)
  653. #define ENETDMA_CFG_FLOWCH_MASK(x) (1 << ((x >> 1) + 1))
  654. /* Flow Control Descriptor Low Threshold register */
  655. #define ENETDMA_FLOWCL_REG(x) (0x4 + (x) * 6)
  656. /* Flow Control Descriptor High Threshold register */
  657. #define ENETDMA_FLOWCH_REG(x) (0x8 + (x) * 6)
  658. /* Flow Control Descriptor Buffer Alloca Threshold register */
  659. #define ENETDMA_BUFALLOC_REG(x) (0xc + (x) * 6)
  660. #define ENETDMA_BUFALLOC_FORCE_SHIFT 31
  661. #define ENETDMA_BUFALLOC_FORCE_MASK (1 << ENETDMA_BUFALLOC_FORCE_SHIFT)
  662. /* Global interrupt status */
  663. #define ENETDMA_GLB_IRQSTAT_REG (0x40)
  664. /* Global interrupt mask */
  665. #define ENETDMA_GLB_IRQMASK_REG (0x44)
  666. /* Channel Configuration register */
  667. #define ENETDMA_CHANCFG_REG(x) (0x100 + (x) * 0x10)
  668. #define ENETDMA_CHANCFG_EN_SHIFT 0
  669. #define ENETDMA_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
  670. #define ENETDMA_CHANCFG_PKTHALT_SHIFT 1
  671. #define ENETDMA_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
  672. /* Interrupt Control/Status register */
  673. #define ENETDMA_IR_REG(x) (0x104 + (x) * 0x10)
  674. #define ENETDMA_IR_BUFDONE_MASK (1 << 0)
  675. #define ENETDMA_IR_PKTDONE_MASK (1 << 1)
  676. #define ENETDMA_IR_NOTOWNER_MASK (1 << 2)
  677. /* Interrupt Mask register */
  678. #define ENETDMA_IRMASK_REG(x) (0x108 + (x) * 0x10)
  679. /* Maximum Burst Length */
  680. #define ENETDMA_MAXBURST_REG(x) (0x10C + (x) * 0x10)
  681. /* Ring Start Address register */
  682. #define ENETDMA_RSTART_REG(x) (0x200 + (x) * 0x10)
  683. /* State Ram Word 2 */
  684. #define ENETDMA_SRAM2_REG(x) (0x204 + (x) * 0x10)
  685. /* State Ram Word 3 */
  686. #define ENETDMA_SRAM3_REG(x) (0x208 + (x) * 0x10)
  687. /* State Ram Word 4 */
  688. #define ENETDMA_SRAM4_REG(x) (0x20c + (x) * 0x10)
  689. /* Broadcom 6345 ENET DMA definitions */
  690. #define ENETDMA_6345_CHANCFG_REG (0x00)
  691. #define ENETDMA_6345_MAXBURST_REG (0x40)
  692. #define ENETDMA_6345_RSTART_REG (0x08)
  693. #define ENETDMA_6345_LEN_REG (0x0C)
  694. #define ENETDMA_6345_IR_REG (0x14)
  695. #define ENETDMA_6345_IRMASK_REG (0x18)
  696. #define ENETDMA_6345_FC_REG (0x1C)
  697. #define ENETDMA_6345_BUFALLOC_REG (0x20)
  698. /* Shift down for EOP, SOP and WRAP bits */
  699. #define ENETDMA_6345_DESC_SHIFT (3)
  700. /*************************************************************************
  701. * _REG relative to RSET_ENETDMAC
  702. *************************************************************************/
  703. /* Channel Configuration register */
  704. #define ENETDMAC_CHANCFG_REG (0x0)
  705. #define ENETDMAC_CHANCFG_EN_SHIFT 0
  706. #define ENETDMAC_CHANCFG_EN_MASK (1 << ENETDMAC_CHANCFG_EN_SHIFT)
  707. #define ENETDMAC_CHANCFG_PKTHALT_SHIFT 1
  708. #define ENETDMAC_CHANCFG_PKTHALT_MASK (1 << ENETDMAC_CHANCFG_PKTHALT_SHIFT)
  709. #define ENETDMAC_CHANCFG_BUFHALT_SHIFT 2
  710. #define ENETDMAC_CHANCFG_BUFHALT_MASK (1 << ENETDMAC_CHANCFG_BUFHALT_SHIFT)
  711. #define ENETDMAC_CHANCFG_CHAINING_SHIFT 2
  712. #define ENETDMAC_CHANCFG_CHAINING_MASK (1 << ENETDMAC_CHANCFG_CHAINING_SHIFT)
  713. #define ENETDMAC_CHANCFG_WRAP_EN_SHIFT 3
  714. #define ENETDMAC_CHANCFG_WRAP_EN_MASK (1 << ENETDMAC_CHANCFG_WRAP_EN_SHIFT)
  715. #define ENETDMAC_CHANCFG_FLOWC_EN_SHIFT 4
  716. #define ENETDMAC_CHANCFG_FLOWC_EN_MASK (1 << ENETDMAC_CHANCFG_FLOWC_EN_SHIFT)
  717. /* Interrupt Control/Status register */
  718. #define ENETDMAC_IR_REG (0x4)
  719. #define ENETDMAC_IR_BUFDONE_MASK (1 << 0)
  720. #define ENETDMAC_IR_PKTDONE_MASK (1 << 1)
  721. #define ENETDMAC_IR_NOTOWNER_MASK (1 << 2)
  722. /* Interrupt Mask register */
  723. #define ENETDMAC_IRMASK_REG (0x8)
  724. /* Maximum Burst Length */
  725. #define ENETDMAC_MAXBURST_REG (0xc)
  726. /*************************************************************************
  727. * _REG relative to RSET_ENETDMAS
  728. *************************************************************************/
  729. /* Ring Start Address register */
  730. #define ENETDMAS_RSTART_REG (0x0)
  731. /* State Ram Word 2 */
  732. #define ENETDMAS_SRAM2_REG (0x4)
  733. /* State Ram Word 3 */
  734. #define ENETDMAS_SRAM3_REG (0x8)
  735. /* State Ram Word 4 */
  736. #define ENETDMAS_SRAM4_REG (0xc)
  737. /*************************************************************************
  738. * _REG relative to RSET_ENETSW
  739. *************************************************************************/
  740. /* Port traffic control */
  741. #define ENETSW_PTCTRL_REG(x) (0x0 + (x))
  742. #define ENETSW_PTCTRL_RXDIS_MASK (1 << 0)
  743. #define ENETSW_PTCTRL_TXDIS_MASK (1 << 1)
  744. /* Switch mode register */
  745. #define ENETSW_SWMODE_REG (0xb)
  746. #define ENETSW_SWMODE_FWD_EN_MASK (1 << 1)
  747. /* IMP override Register */
  748. #define ENETSW_IMPOV_REG (0xe)
  749. #define ENETSW_IMPOV_FORCE_MASK (1 << 7)
  750. #define ENETSW_IMPOV_TXFLOW_MASK (1 << 5)
  751. #define ENETSW_IMPOV_RXFLOW_MASK (1 << 4)
  752. #define ENETSW_IMPOV_1000_MASK (1 << 3)
  753. #define ENETSW_IMPOV_100_MASK (1 << 2)
  754. #define ENETSW_IMPOV_FDX_MASK (1 << 1)
  755. #define ENETSW_IMPOV_LINKUP_MASK (1 << 0)
  756. /* Port override Register */
  757. #define ENETSW_PORTOV_REG(x) (0x58 + (x))
  758. #define ENETSW_PORTOV_ENABLE_MASK (1 << 6)
  759. #define ENETSW_PORTOV_TXFLOW_MASK (1 << 5)
  760. #define ENETSW_PORTOV_RXFLOW_MASK (1 << 4)
  761. #define ENETSW_PORTOV_1000_MASK (1 << 3)
  762. #define ENETSW_PORTOV_100_MASK (1 << 2)
  763. #define ENETSW_PORTOV_FDX_MASK (1 << 1)
  764. #define ENETSW_PORTOV_LINKUP_MASK (1 << 0)
  765. /* MDIO control register */
  766. #define ENETSW_MDIOC_REG (0xb0)
  767. #define ENETSW_MDIOC_EXT_MASK (1 << 16)
  768. #define ENETSW_MDIOC_REG_SHIFT 20
  769. #define ENETSW_MDIOC_PHYID_SHIFT 25
  770. #define ENETSW_MDIOC_RD_MASK (1 << 30)
  771. #define ENETSW_MDIOC_WR_MASK (1 << 31)
  772. /* MDIO data register */
  773. #define ENETSW_MDIOD_REG (0xb4)
  774. /* Global Management Configuration Register */
  775. #define ENETSW_GMCR_REG (0x200)
  776. #define ENETSW_GMCR_RST_MIB_MASK (1 << 0)
  777. /* MIB register */
  778. #define ENETSW_MIB_REG(x) (0x2800 + (x) * 4)
  779. #define ENETSW_MIB_REG_COUNT 47
  780. /* Jumbo control register port mask register */
  781. #define ENETSW_JMBCTL_PORT_REG (0x4004)
  782. /* Jumbo control mib good frame register */
  783. #define ENETSW_JMBCTL_MAXSIZE_REG (0x4008)
  784. /*************************************************************************
  785. * _REG relative to RSET_OHCI_PRIV
  786. *************************************************************************/
  787. #define OHCI_PRIV_REG 0x0
  788. #define OHCI_PRIV_PORT1_HOST_SHIFT 0
  789. #define OHCI_PRIV_PORT1_HOST_MASK (1 << OHCI_PRIV_PORT1_HOST_SHIFT)
  790. #define OHCI_PRIV_REG_SWAP_SHIFT 3
  791. #define OHCI_PRIV_REG_SWAP_MASK (1 << OHCI_PRIV_REG_SWAP_SHIFT)
  792. /*************************************************************************
  793. * _REG relative to RSET_USBH_PRIV
  794. *************************************************************************/
  795. #define USBH_PRIV_SWAP_6358_REG 0x0
  796. #define USBH_PRIV_SWAP_6368_REG 0x1c
  797. #define USBH_PRIV_SWAP_USBD_SHIFT 6
  798. #define USBH_PRIV_SWAP_USBD_MASK (1 << USBH_PRIV_SWAP_USBD_SHIFT)
  799. #define USBH_PRIV_SWAP_EHCI_ENDN_SHIFT 4
  800. #define USBH_PRIV_SWAP_EHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_EHCI_ENDN_SHIFT)
  801. #define USBH_PRIV_SWAP_EHCI_DATA_SHIFT 3
  802. #define USBH_PRIV_SWAP_EHCI_DATA_MASK (1 << USBH_PRIV_SWAP_EHCI_DATA_SHIFT)
  803. #define USBH_PRIV_SWAP_OHCI_ENDN_SHIFT 1
  804. #define USBH_PRIV_SWAP_OHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_OHCI_ENDN_SHIFT)
  805. #define USBH_PRIV_SWAP_OHCI_DATA_SHIFT 0
  806. #define USBH_PRIV_SWAP_OHCI_DATA_MASK (1 << USBH_PRIV_SWAP_OHCI_DATA_SHIFT)
  807. #define USBH_PRIV_UTMI_CTL_6368_REG 0x10
  808. #define USBH_PRIV_UTMI_CTL_NODRIV_SHIFT 12
  809. #define USBH_PRIV_UTMI_CTL_NODRIV_MASK (0xf << USBH_PRIV_UTMI_CTL_NODRIV_SHIFT)
  810. #define USBH_PRIV_UTMI_CTL_HOSTB_SHIFT 0
  811. #define USBH_PRIV_UTMI_CTL_HOSTB_MASK (0xf << USBH_PRIV_UTMI_CTL_HOSTB_SHIFT)
  812. #define USBH_PRIV_TEST_6358_REG 0x24
  813. #define USBH_PRIV_TEST_6368_REG 0x14
  814. #define USBH_PRIV_SETUP_6368_REG 0x28
  815. #define USBH_PRIV_SETUP_IOC_SHIFT 4
  816. #define USBH_PRIV_SETUP_IOC_MASK (1 << USBH_PRIV_SETUP_IOC_SHIFT)
  817. /*************************************************************************
  818. * _REG relative to RSET_USBD
  819. *************************************************************************/
  820. /* General control */
  821. #define USBD_CONTROL_REG 0x00
  822. #define USBD_CONTROL_TXZLENINS_SHIFT 14
  823. #define USBD_CONTROL_TXZLENINS_MASK (1 << USBD_CONTROL_TXZLENINS_SHIFT)
  824. #define USBD_CONTROL_AUTO_CSRS_SHIFT 13
  825. #define USBD_CONTROL_AUTO_CSRS_MASK (1 << USBD_CONTROL_AUTO_CSRS_SHIFT)
  826. #define USBD_CONTROL_RXZSCFG_SHIFT 12
  827. #define USBD_CONTROL_RXZSCFG_MASK (1 << USBD_CONTROL_RXZSCFG_SHIFT)
  828. #define USBD_CONTROL_INIT_SEL_SHIFT 8
  829. #define USBD_CONTROL_INIT_SEL_MASK (0xf << USBD_CONTROL_INIT_SEL_SHIFT)
  830. #define USBD_CONTROL_FIFO_RESET_SHIFT 6
  831. #define USBD_CONTROL_FIFO_RESET_MASK (3 << USBD_CONTROL_FIFO_RESET_SHIFT)
  832. #define USBD_CONTROL_SETUPERRLOCK_SHIFT 5
  833. #define USBD_CONTROL_SETUPERRLOCK_MASK (1 << USBD_CONTROL_SETUPERRLOCK_SHIFT)
  834. #define USBD_CONTROL_DONE_CSRS_SHIFT 0
  835. #define USBD_CONTROL_DONE_CSRS_MASK (1 << USBD_CONTROL_DONE_CSRS_SHIFT)
  836. /* Strap options */
  837. #define USBD_STRAPS_REG 0x04
  838. #define USBD_STRAPS_APP_SELF_PWR_SHIFT 10
  839. #define USBD_STRAPS_APP_SELF_PWR_MASK (1 << USBD_STRAPS_APP_SELF_PWR_SHIFT)
  840. #define USBD_STRAPS_APP_DISCON_SHIFT 9
  841. #define USBD_STRAPS_APP_DISCON_MASK (1 << USBD_STRAPS_APP_DISCON_SHIFT)
  842. #define USBD_STRAPS_APP_CSRPRGSUP_SHIFT 8
  843. #define USBD_STRAPS_APP_CSRPRGSUP_MASK (1 << USBD_STRAPS_APP_CSRPRGSUP_SHIFT)
  844. #define USBD_STRAPS_APP_RMTWKUP_SHIFT 6
  845. #define USBD_STRAPS_APP_RMTWKUP_MASK (1 << USBD_STRAPS_APP_RMTWKUP_SHIFT)
  846. #define USBD_STRAPS_APP_RAM_IF_SHIFT 7
  847. #define USBD_STRAPS_APP_RAM_IF_MASK (1 << USBD_STRAPS_APP_RAM_IF_SHIFT)
  848. #define USBD_STRAPS_APP_8BITPHY_SHIFT 2
  849. #define USBD_STRAPS_APP_8BITPHY_MASK (1 << USBD_STRAPS_APP_8BITPHY_SHIFT)
  850. #define USBD_STRAPS_SPEED_SHIFT 0
  851. #define USBD_STRAPS_SPEED_MASK (3 << USBD_STRAPS_SPEED_SHIFT)
  852. /* Stall control */
  853. #define USBD_STALL_REG 0x08
  854. #define USBD_STALL_UPDATE_SHIFT 7
  855. #define USBD_STALL_UPDATE_MASK (1 << USBD_STALL_UPDATE_SHIFT)
  856. #define USBD_STALL_ENABLE_SHIFT 6
  857. #define USBD_STALL_ENABLE_MASK (1 << USBD_STALL_ENABLE_SHIFT)
  858. #define USBD_STALL_EPNUM_SHIFT 0
  859. #define USBD_STALL_EPNUM_MASK (0xf << USBD_STALL_EPNUM_SHIFT)
  860. /* General status */
  861. #define USBD_STATUS_REG 0x0c
  862. #define USBD_STATUS_SOF_SHIFT 16
  863. #define USBD_STATUS_SOF_MASK (0x7ff << USBD_STATUS_SOF_SHIFT)
  864. #define USBD_STATUS_SPD_SHIFT 12
  865. #define USBD_STATUS_SPD_MASK (3 << USBD_STATUS_SPD_SHIFT)
  866. #define USBD_STATUS_ALTINTF_SHIFT 8
  867. #define USBD_STATUS_ALTINTF_MASK (0xf << USBD_STATUS_ALTINTF_SHIFT)
  868. #define USBD_STATUS_INTF_SHIFT 4
  869. #define USBD_STATUS_INTF_MASK (0xf << USBD_STATUS_INTF_SHIFT)
  870. #define USBD_STATUS_CFG_SHIFT 0
  871. #define USBD_STATUS_CFG_MASK (0xf << USBD_STATUS_CFG_SHIFT)
  872. /* Other events */
  873. #define USBD_EVENTS_REG 0x10
  874. #define USBD_EVENTS_USB_LINK_SHIFT 10
  875. #define USBD_EVENTS_USB_LINK_MASK (1 << USBD_EVENTS_USB_LINK_SHIFT)
  876. /* IRQ status */
  877. #define USBD_EVENT_IRQ_STATUS_REG 0x14
  878. /* IRQ level (2 bits per IRQ event) */
  879. #define USBD_EVENT_IRQ_CFG_HI_REG 0x18
  880. #define USBD_EVENT_IRQ_CFG_LO_REG 0x1c
  881. #define USBD_EVENT_IRQ_CFG_SHIFT(x) ((x & 0xf) << 1)
  882. #define USBD_EVENT_IRQ_CFG_MASK(x) (3 << USBD_EVENT_IRQ_CFG_SHIFT(x))
  883. #define USBD_EVENT_IRQ_CFG_RISING(x) (0 << USBD_EVENT_IRQ_CFG_SHIFT(x))
  884. #define USBD_EVENT_IRQ_CFG_FALLING(x) (1 << USBD_EVENT_IRQ_CFG_SHIFT(x))
  885. /* IRQ mask (1=unmasked) */
  886. #define USBD_EVENT_IRQ_MASK_REG 0x20
  887. /* IRQ bits */
  888. #define USBD_EVENT_IRQ_USB_LINK 10
  889. #define USBD_EVENT_IRQ_SETCFG 9
  890. #define USBD_EVENT_IRQ_SETINTF 8
  891. #define USBD_EVENT_IRQ_ERRATIC_ERR 7
  892. #define USBD_EVENT_IRQ_SET_CSRS 6
  893. #define USBD_EVENT_IRQ_SUSPEND 5
  894. #define USBD_EVENT_IRQ_EARLY_SUSPEND 4
  895. #define USBD_EVENT_IRQ_SOF 3
  896. #define USBD_EVENT_IRQ_ENUM_ON 2
  897. #define USBD_EVENT_IRQ_SETUP 1
  898. #define USBD_EVENT_IRQ_USB_RESET 0
  899. /* TX FIFO partitioning */
  900. #define USBD_TXFIFO_CONFIG_REG 0x40
  901. #define USBD_TXFIFO_CONFIG_END_SHIFT 16
  902. #define USBD_TXFIFO_CONFIG_END_MASK (0xff << USBD_TXFIFO_CONFIG_END_SHIFT)
  903. #define USBD_TXFIFO_CONFIG_START_SHIFT 0
  904. #define USBD_TXFIFO_CONFIG_START_MASK (0xff << USBD_TXFIFO_CONFIG_START_SHIFT)
  905. /* RX FIFO partitioning */
  906. #define USBD_RXFIFO_CONFIG_REG 0x44
  907. #define USBD_RXFIFO_CONFIG_END_SHIFT 16
  908. #define USBD_RXFIFO_CONFIG_END_MASK (0xff << USBD_TXFIFO_CONFIG_END_SHIFT)
  909. #define USBD_RXFIFO_CONFIG_START_SHIFT 0
  910. #define USBD_RXFIFO_CONFIG_START_MASK (0xff << USBD_TXFIFO_CONFIG_START_SHIFT)
  911. /* TX FIFO/endpoint configuration */
  912. #define USBD_TXFIFO_EPSIZE_REG 0x48
  913. /* RX FIFO/endpoint configuration */
  914. #define USBD_RXFIFO_EPSIZE_REG 0x4c
  915. /* Endpoint<->DMA mappings */
  916. #define USBD_EPNUM_TYPEMAP_REG 0x50
  917. #define USBD_EPNUM_TYPEMAP_TYPE_SHIFT 8
  918. #define USBD_EPNUM_TYPEMAP_TYPE_MASK (0x3 << USBD_EPNUM_TYPEMAP_TYPE_SHIFT)
  919. #define USBD_EPNUM_TYPEMAP_DMA_CH_SHIFT 0
  920. #define USBD_EPNUM_TYPEMAP_DMA_CH_MASK (0xf << USBD_EPNUM_TYPEMAP_DMACH_SHIFT)
  921. /* Misc per-endpoint settings */
  922. #define USBD_CSR_SETUPADDR_REG 0x80
  923. #define USBD_CSR_SETUPADDR_DEF 0xb550
  924. #define USBD_CSR_EP_REG(x) (0x84 + (x) * 4)
  925. #define USBD_CSR_EP_MAXPKT_SHIFT 19
  926. #define USBD_CSR_EP_MAXPKT_MASK (0x7ff << USBD_CSR_EP_MAXPKT_SHIFT)
  927. #define USBD_CSR_EP_ALTIFACE_SHIFT 15
  928. #define USBD_CSR_EP_ALTIFACE_MASK (0xf << USBD_CSR_EP_ALTIFACE_SHIFT)
  929. #define USBD_CSR_EP_IFACE_SHIFT 11
  930. #define USBD_CSR_EP_IFACE_MASK (0xf << USBD_CSR_EP_IFACE_SHIFT)
  931. #define USBD_CSR_EP_CFG_SHIFT 7
  932. #define USBD_CSR_EP_CFG_MASK (0xf << USBD_CSR_EP_CFG_SHIFT)
  933. #define USBD_CSR_EP_TYPE_SHIFT 5
  934. #define USBD_CSR_EP_TYPE_MASK (3 << USBD_CSR_EP_TYPE_SHIFT)
  935. #define USBD_CSR_EP_DIR_SHIFT 4
  936. #define USBD_CSR_EP_DIR_MASK (1 << USBD_CSR_EP_DIR_SHIFT)
  937. #define USBD_CSR_EP_LOG_SHIFT 0
  938. #define USBD_CSR_EP_LOG_MASK (0xf << USBD_CSR_EP_LOG_SHIFT)
  939. /*************************************************************************
  940. * _REG relative to RSET_MPI
  941. *************************************************************************/
  942. /* well known (hard wired) chip select */
  943. #define MPI_CS_PCMCIA_COMMON 4
  944. #define MPI_CS_PCMCIA_ATTR 5
  945. #define MPI_CS_PCMCIA_IO 6
  946. /* Chip select base register */
  947. #define MPI_CSBASE_REG(x) (0x0 + (x) * 8)
  948. #define MPI_CSBASE_BASE_SHIFT 13
  949. #define MPI_CSBASE_BASE_MASK (0x1ffff << MPI_CSBASE_BASE_SHIFT)
  950. #define MPI_CSBASE_SIZE_SHIFT 0
  951. #define MPI_CSBASE_SIZE_MASK (0xf << MPI_CSBASE_SIZE_SHIFT)
  952. #define MPI_CSBASE_SIZE_8K 0
  953. #define MPI_CSBASE_SIZE_16K 1
  954. #define MPI_CSBASE_SIZE_32K 2
  955. #define MPI_CSBASE_SIZE_64K 3
  956. #define MPI_CSBASE_SIZE_128K 4
  957. #define MPI_CSBASE_SIZE_256K 5
  958. #define MPI_CSBASE_SIZE_512K 6
  959. #define MPI_CSBASE_SIZE_1M 7
  960. #define MPI_CSBASE_SIZE_2M 8
  961. #define MPI_CSBASE_SIZE_4M 9
  962. #define MPI_CSBASE_SIZE_8M 10
  963. #define MPI_CSBASE_SIZE_16M 11
  964. #define MPI_CSBASE_SIZE_32M 12
  965. #define MPI_CSBASE_SIZE_64M 13
  966. #define MPI_CSBASE_SIZE_128M 14
  967. #define MPI_CSBASE_SIZE_256M 15
  968. /* Chip select control register */
  969. #define MPI_CSCTL_REG(x) (0x4 + (x) * 8)
  970. #define MPI_CSCTL_ENABLE_MASK (1 << 0)
  971. #define MPI_CSCTL_WAIT_SHIFT 1
  972. #define MPI_CSCTL_WAIT_MASK (0x7 << MPI_CSCTL_WAIT_SHIFT)
  973. #define MPI_CSCTL_DATA16_MASK (1 << 4)
  974. #define MPI_CSCTL_SYNCMODE_MASK (1 << 7)
  975. #define MPI_CSCTL_TSIZE_MASK (1 << 8)
  976. #define MPI_CSCTL_ENDIANSWAP_MASK (1 << 10)
  977. #define MPI_CSCTL_SETUP_SHIFT 16
  978. #define MPI_CSCTL_SETUP_MASK (0xf << MPI_CSCTL_SETUP_SHIFT)
  979. #define MPI_CSCTL_HOLD_SHIFT 20
  980. #define MPI_CSCTL_HOLD_MASK (0xf << MPI_CSCTL_HOLD_SHIFT)
  981. /* PCI registers */
  982. #define MPI_SP0_RANGE_REG 0x100
  983. #define MPI_SP0_REMAP_REG 0x104
  984. #define MPI_SP0_REMAP_ENABLE_MASK (1 << 0)
  985. #define MPI_SP1_RANGE_REG 0x10C
  986. #define MPI_SP1_REMAP_REG 0x110
  987. #define MPI_SP1_REMAP_ENABLE_MASK (1 << 0)
  988. #define MPI_L2PCFG_REG 0x11C
  989. #define MPI_L2PCFG_CFG_TYPE_SHIFT 0
  990. #define MPI_L2PCFG_CFG_TYPE_MASK (0x3 << MPI_L2PCFG_CFG_TYPE_SHIFT)
  991. #define MPI_L2PCFG_REG_SHIFT 2
  992. #define MPI_L2PCFG_REG_MASK (0x3f << MPI_L2PCFG_REG_SHIFT)
  993. #define MPI_L2PCFG_FUNC_SHIFT 8
  994. #define MPI_L2PCFG_FUNC_MASK (0x7 << MPI_L2PCFG_FUNC_SHIFT)
  995. #define MPI_L2PCFG_DEVNUM_SHIFT 11
  996. #define MPI_L2PCFG_DEVNUM_MASK (0x1f << MPI_L2PCFG_DEVNUM_SHIFT)
  997. #define MPI_L2PCFG_CFG_USEREG_MASK (1 << 30)
  998. #define MPI_L2PCFG_CFG_SEL_MASK (1 << 31)
  999. #define MPI_L2PMEMRANGE1_REG 0x120
  1000. #define MPI_L2PMEMBASE1_REG 0x124
  1001. #define MPI_L2PMEMREMAP1_REG 0x128
  1002. #define MPI_L2PMEMRANGE2_REG 0x12C
  1003. #define MPI_L2PMEMBASE2_REG 0x130
  1004. #define MPI_L2PMEMREMAP2_REG 0x134
  1005. #define MPI_L2PIORANGE_REG 0x138
  1006. #define MPI_L2PIOBASE_REG 0x13C
  1007. #define MPI_L2PIOREMAP_REG 0x140
  1008. #define MPI_L2P_BASE_MASK (0xffff8000)
  1009. #define MPI_L2PREMAP_ENABLED_MASK (1 << 0)
  1010. #define MPI_L2PREMAP_IS_CARDBUS_MASK (1 << 2)
  1011. #define MPI_PCIMODESEL_REG 0x144
  1012. #define MPI_PCIMODESEL_BAR1_NOSWAP_MASK (1 << 0)
  1013. #define MPI_PCIMODESEL_BAR2_NOSWAP_MASK (1 << 1)
  1014. #define MPI_PCIMODESEL_EXT_ARB_MASK (1 << 2)
  1015. #define MPI_PCIMODESEL_PREFETCH_SHIFT 4
  1016. #define MPI_PCIMODESEL_PREFETCH_MASK (0xf << MPI_PCIMODESEL_PREFETCH_SHIFT)
  1017. #define MPI_LOCBUSCTL_REG 0x14C
  1018. #define MPI_LOCBUSCTL_EN_PCI_GPIO_MASK (1 << 0)
  1019. #define MPI_LOCBUSCTL_U2P_NOSWAP_MASK (1 << 1)
  1020. #define MPI_LOCINT_REG 0x150
  1021. #define MPI_LOCINT_MASK(x) (1 << (x + 16))
  1022. #define MPI_LOCINT_STAT(x) (1 << (x))
  1023. #define MPI_LOCINT_DIR_FAILED 6
  1024. #define MPI_LOCINT_EXT_PCI_INT 7
  1025. #define MPI_LOCINT_SERR 8
  1026. #define MPI_LOCINT_CSERR 9
  1027. #define MPI_PCICFGCTL_REG 0x178
  1028. #define MPI_PCICFGCTL_CFGADDR_SHIFT 2
  1029. #define MPI_PCICFGCTL_CFGADDR_MASK (0x1f << MPI_PCICFGCTL_CFGADDR_SHIFT)
  1030. #define MPI_PCICFGCTL_WRITEEN_MASK (1 << 7)
  1031. #define MPI_PCICFGDATA_REG 0x17C
  1032. /* PCI host bridge custom register */
  1033. #define BCMPCI_REG_TIMERS 0x40
  1034. #define REG_TIMER_TRDY_SHIFT 0
  1035. #define REG_TIMER_TRDY_MASK (0xff << REG_TIMER_TRDY_SHIFT)
  1036. #define REG_TIMER_RETRY_SHIFT 8
  1037. #define REG_TIMER_RETRY_MASK (0xff << REG_TIMER_RETRY_SHIFT)
  1038. /*************************************************************************
  1039. * _REG relative to RSET_PCMCIA
  1040. *************************************************************************/
  1041. #define PCMCIA_C1_REG 0x0
  1042. #define PCMCIA_C1_CD1_MASK (1 << 0)
  1043. #define PCMCIA_C1_CD2_MASK (1 << 1)
  1044. #define PCMCIA_C1_VS1_MASK (1 << 2)
  1045. #define PCMCIA_C1_VS2_MASK (1 << 3)
  1046. #define PCMCIA_C1_VS1OE_MASK (1 << 6)
  1047. #define PCMCIA_C1_VS2OE_MASK (1 << 7)
  1048. #define PCMCIA_C1_CBIDSEL_SHIFT (8)
  1049. #define PCMCIA_C1_CBIDSEL_MASK (0x1f << PCMCIA_C1_CBIDSEL_SHIFT)
  1050. #define PCMCIA_C1_EN_PCMCIA_GPIO_MASK (1 << 13)
  1051. #define PCMCIA_C1_EN_PCMCIA_MASK (1 << 14)
  1052. #define PCMCIA_C1_EN_CARDBUS_MASK (1 << 15)
  1053. #define PCMCIA_C1_RESET_MASK (1 << 18)
  1054. #define PCMCIA_C2_REG 0x8
  1055. #define PCMCIA_C2_DATA16_MASK (1 << 0)
  1056. #define PCMCIA_C2_BYTESWAP_MASK (1 << 1)
  1057. #define PCMCIA_C2_RWCOUNT_SHIFT 2
  1058. #define PCMCIA_C2_RWCOUNT_MASK (0x3f << PCMCIA_C2_RWCOUNT_SHIFT)
  1059. #define PCMCIA_C2_INACTIVE_SHIFT 8
  1060. #define PCMCIA_C2_INACTIVE_MASK (0x3f << PCMCIA_C2_INACTIVE_SHIFT)
  1061. #define PCMCIA_C2_SETUP_SHIFT 16
  1062. #define PCMCIA_C2_SETUP_MASK (0x3f << PCMCIA_C2_SETUP_SHIFT)
  1063. #define PCMCIA_C2_HOLD_SHIFT 24
  1064. #define PCMCIA_C2_HOLD_MASK (0x3f << PCMCIA_C2_HOLD_SHIFT)
  1065. /*************************************************************************
  1066. * _REG relative to RSET_SDRAM
  1067. *************************************************************************/
  1068. #define SDRAM_CFG_REG 0x0
  1069. #define SDRAM_CFG_ROW_SHIFT 4
  1070. #define SDRAM_CFG_ROW_MASK (0x3 << SDRAM_CFG_ROW_SHIFT)
  1071. #define SDRAM_CFG_COL_SHIFT 6
  1072. #define SDRAM_CFG_COL_MASK (0x3 << SDRAM_CFG_COL_SHIFT)
  1073. #define SDRAM_CFG_32B_SHIFT 10
  1074. #define SDRAM_CFG_32B_MASK (1 << SDRAM_CFG_32B_SHIFT)
  1075. #define SDRAM_CFG_BANK_SHIFT 13
  1076. #define SDRAM_CFG_BANK_MASK (1 << SDRAM_CFG_BANK_SHIFT)
  1077. #define SDRAM_MBASE_REG 0xc
  1078. #define SDRAM_PRIO_REG 0x2C
  1079. #define SDRAM_PRIO_MIPS_SHIFT 29
  1080. #define SDRAM_PRIO_MIPS_MASK (1 << SDRAM_PRIO_MIPS_SHIFT)
  1081. #define SDRAM_PRIO_ADSL_SHIFT 30
  1082. #define SDRAM_PRIO_ADSL_MASK (1 << SDRAM_PRIO_ADSL_SHIFT)
  1083. #define SDRAM_PRIO_EN_SHIFT 31
  1084. #define SDRAM_PRIO_EN_MASK (1 << SDRAM_PRIO_EN_SHIFT)
  1085. /*************************************************************************
  1086. * _REG relative to RSET_MEMC
  1087. *************************************************************************/
  1088. #define MEMC_CFG_REG 0x4
  1089. #define MEMC_CFG_32B_SHIFT 1
  1090. #define MEMC_CFG_32B_MASK (1 << MEMC_CFG_32B_SHIFT)
  1091. #define MEMC_CFG_COL_SHIFT 3
  1092. #define MEMC_CFG_COL_MASK (0x3 << MEMC_CFG_COL_SHIFT)
  1093. #define MEMC_CFG_ROW_SHIFT 6
  1094. #define MEMC_CFG_ROW_MASK (0x3 << MEMC_CFG_ROW_SHIFT)
  1095. /*************************************************************************
  1096. * _REG relative to RSET_DDR
  1097. *************************************************************************/
  1098. #define DDR_CSEND_REG 0x8
  1099. #define DDR_DMIPSPLLCFG_REG 0x18
  1100. #define DMIPSPLLCFG_M1_SHIFT 0
  1101. #define DMIPSPLLCFG_M1_MASK (0xff << DMIPSPLLCFG_M1_SHIFT)
  1102. #define DMIPSPLLCFG_N1_SHIFT 23
  1103. #define DMIPSPLLCFG_N1_MASK (0x3f << DMIPSPLLCFG_N1_SHIFT)
  1104. #define DMIPSPLLCFG_N2_SHIFT 29
  1105. #define DMIPSPLLCFG_N2_MASK (0x7 << DMIPSPLLCFG_N2_SHIFT)
  1106. #define DDR_DMIPSPLLCFG_6368_REG 0x20
  1107. #define DMIPSPLLCFG_6368_P1_SHIFT 0
  1108. #define DMIPSPLLCFG_6368_P1_MASK (0xf << DMIPSPLLCFG_6368_P1_SHIFT)
  1109. #define DMIPSPLLCFG_6368_P2_SHIFT 4
  1110. #define DMIPSPLLCFG_6368_P2_MASK (0xf << DMIPSPLLCFG_6368_P2_SHIFT)
  1111. #define DMIPSPLLCFG_6368_NDIV_SHIFT 16
  1112. #define DMIPSPLLCFG_6368_NDIV_MASK (0x1ff << DMIPSPLLCFG_6368_NDIV_SHIFT)
  1113. #define DDR_DMIPSPLLDIV_6368_REG 0x24
  1114. #define DMIPSPLLDIV_6368_MDIV_SHIFT 0
  1115. #define DMIPSPLLDIV_6368_MDIV_MASK (0xff << DMIPSPLLDIV_6368_MDIV_SHIFT)
  1116. /*************************************************************************
  1117. * _REG relative to RSET_M2M
  1118. *************************************************************************/
  1119. #define M2M_RX 0
  1120. #define M2M_TX 1
  1121. #define M2M_SRC_REG(x) ((x) * 0x40 + 0x00)
  1122. #define M2M_DST_REG(x) ((x) * 0x40 + 0x04)
  1123. #define M2M_SIZE_REG(x) ((x) * 0x40 + 0x08)
  1124. #define M2M_CTRL_REG(x) ((x) * 0x40 + 0x0c)
  1125. #define M2M_CTRL_ENABLE_MASK (1 << 0)
  1126. #define M2M_CTRL_IRQEN_MASK (1 << 1)
  1127. #define M2M_CTRL_ERROR_CLR_MASK (1 << 6)
  1128. #define M2M_CTRL_DONE_CLR_MASK (1 << 7)
  1129. #define M2M_CTRL_NOINC_MASK (1 << 8)
  1130. #define M2M_CTRL_PCMCIASWAP_MASK (1 << 9)
  1131. #define M2M_CTRL_SWAPBYTE_MASK (1 << 10)
  1132. #define M2M_CTRL_ENDIAN_MASK (1 << 11)
  1133. #define M2M_STAT_REG(x) ((x) * 0x40 + 0x10)
  1134. #define M2M_STAT_DONE (1 << 0)
  1135. #define M2M_STAT_ERROR (1 << 1)
  1136. #define M2M_SRCID_REG(x) ((x) * 0x40 + 0x14)
  1137. #define M2M_DSTID_REG(x) ((x) * 0x40 + 0x18)
  1138. /*************************************************************************
  1139. * _REG relative to RSET_RNG
  1140. *************************************************************************/
  1141. #define RNG_CTRL 0x00
  1142. #define RNG_EN (1 << 0)
  1143. #define RNG_STAT 0x04
  1144. #define RNG_AVAIL_MASK (0xff000000)
  1145. #define RNG_DATA 0x08
  1146. #define RNG_THRES 0x0c
  1147. #define RNG_MASK 0x10
  1148. /*************************************************************************
  1149. * _REG relative to RSET_SPI
  1150. *************************************************************************/
  1151. /* BCM 6338/6348 SPI core */
  1152. #define SPI_6348_CMD 0x00 /* 16-bits register */
  1153. #define SPI_6348_INT_STATUS 0x02
  1154. #define SPI_6348_INT_MASK_ST 0x03
  1155. #define SPI_6348_INT_MASK 0x04
  1156. #define SPI_6348_ST 0x05
  1157. #define SPI_6348_CLK_CFG 0x06
  1158. #define SPI_6348_FILL_BYTE 0x07
  1159. #define SPI_6348_MSG_TAIL 0x09
  1160. #define SPI_6348_RX_TAIL 0x0b
  1161. #define SPI_6348_MSG_CTL 0x40 /* 8-bits register */
  1162. #define SPI_6348_MSG_CTL_WIDTH 8
  1163. #define SPI_6348_MSG_DATA 0x41
  1164. #define SPI_6348_MSG_DATA_SIZE 0x3f
  1165. #define SPI_6348_RX_DATA 0x80
  1166. #define SPI_6348_RX_DATA_SIZE 0x3f
  1167. /* BCM 6358/6262/6368 SPI core */
  1168. #define SPI_6358_MSG_CTL 0x00 /* 16-bits register */
  1169. #define SPI_6358_MSG_CTL_WIDTH 16
  1170. #define SPI_6358_MSG_DATA 0x02
  1171. #define SPI_6358_MSG_DATA_SIZE 0x21e
  1172. #define SPI_6358_RX_DATA 0x400
  1173. #define SPI_6358_RX_DATA_SIZE 0x220
  1174. #define SPI_6358_CMD 0x700 /* 16-bits register */
  1175. #define SPI_6358_INT_STATUS 0x702
  1176. #define SPI_6358_INT_MASK_ST 0x703
  1177. #define SPI_6358_INT_MASK 0x704
  1178. #define SPI_6358_ST 0x705
  1179. #define SPI_6358_CLK_CFG 0x706
  1180. #define SPI_6358_FILL_BYTE 0x707
  1181. #define SPI_6358_MSG_TAIL 0x709
  1182. #define SPI_6358_RX_TAIL 0x70B
  1183. /* Shared SPI definitions */
  1184. /* Message configuration */
  1185. #define SPI_FD_RW 0x00
  1186. #define SPI_HD_W 0x01
  1187. #define SPI_HD_R 0x02
  1188. #define SPI_BYTE_CNT_SHIFT 0
  1189. #define SPI_6348_MSG_TYPE_SHIFT 6
  1190. #define SPI_6358_MSG_TYPE_SHIFT 14
  1191. /* Command */
  1192. #define SPI_CMD_NOOP 0x00
  1193. #define SPI_CMD_SOFT_RESET 0x01
  1194. #define SPI_CMD_HARD_RESET 0x02
  1195. #define SPI_CMD_START_IMMEDIATE 0x03
  1196. #define SPI_CMD_COMMAND_SHIFT 0
  1197. #define SPI_CMD_COMMAND_MASK 0x000f
  1198. #define SPI_CMD_DEVICE_ID_SHIFT 4
  1199. #define SPI_CMD_PREPEND_BYTE_CNT_SHIFT 8
  1200. #define SPI_CMD_ONE_BYTE_SHIFT 11
  1201. #define SPI_CMD_ONE_WIRE_SHIFT 12
  1202. #define SPI_DEV_ID_0 0
  1203. #define SPI_DEV_ID_1 1
  1204. #define SPI_DEV_ID_2 2
  1205. #define SPI_DEV_ID_3 3
  1206. /* Interrupt mask */
  1207. #define SPI_INTR_CMD_DONE 0x01
  1208. #define SPI_INTR_RX_OVERFLOW 0x02
  1209. #define SPI_INTR_TX_UNDERFLOW 0x04
  1210. #define SPI_INTR_TX_OVERFLOW 0x08
  1211. #define SPI_INTR_RX_UNDERFLOW 0x10
  1212. #define SPI_INTR_CLEAR_ALL 0x1f
  1213. /* Status */
  1214. #define SPI_RX_EMPTY 0x02
  1215. #define SPI_CMD_BUSY 0x04
  1216. #define SPI_SERIAL_BUSY 0x08
  1217. /* Clock configuration */
  1218. #define SPI_CLK_20MHZ 0x00
  1219. #define SPI_CLK_0_391MHZ 0x01
  1220. #define SPI_CLK_0_781MHZ 0x02 /* default */
  1221. #define SPI_CLK_1_563MHZ 0x03
  1222. #define SPI_CLK_3_125MHZ 0x04
  1223. #define SPI_CLK_6_250MHZ 0x05
  1224. #define SPI_CLK_12_50MHZ 0x06
  1225. #define SPI_CLK_MASK 0x07
  1226. #define SPI_SSOFFTIME_MASK 0x38
  1227. #define SPI_SSOFFTIME_SHIFT 3
  1228. #define SPI_BYTE_SWAP 0x80
  1229. /*************************************************************************
  1230. * _REG relative to RSET_MISC
  1231. *************************************************************************/
  1232. #define MISC_SERDES_CTRL_6328_REG 0x0
  1233. #define MISC_SERDES_CTRL_6362_REG 0x4
  1234. #define SERDES_PCIE_EN (1 << 0)
  1235. #define SERDES_PCIE_EXD_EN (1 << 15)
  1236. #define MISC_STRAPBUS_6362_REG 0x14
  1237. #define STRAPBUS_6362_FCVO_SHIFT 1
  1238. #define STRAPBUS_6362_HSSPI_CLK_FAST (1 << 13)
  1239. #define STRAPBUS_6362_FCVO_MASK (0x1f << STRAPBUS_6362_FCVO_SHIFT)
  1240. #define STRAPBUS_6362_BOOT_SEL_SERIAL (1 << 15)
  1241. #define STRAPBUS_6362_BOOT_SEL_NAND (0 << 15)
  1242. #define MISC_STRAPBUS_6328_REG 0x240
  1243. #define STRAPBUS_6328_FCVO_SHIFT 7
  1244. #define STRAPBUS_6328_FCVO_MASK (0x1f << STRAPBUS_6328_FCVO_SHIFT)
  1245. #define STRAPBUS_6328_BOOT_SEL_SERIAL (1 << 28)
  1246. #define STRAPBUS_6328_BOOT_SEL_NAND (0 << 28)
  1247. /*************************************************************************
  1248. * _REG relative to RSET_PCIE
  1249. *************************************************************************/
  1250. #define PCIE_CONFIG2_REG 0x408
  1251. #define CONFIG2_BAR1_SIZE_EN 1
  1252. #define CONFIG2_BAR1_SIZE_MASK 0xf
  1253. #define PCIE_IDVAL3_REG 0x43c
  1254. #define IDVAL3_CLASS_CODE_MASK 0xffffff
  1255. #define IDVAL3_SUBCLASS_SHIFT 8
  1256. #define IDVAL3_CLASS_SHIFT 16
  1257. #define PCIE_DLSTATUS_REG 0x1048
  1258. #define DLSTATUS_PHYLINKUP (1 << 13)
  1259. #define PCIE_BRIDGE_OPT1_REG 0x2820
  1260. #define OPT1_RD_BE_OPT_EN (1 << 7)
  1261. #define OPT1_RD_REPLY_BE_FIX_EN (1 << 9)
  1262. #define OPT1_PCIE_BRIDGE_HOLE_DET_EN (1 << 11)
  1263. #define OPT1_L1_INT_STATUS_MASK_POL (1 << 12)
  1264. #define PCIE_BRIDGE_OPT2_REG 0x2824
  1265. #define OPT2_UBUS_UR_DECODE_DIS (1 << 2)
  1266. #define OPT2_TX_CREDIT_CHK_EN (1 << 4)
  1267. #define OPT2_CFG_TYPE1_BD_SEL (1 << 7)
  1268. #define OPT2_CFG_TYPE1_BUS_NO_SHIFT 16
  1269. #define OPT2_CFG_TYPE1_BUS_NO_MASK (0xff << OPT2_CFG_TYPE1_BUS_NO_SHIFT)
  1270. #define PCIE_BRIDGE_BAR0_BASEMASK_REG 0x2828
  1271. #define PCIE_BRIDGE_BAR1_BASEMASK_REG 0x2830
  1272. #define BASEMASK_REMAP_EN (1 << 0)
  1273. #define BASEMASK_SWAP_EN (1 << 1)
  1274. #define BASEMASK_MASK_SHIFT 4
  1275. #define BASEMASK_MASK_MASK (0xfff << BASEMASK_MASK_SHIFT)
  1276. #define BASEMASK_BASE_SHIFT 20
  1277. #define BASEMASK_BASE_MASK (0xfff << BASEMASK_BASE_SHIFT)
  1278. #define PCIE_BRIDGE_BAR0_REBASE_ADDR_REG 0x282c
  1279. #define PCIE_BRIDGE_BAR1_REBASE_ADDR_REG 0x2834
  1280. #define REBASE_ADDR_BASE_SHIFT 20
  1281. #define REBASE_ADDR_BASE_MASK (0xfff << REBASE_ADDR_BASE_SHIFT)
  1282. #define PCIE_BRIDGE_RC_INT_MASK_REG 0x2854
  1283. #define PCIE_RC_INT_A (1 << 0)
  1284. #define PCIE_RC_INT_B (1 << 1)
  1285. #define PCIE_RC_INT_C (1 << 2)
  1286. #define PCIE_RC_INT_D (1 << 3)
  1287. #define PCIE_DEVICE_OFFSET 0x8000
  1288. #endif /* BCM63XX_REGS_H_ */