amd_iommu_init.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/acpi.h>
  21. #include <linux/gfp.h>
  22. #include <linux/list.h>
  23. #include <linux/sysdev.h>
  24. #include <asm/pci-direct.h>
  25. #include <asm/amd_iommu_types.h>
  26. #include <asm/amd_iommu.h>
  27. #include <asm/iommu.h>
  28. /*
  29. * definitions for the ACPI scanning code
  30. */
  31. #define PCI_BUS(x) (((x) >> 8) & 0xff)
  32. #define IVRS_HEADER_LENGTH 48
  33. #define ACPI_IVHD_TYPE 0x10
  34. #define ACPI_IVMD_TYPE_ALL 0x20
  35. #define ACPI_IVMD_TYPE 0x21
  36. #define ACPI_IVMD_TYPE_RANGE 0x22
  37. #define IVHD_DEV_ALL 0x01
  38. #define IVHD_DEV_SELECT 0x02
  39. #define IVHD_DEV_SELECT_RANGE_START 0x03
  40. #define IVHD_DEV_RANGE_END 0x04
  41. #define IVHD_DEV_ALIAS 0x42
  42. #define IVHD_DEV_ALIAS_RANGE 0x43
  43. #define IVHD_DEV_EXT_SELECT 0x46
  44. #define IVHD_DEV_EXT_SELECT_RANGE 0x47
  45. #define IVHD_FLAG_HT_TUN_EN 0x00
  46. #define IVHD_FLAG_PASSPW_EN 0x01
  47. #define IVHD_FLAG_RESPASSPW_EN 0x02
  48. #define IVHD_FLAG_ISOC_EN 0x03
  49. #define IVMD_FLAG_EXCL_RANGE 0x08
  50. #define IVMD_FLAG_UNITY_MAP 0x01
  51. #define ACPI_DEVFLAG_INITPASS 0x01
  52. #define ACPI_DEVFLAG_EXTINT 0x02
  53. #define ACPI_DEVFLAG_NMI 0x04
  54. #define ACPI_DEVFLAG_SYSMGT1 0x10
  55. #define ACPI_DEVFLAG_SYSMGT2 0x20
  56. #define ACPI_DEVFLAG_LINT0 0x40
  57. #define ACPI_DEVFLAG_LINT1 0x80
  58. #define ACPI_DEVFLAG_ATSDIS 0x10000000
  59. /*
  60. * ACPI table definitions
  61. *
  62. * These data structures are laid over the table to parse the important values
  63. * out of it.
  64. */
  65. /*
  66. * structure describing one IOMMU in the ACPI table. Typically followed by one
  67. * or more ivhd_entrys.
  68. */
  69. struct ivhd_header {
  70. u8 type;
  71. u8 flags;
  72. u16 length;
  73. u16 devid;
  74. u16 cap_ptr;
  75. u64 mmio_phys;
  76. u16 pci_seg;
  77. u16 info;
  78. u32 reserved;
  79. } __attribute__((packed));
  80. /*
  81. * A device entry describing which devices a specific IOMMU translates and
  82. * which requestor ids they use.
  83. */
  84. struct ivhd_entry {
  85. u8 type;
  86. u16 devid;
  87. u8 flags;
  88. u32 ext;
  89. } __attribute__((packed));
  90. /*
  91. * An AMD IOMMU memory definition structure. It defines things like exclusion
  92. * ranges for devices and regions that should be unity mapped.
  93. */
  94. struct ivmd_header {
  95. u8 type;
  96. u8 flags;
  97. u16 length;
  98. u16 devid;
  99. u16 aux;
  100. u64 resv;
  101. u64 range_start;
  102. u64 range_length;
  103. } __attribute__((packed));
  104. static int __initdata amd_iommu_detected;
  105. u16 amd_iommu_last_bdf; /* largest PCI device id we have
  106. to handle */
  107. LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
  108. we find in ACPI */
  109. unsigned amd_iommu_aperture_order = 26; /* size of aperture in power of 2 */
  110. int amd_iommu_isolate; /* if 1, device isolation is enabled */
  111. LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
  112. system */
  113. /*
  114. * Pointer to the device table which is shared by all AMD IOMMUs
  115. * it is indexed by the PCI device id or the HT unit id and contains
  116. * information about the domain the device belongs to as well as the
  117. * page table root pointer.
  118. */
  119. struct dev_table_entry *amd_iommu_dev_table;
  120. /*
  121. * The alias table is a driver specific data structure which contains the
  122. * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
  123. * More than one device can share the same requestor id.
  124. */
  125. u16 *amd_iommu_alias_table;
  126. /*
  127. * The rlookup table is used to find the IOMMU which is responsible
  128. * for a specific device. It is also indexed by the PCI device id.
  129. */
  130. struct amd_iommu **amd_iommu_rlookup_table;
  131. /*
  132. * The pd table (protection domain table) is used to find the protection domain
  133. * data structure a device belongs to. Indexed with the PCI device id too.
  134. */
  135. struct protection_domain **amd_iommu_pd_table;
  136. /*
  137. * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
  138. * to know which ones are already in use.
  139. */
  140. unsigned long *amd_iommu_pd_alloc_bitmap;
  141. static u32 dev_table_size; /* size of the device table */
  142. static u32 alias_table_size; /* size of the alias table */
  143. static u32 rlookup_table_size; /* size if the rlookup table */
  144. static inline void update_last_devid(u16 devid)
  145. {
  146. if (devid > amd_iommu_last_bdf)
  147. amd_iommu_last_bdf = devid;
  148. }
  149. static inline unsigned long tbl_size(int entry_size)
  150. {
  151. unsigned shift = PAGE_SHIFT +
  152. get_order(amd_iommu_last_bdf * entry_size);
  153. return 1UL << shift;
  154. }
  155. /****************************************************************************
  156. *
  157. * AMD IOMMU MMIO register space handling functions
  158. *
  159. * These functions are used to program the IOMMU device registers in
  160. * MMIO space required for that driver.
  161. *
  162. ****************************************************************************/
  163. /*
  164. * This function set the exclusion range in the IOMMU. DMA accesses to the
  165. * exclusion range are passed through untranslated
  166. */
  167. static void __init iommu_set_exclusion_range(struct amd_iommu *iommu)
  168. {
  169. u64 start = iommu->exclusion_start & PAGE_MASK;
  170. u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
  171. u64 entry;
  172. if (!iommu->exclusion_start)
  173. return;
  174. entry = start | MMIO_EXCL_ENABLE_MASK;
  175. memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
  176. &entry, sizeof(entry));
  177. entry = limit;
  178. memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
  179. &entry, sizeof(entry));
  180. }
  181. /* Programs the physical address of the device table into the IOMMU hardware */
  182. static void __init iommu_set_device_table(struct amd_iommu *iommu)
  183. {
  184. u32 entry;
  185. BUG_ON(iommu->mmio_base == NULL);
  186. entry = virt_to_phys(amd_iommu_dev_table);
  187. entry |= (dev_table_size >> 12) - 1;
  188. memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
  189. &entry, sizeof(entry));
  190. }
  191. /* Generic functions to enable/disable certain features of the IOMMU. */
  192. static void __init iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
  193. {
  194. u32 ctrl;
  195. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  196. ctrl |= (1 << bit);
  197. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  198. }
  199. static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
  200. {
  201. u32 ctrl;
  202. ctrl = (u64)readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  203. ctrl &= ~(1 << bit);
  204. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  205. }
  206. /* Function to enable the hardware */
  207. void __init iommu_enable(struct amd_iommu *iommu)
  208. {
  209. printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at ");
  210. print_devid(iommu->devid, 0);
  211. printk(" cap 0x%hx\n", iommu->cap_ptr);
  212. iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
  213. }
  214. /*
  215. * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
  216. * the system has one.
  217. */
  218. static u8 * __init iommu_map_mmio_space(u64 address)
  219. {
  220. u8 *ret;
  221. if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
  222. return NULL;
  223. ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
  224. if (ret != NULL)
  225. return ret;
  226. release_mem_region(address, MMIO_REGION_LENGTH);
  227. return NULL;
  228. }
  229. static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
  230. {
  231. if (iommu->mmio_base)
  232. iounmap(iommu->mmio_base);
  233. release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
  234. }
  235. /****************************************************************************
  236. *
  237. * The functions below belong to the first pass of AMD IOMMU ACPI table
  238. * parsing. In this pass we try to find out the highest device id this
  239. * code has to handle. Upon this information the size of the shared data
  240. * structures is determined later.
  241. *
  242. ****************************************************************************/
  243. /*
  244. * This function reads the last device id the IOMMU has to handle from the PCI
  245. * capability header for this IOMMU
  246. */
  247. static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
  248. {
  249. u32 cap;
  250. cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  251. update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
  252. return 0;
  253. }
  254. /*
  255. * After reading the highest device id from the IOMMU PCI capability header
  256. * this function looks if there is a higher device id defined in the ACPI table
  257. */
  258. static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
  259. {
  260. u8 *p = (void *)h, *end = (void *)h;
  261. struct ivhd_entry *dev;
  262. p += sizeof(*h);
  263. end += h->length;
  264. find_last_devid_on_pci(PCI_BUS(h->devid),
  265. PCI_SLOT(h->devid),
  266. PCI_FUNC(h->devid),
  267. h->cap_ptr);
  268. while (p < end) {
  269. dev = (struct ivhd_entry *)p;
  270. switch (dev->type) {
  271. case IVHD_DEV_SELECT:
  272. case IVHD_DEV_RANGE_END:
  273. case IVHD_DEV_ALIAS:
  274. case IVHD_DEV_EXT_SELECT:
  275. /* all the above subfield types refer to device ids */
  276. update_last_devid(dev->devid);
  277. break;
  278. default:
  279. break;
  280. }
  281. p += 0x04 << (*p >> 6);
  282. }
  283. WARN_ON(p != end);
  284. return 0;
  285. }
  286. /*
  287. * Iterate over all IVHD entries in the ACPI table and find the highest device
  288. * id which we need to handle. This is the first of three functions which parse
  289. * the ACPI table. So we check the checksum here.
  290. */
  291. static int __init find_last_devid_acpi(struct acpi_table_header *table)
  292. {
  293. int i;
  294. u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
  295. struct ivhd_header *h;
  296. /*
  297. * Validate checksum here so we don't need to do it when
  298. * we actually parse the table
  299. */
  300. for (i = 0; i < table->length; ++i)
  301. checksum += p[i];
  302. if (checksum != 0)
  303. /* ACPI table corrupt */
  304. return -ENODEV;
  305. p += IVRS_HEADER_LENGTH;
  306. end += table->length;
  307. while (p < end) {
  308. h = (struct ivhd_header *)p;
  309. switch (h->type) {
  310. case ACPI_IVHD_TYPE:
  311. find_last_devid_from_ivhd(h);
  312. break;
  313. default:
  314. break;
  315. }
  316. p += h->length;
  317. }
  318. WARN_ON(p != end);
  319. return 0;
  320. }
  321. /****************************************************************************
  322. *
  323. * The following functions belong the the code path which parses the ACPI table
  324. * the second time. In this ACPI parsing iteration we allocate IOMMU specific
  325. * data structures, initialize the device/alias/rlookup table and also
  326. * basically initialize the hardware.
  327. *
  328. ****************************************************************************/
  329. /*
  330. * Allocates the command buffer. This buffer is per AMD IOMMU. We can
  331. * write commands to that buffer later and the IOMMU will execute them
  332. * asynchronously
  333. */
  334. static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
  335. {
  336. u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  337. get_order(CMD_BUFFER_SIZE));
  338. u64 entry;
  339. if (cmd_buf == NULL)
  340. return NULL;
  341. iommu->cmd_buf_size = CMD_BUFFER_SIZE;
  342. entry = (u64)virt_to_phys(cmd_buf);
  343. entry |= MMIO_CMD_SIZE_512;
  344. memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
  345. &entry, sizeof(entry));
  346. iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
  347. return cmd_buf;
  348. }
  349. static void __init free_command_buffer(struct amd_iommu *iommu)
  350. {
  351. free_pages((unsigned long)iommu->cmd_buf, get_order(CMD_BUFFER_SIZE));
  352. }
  353. /* sets a specific bit in the device table entry. */
  354. static void set_dev_entry_bit(u16 devid, u8 bit)
  355. {
  356. int i = (bit >> 5) & 0x07;
  357. int _bit = bit & 0x1f;
  358. amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
  359. }
  360. /* Writes the specific IOMMU for a device into the rlookup table */
  361. static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
  362. {
  363. amd_iommu_rlookup_table[devid] = iommu;
  364. }
  365. /*
  366. * This function takes the device specific flags read from the ACPI
  367. * table and sets up the device table entry with that information
  368. */
  369. static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
  370. u16 devid, u32 flags, u32 ext_flags)
  371. {
  372. if (flags & ACPI_DEVFLAG_INITPASS)
  373. set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
  374. if (flags & ACPI_DEVFLAG_EXTINT)
  375. set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
  376. if (flags & ACPI_DEVFLAG_NMI)
  377. set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
  378. if (flags & ACPI_DEVFLAG_SYSMGT1)
  379. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
  380. if (flags & ACPI_DEVFLAG_SYSMGT2)
  381. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
  382. if (flags & ACPI_DEVFLAG_LINT0)
  383. set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
  384. if (flags & ACPI_DEVFLAG_LINT1)
  385. set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
  386. set_iommu_for_device(iommu, devid);
  387. }
  388. /*
  389. * Reads the device exclusion range from ACPI and initialize IOMMU with
  390. * it
  391. */
  392. static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
  393. {
  394. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  395. if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
  396. return;
  397. if (iommu) {
  398. /*
  399. * We only can configure exclusion ranges per IOMMU, not
  400. * per device. But we can enable the exclusion range per
  401. * device. This is done here
  402. */
  403. set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
  404. iommu->exclusion_start = m->range_start;
  405. iommu->exclusion_length = m->range_length;
  406. }
  407. }
  408. /*
  409. * This function reads some important data from the IOMMU PCI space and
  410. * initializes the driver data structure with it. It reads the hardware
  411. * capabilities and the first/last device entries
  412. */
  413. static void __init init_iommu_from_pci(struct amd_iommu *iommu)
  414. {
  415. int bus = PCI_BUS(iommu->devid);
  416. int dev = PCI_SLOT(iommu->devid);
  417. int fn = PCI_FUNC(iommu->devid);
  418. int cap_ptr = iommu->cap_ptr;
  419. u32 range;
  420. iommu->cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_CAP_HDR_OFFSET);
  421. range = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  422. iommu->first_device = calc_devid(MMIO_GET_BUS(range),
  423. MMIO_GET_FD(range));
  424. iommu->last_device = calc_devid(MMIO_GET_BUS(range),
  425. MMIO_GET_LD(range));
  426. }
  427. /*
  428. * Takes a pointer to an AMD IOMMU entry in the ACPI table and
  429. * initializes the hardware and our data structures with it.
  430. */
  431. static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
  432. struct ivhd_header *h)
  433. {
  434. u8 *p = (u8 *)h;
  435. u8 *end = p, flags = 0;
  436. u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
  437. u32 ext_flags = 0;
  438. bool alias = false;
  439. struct ivhd_entry *e;
  440. /*
  441. * First set the recommended feature enable bits from ACPI
  442. * into the IOMMU control registers
  443. */
  444. h->flags & IVHD_FLAG_HT_TUN_EN ?
  445. iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
  446. iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
  447. h->flags & IVHD_FLAG_PASSPW_EN ?
  448. iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
  449. iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
  450. h->flags & IVHD_FLAG_RESPASSPW_EN ?
  451. iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
  452. iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
  453. h->flags & IVHD_FLAG_ISOC_EN ?
  454. iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
  455. iommu_feature_disable(iommu, CONTROL_ISOC_EN);
  456. /*
  457. * make IOMMU memory accesses cache coherent
  458. */
  459. iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
  460. /*
  461. * Done. Now parse the device entries
  462. */
  463. p += sizeof(struct ivhd_header);
  464. end += h->length;
  465. while (p < end) {
  466. e = (struct ivhd_entry *)p;
  467. switch (e->type) {
  468. case IVHD_DEV_ALL:
  469. for (dev_i = iommu->first_device;
  470. dev_i <= iommu->last_device; ++dev_i)
  471. set_dev_entry_from_acpi(iommu, dev_i,
  472. e->flags, 0);
  473. break;
  474. case IVHD_DEV_SELECT:
  475. devid = e->devid;
  476. set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
  477. break;
  478. case IVHD_DEV_SELECT_RANGE_START:
  479. devid_start = e->devid;
  480. flags = e->flags;
  481. ext_flags = 0;
  482. alias = false;
  483. break;
  484. case IVHD_DEV_ALIAS:
  485. devid = e->devid;
  486. devid_to = e->ext >> 8;
  487. set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
  488. amd_iommu_alias_table[devid] = devid_to;
  489. break;
  490. case IVHD_DEV_ALIAS_RANGE:
  491. devid_start = e->devid;
  492. flags = e->flags;
  493. devid_to = e->ext >> 8;
  494. ext_flags = 0;
  495. alias = true;
  496. break;
  497. case IVHD_DEV_EXT_SELECT:
  498. devid = e->devid;
  499. set_dev_entry_from_acpi(iommu, devid, e->flags,
  500. e->ext);
  501. break;
  502. case IVHD_DEV_EXT_SELECT_RANGE:
  503. devid_start = e->devid;
  504. flags = e->flags;
  505. ext_flags = e->ext;
  506. alias = false;
  507. break;
  508. case IVHD_DEV_RANGE_END:
  509. devid = e->devid;
  510. for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
  511. if (alias)
  512. amd_iommu_alias_table[dev_i] = devid_to;
  513. set_dev_entry_from_acpi(iommu,
  514. amd_iommu_alias_table[dev_i],
  515. flags, ext_flags);
  516. }
  517. break;
  518. default:
  519. break;
  520. }
  521. p += 0x04 << (e->type >> 6);
  522. }
  523. }
  524. /* Initializes the device->iommu mapping for the driver */
  525. static int __init init_iommu_devices(struct amd_iommu *iommu)
  526. {
  527. u16 i;
  528. for (i = iommu->first_device; i <= iommu->last_device; ++i)
  529. set_iommu_for_device(iommu, i);
  530. return 0;
  531. }
  532. static void __init free_iommu_one(struct amd_iommu *iommu)
  533. {
  534. free_command_buffer(iommu);
  535. iommu_unmap_mmio_space(iommu);
  536. }
  537. static void __init free_iommu_all(void)
  538. {
  539. struct amd_iommu *iommu, *next;
  540. list_for_each_entry_safe(iommu, next, &amd_iommu_list, list) {
  541. list_del(&iommu->list);
  542. free_iommu_one(iommu);
  543. kfree(iommu);
  544. }
  545. }
  546. /*
  547. * This function clues the initialization function for one IOMMU
  548. * together and also allocates the command buffer and programs the
  549. * hardware. It does NOT enable the IOMMU. This is done afterwards.
  550. */
  551. static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
  552. {
  553. spin_lock_init(&iommu->lock);
  554. list_add_tail(&iommu->list, &amd_iommu_list);
  555. /*
  556. * Copy data from ACPI table entry to the iommu struct
  557. */
  558. iommu->devid = h->devid;
  559. iommu->cap_ptr = h->cap_ptr;
  560. iommu->mmio_phys = h->mmio_phys;
  561. iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
  562. if (!iommu->mmio_base)
  563. return -ENOMEM;
  564. iommu_set_device_table(iommu);
  565. iommu->cmd_buf = alloc_command_buffer(iommu);
  566. if (!iommu->cmd_buf)
  567. return -ENOMEM;
  568. init_iommu_from_pci(iommu);
  569. init_iommu_from_acpi(iommu, h);
  570. init_iommu_devices(iommu);
  571. return 0;
  572. }
  573. /*
  574. * Iterates over all IOMMU entries in the ACPI table, allocates the
  575. * IOMMU structure and initializes it with init_iommu_one()
  576. */
  577. static int __init init_iommu_all(struct acpi_table_header *table)
  578. {
  579. u8 *p = (u8 *)table, *end = (u8 *)table;
  580. struct ivhd_header *h;
  581. struct amd_iommu *iommu;
  582. int ret;
  583. end += table->length;
  584. p += IVRS_HEADER_LENGTH;
  585. while (p < end) {
  586. h = (struct ivhd_header *)p;
  587. switch (*p) {
  588. case ACPI_IVHD_TYPE:
  589. iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
  590. if (iommu == NULL)
  591. return -ENOMEM;
  592. ret = init_iommu_one(iommu, h);
  593. if (ret)
  594. return ret;
  595. break;
  596. default:
  597. break;
  598. }
  599. p += h->length;
  600. }
  601. WARN_ON(p != end);
  602. return 0;
  603. }
  604. /****************************************************************************
  605. *
  606. * The next functions belong to the third pass of parsing the ACPI
  607. * table. In this last pass the memory mapping requirements are
  608. * gathered (like exclusion and unity mapping reanges).
  609. *
  610. ****************************************************************************/
  611. static void __init free_unity_maps(void)
  612. {
  613. struct unity_map_entry *entry, *next;
  614. list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
  615. list_del(&entry->list);
  616. kfree(entry);
  617. }
  618. }
  619. /* called when we find an exclusion range definition in ACPI */
  620. static int __init init_exclusion_range(struct ivmd_header *m)
  621. {
  622. int i;
  623. switch (m->type) {
  624. case ACPI_IVMD_TYPE:
  625. set_device_exclusion_range(m->devid, m);
  626. break;
  627. case ACPI_IVMD_TYPE_ALL:
  628. for (i = 0; i <= amd_iommu_last_bdf; ++i)
  629. set_device_exclusion_range(i, m);
  630. break;
  631. case ACPI_IVMD_TYPE_RANGE:
  632. for (i = m->devid; i <= m->aux; ++i)
  633. set_device_exclusion_range(i, m);
  634. break;
  635. default:
  636. break;
  637. }
  638. return 0;
  639. }
  640. /* called for unity map ACPI definition */
  641. static int __init init_unity_map_range(struct ivmd_header *m)
  642. {
  643. struct unity_map_entry *e = 0;
  644. e = kzalloc(sizeof(*e), GFP_KERNEL);
  645. if (e == NULL)
  646. return -ENOMEM;
  647. switch (m->type) {
  648. default:
  649. case ACPI_IVMD_TYPE:
  650. e->devid_start = e->devid_end = m->devid;
  651. break;
  652. case ACPI_IVMD_TYPE_ALL:
  653. e->devid_start = 0;
  654. e->devid_end = amd_iommu_last_bdf;
  655. break;
  656. case ACPI_IVMD_TYPE_RANGE:
  657. e->devid_start = m->devid;
  658. e->devid_end = m->aux;
  659. break;
  660. }
  661. e->address_start = PAGE_ALIGN(m->range_start);
  662. e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
  663. e->prot = m->flags >> 1;
  664. list_add_tail(&e->list, &amd_iommu_unity_map);
  665. return 0;
  666. }
  667. /* iterates over all memory definitions we find in the ACPI table */
  668. static int __init init_memory_definitions(struct acpi_table_header *table)
  669. {
  670. u8 *p = (u8 *)table, *end = (u8 *)table;
  671. struct ivmd_header *m;
  672. end += table->length;
  673. p += IVRS_HEADER_LENGTH;
  674. while (p < end) {
  675. m = (struct ivmd_header *)p;
  676. if (m->flags & IVMD_FLAG_EXCL_RANGE)
  677. init_exclusion_range(m);
  678. else if (m->flags & IVMD_FLAG_UNITY_MAP)
  679. init_unity_map_range(m);
  680. p += m->length;
  681. }
  682. return 0;
  683. }
  684. /*
  685. * Init the device table to not allow DMA access for devices and
  686. * suppress all page faults
  687. */
  688. static void init_device_table(void)
  689. {
  690. u16 devid;
  691. for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
  692. set_dev_entry_bit(devid, DEV_ENTRY_VALID);
  693. set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
  694. set_dev_entry_bit(devid, DEV_ENTRY_NO_PAGE_FAULT);
  695. }
  696. }
  697. /*
  698. * This function finally enables all IOMMUs found in the system after
  699. * they have been initialized
  700. */
  701. static void __init enable_iommus(void)
  702. {
  703. struct amd_iommu *iommu;
  704. list_for_each_entry(iommu, &amd_iommu_list, list) {
  705. iommu_set_exclusion_range(iommu);
  706. iommu_enable(iommu);
  707. }
  708. }
  709. /*
  710. * Suspend/Resume support
  711. * disable suspend until real resume implemented
  712. */
  713. static int amd_iommu_resume(struct sys_device *dev)
  714. {
  715. return 0;
  716. }
  717. static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
  718. {
  719. return -EINVAL;
  720. }
  721. static struct sysdev_class amd_iommu_sysdev_class = {
  722. .name = "amd_iommu",
  723. .suspend = amd_iommu_suspend,
  724. .resume = amd_iommu_resume,
  725. };
  726. static struct sys_device device_amd_iommu = {
  727. .id = 0,
  728. .cls = &amd_iommu_sysdev_class,
  729. };
  730. /*
  731. * This is the core init function for AMD IOMMU hardware in the system.
  732. * This function is called from the generic x86 DMA layer initialization
  733. * code.
  734. *
  735. * This function basically parses the ACPI table for AMD IOMMU (IVRS)
  736. * three times:
  737. *
  738. * 1 pass) Find the highest PCI device id the driver has to handle.
  739. * Upon this information the size of the data structures is
  740. * determined that needs to be allocated.
  741. *
  742. * 2 pass) Initialize the data structures just allocated with the
  743. * information in the ACPI table about available AMD IOMMUs
  744. * in the system. It also maps the PCI devices in the
  745. * system to specific IOMMUs
  746. *
  747. * 3 pass) After the basic data structures are allocated and
  748. * initialized we update them with information about memory
  749. * remapping requirements parsed out of the ACPI table in
  750. * this last pass.
  751. *
  752. * After that the hardware is initialized and ready to go. In the last
  753. * step we do some Linux specific things like registering the driver in
  754. * the dma_ops interface and initializing the suspend/resume support
  755. * functions. Finally it prints some information about AMD IOMMUs and
  756. * the driver state and enables the hardware.
  757. */
  758. int __init amd_iommu_init(void)
  759. {
  760. int i, ret = 0;
  761. if (no_iommu) {
  762. printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
  763. return 0;
  764. }
  765. if (!amd_iommu_detected)
  766. return -ENODEV;
  767. /*
  768. * First parse ACPI tables to find the largest Bus/Dev/Func
  769. * we need to handle. Upon this information the shared data
  770. * structures for the IOMMUs in the system will be allocated
  771. */
  772. if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
  773. return -ENODEV;
  774. dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
  775. alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
  776. rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
  777. ret = -ENOMEM;
  778. /* Device table - directly used by all IOMMUs */
  779. amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  780. get_order(dev_table_size));
  781. if (amd_iommu_dev_table == NULL)
  782. goto out;
  783. /*
  784. * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
  785. * IOMMU see for that device
  786. */
  787. amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
  788. get_order(alias_table_size));
  789. if (amd_iommu_alias_table == NULL)
  790. goto free;
  791. /* IOMMU rlookup table - find the IOMMU for a specific device */
  792. amd_iommu_rlookup_table = (void *)__get_free_pages(GFP_KERNEL,
  793. get_order(rlookup_table_size));
  794. if (amd_iommu_rlookup_table == NULL)
  795. goto free;
  796. /*
  797. * Protection Domain table - maps devices to protection domains
  798. * This table has the same size as the rlookup_table
  799. */
  800. amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  801. get_order(rlookup_table_size));
  802. if (amd_iommu_pd_table == NULL)
  803. goto free;
  804. amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
  805. GFP_KERNEL | __GFP_ZERO,
  806. get_order(MAX_DOMAIN_ID/8));
  807. if (amd_iommu_pd_alloc_bitmap == NULL)
  808. goto free;
  809. /* init the device table */
  810. init_device_table();
  811. /*
  812. * let all alias entries point to itself
  813. */
  814. for (i = 0; i <= amd_iommu_last_bdf; ++i)
  815. amd_iommu_alias_table[i] = i;
  816. /*
  817. * never allocate domain 0 because its used as the non-allocated and
  818. * error value placeholder
  819. */
  820. amd_iommu_pd_alloc_bitmap[0] = 1;
  821. /*
  822. * now the data structures are allocated and basically initialized
  823. * start the real acpi table scan
  824. */
  825. ret = -ENODEV;
  826. if (acpi_table_parse("IVRS", init_iommu_all) != 0)
  827. goto free;
  828. if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
  829. goto free;
  830. ret = sysdev_class_register(&amd_iommu_sysdev_class);
  831. if (ret)
  832. goto free;
  833. ret = sysdev_register(&device_amd_iommu);
  834. if (ret)
  835. goto free;
  836. ret = amd_iommu_init_dma_ops();
  837. if (ret)
  838. goto free;
  839. enable_iommus();
  840. printk(KERN_INFO "AMD IOMMU: aperture size is %d MB\n",
  841. (1 << (amd_iommu_aperture_order-20)));
  842. printk(KERN_INFO "AMD IOMMU: device isolation ");
  843. if (amd_iommu_isolate)
  844. printk("enabled\n");
  845. else
  846. printk("disabled\n");
  847. out:
  848. return ret;
  849. free:
  850. free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, 1);
  851. free_pages((unsigned long)amd_iommu_pd_table,
  852. get_order(rlookup_table_size));
  853. free_pages((unsigned long)amd_iommu_rlookup_table,
  854. get_order(rlookup_table_size));
  855. free_pages((unsigned long)amd_iommu_alias_table,
  856. get_order(alias_table_size));
  857. free_pages((unsigned long)amd_iommu_dev_table,
  858. get_order(dev_table_size));
  859. free_iommu_all();
  860. free_unity_maps();
  861. goto out;
  862. }
  863. /****************************************************************************
  864. *
  865. * Early detect code. This code runs at IOMMU detection time in the DMA
  866. * layer. It just looks if there is an IVRS ACPI table to detect AMD
  867. * IOMMUs
  868. *
  869. ****************************************************************************/
  870. static int __init early_amd_iommu_detect(struct acpi_table_header *table)
  871. {
  872. return 0;
  873. }
  874. void __init amd_iommu_detect(void)
  875. {
  876. if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
  877. return;
  878. if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
  879. iommu_detected = 1;
  880. amd_iommu_detected = 1;
  881. #ifdef CONFIG_GART_IOMMU
  882. gart_iommu_aperture_disabled = 1;
  883. gart_iommu_aperture = 0;
  884. #endif
  885. }
  886. }
  887. /****************************************************************************
  888. *
  889. * Parsing functions for the AMD IOMMU specific kernel command line
  890. * options.
  891. *
  892. ****************************************************************************/
  893. static int __init parse_amd_iommu_options(char *str)
  894. {
  895. for (; *str; ++str) {
  896. if (strcmp(str, "isolate") == 0)
  897. amd_iommu_isolate = 1;
  898. }
  899. return 1;
  900. }
  901. static int __init parse_amd_iommu_size_options(char *str)
  902. {
  903. unsigned order = PAGE_SHIFT + get_order(memparse(str, &str));
  904. if ((order > 24) && (order < 31))
  905. amd_iommu_aperture_order = order;
  906. return 1;
  907. }
  908. __setup("amd_iommu=", parse_amd_iommu_options);
  909. __setup("amd_iommu_size=", parse_amd_iommu_size_options);