Kconfig 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE if PCI || ISA || PCMCIA
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  13. select HAVE_ARCH_KGDB
  14. select HAVE_KPROBES if !XIP_KERNEL
  15. select HAVE_KRETPROBES if (HAVE_KPROBES)
  16. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  17. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  18. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  19. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  20. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  21. select HAVE_GENERIC_DMA_COHERENT
  22. select HAVE_KERNEL_GZIP
  23. select HAVE_KERNEL_LZO
  24. select HAVE_KERNEL_LZMA
  25. select HAVE_KERNEL_XZ
  26. select HAVE_IRQ_WORK
  27. select HAVE_PERF_EVENTS
  28. select PERF_USE_VMALLOC
  29. select HAVE_REGS_AND_STACK_ACCESS_API
  30. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  31. select HAVE_C_RECORDMCOUNT
  32. select HAVE_GENERIC_HARDIRQS
  33. select GENERIC_IRQ_SHOW
  34. select CPU_PM if (SUSPEND || CPU_IDLE)
  35. select GENERIC_PCI_IOMAP
  36. select HAVE_BPF_JIT if NET
  37. select KTIME_SCALAR
  38. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  39. help
  40. The ARM series is a line of low-power-consumption RISC chip designs
  41. licensed by ARM Ltd and targeted at embedded applications and
  42. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  43. manufactured, but legacy ARM-based PC hardware remains popular in
  44. Europe. There is an ARM Linux project with a web page at
  45. <http://www.arm.linux.org.uk/>.
  46. config ARM_HAS_SG_CHAIN
  47. bool
  48. config HAVE_PWM
  49. bool
  50. config MIGHT_HAVE_PCI
  51. bool
  52. config SYS_SUPPORTS_APM_EMULATION
  53. bool
  54. config GENERIC_GPIO
  55. bool
  56. config HAVE_TCM
  57. bool
  58. select GENERIC_ALLOCATOR
  59. config HAVE_PROC_CPU
  60. bool
  61. config NO_IOPORT
  62. bool
  63. config EISA
  64. bool
  65. ---help---
  66. The Extended Industry Standard Architecture (EISA) bus was
  67. developed as an open alternative to the IBM MicroChannel bus.
  68. The EISA bus provided some of the features of the IBM MicroChannel
  69. bus while maintaining backward compatibility with cards made for
  70. the older ISA bus. The EISA bus saw limited use between 1988 and
  71. 1995 when it was made obsolete by the PCI bus.
  72. Say Y here if you are building a kernel for an EISA-based machine.
  73. Otherwise, say N.
  74. config SBUS
  75. bool
  76. config MCA
  77. bool
  78. help
  79. MicroChannel Architecture is found in some IBM PS/2 machines and
  80. laptops. It is a bus system similar to PCI or ISA. See
  81. <file:Documentation/mca.txt> (and especially the web page given
  82. there) before attempting to build an MCA bus kernel.
  83. config STACKTRACE_SUPPORT
  84. bool
  85. default y
  86. config HAVE_LATENCYTOP_SUPPORT
  87. bool
  88. depends on !SMP
  89. default y
  90. config LOCKDEP_SUPPORT
  91. bool
  92. default y
  93. config TRACE_IRQFLAGS_SUPPORT
  94. bool
  95. default y
  96. config HARDIRQS_SW_RESEND
  97. bool
  98. default y
  99. config GENERIC_IRQ_PROBE
  100. bool
  101. default y
  102. config GENERIC_LOCKBREAK
  103. bool
  104. default y
  105. depends on SMP && PREEMPT
  106. config RWSEM_GENERIC_SPINLOCK
  107. bool
  108. default y
  109. config RWSEM_XCHGADD_ALGORITHM
  110. bool
  111. config ARCH_HAS_ILOG2_U32
  112. bool
  113. config ARCH_HAS_ILOG2_U64
  114. bool
  115. config ARCH_HAS_CPUFREQ
  116. bool
  117. help
  118. Internal node to signify that the ARCH has CPUFREQ support
  119. and that the relevant menu configurations are displayed for
  120. it.
  121. config ARCH_HAS_CPU_IDLE_WAIT
  122. def_bool y
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_INTEGRATOR
  205. bool "ARM Ltd. Integrator family"
  206. select ARM_AMBA
  207. select ARCH_HAS_CPUFREQ
  208. select CLKDEV_LOOKUP
  209. select HAVE_MACH_CLKDEV
  210. select HAVE_TCM
  211. select ICST
  212. select GENERIC_CLOCKEVENTS
  213. select PLAT_VERSATILE
  214. select PLAT_VERSATILE_FPGA_IRQ
  215. select NEED_MACH_IO_H
  216. select NEED_MACH_MEMORY_H
  217. select SPARSE_IRQ
  218. help
  219. Support for ARM's Integrator platform.
  220. config ARCH_REALVIEW
  221. bool "ARM Ltd. RealView family"
  222. select ARM_AMBA
  223. select CLKDEV_LOOKUP
  224. select HAVE_MACH_CLKDEV
  225. select ICST
  226. select GENERIC_CLOCKEVENTS
  227. select ARCH_WANT_OPTIONAL_GPIOLIB
  228. select PLAT_VERSATILE
  229. select PLAT_VERSATILE_CLCD
  230. select ARM_TIMER_SP804
  231. select GPIO_PL061 if GPIOLIB
  232. select NEED_MACH_MEMORY_H
  233. help
  234. This enables support for ARM Ltd RealView boards.
  235. config ARCH_VERSATILE
  236. bool "ARM Ltd. Versatile family"
  237. select ARM_AMBA
  238. select ARM_VIC
  239. select CLKDEV_LOOKUP
  240. select HAVE_MACH_CLKDEV
  241. select ICST
  242. select GENERIC_CLOCKEVENTS
  243. select ARCH_WANT_OPTIONAL_GPIOLIB
  244. select PLAT_VERSATILE
  245. select PLAT_VERSATILE_CLCD
  246. select PLAT_VERSATILE_FPGA_IRQ
  247. select ARM_TIMER_SP804
  248. help
  249. This enables support for ARM Ltd Versatile board.
  250. config ARCH_VEXPRESS
  251. bool "ARM Ltd. Versatile Express family"
  252. select ARCH_WANT_OPTIONAL_GPIOLIB
  253. select ARM_AMBA
  254. select ARM_TIMER_SP804
  255. select CLKDEV_LOOKUP
  256. select HAVE_MACH_CLKDEV
  257. select GENERIC_CLOCKEVENTS
  258. select HAVE_CLK
  259. select HAVE_PATA_PLATFORM
  260. select ICST
  261. select NO_IOPORT
  262. select PLAT_VERSATILE
  263. select PLAT_VERSATILE_CLCD
  264. help
  265. This enables support for the ARM Ltd Versatile Express boards.
  266. config ARCH_AT91
  267. bool "Atmel AT91"
  268. select ARCH_REQUIRE_GPIOLIB
  269. select HAVE_CLK
  270. select CLKDEV_LOOKUP
  271. select IRQ_DOMAIN
  272. select NEED_MACH_IO_H if PCCARD
  273. help
  274. This enables support for systems based on the Atmel AT91RM9200,
  275. AT91SAM9 processors.
  276. config ARCH_BCMRING
  277. bool "Broadcom BCMRING"
  278. depends on MMU
  279. select CPU_V6
  280. select ARM_AMBA
  281. select ARM_TIMER_SP804
  282. select CLKDEV_LOOKUP
  283. select GENERIC_CLOCKEVENTS
  284. select ARCH_WANT_OPTIONAL_GPIOLIB
  285. help
  286. Support for Broadcom's BCMRing platform.
  287. config ARCH_HIGHBANK
  288. bool "Calxeda Highbank-based"
  289. select ARCH_WANT_OPTIONAL_GPIOLIB
  290. select ARM_AMBA
  291. select ARM_GIC
  292. select ARM_TIMER_SP804
  293. select CACHE_L2X0
  294. select CLKDEV_LOOKUP
  295. select CPU_V7
  296. select GENERIC_CLOCKEVENTS
  297. select HAVE_ARM_SCU
  298. select HAVE_SMP
  299. select SPARSE_IRQ
  300. select USE_OF
  301. help
  302. Support for the Calxeda Highbank SoC based boards.
  303. config ARCH_CLPS711X
  304. bool "Cirrus Logic CLPS711x/EP721x-based"
  305. select CPU_ARM720T
  306. select ARCH_USES_GETTIMEOFFSET
  307. select NEED_MACH_MEMORY_H
  308. help
  309. Support for Cirrus Logic 711x/721x based boards.
  310. config ARCH_CNS3XXX
  311. bool "Cavium Networks CNS3XXX family"
  312. select CPU_V6K
  313. select GENERIC_CLOCKEVENTS
  314. select ARM_GIC
  315. select MIGHT_HAVE_CACHE_L2X0
  316. select MIGHT_HAVE_PCI
  317. select PCI_DOMAINS if PCI
  318. help
  319. Support for Cavium Networks CNS3XXX platform.
  320. config ARCH_GEMINI
  321. bool "Cortina Systems Gemini"
  322. select CPU_FA526
  323. select ARCH_REQUIRE_GPIOLIB
  324. select ARCH_USES_GETTIMEOFFSET
  325. help
  326. Support for the Cortina Systems Gemini family SoCs
  327. config ARCH_PRIMA2
  328. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  329. select CPU_V7
  330. select NO_IOPORT
  331. select GENERIC_CLOCKEVENTS
  332. select CLKDEV_LOOKUP
  333. select GENERIC_IRQ_CHIP
  334. select MIGHT_HAVE_CACHE_L2X0
  335. select USE_OF
  336. select ZONE_DMA
  337. help
  338. Support for CSR SiRFSoC ARM Cortex A9 Platform
  339. config ARCH_EBSA110
  340. bool "EBSA-110"
  341. select CPU_SA110
  342. select ISA
  343. select NO_IOPORT
  344. select ARCH_USES_GETTIMEOFFSET
  345. select NEED_MACH_IO_H
  346. select NEED_MACH_MEMORY_H
  347. help
  348. This is an evaluation board for the StrongARM processor available
  349. from Digital. It has limited hardware on-board, including an
  350. Ethernet interface, two PCMCIA sockets, two serial ports and a
  351. parallel port.
  352. config ARCH_EP93XX
  353. bool "EP93xx-based"
  354. select CPU_ARM920T
  355. select ARM_AMBA
  356. select ARM_VIC
  357. select CLKDEV_LOOKUP
  358. select ARCH_REQUIRE_GPIOLIB
  359. select ARCH_HAS_HOLES_MEMORYMODEL
  360. select ARCH_USES_GETTIMEOFFSET
  361. select NEED_MACH_MEMORY_H
  362. help
  363. This enables support for the Cirrus EP93xx series of CPUs.
  364. config ARCH_FOOTBRIDGE
  365. bool "FootBridge"
  366. select CPU_SA110
  367. select FOOTBRIDGE
  368. select GENERIC_CLOCKEVENTS
  369. select HAVE_IDE
  370. select NEED_MACH_IO_H
  371. select NEED_MACH_MEMORY_H
  372. help
  373. Support for systems based on the DC21285 companion chip
  374. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  375. config ARCH_MXC
  376. bool "Freescale MXC/iMX-based"
  377. select GENERIC_CLOCKEVENTS
  378. select ARCH_REQUIRE_GPIOLIB
  379. select CLKDEV_LOOKUP
  380. select CLKSRC_MMIO
  381. select GENERIC_IRQ_CHIP
  382. select MULTI_IRQ_HANDLER
  383. help
  384. Support for Freescale MXC/iMX-based family of processors
  385. config ARCH_MXS
  386. bool "Freescale MXS-based"
  387. select GENERIC_CLOCKEVENTS
  388. select ARCH_REQUIRE_GPIOLIB
  389. select CLKDEV_LOOKUP
  390. select CLKSRC_MMIO
  391. select HAVE_CLK_PREPARE
  392. help
  393. Support for Freescale MXS-based family of processors
  394. config ARCH_NETX
  395. bool "Hilscher NetX based"
  396. select CLKSRC_MMIO
  397. select CPU_ARM926T
  398. select ARM_VIC
  399. select GENERIC_CLOCKEVENTS
  400. help
  401. This enables support for systems based on the Hilscher NetX Soc
  402. config ARCH_H720X
  403. bool "Hynix HMS720x-based"
  404. select CPU_ARM720T
  405. select ISA_DMA_API
  406. select ARCH_USES_GETTIMEOFFSET
  407. help
  408. This enables support for systems based on the Hynix HMS720x
  409. config ARCH_IOP13XX
  410. bool "IOP13xx-based"
  411. depends on MMU
  412. select CPU_XSC3
  413. select PLAT_IOP
  414. select PCI
  415. select ARCH_SUPPORTS_MSI
  416. select VMSPLIT_1G
  417. select NEED_MACH_IO_H
  418. select NEED_MACH_MEMORY_H
  419. select NEED_RET_TO_USER
  420. help
  421. Support for Intel's IOP13XX (XScale) family of processors.
  422. config ARCH_IOP32X
  423. bool "IOP32x-based"
  424. depends on MMU
  425. select CPU_XSCALE
  426. select NEED_MACH_IO_H
  427. select NEED_RET_TO_USER
  428. select PLAT_IOP
  429. select PCI
  430. select ARCH_REQUIRE_GPIOLIB
  431. help
  432. Support for Intel's 80219 and IOP32X (XScale) family of
  433. processors.
  434. config ARCH_IOP33X
  435. bool "IOP33x-based"
  436. depends on MMU
  437. select CPU_XSCALE
  438. select NEED_MACH_IO_H
  439. select NEED_RET_TO_USER
  440. select PLAT_IOP
  441. select PCI
  442. select ARCH_REQUIRE_GPIOLIB
  443. help
  444. Support for Intel's IOP33X (XScale) family of processors.
  445. config ARCH_IXP23XX
  446. bool "IXP23XX-based"
  447. depends on MMU
  448. select CPU_XSC3
  449. select PCI
  450. select ARCH_USES_GETTIMEOFFSET
  451. select NEED_MACH_IO_H
  452. select NEED_MACH_MEMORY_H
  453. help
  454. Support for Intel's IXP23xx (XScale) family of processors.
  455. config ARCH_IXP2000
  456. bool "IXP2400/2800-based"
  457. depends on MMU
  458. select CPU_XSCALE
  459. select PCI
  460. select ARCH_USES_GETTIMEOFFSET
  461. select NEED_MACH_IO_H
  462. select NEED_MACH_MEMORY_H
  463. help
  464. Support for Intel's IXP2400/2800 (XScale) family of processors.
  465. config ARCH_IXP4XX
  466. bool "IXP4xx-based"
  467. depends on MMU
  468. select ARCH_HAS_DMA_SET_COHERENT_MASK
  469. select CLKSRC_MMIO
  470. select CPU_XSCALE
  471. select GENERIC_GPIO
  472. select GENERIC_CLOCKEVENTS
  473. select MIGHT_HAVE_PCI
  474. select NEED_MACH_IO_H
  475. select DMABOUNCE if PCI
  476. help
  477. Support for Intel's IXP4XX (XScale) family of processors.
  478. config ARCH_DOVE
  479. bool "Marvell Dove"
  480. select CPU_V7
  481. select PCI
  482. select ARCH_REQUIRE_GPIOLIB
  483. select GENERIC_CLOCKEVENTS
  484. select NEED_MACH_IO_H
  485. select PLAT_ORION
  486. help
  487. Support for the Marvell Dove SoC 88AP510
  488. config ARCH_KIRKWOOD
  489. bool "Marvell Kirkwood"
  490. select CPU_FEROCEON
  491. select PCI
  492. select ARCH_REQUIRE_GPIOLIB
  493. select GENERIC_CLOCKEVENTS
  494. select NEED_MACH_IO_H
  495. select PLAT_ORION
  496. help
  497. Support for the following Marvell Kirkwood series SoCs:
  498. 88F6180, 88F6192 and 88F6281.
  499. config ARCH_LPC32XX
  500. bool "NXP LPC32XX"
  501. select CLKSRC_MMIO
  502. select CPU_ARM926T
  503. select ARCH_REQUIRE_GPIOLIB
  504. select HAVE_IDE
  505. select ARM_AMBA
  506. select USB_ARCH_HAS_OHCI
  507. select CLKDEV_LOOKUP
  508. select GENERIC_CLOCKEVENTS
  509. help
  510. Support for the NXP LPC32XX family of processors
  511. config ARCH_MV78XX0
  512. bool "Marvell MV78xx0"
  513. select CPU_FEROCEON
  514. select PCI
  515. select ARCH_REQUIRE_GPIOLIB
  516. select GENERIC_CLOCKEVENTS
  517. select NEED_MACH_IO_H
  518. select PLAT_ORION
  519. help
  520. Support for the following Marvell MV78xx0 series SoCs:
  521. MV781x0, MV782x0.
  522. config ARCH_ORION5X
  523. bool "Marvell Orion"
  524. depends on MMU
  525. select CPU_FEROCEON
  526. select PCI
  527. select ARCH_REQUIRE_GPIOLIB
  528. select GENERIC_CLOCKEVENTS
  529. select PLAT_ORION
  530. help
  531. Support for the following Marvell Orion 5x series SoCs:
  532. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  533. Orion-2 (5281), Orion-1-90 (6183).
  534. config ARCH_MMP
  535. bool "Marvell PXA168/910/MMP2"
  536. depends on MMU
  537. select ARCH_REQUIRE_GPIOLIB
  538. select CLKDEV_LOOKUP
  539. select GENERIC_CLOCKEVENTS
  540. select GPIO_PXA
  541. select TICK_ONESHOT
  542. select PLAT_PXA
  543. select SPARSE_IRQ
  544. select GENERIC_ALLOCATOR
  545. help
  546. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  547. config ARCH_KS8695
  548. bool "Micrel/Kendin KS8695"
  549. select CPU_ARM922T
  550. select ARCH_REQUIRE_GPIOLIB
  551. select ARCH_USES_GETTIMEOFFSET
  552. select NEED_MACH_MEMORY_H
  553. help
  554. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  555. System-on-Chip devices.
  556. config ARCH_W90X900
  557. bool "Nuvoton W90X900 CPU"
  558. select CPU_ARM926T
  559. select ARCH_REQUIRE_GPIOLIB
  560. select CLKDEV_LOOKUP
  561. select CLKSRC_MMIO
  562. select GENERIC_CLOCKEVENTS
  563. help
  564. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  565. At present, the w90x900 has been renamed nuc900, regarding
  566. the ARM series product line, you can login the following
  567. link address to know more.
  568. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  569. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  570. config ARCH_TEGRA
  571. bool "NVIDIA Tegra"
  572. select CLKDEV_LOOKUP
  573. select CLKSRC_MMIO
  574. select GENERIC_CLOCKEVENTS
  575. select GENERIC_GPIO
  576. select HAVE_CLK
  577. select HAVE_SMP
  578. select MIGHT_HAVE_CACHE_L2X0
  579. select NEED_MACH_IO_H if PCI
  580. select ARCH_HAS_CPUFREQ
  581. help
  582. This enables support for NVIDIA Tegra based systems (Tegra APX,
  583. Tegra 6xx and Tegra 2 series).
  584. config ARCH_PICOXCELL
  585. bool "Picochip picoXcell"
  586. select ARCH_REQUIRE_GPIOLIB
  587. select ARM_PATCH_PHYS_VIRT
  588. select ARM_VIC
  589. select CPU_V6K
  590. select DW_APB_TIMER
  591. select GENERIC_CLOCKEVENTS
  592. select GENERIC_GPIO
  593. select HAVE_TCM
  594. select NO_IOPORT
  595. select SPARSE_IRQ
  596. select USE_OF
  597. help
  598. This enables support for systems based on the Picochip picoXcell
  599. family of Femtocell devices. The picoxcell support requires device tree
  600. for all boards.
  601. config ARCH_PNX4008
  602. bool "Philips Nexperia PNX4008 Mobile"
  603. select CPU_ARM926T
  604. select CLKDEV_LOOKUP
  605. select ARCH_USES_GETTIMEOFFSET
  606. help
  607. This enables support for Philips PNX4008 mobile platform.
  608. config ARCH_PXA
  609. bool "PXA2xx/PXA3xx-based"
  610. depends on MMU
  611. select ARCH_MTD_XIP
  612. select ARCH_HAS_CPUFREQ
  613. select CLKDEV_LOOKUP
  614. select CLKSRC_MMIO
  615. select ARCH_REQUIRE_GPIOLIB
  616. select GENERIC_CLOCKEVENTS
  617. select GPIO_PXA
  618. select TICK_ONESHOT
  619. select PLAT_PXA
  620. select SPARSE_IRQ
  621. select AUTO_ZRELADDR
  622. select MULTI_IRQ_HANDLER
  623. select ARM_CPU_SUSPEND if PM
  624. select HAVE_IDE
  625. help
  626. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  627. config ARCH_MSM
  628. bool "Qualcomm MSM"
  629. select HAVE_CLK
  630. select GENERIC_CLOCKEVENTS
  631. select ARCH_REQUIRE_GPIOLIB
  632. select CLKDEV_LOOKUP
  633. help
  634. Support for Qualcomm MSM/QSD based systems. This runs on the
  635. apps processor of the MSM/QSD and depends on a shared memory
  636. interface to the modem processor which runs the baseband
  637. stack and controls some vital subsystems
  638. (clock and power control, etc).
  639. config ARCH_SHMOBILE
  640. bool "Renesas SH-Mobile / R-Mobile"
  641. select HAVE_CLK
  642. select CLKDEV_LOOKUP
  643. select HAVE_MACH_CLKDEV
  644. select HAVE_SMP
  645. select GENERIC_CLOCKEVENTS
  646. select MIGHT_HAVE_CACHE_L2X0
  647. select NO_IOPORT
  648. select SPARSE_IRQ
  649. select MULTI_IRQ_HANDLER
  650. select PM_GENERIC_DOMAINS if PM
  651. select NEED_MACH_MEMORY_H
  652. help
  653. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  654. config ARCH_RPC
  655. bool "RiscPC"
  656. select ARCH_ACORN
  657. select FIQ
  658. select ARCH_MAY_HAVE_PC_FDC
  659. select HAVE_PATA_PLATFORM
  660. select ISA_DMA_API
  661. select NO_IOPORT
  662. select ARCH_SPARSEMEM_ENABLE
  663. select ARCH_USES_GETTIMEOFFSET
  664. select HAVE_IDE
  665. select NEED_MACH_IO_H
  666. select NEED_MACH_MEMORY_H
  667. help
  668. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  669. CD-ROM interface, serial and parallel port, and the floppy drive.
  670. config ARCH_SA1100
  671. bool "SA1100-based"
  672. select CLKSRC_MMIO
  673. select CPU_SA1100
  674. select ISA
  675. select ARCH_SPARSEMEM_ENABLE
  676. select ARCH_MTD_XIP
  677. select ARCH_HAS_CPUFREQ
  678. select CPU_FREQ
  679. select GENERIC_CLOCKEVENTS
  680. select CLKDEV_LOOKUP
  681. select TICK_ONESHOT
  682. select ARCH_REQUIRE_GPIOLIB
  683. select HAVE_IDE
  684. select NEED_MACH_MEMORY_H
  685. select SPARSE_IRQ
  686. help
  687. Support for StrongARM 11x0 based boards.
  688. config ARCH_S3C24XX
  689. bool "Samsung S3C24XX SoCs"
  690. select GENERIC_GPIO
  691. select ARCH_HAS_CPUFREQ
  692. select HAVE_CLK
  693. select CLKDEV_LOOKUP
  694. select ARCH_USES_GETTIMEOFFSET
  695. select HAVE_S3C2410_I2C if I2C
  696. select HAVE_S3C_RTC if RTC_CLASS
  697. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  698. select NEED_MACH_IO_H
  699. help
  700. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  701. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  702. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  703. Samsung SMDK2410 development board (and derivatives).
  704. config ARCH_S3C64XX
  705. bool "Samsung S3C64XX"
  706. select PLAT_SAMSUNG
  707. select CPU_V6
  708. select ARM_VIC
  709. select HAVE_CLK
  710. select HAVE_TCM
  711. select CLKDEV_LOOKUP
  712. select NO_IOPORT
  713. select ARCH_USES_GETTIMEOFFSET
  714. select ARCH_HAS_CPUFREQ
  715. select ARCH_REQUIRE_GPIOLIB
  716. select SAMSUNG_CLKSRC
  717. select SAMSUNG_IRQ_VIC_TIMER
  718. select S3C_GPIO_TRACK
  719. select S3C_DEV_NAND
  720. select USB_ARCH_HAS_OHCI
  721. select SAMSUNG_GPIOLIB_4BIT
  722. select HAVE_S3C2410_I2C if I2C
  723. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  724. help
  725. Samsung S3C64XX series based systems
  726. config ARCH_S5P64X0
  727. bool "Samsung S5P6440 S5P6450"
  728. select CPU_V6
  729. select GENERIC_GPIO
  730. select HAVE_CLK
  731. select CLKDEV_LOOKUP
  732. select CLKSRC_MMIO
  733. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  734. select GENERIC_CLOCKEVENTS
  735. select HAVE_S3C2410_I2C if I2C
  736. select HAVE_S3C_RTC if RTC_CLASS
  737. help
  738. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  739. SMDK6450.
  740. config ARCH_S5PC100
  741. bool "Samsung S5PC100"
  742. select GENERIC_GPIO
  743. select HAVE_CLK
  744. select CLKDEV_LOOKUP
  745. select CPU_V7
  746. select ARCH_USES_GETTIMEOFFSET
  747. select HAVE_S3C2410_I2C if I2C
  748. select HAVE_S3C_RTC if RTC_CLASS
  749. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  750. help
  751. Samsung S5PC100 series based systems
  752. config ARCH_S5PV210
  753. bool "Samsung S5PV210/S5PC110"
  754. select CPU_V7
  755. select ARCH_SPARSEMEM_ENABLE
  756. select ARCH_HAS_HOLES_MEMORYMODEL
  757. select GENERIC_GPIO
  758. select HAVE_CLK
  759. select CLKDEV_LOOKUP
  760. select CLKSRC_MMIO
  761. select ARCH_HAS_CPUFREQ
  762. select GENERIC_CLOCKEVENTS
  763. select HAVE_S3C2410_I2C if I2C
  764. select HAVE_S3C_RTC if RTC_CLASS
  765. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  766. select NEED_MACH_MEMORY_H
  767. help
  768. Samsung S5PV210/S5PC110 series based systems
  769. config ARCH_EXYNOS
  770. bool "SAMSUNG EXYNOS"
  771. select CPU_V7
  772. select ARCH_SPARSEMEM_ENABLE
  773. select ARCH_HAS_HOLES_MEMORYMODEL
  774. select GENERIC_GPIO
  775. select HAVE_CLK
  776. select CLKDEV_LOOKUP
  777. select ARCH_HAS_CPUFREQ
  778. select GENERIC_CLOCKEVENTS
  779. select HAVE_S3C_RTC if RTC_CLASS
  780. select HAVE_S3C2410_I2C if I2C
  781. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  782. select NEED_MACH_MEMORY_H
  783. help
  784. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  785. config ARCH_SHARK
  786. bool "Shark"
  787. select CPU_SA110
  788. select ISA
  789. select ISA_DMA
  790. select ZONE_DMA
  791. select PCI
  792. select ARCH_USES_GETTIMEOFFSET
  793. select NEED_MACH_MEMORY_H
  794. select NEED_MACH_IO_H
  795. help
  796. Support for the StrongARM based Digital DNARD machine, also known
  797. as "Shark" (<http://www.shark-linux.de/shark.html>).
  798. config ARCH_U300
  799. bool "ST-Ericsson U300 Series"
  800. depends on MMU
  801. select CLKSRC_MMIO
  802. select CPU_ARM926T
  803. select HAVE_TCM
  804. select ARM_AMBA
  805. select ARM_PATCH_PHYS_VIRT
  806. select ARM_VIC
  807. select GENERIC_CLOCKEVENTS
  808. select CLKDEV_LOOKUP
  809. select HAVE_MACH_CLKDEV
  810. select GENERIC_GPIO
  811. select ARCH_REQUIRE_GPIOLIB
  812. help
  813. Support for ST-Ericsson U300 series mobile platforms.
  814. config ARCH_U8500
  815. bool "ST-Ericsson U8500 Series"
  816. depends on MMU
  817. select CPU_V7
  818. select ARM_AMBA
  819. select GENERIC_CLOCKEVENTS
  820. select CLKDEV_LOOKUP
  821. select ARCH_REQUIRE_GPIOLIB
  822. select ARCH_HAS_CPUFREQ
  823. select HAVE_SMP
  824. select MIGHT_HAVE_CACHE_L2X0
  825. help
  826. Support for ST-Ericsson's Ux500 architecture
  827. config ARCH_NOMADIK
  828. bool "STMicroelectronics Nomadik"
  829. select ARM_AMBA
  830. select ARM_VIC
  831. select CPU_ARM926T
  832. select CLKDEV_LOOKUP
  833. select GENERIC_CLOCKEVENTS
  834. select MIGHT_HAVE_CACHE_L2X0
  835. select ARCH_REQUIRE_GPIOLIB
  836. help
  837. Support for the Nomadik platform by ST-Ericsson
  838. config ARCH_DAVINCI
  839. bool "TI DaVinci"
  840. select GENERIC_CLOCKEVENTS
  841. select ARCH_REQUIRE_GPIOLIB
  842. select ZONE_DMA
  843. select HAVE_IDE
  844. select CLKDEV_LOOKUP
  845. select GENERIC_ALLOCATOR
  846. select GENERIC_IRQ_CHIP
  847. select ARCH_HAS_HOLES_MEMORYMODEL
  848. help
  849. Support for TI's DaVinci platform.
  850. config ARCH_OMAP
  851. bool "TI OMAP"
  852. select HAVE_CLK
  853. select ARCH_REQUIRE_GPIOLIB
  854. select ARCH_HAS_CPUFREQ
  855. select CLKSRC_MMIO
  856. select GENERIC_CLOCKEVENTS
  857. select ARCH_HAS_HOLES_MEMORYMODEL
  858. help
  859. Support for TI's OMAP platform (OMAP1/2/3/4).
  860. config PLAT_SPEAR
  861. bool "ST SPEAr"
  862. select ARM_AMBA
  863. select ARCH_REQUIRE_GPIOLIB
  864. select CLKDEV_LOOKUP
  865. select CLKSRC_MMIO
  866. select GENERIC_CLOCKEVENTS
  867. select HAVE_CLK
  868. help
  869. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  870. config ARCH_VT8500
  871. bool "VIA/WonderMedia 85xx"
  872. select CPU_ARM926T
  873. select GENERIC_GPIO
  874. select ARCH_HAS_CPUFREQ
  875. select GENERIC_CLOCKEVENTS
  876. select ARCH_REQUIRE_GPIOLIB
  877. select HAVE_PWM
  878. help
  879. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  880. config ARCH_ZYNQ
  881. bool "Xilinx Zynq ARM Cortex A9 Platform"
  882. select CPU_V7
  883. select GENERIC_CLOCKEVENTS
  884. select CLKDEV_LOOKUP
  885. select ARM_GIC
  886. select ARM_AMBA
  887. select ICST
  888. select MIGHT_HAVE_CACHE_L2X0
  889. select USE_OF
  890. help
  891. Support for Xilinx Zynq ARM Cortex A9 Platform
  892. endchoice
  893. #
  894. # This is sorted alphabetically by mach-* pathname. However, plat-*
  895. # Kconfigs may be included either alphabetically (according to the
  896. # plat- suffix) or along side the corresponding mach-* source.
  897. #
  898. source "arch/arm/mach-at91/Kconfig"
  899. source "arch/arm/mach-bcmring/Kconfig"
  900. source "arch/arm/mach-clps711x/Kconfig"
  901. source "arch/arm/mach-cns3xxx/Kconfig"
  902. source "arch/arm/mach-davinci/Kconfig"
  903. source "arch/arm/mach-dove/Kconfig"
  904. source "arch/arm/mach-ep93xx/Kconfig"
  905. source "arch/arm/mach-footbridge/Kconfig"
  906. source "arch/arm/mach-gemini/Kconfig"
  907. source "arch/arm/mach-h720x/Kconfig"
  908. source "arch/arm/mach-integrator/Kconfig"
  909. source "arch/arm/mach-iop32x/Kconfig"
  910. source "arch/arm/mach-iop33x/Kconfig"
  911. source "arch/arm/mach-iop13xx/Kconfig"
  912. source "arch/arm/mach-ixp4xx/Kconfig"
  913. source "arch/arm/mach-ixp2000/Kconfig"
  914. source "arch/arm/mach-ixp23xx/Kconfig"
  915. source "arch/arm/mach-kirkwood/Kconfig"
  916. source "arch/arm/mach-ks8695/Kconfig"
  917. source "arch/arm/mach-lpc32xx/Kconfig"
  918. source "arch/arm/mach-msm/Kconfig"
  919. source "arch/arm/mach-mv78xx0/Kconfig"
  920. source "arch/arm/plat-mxc/Kconfig"
  921. source "arch/arm/mach-mxs/Kconfig"
  922. source "arch/arm/mach-netx/Kconfig"
  923. source "arch/arm/mach-nomadik/Kconfig"
  924. source "arch/arm/plat-nomadik/Kconfig"
  925. source "arch/arm/plat-omap/Kconfig"
  926. source "arch/arm/mach-omap1/Kconfig"
  927. source "arch/arm/mach-omap2/Kconfig"
  928. source "arch/arm/mach-orion5x/Kconfig"
  929. source "arch/arm/mach-pxa/Kconfig"
  930. source "arch/arm/plat-pxa/Kconfig"
  931. source "arch/arm/mach-mmp/Kconfig"
  932. source "arch/arm/mach-realview/Kconfig"
  933. source "arch/arm/mach-sa1100/Kconfig"
  934. source "arch/arm/plat-samsung/Kconfig"
  935. source "arch/arm/plat-s3c24xx/Kconfig"
  936. source "arch/arm/plat-s5p/Kconfig"
  937. source "arch/arm/plat-spear/Kconfig"
  938. source "arch/arm/mach-s3c24xx/Kconfig"
  939. if ARCH_S3C24XX
  940. source "arch/arm/mach-s3c2412/Kconfig"
  941. source "arch/arm/mach-s3c2440/Kconfig"
  942. endif
  943. if ARCH_S3C64XX
  944. source "arch/arm/mach-s3c64xx/Kconfig"
  945. endif
  946. source "arch/arm/mach-s5p64x0/Kconfig"
  947. source "arch/arm/mach-s5pc100/Kconfig"
  948. source "arch/arm/mach-s5pv210/Kconfig"
  949. source "arch/arm/mach-exynos/Kconfig"
  950. source "arch/arm/mach-shmobile/Kconfig"
  951. source "arch/arm/mach-tegra/Kconfig"
  952. source "arch/arm/mach-u300/Kconfig"
  953. source "arch/arm/mach-ux500/Kconfig"
  954. source "arch/arm/mach-versatile/Kconfig"
  955. source "arch/arm/mach-vexpress/Kconfig"
  956. source "arch/arm/plat-versatile/Kconfig"
  957. source "arch/arm/mach-vt8500/Kconfig"
  958. source "arch/arm/mach-w90x900/Kconfig"
  959. # Definitions to make life easier
  960. config ARCH_ACORN
  961. bool
  962. config PLAT_IOP
  963. bool
  964. select GENERIC_CLOCKEVENTS
  965. config PLAT_ORION
  966. bool
  967. select CLKSRC_MMIO
  968. select GENERIC_IRQ_CHIP
  969. config PLAT_PXA
  970. bool
  971. config PLAT_VERSATILE
  972. bool
  973. config ARM_TIMER_SP804
  974. bool
  975. select CLKSRC_MMIO
  976. select HAVE_SCHED_CLOCK
  977. source arch/arm/mm/Kconfig
  978. config ARM_NR_BANKS
  979. int
  980. default 16 if ARCH_EP93XX
  981. default 8
  982. config IWMMXT
  983. bool "Enable iWMMXt support"
  984. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  985. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  986. help
  987. Enable support for iWMMXt context switching at run time if
  988. running on a CPU that supports it.
  989. config XSCALE_PMU
  990. bool
  991. depends on CPU_XSCALE
  992. default y
  993. config CPU_HAS_PMU
  994. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  995. (!ARCH_OMAP3 || OMAP3_EMU)
  996. default y
  997. bool
  998. config MULTI_IRQ_HANDLER
  999. bool
  1000. help
  1001. Allow each machine to specify it's own IRQ handler at run time.
  1002. if !MMU
  1003. source "arch/arm/Kconfig-nommu"
  1004. endif
  1005. config ARM_ERRATA_326103
  1006. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1007. depends on CPU_V6
  1008. help
  1009. Executing a SWP instruction to read-only memory does not set bit 11
  1010. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1011. treat the access as a read, preventing a COW from occurring and
  1012. causing the faulting task to livelock.
  1013. config ARM_ERRATA_411920
  1014. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1015. depends on CPU_V6 || CPU_V6K
  1016. help
  1017. Invalidation of the Instruction Cache operation can
  1018. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1019. It does not affect the MPCore. This option enables the ARM Ltd.
  1020. recommended workaround.
  1021. config ARM_ERRATA_430973
  1022. bool "ARM errata: Stale prediction on replaced interworking branch"
  1023. depends on CPU_V7
  1024. help
  1025. This option enables the workaround for the 430973 Cortex-A8
  1026. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1027. interworking branch is replaced with another code sequence at the
  1028. same virtual address, whether due to self-modifying code or virtual
  1029. to physical address re-mapping, Cortex-A8 does not recover from the
  1030. stale interworking branch prediction. This results in Cortex-A8
  1031. executing the new code sequence in the incorrect ARM or Thumb state.
  1032. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1033. and also flushes the branch target cache at every context switch.
  1034. Note that setting specific bits in the ACTLR register may not be
  1035. available in non-secure mode.
  1036. config ARM_ERRATA_458693
  1037. bool "ARM errata: Processor deadlock when a false hazard is created"
  1038. depends on CPU_V7
  1039. help
  1040. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1041. erratum. For very specific sequences of memory operations, it is
  1042. possible for a hazard condition intended for a cache line to instead
  1043. be incorrectly associated with a different cache line. This false
  1044. hazard might then cause a processor deadlock. The workaround enables
  1045. the L1 caching of the NEON accesses and disables the PLD instruction
  1046. in the ACTLR register. Note that setting specific bits in the ACTLR
  1047. register may not be available in non-secure mode.
  1048. config ARM_ERRATA_460075
  1049. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1050. depends on CPU_V7
  1051. help
  1052. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1053. erratum. Any asynchronous access to the L2 cache may encounter a
  1054. situation in which recent store transactions to the L2 cache are lost
  1055. and overwritten with stale memory contents from external memory. The
  1056. workaround disables the write-allocate mode for the L2 cache via the
  1057. ACTLR register. Note that setting specific bits in the ACTLR register
  1058. may not be available in non-secure mode.
  1059. config ARM_ERRATA_742230
  1060. bool "ARM errata: DMB operation may be faulty"
  1061. depends on CPU_V7 && SMP
  1062. help
  1063. This option enables the workaround for the 742230 Cortex-A9
  1064. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1065. between two write operations may not ensure the correct visibility
  1066. ordering of the two writes. This workaround sets a specific bit in
  1067. the diagnostic register of the Cortex-A9 which causes the DMB
  1068. instruction to behave as a DSB, ensuring the correct behaviour of
  1069. the two writes.
  1070. config ARM_ERRATA_742231
  1071. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1072. depends on CPU_V7 && SMP
  1073. help
  1074. This option enables the workaround for the 742231 Cortex-A9
  1075. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1076. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1077. accessing some data located in the same cache line, may get corrupted
  1078. data due to bad handling of the address hazard when the line gets
  1079. replaced from one of the CPUs at the same time as another CPU is
  1080. accessing it. This workaround sets specific bits in the diagnostic
  1081. register of the Cortex-A9 which reduces the linefill issuing
  1082. capabilities of the processor.
  1083. config PL310_ERRATA_588369
  1084. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1085. depends on CACHE_L2X0
  1086. help
  1087. The PL310 L2 cache controller implements three types of Clean &
  1088. Invalidate maintenance operations: by Physical Address
  1089. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1090. They are architecturally defined to behave as the execution of a
  1091. clean operation followed immediately by an invalidate operation,
  1092. both performing to the same memory location. This functionality
  1093. is not correctly implemented in PL310 as clean lines are not
  1094. invalidated as a result of these operations.
  1095. config ARM_ERRATA_720789
  1096. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1097. depends on CPU_V7
  1098. help
  1099. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1100. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1101. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1102. As a consequence of this erratum, some TLB entries which should be
  1103. invalidated are not, resulting in an incoherency in the system page
  1104. tables. The workaround changes the TLB flushing routines to invalidate
  1105. entries regardless of the ASID.
  1106. config PL310_ERRATA_727915
  1107. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1108. depends on CACHE_L2X0
  1109. help
  1110. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1111. operation (offset 0x7FC). This operation runs in background so that
  1112. PL310 can handle normal accesses while it is in progress. Under very
  1113. rare circumstances, due to this erratum, write data can be lost when
  1114. PL310 treats a cacheable write transaction during a Clean &
  1115. Invalidate by Way operation.
  1116. config ARM_ERRATA_743622
  1117. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1118. depends on CPU_V7
  1119. help
  1120. This option enables the workaround for the 743622 Cortex-A9
  1121. (r2p*) erratum. Under very rare conditions, a faulty
  1122. optimisation in the Cortex-A9 Store Buffer may lead to data
  1123. corruption. This workaround sets a specific bit in the diagnostic
  1124. register of the Cortex-A9 which disables the Store Buffer
  1125. optimisation, preventing the defect from occurring. This has no
  1126. visible impact on the overall performance or power consumption of the
  1127. processor.
  1128. config ARM_ERRATA_751472
  1129. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1130. depends on CPU_V7
  1131. help
  1132. This option enables the workaround for the 751472 Cortex-A9 (prior
  1133. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1134. completion of a following broadcasted operation if the second
  1135. operation is received by a CPU before the ICIALLUIS has completed,
  1136. potentially leading to corrupted entries in the cache or TLB.
  1137. config PL310_ERRATA_753970
  1138. bool "PL310 errata: cache sync operation may be faulty"
  1139. depends on CACHE_PL310
  1140. help
  1141. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1142. Under some condition the effect of cache sync operation on
  1143. the store buffer still remains when the operation completes.
  1144. This means that the store buffer is always asked to drain and
  1145. this prevents it from merging any further writes. The workaround
  1146. is to replace the normal offset of cache sync operation (0x730)
  1147. by another offset targeting an unmapped PL310 register 0x740.
  1148. This has the same effect as the cache sync operation: store buffer
  1149. drain and waiting for all buffers empty.
  1150. config ARM_ERRATA_754322
  1151. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1152. depends on CPU_V7
  1153. help
  1154. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1155. r3p*) erratum. A speculative memory access may cause a page table walk
  1156. which starts prior to an ASID switch but completes afterwards. This
  1157. can populate the micro-TLB with a stale entry which may be hit with
  1158. the new ASID. This workaround places two dsb instructions in the mm
  1159. switching code so that no page table walks can cross the ASID switch.
  1160. config ARM_ERRATA_754327
  1161. bool "ARM errata: no automatic Store Buffer drain"
  1162. depends on CPU_V7 && SMP
  1163. help
  1164. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1165. r2p0) erratum. The Store Buffer does not have any automatic draining
  1166. mechanism and therefore a livelock may occur if an external agent
  1167. continuously polls a memory location waiting to observe an update.
  1168. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1169. written polling loops from denying visibility of updates to memory.
  1170. config ARM_ERRATA_364296
  1171. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1172. depends on CPU_V6 && !SMP
  1173. help
  1174. This options enables the workaround for the 364296 ARM1136
  1175. r0p2 erratum (possible cache data corruption with
  1176. hit-under-miss enabled). It sets the undocumented bit 31 in
  1177. the auxiliary control register and the FI bit in the control
  1178. register, thus disabling hit-under-miss without putting the
  1179. processor into full low interrupt latency mode. ARM11MPCore
  1180. is not affected.
  1181. config ARM_ERRATA_764369
  1182. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1183. depends on CPU_V7 && SMP
  1184. help
  1185. This option enables the workaround for erratum 764369
  1186. affecting Cortex-A9 MPCore with two or more processors (all
  1187. current revisions). Under certain timing circumstances, a data
  1188. cache line maintenance operation by MVA targeting an Inner
  1189. Shareable memory region may fail to proceed up to either the
  1190. Point of Coherency or to the Point of Unification of the
  1191. system. This workaround adds a DSB instruction before the
  1192. relevant cache maintenance functions and sets a specific bit
  1193. in the diagnostic control register of the SCU.
  1194. config PL310_ERRATA_769419
  1195. bool "PL310 errata: no automatic Store Buffer drain"
  1196. depends on CACHE_L2X0
  1197. help
  1198. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1199. not automatically drain. This can cause normal, non-cacheable
  1200. writes to be retained when the memory system is idle, leading
  1201. to suboptimal I/O performance for drivers using coherent DMA.
  1202. This option adds a write barrier to the cpu_idle loop so that,
  1203. on systems with an outer cache, the store buffer is drained
  1204. explicitly.
  1205. endmenu
  1206. source "arch/arm/common/Kconfig"
  1207. menu "Bus support"
  1208. config ARM_AMBA
  1209. bool
  1210. config ISA
  1211. bool
  1212. help
  1213. Find out whether you have ISA slots on your motherboard. ISA is the
  1214. name of a bus system, i.e. the way the CPU talks to the other stuff
  1215. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1216. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1217. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1218. # Select ISA DMA controller support
  1219. config ISA_DMA
  1220. bool
  1221. select ISA_DMA_API
  1222. # Select ISA DMA interface
  1223. config ISA_DMA_API
  1224. bool
  1225. config PCI
  1226. bool "PCI support" if MIGHT_HAVE_PCI
  1227. help
  1228. Find out whether you have a PCI motherboard. PCI is the name of a
  1229. bus system, i.e. the way the CPU talks to the other stuff inside
  1230. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1231. VESA. If you have PCI, say Y, otherwise N.
  1232. config PCI_DOMAINS
  1233. bool
  1234. depends on PCI
  1235. config PCI_NANOENGINE
  1236. bool "BSE nanoEngine PCI support"
  1237. depends on SA1100_NANOENGINE
  1238. help
  1239. Enable PCI on the BSE nanoEngine board.
  1240. config PCI_SYSCALL
  1241. def_bool PCI
  1242. # Select the host bridge type
  1243. config PCI_HOST_VIA82C505
  1244. bool
  1245. depends on PCI && ARCH_SHARK
  1246. default y
  1247. config PCI_HOST_ITE8152
  1248. bool
  1249. depends on PCI && MACH_ARMCORE
  1250. default y
  1251. select DMABOUNCE
  1252. source "drivers/pci/Kconfig"
  1253. source "drivers/pcmcia/Kconfig"
  1254. endmenu
  1255. menu "Kernel Features"
  1256. source "kernel/time/Kconfig"
  1257. config HAVE_SMP
  1258. bool
  1259. help
  1260. This option should be selected by machines which have an SMP-
  1261. capable CPU.
  1262. The only effect of this option is to make the SMP-related
  1263. options available to the user for configuration.
  1264. config SMP
  1265. bool "Symmetric Multi-Processing"
  1266. depends on CPU_V6K || CPU_V7
  1267. depends on GENERIC_CLOCKEVENTS
  1268. depends on HAVE_SMP
  1269. depends on MMU
  1270. select USE_GENERIC_SMP_HELPERS
  1271. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1272. help
  1273. This enables support for systems with more than one CPU. If you have
  1274. a system with only one CPU, like most personal computers, say N. If
  1275. you have a system with more than one CPU, say Y.
  1276. If you say N here, the kernel will run on single and multiprocessor
  1277. machines, but will use only one CPU of a multiprocessor machine. If
  1278. you say Y here, the kernel will run on many, but not all, single
  1279. processor machines. On a single processor machine, the kernel will
  1280. run faster if you say N here.
  1281. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1282. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1283. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1284. If you don't know what to do here, say N.
  1285. config SMP_ON_UP
  1286. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1287. depends on EXPERIMENTAL
  1288. depends on SMP && !XIP_KERNEL
  1289. default y
  1290. help
  1291. SMP kernels contain instructions which fail on non-SMP processors.
  1292. Enabling this option allows the kernel to modify itself to make
  1293. these instructions safe. Disabling it allows about 1K of space
  1294. savings.
  1295. If you don't know what to do here, say Y.
  1296. config ARM_CPU_TOPOLOGY
  1297. bool "Support cpu topology definition"
  1298. depends on SMP && CPU_V7
  1299. default y
  1300. help
  1301. Support ARM cpu topology definition. The MPIDR register defines
  1302. affinity between processors which is then used to describe the cpu
  1303. topology of an ARM System.
  1304. config SCHED_MC
  1305. bool "Multi-core scheduler support"
  1306. depends on ARM_CPU_TOPOLOGY
  1307. help
  1308. Multi-core scheduler support improves the CPU scheduler's decision
  1309. making when dealing with multi-core CPU chips at a cost of slightly
  1310. increased overhead in some places. If unsure say N here.
  1311. config SCHED_SMT
  1312. bool "SMT scheduler support"
  1313. depends on ARM_CPU_TOPOLOGY
  1314. help
  1315. Improves the CPU scheduler's decision making when dealing with
  1316. MultiThreading at a cost of slightly increased overhead in some
  1317. places. If unsure say N here.
  1318. config HAVE_ARM_SCU
  1319. bool
  1320. help
  1321. This option enables support for the ARM system coherency unit
  1322. config HAVE_ARM_TWD
  1323. bool
  1324. depends on SMP
  1325. select TICK_ONESHOT
  1326. help
  1327. This options enables support for the ARM timer and watchdog unit
  1328. choice
  1329. prompt "Memory split"
  1330. default VMSPLIT_3G
  1331. help
  1332. Select the desired split between kernel and user memory.
  1333. If you are not absolutely sure what you are doing, leave this
  1334. option alone!
  1335. config VMSPLIT_3G
  1336. bool "3G/1G user/kernel split"
  1337. config VMSPLIT_2G
  1338. bool "2G/2G user/kernel split"
  1339. config VMSPLIT_1G
  1340. bool "1G/3G user/kernel split"
  1341. endchoice
  1342. config PAGE_OFFSET
  1343. hex
  1344. default 0x40000000 if VMSPLIT_1G
  1345. default 0x80000000 if VMSPLIT_2G
  1346. default 0xC0000000
  1347. config NR_CPUS
  1348. int "Maximum number of CPUs (2-32)"
  1349. range 2 32
  1350. depends on SMP
  1351. default "4"
  1352. config HOTPLUG_CPU
  1353. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1354. depends on SMP && HOTPLUG && EXPERIMENTAL
  1355. help
  1356. Say Y here to experiment with turning CPUs off and on. CPUs
  1357. can be controlled through /sys/devices/system/cpu.
  1358. config LOCAL_TIMERS
  1359. bool "Use local timer interrupts"
  1360. depends on SMP
  1361. default y
  1362. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1363. help
  1364. Enable support for local timers on SMP platforms, rather then the
  1365. legacy IPI broadcast method. Local timers allows the system
  1366. accounting to be spread across the timer interval, preventing a
  1367. "thundering herd" at every timer tick.
  1368. config ARCH_NR_GPIO
  1369. int
  1370. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1371. default 355 if ARCH_U8500
  1372. default 264 if MACH_H4700
  1373. default 0
  1374. help
  1375. Maximum number of GPIOs in the system.
  1376. If unsure, leave the default value.
  1377. source kernel/Kconfig.preempt
  1378. config HZ
  1379. int
  1380. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1381. ARCH_S5PV210 || ARCH_EXYNOS4
  1382. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1383. default AT91_TIMER_HZ if ARCH_AT91
  1384. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1385. default 100
  1386. config THUMB2_KERNEL
  1387. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1388. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1389. select AEABI
  1390. select ARM_ASM_UNIFIED
  1391. select ARM_UNWIND
  1392. help
  1393. By enabling this option, the kernel will be compiled in
  1394. Thumb-2 mode. A compiler/assembler that understand the unified
  1395. ARM-Thumb syntax is needed.
  1396. If unsure, say N.
  1397. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1398. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1399. depends on THUMB2_KERNEL && MODULES
  1400. default y
  1401. help
  1402. Various binutils versions can resolve Thumb-2 branches to
  1403. locally-defined, preemptible global symbols as short-range "b.n"
  1404. branch instructions.
  1405. This is a problem, because there's no guarantee the final
  1406. destination of the symbol, or any candidate locations for a
  1407. trampoline, are within range of the branch. For this reason, the
  1408. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1409. relocation in modules at all, and it makes little sense to add
  1410. support.
  1411. The symptom is that the kernel fails with an "unsupported
  1412. relocation" error when loading some modules.
  1413. Until fixed tools are available, passing
  1414. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1415. code which hits this problem, at the cost of a bit of extra runtime
  1416. stack usage in some cases.
  1417. The problem is described in more detail at:
  1418. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1419. Only Thumb-2 kernels are affected.
  1420. Unless you are sure your tools don't have this problem, say Y.
  1421. config ARM_ASM_UNIFIED
  1422. bool
  1423. config AEABI
  1424. bool "Use the ARM EABI to compile the kernel"
  1425. help
  1426. This option allows for the kernel to be compiled using the latest
  1427. ARM ABI (aka EABI). This is only useful if you are using a user
  1428. space environment that is also compiled with EABI.
  1429. Since there are major incompatibilities between the legacy ABI and
  1430. EABI, especially with regard to structure member alignment, this
  1431. option also changes the kernel syscall calling convention to
  1432. disambiguate both ABIs and allow for backward compatibility support
  1433. (selected with CONFIG_OABI_COMPAT).
  1434. To use this you need GCC version 4.0.0 or later.
  1435. config OABI_COMPAT
  1436. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1437. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1438. default y
  1439. help
  1440. This option preserves the old syscall interface along with the
  1441. new (ARM EABI) one. It also provides a compatibility layer to
  1442. intercept syscalls that have structure arguments which layout
  1443. in memory differs between the legacy ABI and the new ARM EABI
  1444. (only for non "thumb" binaries). This option adds a tiny
  1445. overhead to all syscalls and produces a slightly larger kernel.
  1446. If you know you'll be using only pure EABI user space then you
  1447. can say N here. If this option is not selected and you attempt
  1448. to execute a legacy ABI binary then the result will be
  1449. UNPREDICTABLE (in fact it can be predicted that it won't work
  1450. at all). If in doubt say Y.
  1451. config ARCH_HAS_HOLES_MEMORYMODEL
  1452. bool
  1453. config ARCH_SPARSEMEM_ENABLE
  1454. bool
  1455. config ARCH_SPARSEMEM_DEFAULT
  1456. def_bool ARCH_SPARSEMEM_ENABLE
  1457. config ARCH_SELECT_MEMORY_MODEL
  1458. def_bool ARCH_SPARSEMEM_ENABLE
  1459. config HAVE_ARCH_PFN_VALID
  1460. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1461. config HIGHMEM
  1462. bool "High Memory Support"
  1463. depends on MMU
  1464. help
  1465. The address space of ARM processors is only 4 Gigabytes large
  1466. and it has to accommodate user address space, kernel address
  1467. space as well as some memory mapped IO. That means that, if you
  1468. have a large amount of physical memory and/or IO, not all of the
  1469. memory can be "permanently mapped" by the kernel. The physical
  1470. memory that is not permanently mapped is called "high memory".
  1471. Depending on the selected kernel/user memory split, minimum
  1472. vmalloc space and actual amount of RAM, you may not need this
  1473. option which should result in a slightly faster kernel.
  1474. If unsure, say n.
  1475. config HIGHPTE
  1476. bool "Allocate 2nd-level pagetables from highmem"
  1477. depends on HIGHMEM
  1478. config HW_PERF_EVENTS
  1479. bool "Enable hardware performance counter support for perf events"
  1480. depends on PERF_EVENTS && CPU_HAS_PMU
  1481. default y
  1482. help
  1483. Enable hardware performance counter support for perf events. If
  1484. disabled, perf events will use software events only.
  1485. source "mm/Kconfig"
  1486. config FORCE_MAX_ZONEORDER
  1487. int "Maximum zone order" if ARCH_SHMOBILE
  1488. range 11 64 if ARCH_SHMOBILE
  1489. default "9" if SA1111
  1490. default "11"
  1491. help
  1492. The kernel memory allocator divides physically contiguous memory
  1493. blocks into "zones", where each zone is a power of two number of
  1494. pages. This option selects the largest power of two that the kernel
  1495. keeps in the memory allocator. If you need to allocate very large
  1496. blocks of physically contiguous memory, then you may need to
  1497. increase this value.
  1498. This config option is actually maximum order plus one. For example,
  1499. a value of 11 means that the largest free memory block is 2^10 pages.
  1500. config LEDS
  1501. bool "Timer and CPU usage LEDs"
  1502. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1503. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1504. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1505. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1506. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1507. ARCH_AT91 || ARCH_DAVINCI || \
  1508. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1509. help
  1510. If you say Y here, the LEDs on your machine will be used
  1511. to provide useful information about your current system status.
  1512. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1513. be able to select which LEDs are active using the options below. If
  1514. you are compiling a kernel for the EBSA-110 or the LART however, the
  1515. red LED will simply flash regularly to indicate that the system is
  1516. still functional. It is safe to say Y here if you have a CATS
  1517. system, but the driver will do nothing.
  1518. config LEDS_TIMER
  1519. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1520. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1521. || MACH_OMAP_PERSEUS2
  1522. depends on LEDS
  1523. depends on !GENERIC_CLOCKEVENTS
  1524. default y if ARCH_EBSA110
  1525. help
  1526. If you say Y here, one of the system LEDs (the green one on the
  1527. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1528. will flash regularly to indicate that the system is still
  1529. operational. This is mainly useful to kernel hackers who are
  1530. debugging unstable kernels.
  1531. The LART uses the same LED for both Timer LED and CPU usage LED
  1532. functions. You may choose to use both, but the Timer LED function
  1533. will overrule the CPU usage LED.
  1534. config LEDS_CPU
  1535. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1536. !ARCH_OMAP) \
  1537. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1538. || MACH_OMAP_PERSEUS2
  1539. depends on LEDS
  1540. help
  1541. If you say Y here, the red LED will be used to give a good real
  1542. time indication of CPU usage, by lighting whenever the idle task
  1543. is not currently executing.
  1544. The LART uses the same LED for both Timer LED and CPU usage LED
  1545. functions. You may choose to use both, but the Timer LED function
  1546. will overrule the CPU usage LED.
  1547. config ALIGNMENT_TRAP
  1548. bool
  1549. depends on CPU_CP15_MMU
  1550. default y if !ARCH_EBSA110
  1551. select HAVE_PROC_CPU if PROC_FS
  1552. help
  1553. ARM processors cannot fetch/store information which is not
  1554. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1555. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1556. fetch/store instructions will be emulated in software if you say
  1557. here, which has a severe performance impact. This is necessary for
  1558. correct operation of some network protocols. With an IP-only
  1559. configuration it is safe to say N, otherwise say Y.
  1560. config UACCESS_WITH_MEMCPY
  1561. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1562. depends on MMU && EXPERIMENTAL
  1563. default y if CPU_FEROCEON
  1564. help
  1565. Implement faster copy_to_user and clear_user methods for CPU
  1566. cores where a 8-word STM instruction give significantly higher
  1567. memory write throughput than a sequence of individual 32bit stores.
  1568. A possible side effect is a slight increase in scheduling latency
  1569. between threads sharing the same address space if they invoke
  1570. such copy operations with large buffers.
  1571. However, if the CPU data cache is using a write-allocate mode,
  1572. this option is unlikely to provide any performance gain.
  1573. config SECCOMP
  1574. bool
  1575. prompt "Enable seccomp to safely compute untrusted bytecode"
  1576. ---help---
  1577. This kernel feature is useful for number crunching applications
  1578. that may need to compute untrusted bytecode during their
  1579. execution. By using pipes or other transports made available to
  1580. the process as file descriptors supporting the read/write
  1581. syscalls, it's possible to isolate those applications in
  1582. their own address space using seccomp. Once seccomp is
  1583. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1584. and the task is only allowed to execute a few safe syscalls
  1585. defined by each seccomp mode.
  1586. config CC_STACKPROTECTOR
  1587. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1588. depends on EXPERIMENTAL
  1589. help
  1590. This option turns on the -fstack-protector GCC feature. This
  1591. feature puts, at the beginning of functions, a canary value on
  1592. the stack just before the return address, and validates
  1593. the value just before actually returning. Stack based buffer
  1594. overflows (that need to overwrite this return address) now also
  1595. overwrite the canary, which gets detected and the attack is then
  1596. neutralized via a kernel panic.
  1597. This feature requires gcc version 4.2 or above.
  1598. config DEPRECATED_PARAM_STRUCT
  1599. bool "Provide old way to pass kernel parameters"
  1600. help
  1601. This was deprecated in 2001 and announced to live on for 5 years.
  1602. Some old boot loaders still use this way.
  1603. endmenu
  1604. menu "Boot options"
  1605. config USE_OF
  1606. bool "Flattened Device Tree support"
  1607. select OF
  1608. select OF_EARLY_FLATTREE
  1609. select IRQ_DOMAIN
  1610. help
  1611. Include support for flattened device tree machine descriptions.
  1612. # Compressed boot loader in ROM. Yes, we really want to ask about
  1613. # TEXT and BSS so we preserve their values in the config files.
  1614. config ZBOOT_ROM_TEXT
  1615. hex "Compressed ROM boot loader base address"
  1616. default "0"
  1617. help
  1618. The physical address at which the ROM-able zImage is to be
  1619. placed in the target. Platforms which normally make use of
  1620. ROM-able zImage formats normally set this to a suitable
  1621. value in their defconfig file.
  1622. If ZBOOT_ROM is not enabled, this has no effect.
  1623. config ZBOOT_ROM_BSS
  1624. hex "Compressed ROM boot loader BSS address"
  1625. default "0"
  1626. help
  1627. The base address of an area of read/write memory in the target
  1628. for the ROM-able zImage which must be available while the
  1629. decompressor is running. It must be large enough to hold the
  1630. entire decompressed kernel plus an additional 128 KiB.
  1631. Platforms which normally make use of ROM-able zImage formats
  1632. normally set this to a suitable value in their defconfig file.
  1633. If ZBOOT_ROM is not enabled, this has no effect.
  1634. config ZBOOT_ROM
  1635. bool "Compressed boot loader in ROM/flash"
  1636. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1637. help
  1638. Say Y here if you intend to execute your compressed kernel image
  1639. (zImage) directly from ROM or flash. If unsure, say N.
  1640. choice
  1641. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1642. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1643. default ZBOOT_ROM_NONE
  1644. help
  1645. Include experimental SD/MMC loading code in the ROM-able zImage.
  1646. With this enabled it is possible to write the the ROM-able zImage
  1647. kernel image to an MMC or SD card and boot the kernel straight
  1648. from the reset vector. At reset the processor Mask ROM will load
  1649. the first part of the the ROM-able zImage which in turn loads the
  1650. rest the kernel image to RAM.
  1651. config ZBOOT_ROM_NONE
  1652. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1653. help
  1654. Do not load image from SD or MMC
  1655. config ZBOOT_ROM_MMCIF
  1656. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1657. help
  1658. Load image from MMCIF hardware block.
  1659. config ZBOOT_ROM_SH_MOBILE_SDHI
  1660. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1661. help
  1662. Load image from SDHI hardware block
  1663. endchoice
  1664. config ARM_APPENDED_DTB
  1665. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1666. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1667. help
  1668. With this option, the boot code will look for a device tree binary
  1669. (DTB) appended to zImage
  1670. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1671. This is meant as a backward compatibility convenience for those
  1672. systems with a bootloader that can't be upgraded to accommodate
  1673. the documented boot protocol using a device tree.
  1674. Beware that there is very little in terms of protection against
  1675. this option being confused by leftover garbage in memory that might
  1676. look like a DTB header after a reboot if no actual DTB is appended
  1677. to zImage. Do not leave this option active in a production kernel
  1678. if you don't intend to always append a DTB. Proper passing of the
  1679. location into r2 of a bootloader provided DTB is always preferable
  1680. to this option.
  1681. config ARM_ATAG_DTB_COMPAT
  1682. bool "Supplement the appended DTB with traditional ATAG information"
  1683. depends on ARM_APPENDED_DTB
  1684. help
  1685. Some old bootloaders can't be updated to a DTB capable one, yet
  1686. they provide ATAGs with memory configuration, the ramdisk address,
  1687. the kernel cmdline string, etc. Such information is dynamically
  1688. provided by the bootloader and can't always be stored in a static
  1689. DTB. To allow a device tree enabled kernel to be used with such
  1690. bootloaders, this option allows zImage to extract the information
  1691. from the ATAG list and store it at run time into the appended DTB.
  1692. config CMDLINE
  1693. string "Default kernel command string"
  1694. default ""
  1695. help
  1696. On some architectures (EBSA110 and CATS), there is currently no way
  1697. for the boot loader to pass arguments to the kernel. For these
  1698. architectures, you should supply some command-line options at build
  1699. time by entering them here. As a minimum, you should specify the
  1700. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1701. choice
  1702. prompt "Kernel command line type" if CMDLINE != ""
  1703. default CMDLINE_FROM_BOOTLOADER
  1704. config CMDLINE_FROM_BOOTLOADER
  1705. bool "Use bootloader kernel arguments if available"
  1706. help
  1707. Uses the command-line options passed by the boot loader. If
  1708. the boot loader doesn't provide any, the default kernel command
  1709. string provided in CMDLINE will be used.
  1710. config CMDLINE_EXTEND
  1711. bool "Extend bootloader kernel arguments"
  1712. help
  1713. The command-line arguments provided by the boot loader will be
  1714. appended to the default kernel command string.
  1715. config CMDLINE_FORCE
  1716. bool "Always use the default kernel command string"
  1717. help
  1718. Always use the default kernel command string, even if the boot
  1719. loader passes other arguments to the kernel.
  1720. This is useful if you cannot or don't want to change the
  1721. command-line options your boot loader passes to the kernel.
  1722. endchoice
  1723. config XIP_KERNEL
  1724. bool "Kernel Execute-In-Place from ROM"
  1725. depends on !ZBOOT_ROM && !ARM_LPAE
  1726. help
  1727. Execute-In-Place allows the kernel to run from non-volatile storage
  1728. directly addressable by the CPU, such as NOR flash. This saves RAM
  1729. space since the text section of the kernel is not loaded from flash
  1730. to RAM. Read-write sections, such as the data section and stack,
  1731. are still copied to RAM. The XIP kernel is not compressed since
  1732. it has to run directly from flash, so it will take more space to
  1733. store it. The flash address used to link the kernel object files,
  1734. and for storing it, is configuration dependent. Therefore, if you
  1735. say Y here, you must know the proper physical address where to
  1736. store the kernel image depending on your own flash memory usage.
  1737. Also note that the make target becomes "make xipImage" rather than
  1738. "make zImage" or "make Image". The final kernel binary to put in
  1739. ROM memory will be arch/arm/boot/xipImage.
  1740. If unsure, say N.
  1741. config XIP_PHYS_ADDR
  1742. hex "XIP Kernel Physical Location"
  1743. depends on XIP_KERNEL
  1744. default "0x00080000"
  1745. help
  1746. This is the physical address in your flash memory the kernel will
  1747. be linked for and stored to. This address is dependent on your
  1748. own flash usage.
  1749. config KEXEC
  1750. bool "Kexec system call (EXPERIMENTAL)"
  1751. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1752. help
  1753. kexec is a system call that implements the ability to shutdown your
  1754. current kernel, and to start another kernel. It is like a reboot
  1755. but it is independent of the system firmware. And like a reboot
  1756. you can start any kernel with it, not just Linux.
  1757. It is an ongoing process to be certain the hardware in a machine
  1758. is properly shutdown, so do not be surprised if this code does not
  1759. initially work for you. It may help to enable device hotplugging
  1760. support.
  1761. config ATAGS_PROC
  1762. bool "Export atags in procfs"
  1763. depends on KEXEC
  1764. default y
  1765. help
  1766. Should the atags used to boot the kernel be exported in an "atags"
  1767. file in procfs. Useful with kexec.
  1768. config CRASH_DUMP
  1769. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1770. depends on EXPERIMENTAL
  1771. help
  1772. Generate crash dump after being started by kexec. This should
  1773. be normally only set in special crash dump kernels which are
  1774. loaded in the main kernel with kexec-tools into a specially
  1775. reserved region and then later executed after a crash by
  1776. kdump/kexec. The crash dump kernel must be compiled to a
  1777. memory address not used by the main kernel
  1778. For more details see Documentation/kdump/kdump.txt
  1779. config AUTO_ZRELADDR
  1780. bool "Auto calculation of the decompressed kernel image address"
  1781. depends on !ZBOOT_ROM && !ARCH_U300
  1782. help
  1783. ZRELADDR is the physical address where the decompressed kernel
  1784. image will be placed. If AUTO_ZRELADDR is selected, the address
  1785. will be determined at run-time by masking the current IP with
  1786. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1787. from start of memory.
  1788. endmenu
  1789. menu "CPU Power Management"
  1790. if ARCH_HAS_CPUFREQ
  1791. source "drivers/cpufreq/Kconfig"
  1792. config CPU_FREQ_IMX
  1793. tristate "CPUfreq driver for i.MX CPUs"
  1794. depends on ARCH_MXC && CPU_FREQ
  1795. help
  1796. This enables the CPUfreq driver for i.MX CPUs.
  1797. config CPU_FREQ_SA1100
  1798. bool
  1799. config CPU_FREQ_SA1110
  1800. bool
  1801. config CPU_FREQ_INTEGRATOR
  1802. tristate "CPUfreq driver for ARM Integrator CPUs"
  1803. depends on ARCH_INTEGRATOR && CPU_FREQ
  1804. default y
  1805. help
  1806. This enables the CPUfreq driver for ARM Integrator CPUs.
  1807. For details, take a look at <file:Documentation/cpu-freq>.
  1808. If in doubt, say Y.
  1809. config CPU_FREQ_PXA
  1810. bool
  1811. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1812. default y
  1813. select CPU_FREQ_TABLE
  1814. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1815. config CPU_FREQ_S3C
  1816. bool
  1817. help
  1818. Internal configuration node for common cpufreq on Samsung SoC
  1819. config CPU_FREQ_S3C24XX
  1820. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1821. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1822. select CPU_FREQ_S3C
  1823. help
  1824. This enables the CPUfreq driver for the Samsung S3C24XX family
  1825. of CPUs.
  1826. For details, take a look at <file:Documentation/cpu-freq>.
  1827. If in doubt, say N.
  1828. config CPU_FREQ_S3C24XX_PLL
  1829. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1830. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1831. help
  1832. Compile in support for changing the PLL frequency from the
  1833. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1834. after a frequency change, so by default it is not enabled.
  1835. This also means that the PLL tables for the selected CPU(s) will
  1836. be built which may increase the size of the kernel image.
  1837. config CPU_FREQ_S3C24XX_DEBUG
  1838. bool "Debug CPUfreq Samsung driver core"
  1839. depends on CPU_FREQ_S3C24XX
  1840. help
  1841. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1842. config CPU_FREQ_S3C24XX_IODEBUG
  1843. bool "Debug CPUfreq Samsung driver IO timing"
  1844. depends on CPU_FREQ_S3C24XX
  1845. help
  1846. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1847. config CPU_FREQ_S3C24XX_DEBUGFS
  1848. bool "Export debugfs for CPUFreq"
  1849. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1850. help
  1851. Export status information via debugfs.
  1852. endif
  1853. source "drivers/cpuidle/Kconfig"
  1854. endmenu
  1855. menu "Floating point emulation"
  1856. comment "At least one emulation must be selected"
  1857. config FPE_NWFPE
  1858. bool "NWFPE math emulation"
  1859. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1860. ---help---
  1861. Say Y to include the NWFPE floating point emulator in the kernel.
  1862. This is necessary to run most binaries. Linux does not currently
  1863. support floating point hardware so you need to say Y here even if
  1864. your machine has an FPA or floating point co-processor podule.
  1865. You may say N here if you are going to load the Acorn FPEmulator
  1866. early in the bootup.
  1867. config FPE_NWFPE_XP
  1868. bool "Support extended precision"
  1869. depends on FPE_NWFPE
  1870. help
  1871. Say Y to include 80-bit support in the kernel floating-point
  1872. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1873. Note that gcc does not generate 80-bit operations by default,
  1874. so in most cases this option only enlarges the size of the
  1875. floating point emulator without any good reason.
  1876. You almost surely want to say N here.
  1877. config FPE_FASTFPE
  1878. bool "FastFPE math emulation (EXPERIMENTAL)"
  1879. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1880. ---help---
  1881. Say Y here to include the FAST floating point emulator in the kernel.
  1882. This is an experimental much faster emulator which now also has full
  1883. precision for the mantissa. It does not support any exceptions.
  1884. It is very simple, and approximately 3-6 times faster than NWFPE.
  1885. It should be sufficient for most programs. It may be not suitable
  1886. for scientific calculations, but you have to check this for yourself.
  1887. If you do not feel you need a faster FP emulation you should better
  1888. choose NWFPE.
  1889. config VFP
  1890. bool "VFP-format floating point maths"
  1891. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1892. help
  1893. Say Y to include VFP support code in the kernel. This is needed
  1894. if your hardware includes a VFP unit.
  1895. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1896. release notes and additional status information.
  1897. Say N if your target does not have VFP hardware.
  1898. config VFPv3
  1899. bool
  1900. depends on VFP
  1901. default y if CPU_V7
  1902. config NEON
  1903. bool "Advanced SIMD (NEON) Extension support"
  1904. depends on VFPv3 && CPU_V7
  1905. help
  1906. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1907. Extension.
  1908. endmenu
  1909. menu "Userspace binary formats"
  1910. source "fs/Kconfig.binfmt"
  1911. config ARTHUR
  1912. tristate "RISC OS personality"
  1913. depends on !AEABI
  1914. help
  1915. Say Y here to include the kernel code necessary if you want to run
  1916. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1917. experimental; if this sounds frightening, say N and sleep in peace.
  1918. You can also say M here to compile this support as a module (which
  1919. will be called arthur).
  1920. endmenu
  1921. menu "Power management options"
  1922. source "kernel/power/Kconfig"
  1923. config ARCH_SUSPEND_POSSIBLE
  1924. depends on !ARCH_S5PC100
  1925. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1926. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1927. def_bool y
  1928. config ARM_CPU_SUSPEND
  1929. def_bool PM_SLEEP
  1930. endmenu
  1931. source "net/Kconfig"
  1932. source "drivers/Kconfig"
  1933. source "fs/Kconfig"
  1934. source "arch/arm/Kconfig.debug"
  1935. source "security/Kconfig"
  1936. source "crypto/Kconfig"
  1937. source "lib/Kconfig"