wm_adsp.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/jack.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <linux/mfd/arizona/registers.h>
  32. #include "arizona.h"
  33. #include "wm_adsp.h"
  34. #define adsp_crit(_dsp, fmt, ...) \
  35. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_err(_dsp, fmt, ...) \
  37. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_warn(_dsp, fmt, ...) \
  39. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_info(_dsp, fmt, ...) \
  41. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define adsp_dbg(_dsp, fmt, ...) \
  43. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  44. #define ADSP1_CONTROL_1 0x00
  45. #define ADSP1_CONTROL_2 0x02
  46. #define ADSP1_CONTROL_3 0x03
  47. #define ADSP1_CONTROL_4 0x04
  48. #define ADSP1_CONTROL_5 0x06
  49. #define ADSP1_CONTROL_6 0x07
  50. #define ADSP1_CONTROL_7 0x08
  51. #define ADSP1_CONTROL_8 0x09
  52. #define ADSP1_CONTROL_9 0x0A
  53. #define ADSP1_CONTROL_10 0x0B
  54. #define ADSP1_CONTROL_11 0x0C
  55. #define ADSP1_CONTROL_12 0x0D
  56. #define ADSP1_CONTROL_13 0x0F
  57. #define ADSP1_CONTROL_14 0x10
  58. #define ADSP1_CONTROL_15 0x11
  59. #define ADSP1_CONTROL_16 0x12
  60. #define ADSP1_CONTROL_17 0x13
  61. #define ADSP1_CONTROL_18 0x14
  62. #define ADSP1_CONTROL_19 0x16
  63. #define ADSP1_CONTROL_20 0x17
  64. #define ADSP1_CONTROL_21 0x18
  65. #define ADSP1_CONTROL_22 0x1A
  66. #define ADSP1_CONTROL_23 0x1B
  67. #define ADSP1_CONTROL_24 0x1C
  68. #define ADSP1_CONTROL_25 0x1E
  69. #define ADSP1_CONTROL_26 0x20
  70. #define ADSP1_CONTROL_27 0x21
  71. #define ADSP1_CONTROL_28 0x22
  72. #define ADSP1_CONTROL_29 0x23
  73. #define ADSP1_CONTROL_30 0x24
  74. #define ADSP1_CONTROL_31 0x26
  75. /*
  76. * ADSP1 Control 19
  77. */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  81. /*
  82. * ADSP1 Control 30
  83. */
  84. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  88. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  91. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  92. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  96. #define ADSP1_START 0x0001 /* DSP1_START */
  97. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  98. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  99. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  100. /*
  101. * ADSP1 Control 31
  102. */
  103. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  105. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  106. #define ADSP2_CONTROL 0x0
  107. #define ADSP2_CLOCKING 0x1
  108. #define ADSP2_STATUS1 0x4
  109. #define ADSP2_WDMA_CONFIG_1 0x30
  110. #define ADSP2_WDMA_CONFIG_2 0x31
  111. #define ADSP2_RDMA_CONFIG_1 0x34
  112. /*
  113. * ADSP2 Control
  114. */
  115. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  117. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  118. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  119. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  121. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  122. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  123. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  125. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  126. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  127. #define ADSP2_START 0x0001 /* DSP1_START */
  128. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  129. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  130. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  131. /*
  132. * ADSP2 clocking
  133. */
  134. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  135. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  136. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  137. /*
  138. * ADSP2 Status 1
  139. */
  140. #define ADSP2_RAM_RDY 0x0001
  141. #define ADSP2_RAM_RDY_MASK 0x0001
  142. #define ADSP2_RAM_RDY_SHIFT 0
  143. #define ADSP2_RAM_RDY_WIDTH 1
  144. struct wm_adsp_buf {
  145. struct list_head list;
  146. void *buf;
  147. };
  148. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  149. struct list_head *list)
  150. {
  151. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  152. if (buf == NULL)
  153. return NULL;
  154. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  155. if (!buf->buf) {
  156. kfree(buf);
  157. return NULL;
  158. }
  159. if (list)
  160. list_add_tail(&buf->list, list);
  161. return buf;
  162. }
  163. static void wm_adsp_buf_free(struct list_head *list)
  164. {
  165. while (!list_empty(list)) {
  166. struct wm_adsp_buf *buf = list_first_entry(list,
  167. struct wm_adsp_buf,
  168. list);
  169. list_del(&buf->list);
  170. kfree(buf->buf);
  171. kfree(buf);
  172. }
  173. }
  174. #define WM_ADSP_NUM_FW 4
  175. #define WM_ADSP_FW_MBC_VSS 0
  176. #define WM_ADSP_FW_TX 1
  177. #define WM_ADSP_FW_TX_SPK 2
  178. #define WM_ADSP_FW_RX_ANC 3
  179. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  180. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  181. [WM_ADSP_FW_TX] = "Tx",
  182. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  183. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  184. };
  185. static struct {
  186. const char *file;
  187. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  188. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  189. [WM_ADSP_FW_TX] = { .file = "tx" },
  190. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  191. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  192. };
  193. struct wm_coeff_ctl_ops {
  194. int (*xget)(struct snd_kcontrol *kcontrol,
  195. struct snd_ctl_elem_value *ucontrol);
  196. int (*xput)(struct snd_kcontrol *kcontrol,
  197. struct snd_ctl_elem_value *ucontrol);
  198. int (*xinfo)(struct snd_kcontrol *kcontrol,
  199. struct snd_ctl_elem_info *uinfo);
  200. };
  201. struct wm_coeff_ctl {
  202. const char *name;
  203. struct wm_adsp_alg_region region;
  204. struct wm_coeff_ctl_ops ops;
  205. struct wm_adsp *adsp;
  206. void *private;
  207. unsigned int enabled:1;
  208. struct list_head list;
  209. void *cache;
  210. size_t len;
  211. unsigned int set:1;
  212. struct snd_kcontrol *kcontrol;
  213. };
  214. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  215. struct snd_ctl_elem_value *ucontrol)
  216. {
  217. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  218. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  219. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  220. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  221. return 0;
  222. }
  223. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  224. struct snd_ctl_elem_value *ucontrol)
  225. {
  226. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  227. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  228. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  229. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  230. return 0;
  231. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  232. return -EINVAL;
  233. if (adsp[e->shift_l].running)
  234. return -EBUSY;
  235. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  236. return 0;
  237. }
  238. static const struct soc_enum wm_adsp_fw_enum[] = {
  239. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  240. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  241. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  242. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  243. };
  244. const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
  245. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  246. wm_adsp_fw_get, wm_adsp_fw_put),
  247. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  248. wm_adsp_fw_get, wm_adsp_fw_put),
  249. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  250. wm_adsp_fw_get, wm_adsp_fw_put),
  251. };
  252. EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
  253. #if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
  254. static const struct soc_enum wm_adsp2_rate_enum[] = {
  255. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
  256. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  257. ARIZONA_RATE_ENUM_SIZE,
  258. arizona_rate_text, arizona_rate_val),
  259. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
  260. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  261. ARIZONA_RATE_ENUM_SIZE,
  262. arizona_rate_text, arizona_rate_val),
  263. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  264. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  265. ARIZONA_RATE_ENUM_SIZE,
  266. arizona_rate_text, arizona_rate_val),
  267. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
  268. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  269. ARIZONA_RATE_ENUM_SIZE,
  270. arizona_rate_text, arizona_rate_val),
  271. };
  272. const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
  273. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  274. wm_adsp_fw_get, wm_adsp_fw_put),
  275. SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
  276. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  277. wm_adsp_fw_get, wm_adsp_fw_put),
  278. SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
  279. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  280. wm_adsp_fw_get, wm_adsp_fw_put),
  281. SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
  282. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  283. wm_adsp_fw_get, wm_adsp_fw_put),
  284. SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
  285. };
  286. EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
  287. #endif
  288. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  289. int type)
  290. {
  291. int i;
  292. for (i = 0; i < dsp->num_mems; i++)
  293. if (dsp->mem[i].type == type)
  294. return &dsp->mem[i];
  295. return NULL;
  296. }
  297. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  298. unsigned int offset)
  299. {
  300. switch (region->type) {
  301. case WMFW_ADSP1_PM:
  302. return region->base + (offset * 3);
  303. case WMFW_ADSP1_DM:
  304. return region->base + (offset * 2);
  305. case WMFW_ADSP2_XM:
  306. return region->base + (offset * 2);
  307. case WMFW_ADSP2_YM:
  308. return region->base + (offset * 2);
  309. case WMFW_ADSP1_ZM:
  310. return region->base + (offset * 2);
  311. default:
  312. WARN_ON(NULL != "Unknown memory region type");
  313. return offset;
  314. }
  315. }
  316. static int wm_coeff_info(struct snd_kcontrol *kcontrol,
  317. struct snd_ctl_elem_info *uinfo)
  318. {
  319. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  320. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  321. uinfo->count = ctl->len;
  322. return 0;
  323. }
  324. static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
  325. const void *buf, size_t len)
  326. {
  327. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  328. struct wm_adsp_alg_region *region = &ctl->region;
  329. const struct wm_adsp_region *mem;
  330. struct wm_adsp *adsp = ctl->adsp;
  331. void *scratch;
  332. int ret;
  333. unsigned int reg;
  334. mem = wm_adsp_find_region(adsp, region->type);
  335. if (!mem) {
  336. adsp_err(adsp, "No base for region %x\n",
  337. region->type);
  338. return -EINVAL;
  339. }
  340. reg = ctl->region.base;
  341. reg = wm_adsp_region_to_reg(mem, reg);
  342. scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
  343. if (!scratch)
  344. return -ENOMEM;
  345. ret = regmap_raw_write(adsp->regmap, reg, scratch,
  346. ctl->len);
  347. if (ret) {
  348. adsp_err(adsp, "Failed to write %zu bytes to %x\n",
  349. ctl->len, reg);
  350. kfree(scratch);
  351. return ret;
  352. }
  353. kfree(scratch);
  354. return 0;
  355. }
  356. static int wm_coeff_put(struct snd_kcontrol *kcontrol,
  357. struct snd_ctl_elem_value *ucontrol)
  358. {
  359. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  360. char *p = ucontrol->value.bytes.data;
  361. memcpy(ctl->cache, p, ctl->len);
  362. if (!ctl->enabled) {
  363. ctl->set = 1;
  364. return 0;
  365. }
  366. return wm_coeff_write_control(kcontrol, p, ctl->len);
  367. }
  368. static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
  369. void *buf, size_t len)
  370. {
  371. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  372. struct wm_adsp_alg_region *region = &ctl->region;
  373. const struct wm_adsp_region *mem;
  374. struct wm_adsp *adsp = ctl->adsp;
  375. void *scratch;
  376. int ret;
  377. unsigned int reg;
  378. mem = wm_adsp_find_region(adsp, region->type);
  379. if (!mem) {
  380. adsp_err(adsp, "No base for region %x\n",
  381. region->type);
  382. return -EINVAL;
  383. }
  384. reg = ctl->region.base;
  385. reg = wm_adsp_region_to_reg(mem, reg);
  386. scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
  387. if (!scratch)
  388. return -ENOMEM;
  389. ret = regmap_raw_read(adsp->regmap, reg, scratch, ctl->len);
  390. if (ret) {
  391. adsp_err(adsp, "Failed to read %zu bytes from %x\n",
  392. ctl->len, reg);
  393. kfree(scratch);
  394. return ret;
  395. }
  396. memcpy(buf, scratch, ctl->len);
  397. kfree(scratch);
  398. return 0;
  399. }
  400. static int wm_coeff_get(struct snd_kcontrol *kcontrol,
  401. struct snd_ctl_elem_value *ucontrol)
  402. {
  403. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  404. char *p = ucontrol->value.bytes.data;
  405. memcpy(p, ctl->cache, ctl->len);
  406. return 0;
  407. }
  408. struct wmfw_ctl_work {
  409. struct wm_adsp *adsp;
  410. struct wm_coeff_ctl *ctl;
  411. struct work_struct work;
  412. };
  413. static int wmfw_add_ctl(struct wm_adsp *adsp, struct wm_coeff_ctl *ctl)
  414. {
  415. struct snd_kcontrol_new *kcontrol;
  416. int ret;
  417. if (!ctl || !ctl->name)
  418. return -EINVAL;
  419. kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
  420. if (!kcontrol)
  421. return -ENOMEM;
  422. kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  423. kcontrol->name = ctl->name;
  424. kcontrol->info = wm_coeff_info;
  425. kcontrol->get = wm_coeff_get;
  426. kcontrol->put = wm_coeff_put;
  427. kcontrol->private_value = (unsigned long)ctl;
  428. ret = snd_soc_add_card_controls(adsp->card,
  429. kcontrol, 1);
  430. if (ret < 0)
  431. goto err_kcontrol;
  432. kfree(kcontrol);
  433. ctl->kcontrol = snd_soc_card_get_kcontrol(adsp->card,
  434. ctl->name);
  435. list_add(&ctl->list, &adsp->ctl_list);
  436. return 0;
  437. err_kcontrol:
  438. kfree(kcontrol);
  439. return ret;
  440. }
  441. static int wm_adsp_load(struct wm_adsp *dsp)
  442. {
  443. LIST_HEAD(buf_list);
  444. const struct firmware *firmware;
  445. struct regmap *regmap = dsp->regmap;
  446. unsigned int pos = 0;
  447. const struct wmfw_header *header;
  448. const struct wmfw_adsp1_sizes *adsp1_sizes;
  449. const struct wmfw_adsp2_sizes *adsp2_sizes;
  450. const struct wmfw_footer *footer;
  451. const struct wmfw_region *region;
  452. const struct wm_adsp_region *mem;
  453. const char *region_name;
  454. char *file, *text;
  455. struct wm_adsp_buf *buf;
  456. unsigned int reg;
  457. int regions = 0;
  458. int ret, offset, type, sizes;
  459. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  460. if (file == NULL)
  461. return -ENOMEM;
  462. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  463. wm_adsp_fw[dsp->fw].file);
  464. file[PAGE_SIZE - 1] = '\0';
  465. ret = request_firmware(&firmware, file, dsp->dev);
  466. if (ret != 0) {
  467. adsp_err(dsp, "Failed to request '%s'\n", file);
  468. goto out;
  469. }
  470. ret = -EINVAL;
  471. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  472. if (pos >= firmware->size) {
  473. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  474. file, firmware->size);
  475. goto out_fw;
  476. }
  477. header = (void*)&firmware->data[0];
  478. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  479. adsp_err(dsp, "%s: invalid magic\n", file);
  480. goto out_fw;
  481. }
  482. if (header->ver != 0) {
  483. adsp_err(dsp, "%s: unknown file format %d\n",
  484. file, header->ver);
  485. goto out_fw;
  486. }
  487. if (header->core != dsp->type) {
  488. adsp_err(dsp, "%s: invalid core %d != %d\n",
  489. file, header->core, dsp->type);
  490. goto out_fw;
  491. }
  492. switch (dsp->type) {
  493. case WMFW_ADSP1:
  494. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  495. adsp1_sizes = (void *)&(header[1]);
  496. footer = (void *)&(adsp1_sizes[1]);
  497. sizes = sizeof(*adsp1_sizes);
  498. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  499. file, le32_to_cpu(adsp1_sizes->dm),
  500. le32_to_cpu(adsp1_sizes->pm),
  501. le32_to_cpu(adsp1_sizes->zm));
  502. break;
  503. case WMFW_ADSP2:
  504. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  505. adsp2_sizes = (void *)&(header[1]);
  506. footer = (void *)&(adsp2_sizes[1]);
  507. sizes = sizeof(*adsp2_sizes);
  508. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  509. file, le32_to_cpu(adsp2_sizes->xm),
  510. le32_to_cpu(adsp2_sizes->ym),
  511. le32_to_cpu(adsp2_sizes->pm),
  512. le32_to_cpu(adsp2_sizes->zm));
  513. break;
  514. default:
  515. BUG_ON(NULL == "Unknown DSP type");
  516. goto out_fw;
  517. }
  518. if (le32_to_cpu(header->len) != sizeof(*header) +
  519. sizes + sizeof(*footer)) {
  520. adsp_err(dsp, "%s: unexpected header length %d\n",
  521. file, le32_to_cpu(header->len));
  522. goto out_fw;
  523. }
  524. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  525. le64_to_cpu(footer->timestamp));
  526. while (pos < firmware->size &&
  527. pos - firmware->size > sizeof(*region)) {
  528. region = (void *)&(firmware->data[pos]);
  529. region_name = "Unknown";
  530. reg = 0;
  531. text = NULL;
  532. offset = le32_to_cpu(region->offset) & 0xffffff;
  533. type = be32_to_cpu(region->type) & 0xff;
  534. mem = wm_adsp_find_region(dsp, type);
  535. switch (type) {
  536. case WMFW_NAME_TEXT:
  537. region_name = "Firmware name";
  538. text = kzalloc(le32_to_cpu(region->len) + 1,
  539. GFP_KERNEL);
  540. break;
  541. case WMFW_INFO_TEXT:
  542. region_name = "Information";
  543. text = kzalloc(le32_to_cpu(region->len) + 1,
  544. GFP_KERNEL);
  545. break;
  546. case WMFW_ABSOLUTE:
  547. region_name = "Absolute";
  548. reg = offset;
  549. break;
  550. case WMFW_ADSP1_PM:
  551. BUG_ON(!mem);
  552. region_name = "PM";
  553. reg = wm_adsp_region_to_reg(mem, offset);
  554. break;
  555. case WMFW_ADSP1_DM:
  556. BUG_ON(!mem);
  557. region_name = "DM";
  558. reg = wm_adsp_region_to_reg(mem, offset);
  559. break;
  560. case WMFW_ADSP2_XM:
  561. BUG_ON(!mem);
  562. region_name = "XM";
  563. reg = wm_adsp_region_to_reg(mem, offset);
  564. break;
  565. case WMFW_ADSP2_YM:
  566. BUG_ON(!mem);
  567. region_name = "YM";
  568. reg = wm_adsp_region_to_reg(mem, offset);
  569. break;
  570. case WMFW_ADSP1_ZM:
  571. BUG_ON(!mem);
  572. region_name = "ZM";
  573. reg = wm_adsp_region_to_reg(mem, offset);
  574. break;
  575. default:
  576. adsp_warn(dsp,
  577. "%s.%d: Unknown region type %x at %d(%x)\n",
  578. file, regions, type, pos, pos);
  579. break;
  580. }
  581. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  582. regions, le32_to_cpu(region->len), offset,
  583. region_name);
  584. if (text) {
  585. memcpy(text, region->data, le32_to_cpu(region->len));
  586. adsp_info(dsp, "%s: %s\n", file, text);
  587. kfree(text);
  588. }
  589. if (reg) {
  590. buf = wm_adsp_buf_alloc(region->data,
  591. le32_to_cpu(region->len),
  592. &buf_list);
  593. if (!buf) {
  594. adsp_err(dsp, "Out of memory\n");
  595. return -ENOMEM;
  596. }
  597. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  598. le32_to_cpu(region->len));
  599. if (ret != 0) {
  600. adsp_err(dsp,
  601. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  602. file, regions,
  603. le32_to_cpu(region->len), offset,
  604. region_name, ret);
  605. goto out_fw;
  606. }
  607. }
  608. pos += le32_to_cpu(region->len) + sizeof(*region);
  609. regions++;
  610. }
  611. ret = regmap_async_complete(regmap);
  612. if (ret != 0) {
  613. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  614. goto out_fw;
  615. }
  616. if (pos > firmware->size)
  617. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  618. file, regions, pos - firmware->size);
  619. out_fw:
  620. regmap_async_complete(regmap);
  621. wm_adsp_buf_free(&buf_list);
  622. release_firmware(firmware);
  623. out:
  624. kfree(file);
  625. return ret;
  626. }
  627. static int wm_coeff_init_control_caches(struct wm_adsp *adsp)
  628. {
  629. struct wm_coeff_ctl *ctl;
  630. int ret;
  631. list_for_each_entry(ctl, &adsp->ctl_list, list) {
  632. if (!ctl->enabled || ctl->set)
  633. continue;
  634. ret = wm_coeff_read_control(ctl->kcontrol,
  635. ctl->cache,
  636. ctl->len);
  637. if (ret < 0)
  638. return ret;
  639. }
  640. return 0;
  641. }
  642. static int wm_coeff_sync_controls(struct wm_adsp *adsp)
  643. {
  644. struct wm_coeff_ctl *ctl;
  645. int ret;
  646. list_for_each_entry(ctl, &adsp->ctl_list, list) {
  647. if (!ctl->enabled)
  648. continue;
  649. if (ctl->set) {
  650. ret = wm_coeff_write_control(ctl->kcontrol,
  651. ctl->cache,
  652. ctl->len);
  653. if (ret < 0)
  654. return ret;
  655. }
  656. }
  657. return 0;
  658. }
  659. static void wm_adsp_ctl_work(struct work_struct *work)
  660. {
  661. struct wmfw_ctl_work *ctl_work = container_of(work,
  662. struct wmfw_ctl_work,
  663. work);
  664. wmfw_add_ctl(ctl_work->adsp, ctl_work->ctl);
  665. kfree(ctl_work);
  666. }
  667. static int wm_adsp_create_control(struct wm_adsp *dsp,
  668. const struct wm_adsp_alg_region *region)
  669. {
  670. struct wm_coeff_ctl *ctl;
  671. struct wmfw_ctl_work *ctl_work;
  672. char *name;
  673. char *region_name;
  674. int ret;
  675. name = kmalloc(PAGE_SIZE, GFP_KERNEL);
  676. if (!name)
  677. return -ENOMEM;
  678. switch (region->type) {
  679. case WMFW_ADSP1_PM:
  680. region_name = "PM";
  681. break;
  682. case WMFW_ADSP1_DM:
  683. region_name = "DM";
  684. break;
  685. case WMFW_ADSP2_XM:
  686. region_name = "XM";
  687. break;
  688. case WMFW_ADSP2_YM:
  689. region_name = "YM";
  690. break;
  691. case WMFW_ADSP1_ZM:
  692. region_name = "ZM";
  693. break;
  694. default:
  695. ret = -EINVAL;
  696. goto err_name;
  697. }
  698. snprintf(name, PAGE_SIZE, "DSP%d %s %x",
  699. dsp->num, region_name, region->alg);
  700. list_for_each_entry(ctl, &dsp->ctl_list,
  701. list) {
  702. if (!strcmp(ctl->name, name)) {
  703. if (!ctl->enabled)
  704. ctl->enabled = 1;
  705. goto found;
  706. }
  707. }
  708. ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
  709. if (!ctl) {
  710. ret = -ENOMEM;
  711. goto err_name;
  712. }
  713. ctl->region = *region;
  714. ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
  715. if (!ctl->name) {
  716. ret = -ENOMEM;
  717. goto err_ctl;
  718. }
  719. ctl->enabled = 1;
  720. ctl->set = 0;
  721. ctl->ops.xget = wm_coeff_get;
  722. ctl->ops.xput = wm_coeff_put;
  723. ctl->adsp = dsp;
  724. ctl->len = region->len;
  725. ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
  726. if (!ctl->cache) {
  727. ret = -ENOMEM;
  728. goto err_ctl_name;
  729. }
  730. ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
  731. if (!ctl_work) {
  732. ret = -ENOMEM;
  733. goto err_ctl_cache;
  734. }
  735. ctl_work->adsp = dsp;
  736. ctl_work->ctl = ctl;
  737. INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
  738. schedule_work(&ctl_work->work);
  739. found:
  740. kfree(name);
  741. return 0;
  742. err_ctl_cache:
  743. kfree(ctl->cache);
  744. err_ctl_name:
  745. kfree(ctl->name);
  746. err_ctl:
  747. kfree(ctl);
  748. err_name:
  749. kfree(name);
  750. return ret;
  751. }
  752. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  753. {
  754. struct regmap *regmap = dsp->regmap;
  755. struct wmfw_adsp1_id_hdr adsp1_id;
  756. struct wmfw_adsp2_id_hdr adsp2_id;
  757. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  758. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  759. void *alg, *buf;
  760. struct wm_adsp_alg_region *region;
  761. const struct wm_adsp_region *mem;
  762. unsigned int pos, term;
  763. size_t algs, buf_size;
  764. __be32 val;
  765. int i, ret;
  766. switch (dsp->type) {
  767. case WMFW_ADSP1:
  768. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  769. break;
  770. case WMFW_ADSP2:
  771. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  772. break;
  773. default:
  774. mem = NULL;
  775. break;
  776. }
  777. if (mem == NULL) {
  778. BUG_ON(mem != NULL);
  779. return -EINVAL;
  780. }
  781. switch (dsp->type) {
  782. case WMFW_ADSP1:
  783. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  784. sizeof(adsp1_id));
  785. if (ret != 0) {
  786. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  787. ret);
  788. return ret;
  789. }
  790. buf = &adsp1_id;
  791. buf_size = sizeof(adsp1_id);
  792. algs = be32_to_cpu(adsp1_id.algs);
  793. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  794. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  795. dsp->fw_id,
  796. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  797. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  798. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  799. algs);
  800. region = kzalloc(sizeof(*region), GFP_KERNEL);
  801. if (!region)
  802. return -ENOMEM;
  803. region->type = WMFW_ADSP1_ZM;
  804. region->alg = be32_to_cpu(adsp1_id.fw.id);
  805. region->base = be32_to_cpu(adsp1_id.zm);
  806. list_add_tail(&region->list, &dsp->alg_regions);
  807. region = kzalloc(sizeof(*region), GFP_KERNEL);
  808. if (!region)
  809. return -ENOMEM;
  810. region->type = WMFW_ADSP1_DM;
  811. region->alg = be32_to_cpu(adsp1_id.fw.id);
  812. region->base = be32_to_cpu(adsp1_id.dm);
  813. list_add_tail(&region->list, &dsp->alg_regions);
  814. pos = sizeof(adsp1_id) / 2;
  815. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  816. break;
  817. case WMFW_ADSP2:
  818. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  819. sizeof(adsp2_id));
  820. if (ret != 0) {
  821. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  822. ret);
  823. return ret;
  824. }
  825. buf = &adsp2_id;
  826. buf_size = sizeof(adsp2_id);
  827. algs = be32_to_cpu(adsp2_id.algs);
  828. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  829. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  830. dsp->fw_id,
  831. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  832. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  833. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  834. algs);
  835. region = kzalloc(sizeof(*region), GFP_KERNEL);
  836. if (!region)
  837. return -ENOMEM;
  838. region->type = WMFW_ADSP2_XM;
  839. region->alg = be32_to_cpu(adsp2_id.fw.id);
  840. region->base = be32_to_cpu(adsp2_id.xm);
  841. list_add_tail(&region->list, &dsp->alg_regions);
  842. region = kzalloc(sizeof(*region), GFP_KERNEL);
  843. if (!region)
  844. return -ENOMEM;
  845. region->type = WMFW_ADSP2_YM;
  846. region->alg = be32_to_cpu(adsp2_id.fw.id);
  847. region->base = be32_to_cpu(adsp2_id.ym);
  848. list_add_tail(&region->list, &dsp->alg_regions);
  849. region = kzalloc(sizeof(*region), GFP_KERNEL);
  850. if (!region)
  851. return -ENOMEM;
  852. region->type = WMFW_ADSP2_ZM;
  853. region->alg = be32_to_cpu(adsp2_id.fw.id);
  854. region->base = be32_to_cpu(adsp2_id.zm);
  855. list_add_tail(&region->list, &dsp->alg_regions);
  856. pos = sizeof(adsp2_id) / 2;
  857. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  858. break;
  859. default:
  860. BUG_ON(NULL == "Unknown DSP type");
  861. return -EINVAL;
  862. }
  863. if (algs == 0) {
  864. adsp_err(dsp, "No algorithms\n");
  865. return -EINVAL;
  866. }
  867. if (algs > 1024) {
  868. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  869. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  870. buf, buf_size);
  871. return -EINVAL;
  872. }
  873. /* Read the terminator first to validate the length */
  874. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  875. if (ret != 0) {
  876. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  877. ret);
  878. return ret;
  879. }
  880. if (be32_to_cpu(val) != 0xbedead)
  881. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  882. term, be32_to_cpu(val));
  883. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  884. if (!alg)
  885. return -ENOMEM;
  886. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  887. if (ret != 0) {
  888. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  889. ret);
  890. goto out;
  891. }
  892. adsp1_alg = alg;
  893. adsp2_alg = alg;
  894. for (i = 0; i < algs; i++) {
  895. switch (dsp->type) {
  896. case WMFW_ADSP1:
  897. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  898. i, be32_to_cpu(adsp1_alg[i].alg.id),
  899. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  900. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  901. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  902. be32_to_cpu(adsp1_alg[i].dm),
  903. be32_to_cpu(adsp1_alg[i].zm));
  904. region = kzalloc(sizeof(*region), GFP_KERNEL);
  905. if (!region)
  906. return -ENOMEM;
  907. region->type = WMFW_ADSP1_DM;
  908. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  909. region->base = be32_to_cpu(adsp1_alg[i].dm);
  910. region->len = 0;
  911. list_add_tail(&region->list, &dsp->alg_regions);
  912. if (i + 1 < algs) {
  913. region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
  914. region->len -= be32_to_cpu(adsp1_alg[i].dm);
  915. wm_adsp_create_control(dsp, region);
  916. } else {
  917. adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
  918. be32_to_cpu(adsp1_alg[i].alg.id));
  919. }
  920. region = kzalloc(sizeof(*region), GFP_KERNEL);
  921. if (!region)
  922. return -ENOMEM;
  923. region->type = WMFW_ADSP1_ZM;
  924. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  925. region->base = be32_to_cpu(adsp1_alg[i].zm);
  926. region->len = 0;
  927. list_add_tail(&region->list, &dsp->alg_regions);
  928. if (i + 1 < algs) {
  929. region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
  930. region->len -= be32_to_cpu(adsp1_alg[i].zm);
  931. wm_adsp_create_control(dsp, region);
  932. } else {
  933. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  934. be32_to_cpu(adsp1_alg[i].alg.id));
  935. }
  936. break;
  937. case WMFW_ADSP2:
  938. adsp_info(dsp,
  939. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  940. i, be32_to_cpu(adsp2_alg[i].alg.id),
  941. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  942. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  943. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  944. be32_to_cpu(adsp2_alg[i].xm),
  945. be32_to_cpu(adsp2_alg[i].ym),
  946. be32_to_cpu(adsp2_alg[i].zm));
  947. region = kzalloc(sizeof(*region), GFP_KERNEL);
  948. if (!region)
  949. return -ENOMEM;
  950. region->type = WMFW_ADSP2_XM;
  951. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  952. region->base = be32_to_cpu(adsp2_alg[i].xm);
  953. region->len = 0;
  954. list_add_tail(&region->list, &dsp->alg_regions);
  955. if (i + 1 < algs) {
  956. region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
  957. region->len -= be32_to_cpu(adsp2_alg[i].xm);
  958. wm_adsp_create_control(dsp, region);
  959. } else {
  960. adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
  961. be32_to_cpu(adsp2_alg[i].alg.id));
  962. }
  963. region = kzalloc(sizeof(*region), GFP_KERNEL);
  964. if (!region)
  965. return -ENOMEM;
  966. region->type = WMFW_ADSP2_YM;
  967. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  968. region->base = be32_to_cpu(adsp2_alg[i].ym);
  969. region->len = 0;
  970. list_add_tail(&region->list, &dsp->alg_regions);
  971. if (i + 1 < algs) {
  972. region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
  973. region->len -= be32_to_cpu(adsp2_alg[i].ym);
  974. wm_adsp_create_control(dsp, region);
  975. } else {
  976. adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
  977. be32_to_cpu(adsp2_alg[i].alg.id));
  978. }
  979. region = kzalloc(sizeof(*region), GFP_KERNEL);
  980. if (!region)
  981. return -ENOMEM;
  982. region->type = WMFW_ADSP2_ZM;
  983. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  984. region->base = be32_to_cpu(adsp2_alg[i].zm);
  985. region->len = 0;
  986. list_add_tail(&region->list, &dsp->alg_regions);
  987. if (i + 1 < algs) {
  988. region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
  989. region->len -= be32_to_cpu(adsp2_alg[i].zm);
  990. wm_adsp_create_control(dsp, region);
  991. } else {
  992. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  993. be32_to_cpu(adsp2_alg[i].alg.id));
  994. }
  995. break;
  996. }
  997. }
  998. out:
  999. kfree(alg);
  1000. return ret;
  1001. }
  1002. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  1003. {
  1004. LIST_HEAD(buf_list);
  1005. struct regmap *regmap = dsp->regmap;
  1006. struct wmfw_coeff_hdr *hdr;
  1007. struct wmfw_coeff_item *blk;
  1008. const struct firmware *firmware;
  1009. const struct wm_adsp_region *mem;
  1010. struct wm_adsp_alg_region *alg_region;
  1011. const char *region_name;
  1012. int ret, pos, blocks, type, offset, reg;
  1013. char *file;
  1014. struct wm_adsp_buf *buf;
  1015. int tmp;
  1016. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1017. if (file == NULL)
  1018. return -ENOMEM;
  1019. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  1020. wm_adsp_fw[dsp->fw].file);
  1021. file[PAGE_SIZE - 1] = '\0';
  1022. ret = request_firmware(&firmware, file, dsp->dev);
  1023. if (ret != 0) {
  1024. adsp_warn(dsp, "Failed to request '%s'\n", file);
  1025. ret = 0;
  1026. goto out;
  1027. }
  1028. ret = -EINVAL;
  1029. if (sizeof(*hdr) >= firmware->size) {
  1030. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1031. file, firmware->size);
  1032. goto out_fw;
  1033. }
  1034. hdr = (void*)&firmware->data[0];
  1035. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  1036. adsp_err(dsp, "%s: invalid magic\n", file);
  1037. goto out_fw;
  1038. }
  1039. switch (be32_to_cpu(hdr->rev) & 0xff) {
  1040. case 1:
  1041. break;
  1042. default:
  1043. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  1044. file, be32_to_cpu(hdr->rev) & 0xff);
  1045. ret = -EINVAL;
  1046. goto out_fw;
  1047. }
  1048. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  1049. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  1050. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  1051. le32_to_cpu(hdr->ver) & 0xff);
  1052. pos = le32_to_cpu(hdr->len);
  1053. blocks = 0;
  1054. while (pos < firmware->size &&
  1055. pos - firmware->size > sizeof(*blk)) {
  1056. blk = (void*)(&firmware->data[pos]);
  1057. type = le16_to_cpu(blk->type);
  1058. offset = le16_to_cpu(blk->offset);
  1059. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  1060. file, blocks, le32_to_cpu(blk->id),
  1061. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  1062. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  1063. le32_to_cpu(blk->ver) & 0xff);
  1064. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  1065. file, blocks, le32_to_cpu(blk->len), offset, type);
  1066. reg = 0;
  1067. region_name = "Unknown";
  1068. switch (type) {
  1069. case (WMFW_NAME_TEXT << 8):
  1070. case (WMFW_INFO_TEXT << 8):
  1071. break;
  1072. case (WMFW_ABSOLUTE << 8):
  1073. /*
  1074. * Old files may use this for global
  1075. * coefficients.
  1076. */
  1077. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  1078. offset == 0) {
  1079. region_name = "global coefficients";
  1080. mem = wm_adsp_find_region(dsp, type);
  1081. if (!mem) {
  1082. adsp_err(dsp, "No ZM\n");
  1083. break;
  1084. }
  1085. reg = wm_adsp_region_to_reg(mem, 0);
  1086. } else {
  1087. region_name = "register";
  1088. reg = offset;
  1089. }
  1090. break;
  1091. case WMFW_ADSP1_DM:
  1092. case WMFW_ADSP1_ZM:
  1093. case WMFW_ADSP2_XM:
  1094. case WMFW_ADSP2_YM:
  1095. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  1096. file, blocks, le32_to_cpu(blk->len),
  1097. type, le32_to_cpu(blk->id));
  1098. mem = wm_adsp_find_region(dsp, type);
  1099. if (!mem) {
  1100. adsp_err(dsp, "No base for region %x\n", type);
  1101. break;
  1102. }
  1103. reg = 0;
  1104. list_for_each_entry(alg_region,
  1105. &dsp->alg_regions, list) {
  1106. if (le32_to_cpu(blk->id) == alg_region->alg &&
  1107. type == alg_region->type) {
  1108. reg = alg_region->base;
  1109. reg = wm_adsp_region_to_reg(mem,
  1110. reg);
  1111. reg += offset;
  1112. }
  1113. }
  1114. if (reg == 0)
  1115. adsp_err(dsp, "No %x for algorithm %x\n",
  1116. type, le32_to_cpu(blk->id));
  1117. break;
  1118. default:
  1119. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  1120. file, blocks, type, pos);
  1121. break;
  1122. }
  1123. if (reg) {
  1124. buf = wm_adsp_buf_alloc(blk->data,
  1125. le32_to_cpu(blk->len),
  1126. &buf_list);
  1127. if (!buf) {
  1128. adsp_err(dsp, "Out of memory\n");
  1129. ret = -ENOMEM;
  1130. goto out_fw;
  1131. }
  1132. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  1133. file, blocks, le32_to_cpu(blk->len),
  1134. reg);
  1135. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1136. le32_to_cpu(blk->len));
  1137. if (ret != 0) {
  1138. adsp_err(dsp,
  1139. "%s.%d: Failed to write to %x in %s\n",
  1140. file, blocks, reg, region_name);
  1141. }
  1142. }
  1143. tmp = le32_to_cpu(blk->len) % 4;
  1144. if (tmp)
  1145. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  1146. else
  1147. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  1148. blocks++;
  1149. }
  1150. ret = regmap_async_complete(regmap);
  1151. if (ret != 0)
  1152. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1153. if (pos > firmware->size)
  1154. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1155. file, blocks, pos - firmware->size);
  1156. out_fw:
  1157. release_firmware(firmware);
  1158. wm_adsp_buf_free(&buf_list);
  1159. out:
  1160. kfree(file);
  1161. return ret;
  1162. }
  1163. int wm_adsp1_init(struct wm_adsp *adsp)
  1164. {
  1165. INIT_LIST_HEAD(&adsp->alg_regions);
  1166. return 0;
  1167. }
  1168. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  1169. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  1170. struct snd_kcontrol *kcontrol,
  1171. int event)
  1172. {
  1173. struct snd_soc_codec *codec = w->codec;
  1174. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1175. struct wm_adsp *dsp = &dsps[w->shift];
  1176. struct wm_coeff_ctl *ctl;
  1177. int ret;
  1178. int val;
  1179. dsp->card = codec->card;
  1180. switch (event) {
  1181. case SND_SOC_DAPM_POST_PMU:
  1182. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1183. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  1184. /*
  1185. * For simplicity set the DSP clock rate to be the
  1186. * SYSCLK rate rather than making it configurable.
  1187. */
  1188. if(dsp->sysclk_reg) {
  1189. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  1190. if (ret != 0) {
  1191. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1192. ret);
  1193. return ret;
  1194. }
  1195. val = (val & dsp->sysclk_mask)
  1196. >> dsp->sysclk_shift;
  1197. ret = regmap_update_bits(dsp->regmap,
  1198. dsp->base + ADSP1_CONTROL_31,
  1199. ADSP1_CLK_SEL_MASK, val);
  1200. if (ret != 0) {
  1201. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1202. ret);
  1203. return ret;
  1204. }
  1205. }
  1206. ret = wm_adsp_load(dsp);
  1207. if (ret != 0)
  1208. goto err;
  1209. ret = wm_adsp_setup_algs(dsp);
  1210. if (ret != 0)
  1211. goto err;
  1212. ret = wm_adsp_load_coeff(dsp);
  1213. if (ret != 0)
  1214. goto err;
  1215. /* Initialize caches for enabled and unset controls */
  1216. ret = wm_coeff_init_control_caches(dsp);
  1217. if (ret != 0)
  1218. goto err;
  1219. /* Sync set controls */
  1220. ret = wm_coeff_sync_controls(dsp);
  1221. if (ret != 0)
  1222. goto err;
  1223. /* Start the core running */
  1224. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1225. ADSP1_CORE_ENA | ADSP1_START,
  1226. ADSP1_CORE_ENA | ADSP1_START);
  1227. break;
  1228. case SND_SOC_DAPM_PRE_PMD:
  1229. /* Halt the core */
  1230. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1231. ADSP1_CORE_ENA | ADSP1_START, 0);
  1232. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  1233. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  1234. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1235. ADSP1_SYS_ENA, 0);
  1236. list_for_each_entry(ctl, &dsp->ctl_list, list)
  1237. ctl->enabled = 0;
  1238. break;
  1239. default:
  1240. break;
  1241. }
  1242. return 0;
  1243. err:
  1244. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1245. ADSP1_SYS_ENA, 0);
  1246. return ret;
  1247. }
  1248. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  1249. static int wm_adsp2_ena(struct wm_adsp *dsp)
  1250. {
  1251. unsigned int val;
  1252. int ret, count;
  1253. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1254. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  1255. if (ret != 0)
  1256. return ret;
  1257. /* Wait for the RAM to start, should be near instantaneous */
  1258. count = 0;
  1259. do {
  1260. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  1261. &val);
  1262. if (ret != 0)
  1263. return ret;
  1264. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  1265. if (!(val & ADSP2_RAM_RDY)) {
  1266. adsp_err(dsp, "Failed to start DSP RAM\n");
  1267. return -EBUSY;
  1268. }
  1269. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  1270. adsp_info(dsp, "RAM ready after %d polls\n", count);
  1271. return 0;
  1272. }
  1273. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  1274. struct snd_kcontrol *kcontrol, int event)
  1275. {
  1276. struct snd_soc_codec *codec = w->codec;
  1277. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1278. struct wm_adsp *dsp = &dsps[w->shift];
  1279. struct wm_adsp_alg_region *alg_region;
  1280. struct wm_coeff_ctl *ctl;
  1281. unsigned int val;
  1282. int ret;
  1283. dsp->card = codec->card;
  1284. switch (event) {
  1285. case SND_SOC_DAPM_POST_PMU:
  1286. /*
  1287. * For simplicity set the DSP clock rate to be the
  1288. * SYSCLK rate rather than making it configurable.
  1289. */
  1290. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  1291. if (ret != 0) {
  1292. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1293. ret);
  1294. return ret;
  1295. }
  1296. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  1297. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  1298. ret = regmap_update_bits(dsp->regmap,
  1299. dsp->base + ADSP2_CLOCKING,
  1300. ADSP2_CLK_SEL_MASK, val);
  1301. if (ret != 0) {
  1302. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1303. ret);
  1304. return ret;
  1305. }
  1306. if (dsp->dvfs) {
  1307. ret = regmap_read(dsp->regmap,
  1308. dsp->base + ADSP2_CLOCKING, &val);
  1309. if (ret != 0) {
  1310. dev_err(dsp->dev,
  1311. "Failed to read clocking: %d\n", ret);
  1312. return ret;
  1313. }
  1314. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  1315. ret = regulator_enable(dsp->dvfs);
  1316. if (ret != 0) {
  1317. dev_err(dsp->dev,
  1318. "Failed to enable supply: %d\n",
  1319. ret);
  1320. return ret;
  1321. }
  1322. ret = regulator_set_voltage(dsp->dvfs,
  1323. 1800000,
  1324. 1800000);
  1325. if (ret != 0) {
  1326. dev_err(dsp->dev,
  1327. "Failed to raise supply: %d\n",
  1328. ret);
  1329. return ret;
  1330. }
  1331. }
  1332. }
  1333. ret = wm_adsp2_ena(dsp);
  1334. if (ret != 0)
  1335. return ret;
  1336. ret = wm_adsp_load(dsp);
  1337. if (ret != 0)
  1338. goto err;
  1339. ret = wm_adsp_setup_algs(dsp);
  1340. if (ret != 0)
  1341. goto err;
  1342. ret = wm_adsp_load_coeff(dsp);
  1343. if (ret != 0)
  1344. goto err;
  1345. /* Initialize caches for enabled and unset controls */
  1346. ret = wm_coeff_init_control_caches(dsp);
  1347. if (ret != 0)
  1348. goto err;
  1349. /* Sync set controls */
  1350. ret = wm_coeff_sync_controls(dsp);
  1351. if (ret != 0)
  1352. goto err;
  1353. ret = regmap_update_bits(dsp->regmap,
  1354. dsp->base + ADSP2_CONTROL,
  1355. ADSP2_CORE_ENA | ADSP2_START,
  1356. ADSP2_CORE_ENA | ADSP2_START);
  1357. if (ret != 0)
  1358. goto err;
  1359. dsp->running = true;
  1360. break;
  1361. case SND_SOC_DAPM_PRE_PMD:
  1362. dsp->running = false;
  1363. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1364. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  1365. ADSP2_START, 0);
  1366. /* Make sure DMAs are quiesced */
  1367. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  1368. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  1369. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  1370. if (dsp->dvfs) {
  1371. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  1372. 1800000);
  1373. if (ret != 0)
  1374. dev_warn(dsp->dev,
  1375. "Failed to lower supply: %d\n",
  1376. ret);
  1377. ret = regulator_disable(dsp->dvfs);
  1378. if (ret != 0)
  1379. dev_err(dsp->dev,
  1380. "Failed to enable supply: %d\n",
  1381. ret);
  1382. }
  1383. list_for_each_entry(ctl, &dsp->ctl_list, list)
  1384. ctl->enabled = 0;
  1385. while (!list_empty(&dsp->alg_regions)) {
  1386. alg_region = list_first_entry(&dsp->alg_regions,
  1387. struct wm_adsp_alg_region,
  1388. list);
  1389. list_del(&alg_region->list);
  1390. kfree(alg_region);
  1391. }
  1392. break;
  1393. default:
  1394. break;
  1395. }
  1396. return 0;
  1397. err:
  1398. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1399. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1400. return ret;
  1401. }
  1402. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  1403. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  1404. {
  1405. int ret;
  1406. /*
  1407. * Disable the DSP memory by default when in reset for a small
  1408. * power saving.
  1409. */
  1410. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  1411. ADSP2_MEM_ENA, 0);
  1412. if (ret != 0) {
  1413. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1414. return ret;
  1415. }
  1416. INIT_LIST_HEAD(&adsp->alg_regions);
  1417. INIT_LIST_HEAD(&adsp->ctl_list);
  1418. if (dvfs) {
  1419. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1420. if (IS_ERR(adsp->dvfs)) {
  1421. ret = PTR_ERR(adsp->dvfs);
  1422. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1423. return ret;
  1424. }
  1425. ret = regulator_enable(adsp->dvfs);
  1426. if (ret != 0) {
  1427. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1428. ret);
  1429. return ret;
  1430. }
  1431. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1432. if (ret != 0) {
  1433. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1434. ret);
  1435. return ret;
  1436. }
  1437. ret = regulator_disable(adsp->dvfs);
  1438. if (ret != 0) {
  1439. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1440. ret);
  1441. return ret;
  1442. }
  1443. }
  1444. return 0;
  1445. }
  1446. EXPORT_SYMBOL_GPL(wm_adsp2_init);